TPS7A80 ZHCSHE9J – JUNE 2010 – REVISED JANUARY 2018 # TPS7A80 低噪声、高带宽、高 PSRR、低压降 1A 线性稳压器 ## 1 特性 - 具有使能功能的低压降 1A 稳压器 - 可调节输出电压: 0.8V 至 6V - 固定输出电压: 0.8V 至 6V - 宽带宽高 PSRR: - 1kHz 时为 63dB - 100kHz 时为 57dB - 1MHz 时为 38dB - 低噪音: (14 × V<sub>OUT</sub>) μV<sub>RMS</sub> 典型值(100Hz 至 100kHz) - 与 4.7µF 陶瓷电容器一起工作时保持稳定 - 出色的负载/线路瞬态响应 - 总体精度 3% (在负载/线路/温度范围内) - 过流和过热保护 - 极低压降: 1A 时的典型值为 170mV - 3mm x 3mm VSON-8 DRB 封装 ## 2 应用 - 电信基础设施 - 音频 - · 高速接口(I/F)(锁相环路(PLL)/压控振荡器(VCO)) ## 3 说明 TPS7A80 系列低压降线性稳压器 (LDO) 在输出端提供极高的电源纹波抑制 (PSRR)。该 LDO 系列器件采用先进的 BiCMOS 工艺和 PMOSFET 导通器件,从而实现极低噪声、出色的瞬态响应和卓越的 PSRR 性能。 TPS7A80 系列与 4.7μF 陶瓷输出电容器一起工作时保持稳定,并使用一个精确电压基准和反馈环路,从而在所有负载、线路、过程和温度变化范围内,即使在最坏的情况下,也能实现 3% 的精度。 该系列器件的额定工作温度范围 $T_J = -40$ °C 至 +125°C,并采用装有散热焊盘的 3mm $\times 3$ mm $\vee S$ ON-8 封 装。 ### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |---------|----------|-----------------| | TPS7A80 | VSON (8) | 3.00mm × 3.00mm | (1) 如需了解所有可用封装,请参阅数据表末尾的封装选项附录。 ## 典型应用图 | _ | $\Rightarrow$ | |---|---------------| | _ | ملب | | _ | w | | 1 | 特性1 | 7.4 Device Functional Modes | 14 | |---|--------------------------------------|----------------------------------|----| | 2 | 应用 1 | 8 Application and Implementation | 15 | | 3 | 说明 1 | 8.1 Application Information | 15 | | 4 | 修订历史记录 2 | 8.2 Typical Application | 15 | | 5 | Pin Configuration and Functions 4 | 9 Power Supply Recommendations | | | 6 | Specifications5 | 10 Layout | 18 | | • | 6.1 Absolute Maximum Ratings 5 | 10.1 Layout Guidelines | 18 | | | 6.2 ESD Ratings | 10.2 Layout Example | 21 | | | 6.3 Recommended Operating Conditions | <b>11</b> 器件和文档支持 | 22 | | | 6.4 Thermal Information | 11.1 文档支持 | 22 | | | 6.5 Electrical Characteristics | 11.2 接收文档更新通知 | 22 | | | 6.6 Typical Characteristics | 11.3 社区资源 | | | 7 | Detailed Description 12 | 11.4 商标 | 22 | | | 7.1 Overview | 11.5 静电放电警告 | 22 | | | 7.2 Functional Block Diagram 12 | 11.6 Glossary | 22 | | | 7.3 Feature Description | 12 机械、封装和可订购信息 | 22 | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | CI | nanges from Revision I (August 2015) to Revision J | Page | |----------|-----------------------------------------------------------------------------------------------|------| | • | 已添加 向数据表添加了新固定电压器件及相关内容 | 1 | | • | 已更改 将器件名称更改成了通用器件号以显示新固定电压器件选件 | 1 | | • | Added SNS pin and description to Pin Functions table | 4 | | • | Changed T <sub>A</sub> to T <sub>J</sub> in <i>Recommended Operating Conditions</i> table | 5 | | • | Added fixed-voltage-version values to Electrical Characteristics table | 6 | | • | Added test conditions to V <sub>NR</sub> parameter in <i>Electrical Characteristics</i> table | 6 | | • | Added new note (3) to output accuracy parameter in Electrical Characteristics table | 6 | | • | Deleted typical value for I <sub>SHDN</sub> in <i>Electrical Characteristics</i> table | 6 | | CI | nanges from Revision H (January 2013) to Revision I | Page | | • | 已添加 ESD 额定值 表、特性 说明 部分、器件功能模式、应用和实施部分、电源相关建议 部分、布局 部分、器件和<br>文档支持 部分以及机械、封装和可订购信息 部分 | 1 | | • | 已删除 删除了"特性"中的"使用创新型工厂 EEPROM 编程的固定输出电压: 0.8V 至 5V"一项 | 1 | | • | 已更改 将"低噪声"项目符号中的"12.6"更改成了"14" | 1 | | • | Deleted SNS row from Pin Functions table | 4 | | • | Deleted fixed version from V <sub>OUT</sub> row in <i>Electrical Characteristics</i> | 6 | | <u>•</u> | Deleted ISNS row from Electrical Characteristics | 6 | | CI | nanges from Revision G (April 2012) to Revision H | Page | | • | Updated Figure 8 | 7 | | CI | nanges from Revision F (March 2012) to Revision G | Page | | • | Changed Thermal Information table values, added new footnote 2, changed footnote 3 | 5 | | Changes from Revision E (February 2012) to Revision F | Page | |------------------------------------------------------------------------------------------|------| | • 已更改 低噪声 特性 项目符号 | 1 | | Updated Equation 3 | | | Changes from Revision D (December 2010) to Revision E | Page | | • 已更改 低噪声 特性 项目符号 | 1 | | • 已更改 更改了首页应用电路的文字说明 | 1 | | Updated Figure 12 | 7 | | Updated Figure 26 | 10 | | Added Equation 1 note in Start-up section | 14 | | Updated Equation 3 | 17 | | Changes from Revision C (September, 2010) to Revision D | Page | | • 使用新特性图更新了首页图片 | 1 | | Revised Figure 17 | 8 | | Changed Figure 18 | 8 | | Changes from Revision B (August, 2010) to Revision C | Page | | <ul><li>已更改 更改了数据表标题</li></ul> | | | • 已更改 将特性 列表中的超高 PSRR 更改成了宽带宽高 PSRR | 1 | | Corrected typos in Figure 21 through Figure 23 | 9 | | Revised first paragraph of Application Information to remove phrase ultra-wide bandwidth | 15 | # 5 Pin Configuration and Functions ## **Pin Functions** | PIN | | I/O | DESCRIPTION | | | | | | |--------|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | NAME | NO. | 20 | DESCRIPTION | | | | | | | EN | 5 | I | Driving the enable pin (EN) high turns on the regulator. Driving this pin low puts the regulator into shutdown mode. Refer to <i>Shutdown</i> in the <i>Application and Implementation</i> section for more details. EN must not be left floating and can be connected to IN if not used. | | | | | | | FB/SNS | 3 | I | FB (adjustable version only): This pin is the input to the control loop error amplifier and is used to set the output voltage of the device. SNS (fixed versions only): Output voltage sense pin. (1) | | | | | | | GND | 4, pad | | Ground. | | | | | | | IN | 7, 8 | I | Unregulated input supply. | | | | | | | OUT | 1, 2 | 0 | Regulator output. A 4.7-μF or larger capacitor of any type is required for stability. | | | | | | | NR | 6 | | Connect an external capacitor between this pin and ground to reduce output noise to very low levels. Also, the capacitor slows down the $V_{OUT}$ ramp (RC softstart). | | | | | | <sup>(1)</sup> In order to minimize the trace resistive drop, connect the SNS pin close to the load, and make sure that the trace inductance to the load is also minimized. ## 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |-------------|------------------------------------------------|----------------|-----------------------------|------| | | IN | -0.3 | 7 | | | Voltage | FB, NR | -0.3 | 3.6 | V | | Voltage | EN | -0.3 | $-0.3$ $V_{IN} + 0.3^{(2)}$ | | | | OUT | -0.3 | 7 | | | Current | OUT | Interna | lly Limited | А | | | Operating virtual junction, T <sub>J</sub> | -55 | 150 | | | Temperature | Operating free air temperature, T <sub>A</sub> | <b>-40</b> 125 | | °C | | | Storage, T <sub>stg</sub> | <b>-</b> 55 | 150 | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------|------| | \/ | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1) | ±2000 | V | | V <sub>(ESD)</sub> | discharge Charged device model (CDM), per JEDEC specification JESD22-C101 | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |------------------|--------------------------------|-----|-----|------| | $V_{IN}$ | Input voltage <sup>(1)</sup> | 2.2 | 6.5 | V | | I <sub>OUT</sub> | Output current | 0 | 1 | Α | | TJ | Operating junction temperature | -40 | 125 | ů | | T <sub>A</sub> | Operating free air temperature | -40 | 125 | ů | <sup>(1)</sup> Minimum $V_{IN} = V_{OUT} + V_{DO}$ or 2.2 V, whichever is greater. ### 6.4 Thermal Information | | | TPS7A80 | | |----------------------|----------------------------------------------|---------------|------| | | THERMAL METRIC <sup>(1)(2)</sup> | DRB (VSON)(3) | UNIT | | | | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 47.8 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 53.9 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 23.4 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 1 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 23.5 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 7.4 | °C/W | - (1) For information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. - 2) For thermal estimates of this device based on PCB copper area, see the TI PCB Thermal Calculator. - (3) Thermal data for the DRB package are derived by thermal simulations based on JEDEC-standard methodology as specified in the JESD51 series. The following assumptions are used in the simulations: - (a) The exposed pad is connected to the PCB ground layer through a 2 x 2 thermal via array. - (b) The top and bottom copper layers are assumed to have a 5% thermal conductivity of copper representing a 20% copper coverage. - (c) This data were generated with only a single device at the center of a JEDEC high-K (2s2p) board with 3 inches x 3 inches copper area. To understand the effects of the copper area on thermal performance, refer to the *Power Dissipation* and *Estimating Junction Temperature* sections. <sup>(2)</sup> $\dot{V}_{EN}$ absolute maximum rating is $V_{IN}$ + 0.3 V or 7 V, whichever is smaller. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 6.5 Electrical Characteristics At $T_J = -40^{\circ}\text{C}$ to +125°C, $V_{IN} = V_{OUT(TYP)} + 0.5$ V or 2.2 V (whichever is greater), $I_{OUT} = 1$ mA, $V_{EN} = 2.2$ V, $C_{OUT} = 4.7$ $\mu\text{F}$ , and $C_{NR} = 0.01$ $\mu\text{F}$ (unless otherwise noted). TPS7A8001 tested at $V_{OUT} = 0.8$ V and $V_{OUT} = 6$ V. Typical values are at $T_J = 25^{\circ}\text{C}$ . | Fixed Vorupt 2-18 V | | PARAMETER | TEST CONDIT | IONS | MIN | TYP | MAX | UNIT | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------|-------|------------------------|------|---------------| | Fixed Vour ≥ 1.8 V | ., | | Adjustable and Fixed V <sub>OUT</sub> = | = 1.2 V | 0.79 | 0.8 | 0.81 | V | | Output voltage Fixed versions only 1.2 5 V V V V S S V V V S S | $V_{NR}$ | Internal reference | Fixed V <sub>OUT</sub> ≥ 1.8 V | 1.23 | 1.243 | 1.26 | V | | | Fixed versions only 1.2 5 V V V V V V V V V | | | Adjustable version only (TPS | S7A8001) | 0.8 | | 6 | V | | Output accuracy(1)(2) 100 mA ≤ lour ≤ 500 mA, 0°C ≤ T₁ ≤ 85°C 2.70 | V <sub>OUT</sub> | Output voltage | Fixed versions only | | 1.2 | | 5 | V | | Vourt A D, V ≤ N, S ≤ S, V, N, S ≥ 2.2 V, S ≤ 3.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 % ± 0.3 | | Output(1)(2) | | | -2% | | 2% | | | $ \begin{array}{c} $ | | Output accuracy (17) | | / <sub>IN</sub> ≥ 2.2 V, | -3% | ±0.3% | 3% | | | $ \begin{array}{c} Note of the properties properti$ | $\Delta V_{OUT}/\Delta V_{IN}$ | Line regulation | | 5 V, V <sub>IN</sub> ≥ 2.2 V, | | 150 | | μV/V | | $\begin{tabular}{ c c c c c c c c c c c c c c c c c c c$ | $\Delta V_{OUT}/\Delta I_{OUT}$ | Load regulation | 100 mA ≤ I <sub>OUT</sub> ≤ 1 A | | | 2 | | μV/mA | | | | | | out = 500 mA, V <sub>FB</sub> = GND or V <sub>SNS</sub> = GND | | | 250 | mV | | $ \begin{array}{c c c c c c c c c c c c c c c c c c c $ | $V_{DO}$ | Dropout voltage (3) | | | | | 350 | mV | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | | | | 500 | mV | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | I | Output ourront limit | $V_{OUT} = 0.85 \times V_{OUT(NOM)}$ | Adjustable | 1100 | 1400 | 2000 | mA | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | ICL . | Output current infint | V <sub>IN</sub> ≥ 3.3 V | Fixed | 1100 | | 2000 | | | $ \begin{array}{c c c c c c c c c c c c c c c c c c c $ | | | I <sub>OUT</sub> = 1 mA, adjustable vers | | 60 | 100 | μΑ | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $I_{GND}$ | Ground pin current | I <sub>OUT</sub> = 1 mA, fixed versions | | | 120 | μΑ | | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | | | I <sub>OUT</sub> = 1 A | | | | 350 | μΑ | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | I <sub>SHDN</sub> | Shutdown current (I <sub>GND</sub> ) | | | | 2 | μΑ | | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | I <sub>FB</sub> | | $V_{IN} = 6.5 \text{ V}, V_{FB} = 0.8 \text{ V}$ | | | 0.02 | 1 | μΑ | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | | | | f = 100 Hz | | 48 | | dB | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | f = 1 kHz | | 63 | | dB | | | I <sub>SHDN</sub> I <sub>FB</sub> PSRR | | | f = 10 kHz | | 63 | | dB | | $ \begin{array}{c} & & & & & & & & & & & & & & & & & & &$ | | | 1001 | f = 100 kHz | | 57 | | dB | | Output noise voltage $ \begin{array}{c} V_{\text{IN}} = 4.3 \text{ V, } V_{\text{OUT}} = 3.3 \text{ V, } \\ V_{\text{OUT}} = 100 \text{ mA} \end{array} \begin{array}{c} C_{\text{NR}} = 0.01 \mu\text{F} \\ C_{\text{NR}} = 0.1 \mu\text{F} \end{array} \begin{array}{c} 14.3 \times V_{\text{OUT}} \\ 13.9 \times V_{\text{OUT}} \end{array} \begin{array}{c} \mu V_{\text{RN}} \\ \mu V_{\text{RN}} \\ \mu V_{\text{RN}} \end{array} $ | | | | f = 1 MHz | | 38 | | dB | | $\begin{array}{c} V_{\text{IN}} & \text{Output noise voltage} \\ V_{\text{IN}} = 4.3 \text{ V, } V_{\text{OUT}} = 3.3 \text{ V,} \\ I_{\text{OUT}} = 100 \text{ mA} \\ \end{array} \\ \begin{array}{c} C_{\text{NR}} = 0.01 \mu\text{F} \\ \hline C_{\text{NR}} = 0.1 \mu\text{F} \\ \end{array} \\ \begin{array}{c} 14.3 \times V_{\text{OUT}} \\ \mu V_{\text{RN}} \\ \mu V_{\text{RN}} \\ \hline C_{\text{NR}} = 0.1 \mu\text{F} \\ \end{array} \\ \begin{array}{c} 13.9 \times V_{\text{OUT}} \\ \mu V_{\text{RN}} \\ \hline C_{\text{NR}} = 0.1 \mu\text{F} \\ \end{array} \\ \begin{array}{c} 13.9 \times V_{\text{OUT}} \\ \mu V_{\text{RN}} \\ \hline C_{\text{NR}} = 0.1 \mu\text{F} C_$ | | | BW - 100 Hz to 100 kHz | C <sub>NR</sub> = 0.001 μF | 1 | 4.6 × V <sub>OUT</sub> | | $\mu V_{RMS}$ | | $V_{EN(HI)} \qquad \text{Enable high (enabled)} \qquad \begin{array}{c} 2.2 \ \text{V} \leq \text{V}_{\text{IN}} \leq 3.6 \ \text{V}, \ \text{R}_{\text{L}} = 1 \ \text{k}\Omega} \\ 3.6 \ \text{V} < \text{V}_{\text{IN}} \leq 6.5 \ \text{V}, \ \text{R}_{\text{L}} = 1 \ \text{k}\Omega} \\ \hline V_{EN(LO)} \qquad \text{Enable low (shutdown)} \qquad \text{R}_{\text{L}} = 1 \ \text{k}\Omega \\ \hline V_{\text{EN(HI)}} \qquad \text{Enable pin current, enabled} \\ \hline \text{Enable pin current, enabled} \qquad \begin{array}{c} \text{R}_{\text{L}} = 1 \ \text{k}\Omega \\ \hline \text{Start-up time} \\ \hline \text{Start-up time} \\ \hline \text{Start-up time} \\ \hline \text{V}_{\text{OUT}(\text{NOM})} = 3.3 \ \text{V}, \\ \hline \text{V}_{\text{OUT}} = 0\% - 90\% \ \text{V}_{\text{OUT}(\text{NOM})}, \\ \hline \text{R}_{\text{L}} = 3.3 \ \text{k}\Omega, \ \text{C}_{\text{OUT}} = 4.7 \ \text{\muF}} \\ \hline \text{C}_{\text{NR}} = 10 \ \text{nF} \\ \hline \text{I}.86 \qquad 2 \qquad 2.10 \ \text{V} \\ \hline \text{UVLO hysteresis} \\ \hline \text{V}_{\text{IN}} \ \text{falling, R}_{\text{L}} = 1 \ \text{k}\Omega \\ \hline \text{Shutdown, temperature increasing} \\ \hline \text{Shutdown, temperature increasing} \\ \hline \end{array} \qquad \begin{array}{c} 1.2 \\ 1.2 \\ 1.35 \\ \hline \text{V} \\ \hline \text{O} \text{O}$ | $V_N$ | Output noise voltage | | $C_{NR} = 0.01 \ \mu F$ | 1 | 4.3 × V <sub>OUT</sub> | | $\mu V_{RMS}$ | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | $I_{OUT} = 100 \text{ mA}$ | $C_{NR} = 0.1 \mu F$ | 1 | 3.9 × V <sub>OUT</sub> | | $\mu V_{RMS}$ | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | | | $2.2 \text{ V} \le \text{V}_{\text{IN}} \le 3.6 \text{ V}, \text{R}_{\text{L}} = 1 \text{ k}$ | Ω | 1.2 | | | | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | V <sub>EN(HI)</sub> | Enable high (enabled) | $3.6 \text{ V} < \text{V}_{\text{IN}} \le 6.5 \text{ V}, R_{\text{L}} = 1 \text{ k}$ | Ω | 1.35 | | | V | | Enable pin current, enabled $V_{IN} = V_{EN} = 6.5 \text{ V}$ 0.02 1 $\mu A$ Start-up time $V_{OUT(NOM)} = 3.3 \text{ V},$ $V_{OUT} = 0\% - 90\% \text{ V}_{OUT(NOM)},$ $C_{NR} = 1 \text{ nF}$ 0.1 ms $C_{NR} = 10 \text{ nF}$ 1.6 ms $C_{NR} = 10 \text{ nF}$ 1.86 2 2.10 V UVLO hysteresis $V_{IN}$ falling, $C_{IN}$ falling, $C_{IN}$ 1.86 2 2.10 V Shutdown, temperature increasing 160 °C | V <sub>EN(LO)</sub> | Enable low (shutdown) | | | 0 | | 0.4 | V | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | I <sub>EN(HI)</sub> | Enable pin current, enabled | _ | | | 0.02 | 1 | μΑ | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | . , | | $V_{OUT(NOM)} = 3.3 \text{ V},$ | C <sub>NR</sub> = 1 nF | | 0.1 | | ms | | UVLO hysteresis $V_{IN}$ falling, $R_L = 1 \text{ k}\Omega$ 75mVThermal shutdownShutdown, temperature increasing160°C | t <sub>STR</sub> | Start-up time | $V_{OUT} = 0\% - 90\% \ V_{OUT(NOM)}, \ R_L = 3.3 \ k\Omega, \ C_{OUT} = 4.7 \ \mu F$ | | | 1.6 | | ms | | Thermal shutdown Shutdown, temperature increasing 160 °C | UVLO | Undervoltage lockout | $V_{IN}$ rising, $R_L = 1 \text{ k}\Omega$ | | 1.86 | 2 | 2.10 | V | | Sh Sh | | UVLO hysteresis | $V_{IN}$ falling, $R_L = 1 \text{ k}\Omega$ | | | 75 | | mV | | SD temperature Reset, temperature decreasing 140 °C | т | Thermal shutdown | Shutdown, temperature incre | easing | | 160 | | °C | | | ISD | temperature | Reset, temperature decreasi | ng | | 140 | | °C | The TPS7A8001 (adjustable) does not include external resistor tolerances and is not tested at these conditions: V<sub>OUT</sub> = 0.8 V, 4.5 V ≤ (1) $V_{\text{IN}} \le 6.5 \text{ V}$ , and 750 mA $\le I_{\text{OUT}} \le 1 \text{ A}$ because power dissipation is higher than maximum rating of the package. The TPS7A8012, TPS7A8018, and TPS7A8033 are not tested at these conditions: $4.5 \text{ V} \le V_{\text{IN}} \le 6.5 \text{ V}$ , and 750 mA $\le I_{\text{OUT}} \le 1 \text{ A}$ because power dissipation is higher than maximum rating of the package. $V_{DO}$ is not measured for fixed output voltage devices with VOUT < 1.7 V because minimum $V_{IN}$ = 2.2 V. (3) ## 6.6 Typical Characteristics At $V_{OUT(TYP)}=3.3$ V, $V_{IN}=V_{OUT(TYP)}+0.5$ V or 2.2 V (whichever is greater), $I_{OUT}=100$ mA, $V_{EN}=V_{IN}$ , $C_{IN}=1$ $\mu F$ , $C_{OUT}=4.7$ $\mu F$ , and $C_{NR}=0.01$ $\mu F$ , all temperature values refer to $T_J$ (unless otherwise noted). At $V_{OUT(TYP)} = 3.3 \text{ V}$ , $V_{IN} = V_{OUT(TYP)} + 0.5 \text{ V}$ or 2.2 V (whichever is greater), $I_{OUT} = 100 \text{ mA}$ , $V_{EN} = V_{IN}$ , $C_{IN} = 1 \text{ }\mu\text{F}$ , At $V_{OUT(TYP)} = 3.3 \text{ V}$ , $V_{IN} = V_{OUT(TYP)} + 0.5 \text{ V}$ or 2.2 V (whichever is greater), $I_{OUT} = 100 \text{ mA}$ , $V_{EN} = V_{IN}$ , $C_{IN} = 1 \mu F$ , Figure 17. Power-Supply Ripple Rejection vs Frequency Figure 18. Power-Supply Ripple Rejection vs Frequency At $V_{OUT(TYP)} = 3.3 \text{ V}$ , $V_{IN} = V_{OUT(TYP)} + 0.5 \text{ V}$ or 2.2 V (whichever is greater), $I_{OUT} = 100 \text{ mA}$ , $V_{EN} = V_{IN}$ , $C_{IN} = 1 \text{ }\mu\text{F}$ , At $V_{OUT(TYP)} = 3.3$ V, $V_{IN} = V_{OUT(TYP)} + 0.5$ V or 2.2 V (whichever is greater), $I_{OUT} = 100$ mA, $V_{EN} = V_{IN}$ , $C_{IN} = 1$ $\mu F$ , ## 7 Detailed Description #### 7.1 Overview The TPS7A80 devices belong to a family of new-generation LDO regulators that uses innovative circuitry to achieve wide bandwidth and high loop gain, resulting in extremely high PSRR (over a 1-MHz range), even with very low headroom ( $V_{IN}-V_{OUT}$ ). A noise-reduction capacitor ( $C_{NR}$ ) at the NR pin and a bypass capacitor ( $C_{BYPASS}$ ) decrease noise generated by the band-gap reference to improve PSRR, while a quick-start circuit fastcharges the noise-reduction capacitor. This family of regulators offers sub-band-gap output voltages, current limit, and thermal protection, and is fully specified from $-40^{\circ}$ C to $+125^{\circ}$ C. ## 7.2 Functional Block Diagram Figure 29. Adjustable Voltage Version ## **Functional Block Diagram (continued)** Figure 30. Fixed Voltage Versions ### 7.3 Feature Description #### 7.3.1 Internal Current Limit The TPS7A80 internal current limit helps protect the regulator during fault conditions. During current limit, the output sources a fixed amount of current that is largely independent of output voltage. For reliable operation, do not operate these devices in a current limit state for extended periods of time. The PMOS pass element in the TPS7A80 has a built-in body diode that conducts current when the voltage at OUT exceeds the voltage at IN. This current is not limited, so if extended reverse voltage operation is anticipated, external limiting is required. ## 7.3.2 Shutdown The enable pin (EN) is active high and is compatible with standard and low voltage, TTL-CMOS levels. When shutdown capability is not required, EN can be connected to IN. ## **Feature Description (continued)** #### 7.3.3 Start-Up Through a lower resistance, the band-gap reference can quickly charge the noise reduction capacitor ( $C_{NR}$ ). The TPS7A80 have a *quick-start* circuit to quickly charge $C_{NR}$ , if present; see the *Functional Block Diagram*. At startup, this quick-start switch is closed, with only 33 k $\Omega$ of resistance between the band-gap reference and the NR pin. The quick-start switch opens approximately 2ms after any device enabling event, and the resistance between the band-gap reference and the NR pin becomes higher in value (approximately 250 k $\Omega$ ) to form a very good low-pass (RC) filter. This low-pass filter achieves very good noise reduction for the reference voltage. Inrush current can be a problem in many applications. The 33-k $\Omega$ resistance during the start-up period is intentionally put there to slow down the reference voltage ramp up, thus reducing the inrush current. For example, the capacitance of connecting the recommended $C_{NR}$ value of 0.01 $\mu F$ along with the 33-k $\Omega$ resistance causes approximately 1-ms RC delay. Start-up time with the other $C_{NR}$ values can be calculated as Equation 1: $$t_{STR}(s) = 76,000 \times C_{NR}(F)$$ (1) Equation 1 is valid up to $t_{STR} = 2$ ms or $C_{NR} = 26$ nF, whichever is smaller. Although the noise reduction effect is nearly saturated at 0.01 $\mu$ F, connecting a $C_{NR}$ value greater than 0.01 $\mu$ F can help reduce noise slightly more; however, start-up time will be extremely long because the quick-start switch opens after approximately 2 ms. That is, if $C_{NR}$ is not fully charged during this 2 ms period, $C_{NR}$ finishes charging through a higher resistance of 250 $k\Omega$ , and takes much longer to fully charge. A low leakage C<sub>NR</sub> should be used; most ceramic capacitors are suitable. #### 7.3.4 Undervoltage Lockout (UVLO) The TPS7A80 use an undervoltage lockout circuit to keep the output shut off until the internal circuitry is operating properly. The UVLO circuit has a deglitch feature so that it typically ignores undershoot transients on the input if they are less than 50-µs duration. #### 7.4 Device Functional Modes Driving the EN pin over 1.2 V for $V_{IN}$ from 2.2 V to 3.6 V or 1.35 V for $V_{IN}$ from 3.6 V to 6.5 V turns on the regulator. Driving the EN pin below 0.4 V causes the regulator to enter shutdown mode. In shutdown, the current consumption of the device is reduced to 0.02 µA, typically. ## 8 Application and Implementation #### **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information The TPS7A80 devices belong to a family of new generation LDO regulators that use innovative circuitry to achieve wide bandwidth and high loop gain, resulting in extremely high PSRR (over a 1-MHz range) at very low headroom ( $V_{IN} - V_{OUT}$ ). A noise reduction capacitor ( $C_{NR}$ ) at the NR pin bypasses noise generated by the bandgap reference to improve PSRR, while a quick-start circuit fast-charges this capacitor. This family of regulators offers sub-band-gap output voltages, current limit, and thermal protection, and is fully specified from $-40^{\circ}$ C to $125^{\circ}$ C. Figure 31 gives the connections for the adjustable-output version (TPS7A8001). Figure 32 shows the connections for the fixed-voltage versions. ## 8.2 Typical Application Figure 31. Typical Application Circuit: Adjustable-Voltage Version Figure 32. Typical Application Circuit: Fixed-Voltage Versions ## **Typical Application (continued)** #### 8.2.1 Design Requirements #### 8.2.1.1 Dropout Voltage The TPS7A80 use a PMOS pass transistor to achieve low dropout. When $(V_{IN} - V_{OUT})$ is less than the dropout voltage $(V_{DO})$ , the PMOS pass device is in its linear region of operation and the input-to-output resistance is the $R_{DS(ON)}$ of the PMOS pass element. $V_{DO}$ scales approximately with output current because the PMOS device in dropout behaves the same way as a resistor. As with any linear regulator, PSRR and transient response are degraded as $(V_{IN} - V_{OUT})$ approaches dropout. This effect is shown in Figure 19 and Figure 20 in the *Typical Characteristics* section. #### 8.2.1.2 Minimum Load The TPS7A80 are stable and well-behaved with no output load. Traditional PMOS LDO regulators suffer from lower loop gain at very light output loads. The TPS7A80 employ an innovative low-current mode circuit to increase loop gain under very light or no-load conditions, resulting in improved output voltage regulation performance down to zero output current. ## 8.2.1.3 Input and Output Capacitor Requirements Although an input capacitor is not required for stability, it is good analog design practice to connect a 0.1- $\mu F$ to 1- $\mu F$ low equivalent series resistance (ESR) capacitor across the input supply near the regulator. This capacitor counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated or if the device is located several inches from the power source. If source impedance is not sufficiently low, a 0.1- $\mu F$ input capacitor may be necessary to provide stability. The TPS7A80 are designed to be stable with standard ceramic capacitors of capacitance values 4.7 $\mu$ F or larger. These devices is evaluated using a 4.7- $\mu$ F ceramic capacitor of 10-V rating, 10% tolerance, X5R type, and 0805 size (2 mm × 1.25 mm). X5R- and X7R-type capacitors are highly recommended because they have minimal variation in value and ESR over temperature. Maximum ESR should be $< 1 \Omega$ . The TPS7A80 implement an innovative internal compensation circuit that does not require a feedback capacitor across R<sub>2</sub> for stability. Do not use a feedback capacitor for this device. #### 8.2.1.4 Transient Response As with any regulator, increasing the size of the output capacitor reduces over- and undershoot magnitude, but increases duration of the transient response. ## **Typical Application (continued)** #### 8.2.2 Detailed Design Procedure The voltage on the FB pin sets the output voltage and is determined by the values of $R_1$ and $R_2$ . The values of $R_1$ and $R_2$ can be calculated for any voltage using the formula given in Equation 2: $$V_{OUT} = \frac{(R_1 + R_2)}{R_2} \times 0.800$$ (2) Sample resistor values for common output voltages are shown in Table 1. In Table 1, E96 series resistors are used, and all values meet 1% of the target $V_{OUT}$ , assuming resistors with zero error. For the actual design, pay attention to any resistor error factors. Using lower values for $R_1$ and $R_2$ reduces the noise injected from the FB pin. **V<sub>OUT</sub>** R<sub>1</sub> $R_2$ 0.8 V 0 Ω (Short) Do not populate 1 V $2.49 \text{ k}\Omega$ 10 $k\Omega$ 1.2 V $4.99 \text{ k}\Omega$ 10 $k\Omega$ 1.5 V $8.87~k\Omega$ 10 $k\Omega$ 1.8 V $12.5 k\Omega$ 10 $k\Omega$ 2.5 V $21~k\Omega$ 10 $k\Omega$ 3.3 V 30.9 kΩ 10 $k\Omega$ 5 V 52.3 kΩ 10 $k\Omega$ Table 1. Sample 1% Resistor Values for Common Output Voltages ## 8.2.2.1 Output Noise In most LDOs, the band gap is the dominant noise source. If a noise reduction capacitor ( $C_{NR}$ ) is used with the TPS7A80, the band gap does not contribute significantly to noise. Instead, noise is dominated by the output resistor divider and the error amplifier input. To minimize noise in a given application, use a 0.01- $\mu$ F (minimum) noise-reduction capacitor. Equation 3 approximates the total noise when $C_{NR} = 0.01 \mu F$ : $$V_{N} = 14.6 \times V_{OUT} + (\mu V_{RMS}) \tag{3}$$ #### 8.2.3 Application Curve Figure 33. Power-Up and Power-Down Response ## 9 Power Supply Recommendations These devices are designed to operate with an input voltage supply range from 2.2 V to 6.5 V. The input voltage range should provide adequate headroom for the device to have a regulated output. Use a well-regulated input supply. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance. ## 10 Layout ## 10.1 Layout Guidelines ## 10.1.1 Board Layout Recommendations to Improve PSRR and Noise Performance To improve ac performance such as PSRR, output noise, and transient response, TI recommends designing the board with separate ground planes for $V_{\text{IN}}$ and $V_{\text{OUT}}$ , with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the bypass capacitor should connect directly to the GND pin of the device. #### 10.1.2 Thermal Considerations Thermal protection disables the output when the junction temperature rises to approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage because of overheating. Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to 125°C maximum. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least 35°C above the maximum expected ambient condition of your particular application. This configuration produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load. The internal protection circuitry of the TPS7A80 has been designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the TPS7A80 into thermal shutdown degrades device reliability. #### 10.1.3 Power Dissipation Knowing the device power dissipation and proper sizing of the thermal plane that is connected to the tab or pad is critical to avoiding thermal shutdown and ensuring reliable operation. Power dissipation of the device depends on input voltage and load conditions and can be calculated using Equation 4: $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$ (4) Power dissipation can be minimized and greater efficiency can be achieved by using the lowest possible input voltage necessary to achieve the required output voltage regulation. On the VSON (DRB) package, the primary conduction path for heat is through the exposed pad to the printed-circuit-board (PCB). The pad can be connected to ground or be left floating; however, it should be attached to an appropriate amount of copper PCB area to make sure the device does not overheat. The maximum junction-to-ambient thermal resistance depends on the maximum ambient temperature, maximum device junction temperature, and power dissipation of the device and is calculated using Equation 5: $$R_{\theta JA} = \frac{\left(+125^{\circ}C - T_{A}\right)}{P_{D}} \tag{5}$$ Knowing the maximum $R_{\theta JA}$ , the minimum amount of PCB copper area needed for appropriate heatsinking is estimated using Figure 34. ## **Layout Guidelines (continued)** NOTE: $\theta_{JA}$ value at board size of 9 in<sup>2</sup> (that is, 3 inches x 3 inches) is a JEDEC standard. Figure 34. R<sub>0JA</sub> vs Board Size Figure 34 shows the variation of $\theta_{JA}$ as a function of ground plane copper area in the board. It is intended only as a guideline to demonstrate the effects of heat spreading in the ground plane and should not be used to estimate actual thermal performance in real application environments. #### **NOTE** When the device is mounted on an application PCB, it is strongly recommended to use $\Psi_{JT}$ and $\Psi_{JB}$ , as explained in the section. #### 10.1.4 Estimating Junction Temperature Using the thermal metrics $\Psi_{JT}$ and $\Psi_{JB}$ , as shown in the *Thermal Information* table, the junction temperature can be estimated with corresponding formulas (given in Equation 6). For backwards compatibility, an older $\theta_{JC}$ , Top parameter is listed as well. $$\Psi_{JT}: \quad T_{J} = T_{T} + \Psi_{JT} \bullet P_{D}$$ $$\Psi_{JB}: \quad T_{J} = T_{B} + \Psi_{JB} \bullet P_{D}$$ (6) Where $P_D$ is the power dissipation shown by Equation 5, $T_T$ is the temperature at the center-top of the IC package, and $T_B$ is the PCB temperature measured 1 mm away from the IC package *on the PCB surface* (as Figure 36 shows). #### NOTE Both $T_T$ and $T_B$ can be measured on actual application boards using a thermo gun (an infrared thermometer). For more information about measuring T<sub>T</sub> and T<sub>B</sub>, see *Using New Thermal Metrics*. By looking at Figure 35, the new thermal metrics ( $\Psi_{JT}$ and $\Psi_{JB}$ ) have very little dependency onboard size. That is, using $\Psi_{JT}$ or $\Psi_{JB}$ with Equation 6 is a good way to estimate $T_J$ by simply measuring $T_T$ or $T_B$ , regardless of the application board size. ## **Layout Guidelines (continued)** Figure 35. $\Psi_{\text{JT}}$ and $\Psi_{\text{JB}}$ vs Board Size For a more detailed discussion of why TI does not recommend using $\theta_{\text{JC(top)}}$ to determine thermal characteristics, see *Using New Thermal Metrics*. For further information, see *Semiconductor and IC Package Thermal Metrics*. Figure 36. Measuring Points for $T_T$ and $T_B$ # 10.2 Layout Example Figure 37. Layout Example ### 11 器件和文档支持 #### 11.1 文档支持 #### 11.1.1 相关文档 For related documentation see the following: 《TPS7A80xxDRBEVM 用户指南》 #### 11.2 接收文档更新通知 要接收文档更新通知,请导航至TI.com 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。 ### 11.3 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 #### 11.4 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.5 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 ★ ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知和修 订此文档。如欲获取此数据表的浏览器版本,请参阅左侧的导航。 www.ti.com 28-Sep-2021 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | TPS7A8001DRBR | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | OFU | Samples | | TPS7A8001DRBT | ACTIVE | SON | DRB | 8 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | OFU | Samples | | TPS7A8012DRBR | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1G1H | Samples | | TPS7A8012DRBT | ACTIVE | SON | DRB | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1G1H | Samples | | TPS7A8018DRBR | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1G2H | Samples | | TPS7A8018DRBT | ACTIVE | SON | DRB | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1G2H | Samples | | TPS7A8033DRBR | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1G3H | Samples | | TPS7A8033DRBT | ACTIVE | SON | DRB | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1G3H | Samples | | TPS7A8050DRBR | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1G4H | Samples | | TPS7A8050DRBT | ACTIVE | SON | DRB | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1G4H | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: Til defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. ## **PACKAGE OPTION ADDENDUM** www.ti.com 28-Sep-2021 (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 3-Jun-2022 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS7A8001DRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS7A8001DRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS7A8012DRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS7A8012DRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS7A8018DRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS7A8018DRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS7A8033DRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS7A8033DRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS7A8050DRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS7A8050DRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 3-Jun-2022 #### \*All dimensions are nominal | 7 til dillicilololio die Hollillai | | | | | | | To the state of th | |------------------------------------|--------------|-----------------|------|------|-------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TPS7A8001DRBR | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TPS7A8001DRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 | | TPS7A8012DRBR | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TPS7A8012DRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 | | TPS7A8018DRBR | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TPS7A8018DRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 | | TPS7A8033DRBR | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TPS7A8033DRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 | | TPS7A8050DRBR | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TPS7A8050DRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4203482/L PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司