1

- Controlled Baseline

   One Assembly/Test Site, One Fabrication Site
- Extended Temperature Performance of -55°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product Change Notification
- Qualification Pedigree<sup>†</sup>
- Push-Pull CMOS Output Drives Capacitive Loads Without Pullup Resistor, I<sub>O</sub> = ± 8 mA
- Very Low Power . . . 100 μW Typ at 5 V
- Fast Response Time . . . t<sub>PLH</sub> = 2.7 μs Typ With 5-mV Overdrive
- Single-Supply Operation . . . 4 V to 16 V
- On-Chip ESD Protection

<sup>†</sup> Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

#### description

The TLC3702 consists of two independent micropower voltage comparators designed to operate from a single supply and be compatible with modern HCMOS logic systems. They are functionally similar to the LM339 but use one-twentieth of the power for similar response times. The push-pull CMOS output stage drives capacitive loads directly without a power-consuming pullup resistor to achieve the stated response time. Eliminating the pullup resistor not only reduces power dissipation, but also saves board space and component cost. The output stage is also fully compatible with TTL requirements.

Texas Instruments LinCMOS<sup>™</sup> process offers superior analog performance to standard CMOS processes. Along with the standard CMOS advantages of low power without sacrificing speed, high input impedance, and low bias currents, the LinCMOS<sup>™</sup> process offers extremely stable input offset voltages with large differential input voltages. This characteristic makes it possible to build reliable CMOS comparators.

| т <sub>А</sub> | PACKAGE <sup>‡</sup> |               | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |  |
|----------------|----------------------|---------------|--------------------------|---------------------|--|
| –55°C to 125°C | SOP – D              | Tape and reel | TLC3702MDREP             | 3702ME              |  |

#### **ORDERING INFORMATION**

<sup>‡</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

LinCMOS is a trademark of Texas Instruments Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



| D PACKAGE<br>(TOP VIEW) |   |   |   |                   |  |  |
|-------------------------|---|---|---|-------------------|--|--|
| OUT [                   | 1 | υ | 8 | ] V <sub>DD</sub> |  |  |
| 1IN – [                 | 2 |   | 7 | ] 20UT            |  |  |
| 1IN + [                 | 3 |   | 6 | ] 2IN –           |  |  |
| GND [                   | 4 |   | 5 | ] 2IN +           |  |  |

symbol (each comparator)



SGLS127 - JULY 2002

SGLS127 - JULY 2002

### functional block diagram (each comparator)



#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range. Voo (see Note 1)                                                  | -0.3 V to 18 V               |
|-----------------------------------------------------------------------------------------|------------------------------|
| Differential input valtage V/- (ase Note 2)                                             |                              |
| Differential input voltage, $v_{\text{D}}$ (see Note 2) $\dots \dots \dots \dots \dots$ | ±10 v                        |
| Input voltage range, V <sub>I</sub>                                                     | –0.3 V to V <sub>DD</sub>    |
| Output voltage range, VO                                                                |                              |
| Input current, I                                                                        | ±5 mA                        |
| Output current, I <sub>O</sub> (each output)                                            | ±20 mA                       |
| Total supply current into V <sub>DD</sub>                                               | 40 mA                        |
| Total current out of GND                                                                | 40 mA                        |
| Continuous total power dissipation                                                      | See Dissipation Rating Table |
| Operating free-air temperature range, T <sub>A</sub>                                    | –55°C to 125°C               |
| Storage temperature range                                                               | –65°C to 150°C               |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                            |                              |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential voltages, are with respect to network ground.

2. Differential voltages are at IN+ with respect to IN -.

#### DISSIPATION RATING TABLE

| PACKAGE | $T_A \le 25^{\circ}C$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |
|---------|------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|----------------------------------------|
| D       | 725 mW                             | 5.8 mW/°C                                      | 464 mW                                | 377 mW                                | 145 mW                                 |

#### recommended operating conditions

|                                                | MIN | NOM | MAX                   | UNIT |
|------------------------------------------------|-----|-----|-----------------------|------|
| Supply voltage, V <sub>DD</sub>                | 4   | 5   | 16                    | V    |
| Common-mode input voltage, VIC                 | 0   |     | V <sub>DD</sub> – 1.5 | V    |
| High-level output current, I <sub>OH</sub>     |     |     | -20                   | mA   |
| Low-level output current, IOL                  |     |     | 20                    | mA   |
| Operating free-air temperature, T <sub>A</sub> | -55 |     | 125                   | °C   |



SGLS127 - JULY 2002

|                                      | PARAMETER                         | TEST CONDITIONS <sup>†</sup>                                  | TA             | MIN                           | TYP | MAX | UNIT |
|--------------------------------------|-----------------------------------|---------------------------------------------------------------|----------------|-------------------------------|-----|-----|------|
| N/                                   |                                   | V <sub>DD</sub> = 5 V to 10 V,                                | 25°C           |                               | 1.2 | 5   |      |
| VIO                                  | input onset voltage               | $V_{IC} = V_{ICR}$ min, See Note 3                            | –55°C to 125°C |                               |     | 10  | mv   |
|                                      | land all a standard and           | N 051                                                         | 25°C           |                               | 1   |     | pА   |
| IO                                   | Input offset current              | $V_{IC} = 2.5 V$                                              | 125°C          |                               |     | 15  | nA   |
|                                      |                                   | N 0511                                                        | 25°C           |                               | 5   |     | pА   |
| IВ                                   | Input bias current                | $V_{IC} = 2.5 V$                                              | 125°C          |                               |     | 30  | nA   |
|                                      | O                                 |                                                               | 25°C           | 0 to<br>V <sub>DD</sub> – 1   |     |     |      |
| VICR Common-mode input voltage range |                                   |                                                               | –55°C to 125°C | 0 to<br>V <sub>DD</sub> – 1.5 |     |     | V    |
|                                      |                                   |                                                               | 25°C           |                               | 84  |     |      |
| CMRR                                 | Common-mode rejection ratio       | VIC = VICRmin                                                 | 125°C          |                               | 83  |     | dB   |
|                                      |                                   |                                                               | –55°C          |                               | 82  |     |      |
|                                      |                                   |                                                               | 25°C           |                               | 85  |     |      |
| <b>k</b> SVR                         | Supply-voltage rejection ratio    | $V_{DD} = 5 V$ to 10 V                                        | 125°C          |                               | 85  |     | dB   |
|                                      |                                   |                                                               | – 55°C         |                               | 82  |     |      |
|                                      | 1 Pade Jacob and and the literate |                                                               | 25°C           | 4.5                           | 4.7 |     | V    |
| ∨он                                  | Hign-level output voltage         | $V_{\text{ID}} = 1 \text{ V},  I_{\text{OH}} = -4 \text{ mA}$ | 125°C          | 4.2                           |     |     | V    |
|                                      |                                   |                                                               | 25°C           |                               | 210 | 300 | mV   |
| VOL                                  | Low-level output voltage          | VID = -1 V, $IOH = -4 mA$                                     | 125°C          |                               |     | 500 |      |
|                                      | Supply surrant (both comparators) | Outputs low No load                                           | 25°C           |                               | 18  | 40  |      |
| 'DD                                  | Supply current (both comparators) |                                                               | –55°C to 125°C |                               |     | 90  | μΑ   |

# electrical characteristics at specified operating free-air temperature, $V_{DD}$ = 5 V (unless otherwise noted)

 $\ensuremath{^+}\xspace$  All characteristics are measured with zero common-mode voltage unless otherwise noted.

NOTE 3. The offset voltage limits given are the maximum values required to drive the output up to 4.5 V or down to 0.3 V.



SGLS127 - JULY 2002

## switching characteristics, $V_{DD}$ = 5 V, $T_A$ = 25°C

|                  | PARAMETER                                                     | TEST                                  | MIN               | TYP | MAX  | UNIT |    |  |
|------------------|---------------------------------------------------------------|---------------------------------------|-------------------|-----|------|------|----|--|
|                  |                                                               |                                       | Overdrive = 2 mV  |     | 4.5  |      |    |  |
|                  |                                                               |                                       | Overdrive = 5 mV  |     | 2.7  |      |    |  |
| <sup>t</sup> PLH | Propagation delay time, low-to-high-level output $^{\dagger}$ | f = 10  kHz,<br>CL = 50 pF            | Overdrive = 10 mV |     | 1.9  |      | μs |  |
|                  |                                                               | 0 <u> </u>                            | Overdrive = 20 mV |     | 1.4  |      |    |  |
|                  |                                                               |                                       | Overdrive = 40 mV |     | 1.1  |      |    |  |
|                  |                                                               | V <sub>I</sub> = 1.4 V step at IN+    |                   |     | 1.1  |      |    |  |
|                  | Propagation delay time, high-to-low-level output†             | f = 10 kHz,<br>C <sub>L</sub> = 50 pF | Overdrive = 2 mV  |     | 4    |      | μs |  |
|                  |                                                               |                                       | Overdrive = 5 mV  |     | 2.3  |      |    |  |
| <sup>t</sup> PHL |                                                               |                                       | Overdrive = 10 mV |     | 1.5  |      |    |  |
|                  |                                                               |                                       | Overdrive = 20 mV |     | 0.95 |      |    |  |
|                  |                                                               |                                       | Overdrive = 40 mV |     | 0.65 |      |    |  |
|                  |                                                               | V <sub>I</sub> = 1.4 V step at IN+    |                   |     | 0.15 |      |    |  |
| t <sub>f</sub>   | Fall time                                                     | f = 10 kHz,<br>C <sub>L</sub> = 50 pF | Overdrive = 50 mV |     | 50   |      | ns |  |
| t <sub>r</sub>   | Rise time                                                     | f = 10 kHz,<br>C <sub>L</sub> = 50 pF | Overdrive = 50 mV |     | 125  |      | ns |  |

<sup>†</sup> Simultaneous switching of inputs causes degradation in output response.



SGLS127 - JULY 2002

### PRINCIPLES OF OPERATION

#### LinCMOS<sup>™</sup> process

The LinCMOS<sup>™</sup> process is a linear polysilicon-gate CMOS process. Primarily designed for single-supply applications, LinCMOS<sup>™</sup> products facilitate the design of a wide range of high-performance analog functions from operational amplifiers to complex mixed-mode converters.

While digital designers are experienced with CMOS, MOS technologies are relatively new for analog designers. This short guide is intended to answer the most frequently asked questions related to the quality and reliability of LinCMOS<sup>™</sup> products. Further questions should be directed to the nearest TI field sales office.

#### electrostatic discharge

CMOS circuits are prone to gate oxide breakdown when exposed to high voltages even if the exposure is only for very short periods of time. Electrostatic discharge (ESD) is one of the most common causes of damage to CMOS devices. It can occur when a device is handled without proper consideration for environmental electrostatic charges, e.g., during board assembly. If a circuit in which one amplifier from a dual op amp is being used and the unused pins are left open, high voltages tend to develop. If there is no provision for ESD protection, these voltages may eventually punch through the gate oxide and cause the device to fail. To prevent voltage buildup, each pin is protected by internal circuitry.

Standard ESD-protection circuits safely shunt the ESD current by providing a mechanism whereby one or more transistors break down at voltages higher than the normal operating voltages but lower than the breakdown voltage of the input gate. This type of protection scheme is limited by leakage currents which flow through the shunting transistors during normal operation after an ESD voltage has occurred. Although these currents are small, on the order of tens of nanoamps, CMOS amplifiers are often specified to draw input currents as low as tens of picoamps.

To overcome this limitation, TI design engineers developed the patented ESD-protection circuit shown in Figure 1. This circuit can withstand several successive 2-kV ESD pulses, while reducing or eliminating leakage currents that may be drawn through the input pins. A more detailed discussion of the operation of the TI ESD-protection circuit is presented on the next page.

All input and output pins on LinCMOS<sup>™</sup> and Advanced LinCMOS<sup>™</sup> products have associated ESD-protection circuitry that undergoes qualification testing to withstand 2000 V discharged from a 100-pF capacitor through a 1500-Ω resistor (human body model) and 200 V from a 100-pF capacitor with no current-limiting resistor (charged device model). These tests simulate both operator and machine handling of devices during normal test and assembly operations.



Figure 1. LinCMOS<sup>™</sup> ESD-Protection Schematic

LinCMOS and Advanced LinCMOS are trademarks of Texas Instruments Incorporated.



SGLS127 - JULY 2002

### PRINCIPLES OF OPERATION

#### input protection circuit operation

Texas Instruments patented protection circuitry allows for both positive- and negative-going ESD transients. These transients are characterized by extremely fast rise times and usually low energies, and can occur both when the device has all pins open and when it is installed in a circuit.

#### positive ESD transients

Initial positive charged energy is shunted through Q1 to V<sub>SS</sub>. Q1 turns on when the voltage at the input rises above the voltage on the V<sub>DD</sub> pin by a value equal to the V<sub>BE</sub> of Q1. The base current increases through R2 with input current as Q1 saturates. The base current through R2 forces the voltage at the drain and gate of Q2 to exceed its threshold level (V<sub>T</sub> ~ 22 to 26 V) and turn Q2 on. The shunted input current through Q1 to V<sub>SS</sub> is now shunted through the n-channel enhancement-type MOSFET Q2 to V<sub>SS</sub>. If the voltage on the input pin continues to rise, the breakdown voltage of the zener diode D3 is exceeded and all remaining energy is dissipated in R1 and D3. The breakdown voltage of D3 is designed to be 24 V to 27 V, which is well below the gate-oxide voltage of the circuit to be protected.

#### negative ESD transients

The negative charged ESD transients are shunted directly through D1. Additional energy is dissipated in R1 and D2 as D2 becomes forward biased. The voltage seen by the protected circuit is -0.3 V to -1 V (the forward voltage of D1 and D2).

#### circuit-design considerations

LinCMOS<sup>TM</sup> products are being used in actual circuit environments that have input voltages that exceed the recommended common-mode input voltage range and activate the input protection circuit. Even under normal operation, these conditions occur during circuit power up or power down, and in many cases, when the device is being used for a signal conditioning function. The input voltages can exceed V<sub>ICR</sub> and not damage the device only if the inputs are current limited. The recommended current limit shown on most product data sheets is  $\pm 5$  mA. Figure 2 and Figure 3 show typical characteristics for input voltage versus input current.

Normal operation and correct output state can be expected even when the input voltage exceeds the positive supply voltage. Again, the input current should be externally limited even though internal positive current limiting is achieved in the input protection circuit by the action of Q1. When Q1 is on, it saturates and limits the current to approximately 5-mA collector current by design. When saturated, Q1 base current increases with input current. This base current is forced into the V<sub>DD</sub> pin and into the device I<sub>DD</sub> or the V<sub>DD</sub> supply through R2 producing the current limiting effects shown in Figure 2. This internal limiting lasts only as long as the input voltage is below the V<sub>T</sub> of Q2.

When the input voltage exceeds the negative supply voltage, normal operation is affected and output voltage states may not be correct. Also, the isolation between channels of multiple devices (duals and quads) can be severely affected. External current limiting must be used since this current is directly shunted by D1 and D2 and no internal limiting is achieved. If normal output voltage states are required, an external input voltage clamp is required (see Figure 4).



SGLS127 - JULY 2002

### **PRINCIPLES OF OPERATION**







Figure 4. Typical Input Current-Limiting Configuration for a LinCMOS™ Comparator



SGLS127 - JULY 2002

### PARAMETER MEASUREMENT INFORMATION

The TLC3702 contains a digital output stage which, if held in the linear region of the transfer curve, can cause damage to the device. Conventional operational amplifier/comparator testing incorporates the use of a servo loop which is designed to force the device output to a level within this linear region. Since the servo-loop method of testing cannot be used, we offer the following alternatives for measuring parameters such as input offset voltage, common-mode rejection, etc.

To verify that the input offset voltage falls within the limits specified, the limit value is applied to the input as shown in Figure 5(a). With the noninverting input positive with respect to the inverting input, the output should be high. With the input polarity reversed, the output should be low.

A similar test can be made to verify the input offset voltage at the common-mode extremes. The supply voltages can be slewed to provide greater accuracy, as shown in Figure 5(b) for the  $V_{ICR}$  test. This slewing is done instead of changing the input voltages.

A close approximation of the input offset voltage can be obtained by using a binary search method to vary the differential input voltage while monitoring the output state. When the applied input voltage differential is equal, but opposite in polarity, to the input offset voltage, the output changes states.

Figure 6 illustrates a practical circuit for direct dc measurement of input offset voltage that does not bias the comparator in the linear region. The circuit consists of a switching mode servo loop in which IC1a generates a triangular waveform of approximately 20-mV amplitude. IC1b acts as a buffer, with C2 and R4 removing any residual dc offset. The signal is then applied to the inverting input of the comparator under test, while the noninverting input is driven by the output of the integrator formed by IC1c through the voltage divider formed by R8 and R9. The loop reaches a stable operating point when the output of the comparator under test has a duty cycle of exactly 50%, which can only occur when the incoming triangle wave is sliced symmetrically or when the voltage at the noninverting input exactly equals the input offset voltage.

Voltage dividers R8 and R9 provide an increase in input offset voltage by a factor of 100 to make measurement easier. The values of R5, R7, R8, and R9 can significantly influence the accuracy of the reading; therefore, it is suggested that their tolerance level be one percent or lower.

Measuring the extremely low values of input current requires isolation from all other sources of leakage current and compensation for the leakage of the test socket and board. With a good picoammeter, the socket and board leakage can be measured with no device in the socket. Subsequently, this open socket leakage value can be subtracted from the measurement obtained with a device in the socket to obtain the actual input current of the device.



Figure 5. Method for Verifying That Input Offset Voltage Is Within Specified Limits



SGLS127 - JULY 2002



## PARAMETER MEASUREMENT INFORMATION



Response time is defined as the interval between the application of an input step function and the instant when the output reaches 50% of its maximum value. Response time for the low-to-high-level output is measured from the leading edge of the input pulse, while response time for the high-to-low-level output is measured from the trailing edge of the input pulse. Response time measurement at low input signal levels can be greatly affected by the input offset voltage. The offset voltage should be balanced by the adjustment at the inverting input as shown in Figure 7, so that the circuit is just at the transition point. A low signal, for example 105-mV or 5-mV overdrive, causes the output to change state.



SGLS127 - JULY 2002



**VOLTAGE WAVEFORMS** 

NOTE A:  $C_L$  includes probe and jig capacitance.





SGLS127 - JULY 2002

## **TYPICAL CHARACTERISTICS<sup>†</sup>**

| Table of | Graphs |  |
|----------|--------|--|
|          |        |  |

|                  |                                                 |                                                              | FIGURE         |
|------------------|-------------------------------------------------|--------------------------------------------------------------|----------------|
| VIO              | Input offset voltage                            | Distribution                                                 | 8              |
| I <sub>IB</sub>  | Input bias current                              | vs Free-air temperature                                      | 9              |
| CMRR             | Common-mode rejection ratio                     | vs Free-air temperature                                      | 10             |
| <b>k</b> SVR     | Supply-voltage rejection ratio                  | vs Free-air temperature                                      | 11             |
| VOH              | High-level output current                       | vs Free-air temperature<br>vs High-level output current      | 12<br>13       |
| V <sub>OL</sub>  | Low-level output voltage                        | vs Low-level output current<br>vs Free-air temperature       | 14<br>15       |
| tt               | Transition time                                 | vs Load capacitance                                          | 16             |
|                  | Supply current response                         | vs Time                                                      | 17             |
|                  | Low-to-high-level output response               | Low-to-high level output propagation delay time              | 18             |
|                  | High-to-low level output response               | High-to-low level output propagation delay time              | 19             |
| <sup>t</sup> PLH | Low-to-high level output propagation delay time | vs Supply voltage                                            | 20             |
| <sup>t</sup> PHL | High-to-low level output propagation delay time | vs Supply voltage                                            | 21             |
| IDD              | Supply current                                  | vs Frequency<br>vs Supply voltage<br>vs Free-air temperature | 22<br>23<br>24 |



#### DISTRIBUTION OF INPUT OFFSET VOLTAGE

#### INPUT BIAS CURRENT vs FREE-AIR TEMPERATURE







SGLS127 - JULY 2002

### **TYPICAL CHARACTERISTICS<sup>†</sup>**





SGLS127 - JULY 2002



## **TYPICAL CHARACTERISTICS<sup>†</sup>**



SGLS127 - JULY 2002

### TYPICAL CHARACTERISTICS





SGLS127 - JULY 2002

## **TYPICAL CHARACTERISTICS<sup>†</sup>**





SGLS127 - JULY 2002

## **APPLICATION INFORMATION**

The inputs should always remain within the supply rails in order to avoid forward biasing the diodes in the electrostatic discharge (ESD) protection structure. If either input exceeds this range, the device is not damaged as long as the input is limited to less than 5 mA. To maintain the expected output state, the inputs must remain within the common-mode range. For example, at 25°C with  $V_{DD} = 5$  V, both inputs must remain between -0.2 V and 4 V to ensure proper device operation.

To ensure reliable operation, the supply should be decoupled with a capacitor (0.1  $\mu$ F) that is positioned as close to the device as possible.

The TLC3702 has internal ESD-protection circuits that prevent functional failures at voltages up to 2000 V as tested under MIL-STD-883C, Method 3015.2; however, care should be exercised in handling these devices as exposure to ESD may result in the degradation of the device parametric performance.

|                                              | FIGURE |
|----------------------------------------------|--------|
| Pulse-width-modulated motor speed controller | 25     |
| Enhanced supply supervisor                   | 26     |
| Two-phase nonoverlapping clock generator     | 27     |
| Micropower switching regulator               | 28     |



#### **Table of Applications**

NOTES: A. The recommended minimum capacitance is 10  $\mu$ F to eliminate common ground switching noise. B. Adjust C1 for change in oscillator frequency.

#### Figure 25. Pulse-Width-Modulated Motor Speed Controller



SGLS127 - JULY 2002



Figure 26. Enhanced Supply Supervisor



SGLS127 - JULY 2002



**APPLICATION INFORMATION** 

- $1/f = 1.85(100 \text{ k}\Omega)\text{C1}$
- B. Adjust R1 and R3 to change duty cycle
- C. Adjust R2 to change deadtime

#### Figure 27. Two-Phase Nonoverlapping Clock Generator



SGLS127 - JULY 2002

#### **APPLICATION INFORMATION**



- NOTES: A. Adjust C1 for a change in oscillator frequency
  - B. TLC271 Tie pin 8 to pin 7 for low bias operation
  - C. SK9504 VDS = 40 V
    - IDS = 1 A
  - D. To achieve microampere current drive, the inductance of the circuit must be increased.

Figure 28. Micropower Switching Regulator



SGLS127 - JULY 2002

**MECHANICAL DATA** 

#### D (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

#### 14 PIN SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012



#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins I | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|--------|----------------|---------------------------|------------------|------------------------------|
| TLC3702MDREP     | ACTIVE                | SOIC            | D                  | 8      | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| V62/03643-01XE   | ACTIVE                | SOIC            | D                  | 8      | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TLC3702-EP :

Catalog: TLC3702

- Automotive: TLC3702-Q1
- Military: TLC3702M

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Military QML certified for Military and Defense Applications

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All | dimensions | are | nominal |
|------|------------|-----|---------|
|      |            |     |         |

| Device       | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| TLC3702MDREP | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4     | 5.2     | 2.1     | 8.0        | 12.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

5-Jul-2008



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC3702MDREP | SOIC         | D               | 8    | 2500 | 346.0       | 346.0      | 29.0        |

D (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.

Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.

E. Reference JEDEC MS-012 variation AA.





10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TLC3702MDREP     | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | 3702ME                  | Samples |
| V62/03643-01XE   | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | 3702ME                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF TLC3702-EP :

- Catalog: TLC3702
- Automotive: TLC3702-Q1
- Military: TLC3702M

#### NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Military QML certified for Military and Defense Applications

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device       | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLC3702MDREP | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

25-Sep-2019



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC3702MDREP | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |

## D0008A



## **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



## D0008A

## **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

## **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated