

SNLS062G - NOVEMBER 2000 - REVISED JANUARY 2014

# DS90C387R 85MHz Dual 12-Bit Double Pumped Input LDI Transmitter - VGA/UXGA

Check for Samples: DS90C387R

### **FEATURES**

- **Complies with Open LDI Specification for Digital Display Interfaces**
- 25 to 85MHz Clock Support
- Supports VGA through UXGA Panel • Resolution
- Up to 4.76Gbps Bandwidth in Dual 24-bit RGB In-to-Dual Pixel Out Application
- **Dual 12-bit Double Pumped Input DVO Port**
- **Pre-Emphasis Reduces Cable Loading Effects**
- **Drives Long, Low Cost Cables**
- DC Balance Data Transmission Provided by **Transmitter Reduces ISI Distortion**
- Transmitter Rejects Cycle-to-Cycle Jitter (±2ns • of Input Bit Period)
- Support both LVTTL and Low Voltage Level • Input (Capable of 1.0 to 1.8V)
- **Two-Wire Serial Communication Interface up** to 400 KHz
- **Programmable Input Clock and Control Strobe** Select
- **Backward Compatible Configuration with** 112MHz LDI and FPD-Link
- **Optional Second LVDS Clock for Backward** ٠ **Compatibility with FPD-Link Receivers**
- **Compatible with TIA/EIA-644**

### DESCRIPTION

The DS90C387R transmitter is designed to support pixel data transmission from a Host to a Flat Panel Display up to UXGA resolution. It is designed to be compatible with Graphics Memory Controller Hub (GMCH) by implementing two data per clock and can be controlled by a two-wire serial communication interface. Two input modes are supported: one port of 12-bit( two data per clock) input for 24-bit RGB, and two ports of 12-bit( two data per clock) input for dual 24-bit RGB( 48-bit total). In both modes, input data will be clocked on both rising and falling edges in LVTTL level operation, or clocked on the cross over of differential clock signals in the low swing operation. Each input data width will be 1/2 of clock cycle. With an input clock at 85MHz and input data at 170Mbps, the maximum transmission rate of each LVDS line is 595Mbps, for a aggregate throughput rate of 2.38Gbps/4.76Gbps. lt converts 24/48 bits (Single/Dual Pixel 24-bit color) of data into 4/8 LVDS (Low Voltage Differential Signaling) data streams. DS90C387R can be programmed via the two-wire serial communication interface. The LVDS output pinout is identical to DS90C387. Thus, this transmitter can be paired up with DS90CF388, receiver of the 112MHz LDI chipset or FPD-Link Receivers in non-DC Balance mode operation which provides GUI/LCD panel/mother board vendors a wide choice of interoperation with LVDS based TFT panels.

DS90C387R also comes with features that can be found on DS90C387. Cable drive is enhanced with a user selectable pre-emphasis feature that provides additional output current during transitions to counteract cable loading effects. DC Balancing on a cycle-to-cycle basis is also provided to reduce ISI (Inter-Symbol Interference), control signals (VSYNC, HSYNC, DE) are sent during blanking intervals. With pre-emphasis and DC Balancing, a low distortion eyepattern is provided at the receiver end of the cable. These enhancements allow cables 5 to 15+ meters in length to be driven depending on media characteristic and pixel clock speed. Pre-emphasis is available in both the DC Balanced and Non-DC Balanced modes. Non-DC Balanced mode In the backward compatibility with FPD-Link Receivers is obtained.

AA

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### **DESCRIPTION (CONTINUED)**

This chip is an ideal solution to solve EMI and cable size problems for high-resolution flat panel display applications. It provides a reliable industry standard interface based on LVDS technology that delivers the bandwidth needed for high-resolution panels while maximizing bit times, and keeping clock rates low to reduce EMI and shielding requirements. For more details, please refer to the "Applications Information" section of this datasheet.

| Mode                                  | One 12-bit    | Two 12-bit |
|---------------------------------------|---------------|------------|
| Mode (GUI Out/Cable)                  | single/single | dual/dual  |
| Input Clock Rate (MHz)                | 25-85         | 25-85      |
| Input Data Rate (Mbps)                | 50-170        | 50-170     |
| LVDS data Pairs Out                   | 4             | 8          |
| Ouput Clock Rate (MHz)                | 25-85         | 25-85      |
| Data Rate Out (Mbps) per LVDS channel | 175-595       | 175-595    |
| Throughput Data Rate Out              | 2.38Gbps      | 4.76Gbps   |

#### Table 1. Mode Configuration / Performance Table





#### Figure 1. DS90C387R

#### SNLS062G - NOVEMBER 2000 - REVISED JANUARY 2014

### Absolute Maximum Ratings (1)(2)

|                                                    |                   | Min     | Max                   | Unit |
|----------------------------------------------------|-------------------|---------|-----------------------|------|
| Supply Voltage (V <sub>CC</sub> )                  | -0.3              | +4      | V                     |      |
| LVCMOS/LVTTL Output Voltage                        |                   | -0.3    | V <sub>CC</sub> + 0.3 | V    |
| LVDS Driver Output Voltage                         |                   | -0.3    | V <sub>CC</sub> + 0.3 |      |
| LVDS Output Short Circuit Duration                 |                   | Co      | ontinuous             |      |
| Junction Temperature                               |                   | +150    | °C                    |      |
| Storage Temperature                                |                   | -65     | +150                  | °C   |
| Lead Temperature (Soldering, 4 seconds)            |                   |         | +260                  | °C   |
| Maximum Package Power Dissipation Capacity at 25°C | 100 TQFP Package  |         | 2.8                   | W    |
| Package Derating                                   |                   | 18.2mW/ | °C above +25°C        |      |
| ESD Rating                                         | HBM, 1.5kΩ, 100pF |         | > 2                   | kV   |
|                                                    | EIAJ, 0Ω, 200pF   |         | > 300                 | V    |

(1) "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to

imply that the device should be operated at these limits. The tables of "Electrical Characteristics" specify conditions for device operation. If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and (2) specifications.

#### **Recommended Operating Conditions**

|                                                 | Min | Nom | Max | Unit              |
|-------------------------------------------------|-----|-----|-----|-------------------|
| All Supply Voltage                              | 3.0 | 3.3 | 3.6 | V                 |
| Operating Free Air Temperature (T <sub>A)</sub> | -10 | +25 | +70 | °C                |
| Supply Noise Voltage ( $V_{CC}$ ) up to 33MHz   |     |     | 100 | mV <sub>p-p</sub> |

#### **Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified.<sup>(1)</sup>

| Symbol           | Parameter                                                        | Conditions                                            | Min           | Тур         | Max             | Unit |
|------------------|------------------------------------------------------------------|-------------------------------------------------------|---------------|-------------|-----------------|------|
| LVCMOS/          | LVTTL DC SPECIFICATIONS ( AI                                     | I pins, except output pins AnP, AnM,                  | CLKnP and CLK | nM, BAL, Pl | D pins)         |      |
| VIH              | High Level Input Voltage                                         | $V_{REF} = V_{CC3V} = V_{CC}$                         | 2.0           |             | V <sub>CC</sub> | V    |
| V <sub>IL</sub>  | Low Level Input Voltage                                          | $V_{REF} = V_{CC3V} = V_{CC}$                         | GND           |             | 0.8             | V    |
| V <sub>CL</sub>  | Input Clamp Voltage                                              | I <sub>CL</sub> = 18 mA                               |               | -0.8        | -1.5            | V    |
| I <sub>IN</sub>  | Input Current                                                    | $V_{IN} = 0.4V$ , or $V_{CC}$                         |               | +1.8        | +15             | μA   |
|                  |                                                                  | V <sub>IN</sub> = GND                                 | -15           | 0           |                 | μA   |
| V <sub>OL</sub>  | Low level Open Drain Output Voltage                              | $I_{OL} = 2 \text{ mA}$                               |               | 0.1         | 0.3             | V    |
| LVCMOS           | DC SPECIFICATIONS ( PD pin)                                      | -                                                     |               |             |                 |      |
| V <sub>IH</sub>  | High Level Input Voltage                                         | $V_{REF} = V_{CC3V} = V_{CC}$                         | 2.9           |             | V <sub>CC</sub> | V    |
| V <sub>IL</sub>  | Low Level Input Voltage                                          | $V_{REF} = V_{CC3V} = V_{CC}$                         | GND           |             | 0.8             | V    |
| V <sub>CL</sub>  | Input Clamp Voltage                                              | I <sub>CL</sub> = 18 mA                               |               | -0.8        | -1.5            | V    |
| I <sub>IN</sub>  | Input Current                                                    | $V_{IN} = 0.4V$ , or $V_{CC}$                         |               | +1.8        | +15             | μA   |
|                  |                                                                  | V <sub>IN</sub> = GND                                 | -15           | 0           |                 | μA   |
| LVDS DRI         | VER DC SPECIFICATIONS (outp                                      | ut pins AnP, AnM, CLKnP and CLKnI                     | VI)           |             |                 |      |
| V <sub>OD</sub>  | Differential Output Voltage                                      | $R_L = 100\Omega$                                     | 247           | 345         | 550             | mV   |
| ΔV <sub>OD</sub> | Change in V <sub>OD</sub> between<br>Complimentary Output States |                                                       |               |             | 35              | mV   |
| V <sub>OS</sub>  | Offset Voltage                                                   |                                                       | 1.125         | 1.25        | 1.475           | V    |
| ΔV <sub>OS</sub> | Change in V <sub>OS</sub> between<br>Complimentary Output States |                                                       |               |             | 35              | mV   |
| l <sub>os</sub>  | Output Short Circuit Current                                     | $V_{OUT} = 0V, R_L = 100\Omega$                       |               | -3.5        | -11             | mA   |
| l <sub>oz</sub>  | Output TRI-STATE Current                                         | $\overline{PD} = 0V, V_{OUT} = 0V \text{ or } V_{CC}$ |               | ±1          | ±10             | μA   |

(1) Typical values are given for  $V_{CC}$  = 3.3V and T<sub>A</sub> = +25°C. Device tested in Non-Balanced mode only.



www.ti.com

#### **Electrical Characteristics (continued)**

Over recommended operating supply and temperature ranges unless otherwise specified.<sup>(1)</sup>

| Symbol                                         | Parameter                                                   | Conditie                                                              | Min                                                              | Тур                        | Max            | Unit                        |    |
|------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------|----------------------------|----------------|-----------------------------|----|
| Low Volta                                      | ge Mode DC SPECIFICATIONS( p                                | ins D0 to D23, CLKINP,                                                | CLKINM, DE, HS                                                   | SYNC,VSYNC                 | ;)             |                             |    |
| V <sub>IHLS</sub>                              | Low Swing High Level Input<br>Voltage, V <sub>CC</sub> = 3V | (2)                                                                   |                                                                  | V <sub>REF</sub><br>+100mV |                | 1.8                         | V  |
| V <sub>ILLS</sub>                              | Low Swing Low Level Input Voltage, $V_{CC} = 3V$            |                                                                       |                                                                  | GND                        |                | V <sub>REF</sub> -<br>100mV | V  |
| V <sub>REF</sub>                               | Differential Input Reference Voltage, $V_{CC} = 3V$         | Low Swing, $V_{REF} = \frac{1}{2}V$                                   | DDQ                                                              | 0.45                       | $0.5^*V_{DDQ}$ | 1                           | V  |
| TRANSMI                                        | ITER SUPPLY CURRENT                                         |                                                                       |                                                                  |                            |                |                             |    |
| ICCTW Transmitter Supply Current<br>Worst Case |                                                             |                                                                       | f = 32.5  MHz,<br>DUAL = V <sub>CC</sub>                         |                            | 115            | 180                         | mA |
|                                                |                                                             | Worst Case Pattern<br>(Figure 4), BAL=High<br>(enabled),              | f = 32.5 MHz,<br>DUAL = Gnd                                      |                            | 75             |                             | mA |
|                                                | V <sub>CC</sub> = 3.6V                                      |                                                                       | $  f = 65 \text{ MHz}, \\ \text{DUAL} = \text{V}_{\text{CC}} $   |                            | 150            | 215                         | mA |
|                                                |                                                             |                                                                       | f = 65 MHz,<br>DUAL = Gnd                                        |                            | 95             |                             | mA |
|                                                |                                                             |                                                                       | f = 85  MHz,<br>DUAL = V <sub>CC</sub>                           |                            | 175            | 235                         | mA |
|                                                |                                                             |                                                                       | f = 85 MHz,<br>DUAL = Gnd                                        |                            | 110            |                             | mA |
| ICCTG                                          | Transmitter Supply Current, 16<br>Grayscale Case            | $ \begin{aligned} R_L &= 100\Omega, \\ C_L &= 5 \ pF, \end{aligned} $ | $\begin{array}{l} f = 32.5 \; MHz, \\ DUAL = V_{CC} \end{array}$ |                            | 110            | 170                         | mA |
|                                                |                                                             | 16 Grayscale Pattern<br>(Figure 3), BAL =<br>High (enabled),          | f = 32.5 MHz,<br>DUAL = Gnd                                      |                            | 70             |                             | mA |
|                                                |                                                             | $V_{CC} = 3.6V$                                                       | f = 65  MHz,<br>DUAL = V <sub>CC</sub>                           |                            | 135            | 205                         | mA |
|                                                |                                                             |                                                                       | f = 65 MHz,<br>DUAL = Gnd                                        |                            | 90             |                             | mA |
|                                                |                                                             |                                                                       | f = 85 MHz,<br>DUAL = V <sub>CC</sub>                            |                            | 155            | 225                         | mA |
|                                                |                                                             |                                                                       | f = 85 MHz,<br>DUAL = Gnd                                        |                            | 100            |                             | mA |
| ICCTZ                                          | Transmitter Supply Current,<br>Power Down                   | PD = Low<br>Driver Outputs in TRI-<br>Powerdown Mode                  | STATE under                                                      |                            | 4.8            | 85                          | μA |

(2) Low Swing DC threshold testing is preformed on data and control inputs only. Clock inputs tested by functional testing only.

### DIGITAL DC CHARACTERISTICS for Two-Wire Serial Communication Interface

Over recommended operating supply and temperature ranges unless otherwise specified.<sup>(1)</sup> Parameters list below only valid when I2CSEL pin = Vcc.

| Symbol              | Parameter                           | Conditions            | Min | Тур | Max | Unit |
|---------------------|-------------------------------------|-----------------------|-----|-----|-----|------|
| V <sub>IN</sub> (1) | Logical "1" input voltage           |                       | 2.1 |     |     | V    |
| V <sub>IN</sub> (0) | Logical " 0 " input voltage         |                       |     |     | 0.8 | V    |
| V <sub>OL</sub>     | Serial Bus Low level output voltage | I <sub>OL</sub> = 3mA |     |     | 0.4 | V    |
|                     |                                     | I <sub>OL</sub> = 6mA |     |     | 0.6 | V    |

(1) Typical values are given for  $V_{CC}$  = 3.3V and T <sub>A</sub> = +25°C. Device tested in Non-Balanced mode only.



#### **Recommended Transmitter Input Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified. Device driving the transmitter inputs should comply to this table of recommendations.

| Symbol | Parameter                             | Min                    | Тур   | Max  | Unit |    |
|--------|---------------------------------------|------------------------|-------|------|------|----|
| TCIT   | TxCLK IN Transition Time (Figure 6)   | DUAL = Gnd or $V_{CC}$ | 0.8   | 1.2  | 2.4  | ns |
| TCIP   | TxCLK IN Period (Figure 7)            | DUAL = Gnd or $V_{CC}$ | 11.76 | Т    | 40   | ns |
| TCIH   | TxCLK in High Time (Figure 7)         |                        | 0.4T  | 0.5T | 0.6T | ns |
| TCIL   | TxCLK in Low Time (Figure 7)          | 0.4T                   | 0.5T  | 0.6T | ns   |    |
| VDDQ   | Low Swing Voltage Amplitude from GMCH |                        |       |      | 1.8  | V  |

### **Transmitter Switching Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified.<sup>(1)</sup>

| Symbol | Parameter                                                             | Min                               | Тур  | Max             | Unit  |    |
|--------|-----------------------------------------------------------------------|-----------------------------------|------|-----------------|-------|----|
| LLHT   | LVDS Low-to-High Transition Time (Figure 5), PRE pre-empahsis).       |                                   | 0.14 | 0.9             | ns    |    |
|        | LVDS Low-to-High Transition Time (Figure 5), PRE empahsis).           | = V <sub>CC</sub> (max. pre-      |      | 0.11            | 0.7   | ns |
| LHLT   | LVDS High-to-Low Transition Time (Figure 5), PRE empahsis).           | = no connect (mini. pre-          |      | 0.16            | 0.9   | ns |
|        | LVDS High-to-Low Transition Time (Figure 5), PRE empahsis).           | = V <sub>CC</sub> (max. pre-      |      | 0.11            | 0.7   | ns |
| TCCS   | TxOUT Channel to Channel Skew                                         |                                   |      | 100             |       | ps |
| TPPOS0 | Transmitter Output Pulse Position for Bit0 from TxCLKout rising edge. | f = 85MHz <sup>(2)</sup>          | -300 | 0               | +300  | ps |
| TPPOS1 | Transmitter Output Pulse Position for Bit1 from TxCLKout rising edge. |                                   | 1.38 | 1.68            | 1.98  | ns |
| TPPOS2 | Transmitter Output Pulse Position for Bit2 from TxCLKout rising edge. |                                   | 3.06 | 3.36            | 3.66  | ns |
| TPPOS3 | Transmitter Output Pulse Position for Bit3 from TxCLKout rising edge. |                                   | 4.74 | 5.04            | 5.34  | ns |
| TPPOS4 | Transmitter Output Pulse Position for Bit4 from TxCLKout rising edge. |                                   | 6.42 | 6.72            | 7.02  | ns |
| TPPOS5 | Transmitter Output Pulse Position for Bit5 from TxCLKout rising edge. |                                   | 8.10 | 8.40            | 8.70  | ns |
| TPPOS6 | Transmitter Output Pulse Position for Bit6 from TxCLKout rising edge. |                                   | 9.78 | 10.08           | 10.38 | ns |
| TSTC   | TxIN Setup to TxCLK IN in low swing mode at 85 M                      | /Hz (Figure 8)                    | 1.8  |                 |       | ns |
| THTC   | TxIN Hold to TxCLK IN in low swing mode at 85 MI                      | Hz (Figure 8)                     | 2    |                 |       | ns |
| TJCC   | Transmitter Jitter Cycle-to-cycle (Figure 13                          | f = 85 MHz                        |      | 110             | 150   | ps |
|        | Figure 14) <sup>(3)</sup> , DUAL = Gnd, $V_{CC}$ = 3V                 | f = 65 MHz                        |      | 80              | 120   | ps |
|        |                                                                       | f = 32.5 MHz                      |      | 75              | 115   | ps |
| TPLLS  | Transmitter Phase Lock Loop Set (Figure 9)                            |                                   |      | 10              | ms    |    |
| TPDD   | Transmitter Powerdown Delay (Figure 10)                               |                                   |      |                 | 100   | ns |
| TPDL   | Transmitter Input to Output Latency (Figure 11)                       | f = 32.5/65/85 MHz <sup>(4)</sup> |      | 1.5TCIP<br>+4.1 |       | ns |

(1) Typical values are given for  $V_{CC}$  = 3.3V and T <sub>A</sub> = +25°C. Device tested in Non-Balanced mode only.

The parameters are guaranteed by design. The limits are based on statistical analysis of the device performance over PVT(process, (2) voltage and temperature) range.

The limits are based on bench characterization of the device's jitter response over the power supply voltage range. Output clock jitter is (3) measured with a cycle-to-cycle jitter of ±2ns applied to the input clock signal while data inputs are switching (see Figure 13 and Figure 14). A jitter event of 2ns, represents worse case jump in the clock edge from most graphics VGA chips currently available. This parameter is used when calculating system margin as described in AN-1059. (4) From V = 1.5V of CLKINP to  $V_{DIFF}$ = 0V of CLK1P when R\_FB = High, DUAL = Low or High, BAL = Low.



www.ti.com

### DIGITAL SWITCHING CHARACTERISTICS for Two-Wire Serial Communication Interface

Unless otherwise noted, below specifications apply for  $V_{CC}$ =+3.3V, load capacitance on output lines = 80 pF. Load capacitance on output lines can be up to 400 pF provided that external pull-up switch is on board. The following parameters are the timing relationships between SCL and SDA signals related to the DS90C387R.

| Symbol         | Parameter                                          | Min | Тур | Max | Unit |
|----------------|----------------------------------------------------|-----|-----|-----|------|
| t <sub>1</sub> | SCL (Clock) Period                                 | 2.5 |     |     | μs   |
| t <sub>2</sub> | Data in Set-Up Time to SCL High                    | 100 |     |     | ns   |
| t <sub>3</sub> | Data Out Stable after SCL Low                      | 0   |     |     | ns   |
| t <sub>4</sub> | SDA Low Set-Up Time to SCL Low (Start Condition)   | 100 |     |     | ns   |
| t <sub>5</sub> | SDA High Hold Time after SCL High (Stop Condition) | 100 |     |     | ns   |

### **AC Timing Diagrams**



#### Figure 2. Two-Wire Serial Communication Interface Timing Diagram when I2CSEL = Vcc



DS90C387R

www.ti.com SNLS062G - NOVEMBER 2000 - REVISED JANUARY 2014 Signal Pattern Device Pin Name D0 D1 D2 D3 ПП лп D4 Γ Π ₋⊓∟ Г D5 D6 ЦГ D7 D8 D9 П D10 ഹന്ന D11 CLKIN (R\_FB=1) The 16 grayscale test pattern tests device power consumption for a "typical" LCD display pattern. The test pattern approximates signal switching needed to produce groups of 16 vertical stripes across the display.

Figure 3. "16 Grayscale" Test Pattern



www.ti.com



The worst case test pattern produces a maximum toggling of digital circuits, LVDS I/O and CMOS/TTL I/O.

Figure 4. "Worst Case" Test Pattern



Figure 5. DS90C387R LVDS Output Load and Transition Times



Figure 6. DS90C387R Input Clock Transition Time



Figure 7. DS90C387R TxCLK IN Period, and High/Low Time (Falling Edge Strobe)



Figure 8. DS90C387R Setup/Hold (Falling Edge Strobe First)







Figure 10. DS90C387R Power Down Delay





www.ti.com

Submit Documentation Feedback





C—Setup and Hold Time (Internal data sampling window) defined by Rspos (receiver input strobe position) min and max

Tppos—Transmitter output pulse position (min and max)

RSKM = Cable Skew (type, length) + Source Clock Jitter (cycle to cycle) + ISI (Inter-symbol interference) Cable Skew—typically 10 ps–40 ps per foot, media dependent

- A. Cycle-to-cycle jitter is less than 150 ps at 85 MHz
- B. ISI is dependent on interconnect length; may be zero





Figure 13. TJCC Test Setup - DS90C387R







### **DS90C387R**

SNLS062G - NOVEMBER 2000 - REVISED JANUARY 2014

| Pin Name            | I/O | No. | Description                                                                                                                                                                                                                                                                                                        |
|---------------------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D0-D23              | 1   | 24  | LVTTL level single-ended inputs or low swing pseduo differential inputs. Reference to V <sub>REF</sub> pin.                                                                                                                                                                                                        |
|                     |     |     | D0-D11 are for 12-bit input mode (24 RGB data); D0-D11 (first 12-bit port) and D12-D23 (second 12-bit port) are for two 12-bit input mode (48 RGB data).                                                                                                                                                           |
| DE                  | I   | 1   | LVTTL level or low swing level inputs for data enable. This signal is HIGH when input pixel data is valid to DS90C387R provided that R_FDE = HIGH.                                                                                                                                                                 |
| HSYNC               | I   | 1   | Horizontal Sync input control signal. LVTTL level or low swing level.                                                                                                                                                                                                                                              |
| VSYNC               | I   | 1   | Vertical Horizontal Sync input control signal. LVTTL level or low swing level.                                                                                                                                                                                                                                     |
| AnP                 | 0   | 8   | Positive LVDS differential data output.                                                                                                                                                                                                                                                                            |
| AnM                 | 0   | 8   | Negative LVDS differential data output.                                                                                                                                                                                                                                                                            |
| CLKINP              | I   | 1   | In LVTTL level operation, this is a single-ended clock. In low swing operation, this is the positive differential clock input .                                                                                                                                                                                    |
| CLKINM              | I   | 1   | In LVTTL level operation, no connect or connect to $V_{REF}$ pin. Do not connect to GND under any condition. In low swing operation, this is negative differential clock input .                                                                                                                                   |
| R_FB                | I   | 1   | LVTTL level input for selecting the Primary clock edge E1. Falling clock edge selected when input is HIGH; Rising clock edge selected when input is LOW. <sup>(1)</sup>                                                                                                                                            |
| R_FDE               | Ι   | 1   | LVTTL level input. Programmable control (DE) strobe select. Tie HIGH for data active when DE is HIGH. $^{\left(1\right)}$                                                                                                                                                                                          |
| CLK1P               | 0   | 1   | Positive LVDS differential clock output.                                                                                                                                                                                                                                                                           |
| CLK1M               | 0   | 1   | Negative LVDS differential clock output.                                                                                                                                                                                                                                                                           |
| PD                  | I   | 1   | LVCMOS level input. Input = LOW will place the entire device in power down mode. Outputs of the device will be in TRI-STATE mode to ensure low current at power down. <sup>(1)</sup>                                                                                                                               |
|                     |     |     | Input = HIGH for normal operation.                                                                                                                                                                                                                                                                                 |
| PLLSEL              | I   | 1   | LVTTL level in. Tie to Vcc for normal operation. (1)                                                                                                                                                                                                                                                               |
| BAL                 | I   | 1   | LVTTL level input. Mode select for dc balanced or non-dc balanced interface. DC balance is active when input is high. $^{(1)}$                                                                                                                                                                                     |
| PRE                 | I   | 1   | Pre-emphasis level select. Pre-emphasis is active when input is tied to $V_{CC}$ through external pull-up resistor. Resistor value determines pre-emphasis level (see table in application section). For normal LVDS drive level (minimum pre-emphasis) leave this pin open (do not tie to ground). <sup>(1)</sup> |
| DUAL                | I   | 1   | LVTTL level input. Input = LOW for one 12-bit input mode, 24 RGB data in, 24 RGB data out. <sup>(1)</sup>                                                                                                                                                                                                          |
|                     |     |     | LVTTL level input. Input = $V_{CC}$ for two 12-bit input mode, 48 RGB data in, 48 RGB data out. <sup>(1)</sup>                                                                                                                                                                                                     |
| V <sub>CC</sub>     | I   | 1   | Connect to power supply with voltage stated under Recommended Operating Conditions.<br>Power supply pin for LVTTL inputs and digital circuitry, pin53.                                                                                                                                                             |
| GND                 | Ι   | 4   | Ground pins for LVTTL inputs and digital circuitry, pins 9, 11, 52, 77.                                                                                                                                                                                                                                            |
| I2V <sub>CC</sub>   | I   | 1   | Connect to power supply with voltage stated under Recommended Operating Conditions, pin 68.                                                                                                                                                                                                                        |
| V <sub>CC3V</sub>   | I   | 3   | Connect to power supply with voltage stated under Recommended Operating Conditions, pins 70, 79, 95.                                                                                                                                                                                                               |
| GND <sub>3V</sub>   | I   | 3   | Ground pin(s) for powering the data inputs, pins 71, 80, 96.                                                                                                                                                                                                                                                       |
| SGND                | I   | 1   | Connect to ground, pin 69.                                                                                                                                                                                                                                                                                         |
| PLLV <sub>CC</sub>  | Ι   | 2   | Connect to power supply with voltage stated under Recommended Operating Conditions.<br>Power supply pins for PLL circuitry, pin 10, 16.                                                                                                                                                                            |
| PLLGND              | I   | 3   | Ground pins for PLL circuitry, pins 14, 15, 17.                                                                                                                                                                                                                                                                    |
| LVDSV <sub>CC</sub> | I   | 3   | Connect to power supply with voltage stated under Recommended Operating Conditions.<br>Power supply pins for LVDS outputs, pins 30, 40, 48.                                                                                                                                                                        |
| LVDSGND             | I   | 4   | Ground pins for LVDS outputs, pins 25, 35, 43, 51.                                                                                                                                                                                                                                                                 |
| CLK2P/NC            | 0   | 1   | Additional positive LVDS differential clock output identical to CLK1P. No connect if not used.                                                                                                                                                                                                                     |
| CLK2M/NC            | 0   | 1   | Additional negative LVDS differential clock output identical to CLK1M. No connect if not used.                                                                                                                                                                                                                     |

(1) Inputs default to "low" when left open due to internal pull-down resistor.

#### DS90C387R PIN DESCRIPTION—LDI TRANSMITTER (continued)

| Pin Name         | I/O | No. | Description                                                                                                                                                                             |
|------------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>REF</sub> | I   | 1   | V <sub>REF</sub> = 1/2 V <sub>DDQ</sub> , a "Fixed " line of differential input.                                                                                                        |
|                  |     |     | If V <sub>REF</sub> ≥ 1.8V, indicates input data is in LVTTL mode.                                                                                                                      |
|                  |     |     | If $V_{REF} < 1.1V$ , indicates input data is in low voltage swing mode.                                                                                                                |
|                  |     |     | In low voltage swing mode, input data = logic HIGH = $V_{REF}$ + 100mV.                                                                                                                 |
|                  |     |     | In low voltage swing mode, input data = logic LOW = $V_{REF}$ - 100mV.                                                                                                                  |
|                  |     |     | This pin is not to be left floating. When not use in LVTTL mode, tie to $\rm V_{\rm cc}$                                                                                                |
| I2CSEL           | I   | 1   | HIGH to enable two-wire serial communication interface; LOW to disable the interface.                                                                                                   |
| DDREN/I2Cclk     | Ι   | 1   | Always HIGH for one 12-bit port and two 12-bit ports operation. When I2CSEL = HIGH, this is the clock line for the two-wire serial communication interface.                             |
| DSEL/I2Cdat      | I/O | 1   | Differential select pin for CLKIN (HIGH = single-ended, LOW = differentail) or when I2CSEL = HIGH, this is the Bidirectional Data line for the two-wire serial communication interface. |
| A0               | I   | 1   | when I2CSEL = HIGH, this is one of the Slave Device Address Lower Bits.                                                                                                                 |
| A1               | I   | 1   | when I2CSEL = HIGH, this is one of the Slave Device Address Lower Bits.                                                                                                                 |
| A2               | I   | 1   | when I2CSEL = HIGH, this is one of the Slave Device Address Lower Bits.                                                                                                                 |
| MSEN             | 0   | 1   | Interrupt signal. This is an open drain output, pull-up resistor is required.                                                                                                           |
| TST1             |     | 1   | Test pin, tie to Vcc.                                                                                                                                                                   |
| TST2             |     | 1   | Test pin, no connect. Do not tie to ground.                                                                                                                                             |
| RESERVED1        |     | 1   | Reserved pin, tie to ground.                                                                                                                                                            |
| RESERVED2        |     | 1   | Reserved pin, tie to ground.                                                                                                                                                            |
| RESERVED3        |     | 1   | Reserved pin, no connect. Do not tie to ground.                                                                                                                                         |
| RESERVED4        |     | 1   | Reserved pin, tie to ground.                                                                                                                                                            |
| RESERVED5        |     | 1   | Reserved pin, tie to ground.                                                                                                                                                            |
| RESERVED6        |     | 1   | Reserved pin, tie to ground.                                                                                                                                                            |
| RESERVED7        |     | 1   | Reserved pin, tie to ground.                                                                                                                                                            |
| RESERVED8        |     | 1   | Reserved pin, tie to ground.                                                                                                                                                            |
| RESERVED9        |     | 1   | Reserved pin, tie to ground.                                                                                                                                                            |

#### Table 2. Control Settings for mode selection

| Mode                              | 12bit                                                       | Two 12-bit                                                            |
|-----------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------|
| DUAL                              | L                                                           | Н                                                                     |
| BAL                               | L/H                                                         | L/H                                                                   |
| I2CSEL                            | L                                                           | L                                                                     |
| DDREN/I2Cclk                      | Н                                                           | Н                                                                     |
| CLKIN polarity                    | R_FB                                                        | R_FB                                                                  |
| CLKIN, single-ended/ differentail | DSEL                                                        | DSEL                                                                  |
| Description                       | 12-bit in, 24-bit pixel out, non-DC Balanced or DC-Balanced | Two 12-bit in, two 24-bit pixels out, non-DC Balanced or DC-Balanced. |

#### Table 3. Relationship between R\_FB, DE, HSYNC and VSYNC pins

| R_FB | Primary Edge | Secondary Edge | DE latches on | HSYNC latches on | VSYNC latches on |
|------|--------------|----------------|---------------|------------------|------------------|
| VCC  | Falling      | Rising         | Rising        | Falling          | Falling          |
| GND  | Rising       | Falling        | Falling       | Rising           | Rising           |

### **Two-Wire Serial Communication Interface Description**

The DS90C387R operates as a slave on the Serial Bus, so the SCL line is an input (no clock is generated by the DS90C387R) and the SDA line is bi-directional. DS90C387R has a 7-bit slave address. The address bits are controlled by the state of the address select pins A2, A1 and A0, and are set by connecting these pins to ground for a LOW, (0), to  $V_{CC}$  for a HIGH, (1).





SNLS062G - NOVEMBER 2000 - REVISED JANUARY 2014

#### Therefore, the complete slave address is:

| A6  | A5 | A4 | A3 | A2 | A1 | A0  |
|-----|----|----|----|----|----|-----|
| MSB |    |    |    |    |    | LSB |

and is selected as follows:

|    | Address Select Pin<br>State | DS90C387R Serial<br>Bus Slave Address |              |
|----|-----------------------------|---------------------------------------|--------------|
| A2 | A1                          | A0                                    | A6:A0 binary |
| 0  | 0                           | 0                                     | 0111000      |
| 0  | 0                           | 1                                     | 0111001      |
| 0  | 1                           | 0                                     | 0111010      |
| 0  | 1                           | 1                                     | 0111011      |
| 1  | 0                           | 0                                     | 0111100      |
| 1  | 0                           | 1                                     | 0111101      |
| 1  | 1                           | 0                                     | 0111110      |
| 1  | 1                           | 1                                     | 0111111      |

The DS90C387R latches the state of the address select pins during the first read or write on the Serial Bus. Changing the state of the address select pins after the first read or write to any device on the Serial Bus will not change the slave address of the DS90C387R.

A zero in front of the register address is required as the most left column shown in Table 4. For example, to access register F, "0F" is the correct way of accessing the register.

| Addr | Bit7                        | Bit6                     | Bit5          | Bit4                    | Bit3                  | Bit2         | Bit1                     | Bit0     |
|------|-----------------------------|--------------------------|---------------|-------------------------|-----------------------|--------------|--------------------------|----------|
| 000  |                             | VND_IDL(RO)              |               |                         |                       |              |                          |          |
| 001  |                             |                          |               | VND_II                  | DH(RO)                |              |                          |          |
| 002  |                             |                          |               | DEV_II                  | DL(RO)                |              |                          |          |
| 003  |                             |                          |               | DEV_II                  | DH(RO)                |              |                          |          |
| 004  |                             |                          |               | DEV_R                   | EV(RO)                |              |                          |          |
| 005  |                             |                          |               | RSVD[7                  | 7:0](RO)              |              |                          |          |
| 006  |                             |                          |               | FRQ_LOV                 | V[7:0](RO)            |              |                          |          |
| 007  |                             |                          |               | FRQ_HIG                 | H[7:0](RO)            |              |                          |          |
| 008  | RSV                         | ′D[1:0]                  | VEN(RW)       | HEN(RW)                 | DSEL(RW)              | BSEL(RW)     | EDGE(RW)                 | PD(RW)   |
| 009  | VLOW(RO)                    |                          | MSEL[2:0](RW) |                         | TSEL(RW)              | RSEN(RO)     | HTPLG(RO) <sup>(1)</sup> | MDI(RW)  |
| 00A  |                             | DK[3:1](RW) <sup>(</sup> | 1)            | DKEN(RW) <sup>(1)</sup> |                       | CTL[3:1](RW) |                          | RSVD(RW) |
| 00B  |                             |                          |               | CFG[7:0                 | )](RO) <sup>(1)</sup> |              |                          |          |
| 00C  |                             |                          |               | VDJK[7:0                | 0](RW) <sup>(1)</sup> |              |                          |          |
| 00D  | RSVD[3:0](RW) RSVD[3:0](RO) |                          |               |                         |                       |              |                          |          |
| 00E  | RSVD[7:0](RW)               |                          |               |                         |                       |              |                          |          |
| 00F  |                             |                          |               | RSVD[7                  | ':0](RW)              |              |                          |          |

### Table 4. Register Mapping

(1) Features not implemented on DS90C387R

#### Table 5. Register Field Definitions

| Field   | Access | Description                        |
|---------|--------|------------------------------------|
| VND_IDL | RO     | Vendor ID low byte, value is 05h.  |
| VND_IDH | RO     | Vendor ID high byte, value is 13h. |
| DEV_IDL | RO     | Device ID low byte, value is 24h.  |
| DEV_IDH | RO     | Device ID high byte, value is 67h. |
| DEV_REV | RO     | Device revision, value is 00h.     |

Copyright © 2000–2014, Texas Instruments Incorporated

Field

SNLS062G -NOVEMBER 2000-REVISED JANUARY 2014

Access

(1) Features not implemented on DS90C387R

| FRQ_LOW                   | RO | 25 MHz is Low frequency limit for the current mode, value is 19h.                                                                                                               |
|---------------------------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FRQ_HIGH                  | RO | 85 MHz is High frequency limit for the current mode, value is 55h.                                                                                                              |
| PD                        | RW | Power down mode, default = 1.                                                                                                                                                   |
|                           |    | 0 - power down only the LVDS drivers. Output of this device will be in TRI-STATE mode. Other circuitry are still active.                                                        |
|                           |    | 1 - normal operation.                                                                                                                                                           |
| EDGE                      | RW | Edge select (same function as R_FB pin), default = 1.                                                                                                                           |
|                           |    | 0 - input data is rising edge latched (rising edge latched first in 12-bit and two 12-bit mode).                                                                                |
|                           |    | 1 - input data is falling edge latched (falling edge latched first in 12-bit and two 12-bit mode).                                                                              |
| BSEL                      | RW | Input bus select (same as DUAL pin), default = 0.                                                                                                                               |
|                           |    | 0 - one 12-bit bus.                                                                                                                                                             |
|                           |    | 1 - two 12-bit bus.                                                                                                                                                             |
| DSEL                      | RW | Dual level clock select (same function as DSEL pin), default = 1.                                                                                                               |
|                           |    | 0 - input clock is differential.                                                                                                                                                |
|                           |    | 1 - input clock is single-ended (up to 65MHz). CLKINM and $V_{\text{REF}}$ pin are internally connected.                                                                        |
| HEN                       | RW | Horizontal sync enable, default = 1.                                                                                                                                            |
|                           |    | 0 - HSYNC input is transmitted as fixed LOW.                                                                                                                                    |
|                           |    | 1 - HSYNC input is transmitted as it is.                                                                                                                                        |
| VEN                       | RW | Vertical sync enable, default = 1.                                                                                                                                              |
|                           |    | 0 - VSYNC input is transmitted as fixed LOW.                                                                                                                                    |
|                           |    | 1 - VSYNC input is transmitted as it is.                                                                                                                                        |
| MDI                       | RW | Monitor Detect Interrupt, default = 1.                                                                                                                                          |
|                           |    | 0 - Detection signal has changed logical level (write "1" to this bit to clear).                                                                                                |
|                           |    | 1 - Detection signal has not changed state.                                                                                                                                     |
| HTPLG <sup>(1)</sup>      | RO | Feature not implemented.                                                                                                                                                        |
| RSEN                      | RO | This bit is a "1 " if a powered on receiver is connected to the transmitter outputs, " 0 " otherwsie. This function is only available for use in DC-coupled systems. Default=0. |
| TSEL                      | RW | Interrupt generation method, default=0.                                                                                                                                         |
|                           |    | 0 - Interrupt bit (MDI) is generated by monitoring RSEN.                                                                                                                        |
|                           |    | 1 - Interrupt bit (MDI) is generated by monitoring HTPLG.                                                                                                                       |
| MSEL [2:0]                | RW | Select source for the MSEN output pin. Default valus is 001.                                                                                                                    |
|                           |    | 000 - Force MSEN output HIGH (disabled).                                                                                                                                        |
|                           |    | 001 - Output the value of MDI bit (interrupt). This is default.                                                                                                                 |
|                           |    | 010 - Output the value of RSEN bit (receiver detect).                                                                                                                           |
|                           |    | 011 - Output the value of HTPLG bit (hot plug detect).                                                                                                                          |
|                           |    | 1xx - Reserved.                                                                                                                                                                 |
| VLOW                      | RO | This bit is an 1 if the VREF signal indicates low swing inputs. Default=1.                                                                                                      |
|                           |    | It is a 0 if VREF indicates high swing inputs.                                                                                                                                  |
| CTL [3:1]                 | RW | General purpose inputs.                                                                                                                                                         |
| CFG [7:0] <sup>(1)</sup>  | RO | Feature not implemented.                                                                                                                                                        |
| VDJK [7:0] <sup>(1)</sup> | RW | Reserved.                                                                                                                                                                       |
| DK [3:1] <sup>(1)</sup>   | RW | Feature not implemented.                                                                                                                                                        |
| DKEN <sup>(1)</sup>       | RW | Feature not implemented.                                                                                                                                                        |
|                           |    |                                                                                                                                                                                 |

### Table 5. Register Field Definitions (continued)

Description



www.ti.com



#### www.ti.com

#### Communicating with the DS90C387R through Registers

There are 31 data registers in the DS90C387R, and can be accessed through sixteen register addresses. All registers are predefined as read only, or read and write. The device will always attempt to detect if a LCD panel/monitor is connected.

A Write to the DS90C387R will always include the slave address byte, data register address byte, a data byte.

**Reading** the DS90C387R can take place either of two ways:

- 1. If the location latched in the data register addresses is correct, then the read can simply consist of a slave address byte, followed by retrieving the data byte.
- 2. If the data register address needs to be set, then a slave address byte, data register address will be sent first, then the master will repeat start, send the slave address byte and data byte to accomplish a read.

The data byte has the most significant bit first. At the end of a read, the DS90C387R can accept either Acknowledge or No Acknowledge from the Master (No Acknowledge is typically used as a signal for the slave that the Master has read its last byte).

#### Two-Wire Serial Communication Interface for Slave

The DS90C387R slave state machine does not require an internal clock and it supports only byte read and write. Page mode is not supported. The 7-bit binary address is " $0111A_2A_1A_0$ ", where  $A_2A_1A_0$  are pin programmable to "1" or "0" and the "0111" is hardwired internally.



Figure 15. Byte Read

The master must generate a "Start" by sending the 7-bit slave address plus a 0 first, and wait for acknowledge from DS90C387R. When DS90C387R acknowledges (the 1st ACK) that the master is calling, the master then sends the data register address byte and waits for acknowledge from the slave. When the slave acknowledges (the 2nd ACK), the master repeats the "Start" by sending the 7-bit slave address plus a 1 (indicating that READ operation is in progress) and waits for acknowledge from DS90C387R. After the slave responds (the 3rd ACK), the slave sends the data to the bus and waits for acknowledge from the master. When the master acknowledges (the 4th ACK), it generates a "Stop". This completes the "READ".



Figure 16. Byte Write

The master must generate a "Start", by sending the 7-bit slave address plus a 0 and wait for acknowledge from DS90C387R. When DS90C387R acknowledges (the 1st ACK) that the master is calling, the master then sends the data register address byte and waits for acknowledge from the slave. When the slave acknowledges (the 2nd ACK), the master sends the data byte and wait for acknowledge from the slave. When the slave acknowledges (the 3rd ACK), the master generates a "Stop". This completes the "WRITE".

Copyright © 2000–2014, Texas Instruments Incorporated



www.ti.com

### **LVDS** Interface

| Х   | Y   | Z     | Description                                     |
|-----|-----|-------|-------------------------------------------------|
| X=R |     |       | Red                                             |
| X=G |     |       | Green                                           |
| X=B |     |       | Blue                                            |
|     | Y=1 |       | Odd (First) Pixel                               |
|     | Y=2 |       | Even (Second) Pixel                             |
|     |     | Z=0-7 | LVDS bit number (not VGA controller LSB to MSB) |

(1) For a 48-bit dual pixel application - LSB (Less Significant Bit) = R16,G16,B16,R26,G26,B26 and MSB (Most Significant Bit) = R15,G15,B15,R25,G25,B25.

| VGA - TFT Data Signals<br>Color Bits |        | Transmitter input pin names | Receiver output pin names | TFT Panel I | Data Signals |
|--------------------------------------|--------|-----------------------------|---------------------------|-------------|--------------|
|                                      | 24-bit | DS90C387R                   | DS90CF388                 | 18-bit      | 24-bit       |
| LSB                                  | R0     | E2-D4                       | R16                       |             | R0           |
|                                      | R1     | E2-D5                       | R17                       |             | R1           |
|                                      | R2     | E2-D6                       | R10                       | R0          | R2           |
|                                      | R3     | E2-D7                       | R11                       | R1          | R3           |
|                                      | R4     | E2-D8                       | R12                       | R2          | R4           |
|                                      | R5     | E2-D9                       | R13                       | R3          | R5           |
|                                      | R6     | E2-D10                      | R14                       | R4          | R6           |
| MSB                                  | R7     | E2-D11                      | R15                       | R5          | R7           |
| LSB                                  | G0     | E1-D8                       | G16                       |             | G0           |
|                                      | G1     | E1-D9                       | G17                       |             | G1           |
|                                      | G2     | E1-D10                      | G10                       | G0          | G2           |
|                                      | G3     | E1-D11                      | G11                       | G1          | G3           |
|                                      | G4     | E2-D0                       | G12                       | G2          | G4           |
|                                      | G5     | E2-D1                       | G13                       | G3          | G5           |
|                                      | G6     | E2-D2                       | G14                       | G4          | G6           |
| MSB                                  | G7     | E2-D3                       | G15                       | G5          | G7           |
| LSB                                  | B0     | E1-D0                       | B16                       |             | B0           |
|                                      | B1     | E1-D1                       | B17                       |             | B1           |
|                                      | B2     | E1-D2                       | B10                       | B0          | B2           |
|                                      | B3     | E1-D3                       | B11                       | B1          | B3           |
|                                      | B4     | E1-D4                       | B12                       | B2          | B4           |
|                                      | B5     | E1-D5                       | B13                       | B3          | B5           |
|                                      | B6     | E1-D6                       | B14                       | B4          | B6           |
| MSB                                  | B7     | E1-D7                       | B15                       | B5          | B7           |

### Table 7. 12-bit (two data per clock) data mapping<sup>(1)</sup>

(1) DUAL=GND, BAL=Vcc/GND, only A0-A3 are used

#### Table 8. Two 12-bit (two data per clock) data mapping<sup>(1)</sup>

|     | Data Signals<br>r Bits                     | Transmitter input pin names | Receiver output pin names | TFT Panel Data Signals |        |  |  |
|-----|--------------------------------------------|-----------------------------|---------------------------|------------------------|--------|--|--|
|     | 24-bit                                     | DS90C387R                   | DS90CF388                 | 18-bit                 | 24-bit |  |  |
|     | Port 1-Primary (odd pixel/first RGB pixel) |                             |                           |                        |        |  |  |
| LSB | R0                                         | E2-D4                       | R16                       |                        | R0     |  |  |

#### (1) DUAL=GND, BAL=Vcc/GND, only A0-A3 are used



MSB

LSB

MSB

LSB

MSB

LSB

SNLS062G - NOVEMBER 2000 - REVISED JANUARY 2014

| Table 8. Two 12-bit (two data per clock) data mapping <sup>(1)</sup> (continued) |    |                             |                           |                        |    |  |
|----------------------------------------------------------------------------------|----|-----------------------------|---------------------------|------------------------|----|--|
| VGA - TFT Data Signals<br>Color Bits                                             |    | Transmitter input pin names | Receiver output pin names | TFT Panel Data Signals |    |  |
|                                                                                  | R1 | E2-D5                       | R17                       |                        | R1 |  |
|                                                                                  | R2 | E2-D6                       | R10                       | R0                     | R2 |  |
|                                                                                  | R3 | E2-D7                       | R11                       | R1                     | R3 |  |
|                                                                                  | R4 | E2-D8                       | R12                       | R2                     | R4 |  |
|                                                                                  | R5 | E2-D9                       | R13                       | R3                     | R5 |  |
|                                                                                  | R6 | E2-D10                      | R14                       | R4                     | R6 |  |
| MSB                                                                              | R7 | E2-D11                      | R15                       | R5                     | R7 |  |
| LSB                                                                              | G0 | E1-D8                       | G16                       |                        | G0 |  |
|                                                                                  | G1 | E1-D9                       | G17                       |                        | G1 |  |
|                                                                                  | G2 | E1-D10                      | G10                       | G0                     | G2 |  |
|                                                                                  | G3 | E1-D11                      | G11                       | G1                     | G3 |  |
|                                                                                  | G4 | E2-D0                       | G12                       | G2                     | G4 |  |
|                                                                                  | G5 | E2-D1                       | G13                       | G3                     | G5 |  |
|                                                                                  | G6 | E2-D2                       | G14                       | G4                     | G6 |  |
| MSB                                                                              | G7 | E2-D3                       | G15                       | G5                     | G7 |  |
| LSB                                                                              | B0 | E1-D0                       | B16                       |                        | B0 |  |
|                                                                                  | B1 | E1-D1                       | B17                       |                        | B1 |  |
|                                                                                  | B2 | E1-D2                       | B10                       | B0                     | B2 |  |
|                                                                                  | B3 | E1-D3                       | B11                       | B1                     | B3 |  |
|                                                                                  | B4 | E1-D4                       | B12                       | B2                     | B4 |  |
|                                                                                  | B5 | E1-D5                       | B13                       | B3                     | B5 |  |

Port 2-Secondary (even pixel/second RGB pixel)

B14

B15

R26

R27

R20

R21

R22

R23

R24

R25

G26

G27

G20

G21

G22

G23

G24

G25

B26

B27

B20

B21

B22

B23

B24

# (4)

Copyright © 2000–2014, Texas Instruments Incorporated

B6

B7

R0

R1

R2

R3

R4

R5

R6

R7

G0

G1

G2

G3

G4

G5

G6

G7

B0

Β1

B2

Β3

Β4

B5

B6

E1-D6

E1-D7

E2-D16

E2-D17

E2-D18

E2-D19

E2-D20

E2-D21

E2-D22

E2-D23

E1-D20

E1-D21

E1-D22

E1-D23

E2-D12

E2-D13

E2-D14

E2-D15

E1-D12

E1-D13

E1-D14

E1-D15

E1-D16

E1-D17

E1-D18

Β4

B5

R0

R1

R2

R3

R4

R5

G0

G1

G2

G3

G4

G5

B0

Β1

B2

В3

B6

B7

R0 R1

R2

R3

R4

R5

R6

R7

G0

G1

G2

G3

G4

G5

G6 G7

B0

B1

B2

B3

Β4

B5

B6

Texas Instruments

www.ti.com

SNLS062G -NOVEMBER 2000-REVISED JANUARY 2014

| VGA - TFT I<br>Colo | Data Signals<br>or Bits | Transmitter input pin names                                        | Receiver output pin names                 | TFT Panel Data Signals |  |
|---------------------|-------------------------|--------------------------------------------------------------------|-------------------------------------------|------------------------|--|
| MSB                 | B7                      | E1-D19                                                             | B25                                       | B5 B7                  |  |
|                     |                         | $E=0 \int \int DE$ $\int   DE$ $\int   DE$ $\int   DE$ $\int   DE$ | =1                                        |                        |  |
|                     | CLK1/C                  |                                                                    | DSEL=1(single-ended c<br>EDGE=1=R_FB      | lock),                 |  |
|                     | CLK1/C                  |                                                                    | DSEL=0(differential cloo<br>EDGE=1=R_FB   | :k),                   |  |
|                     | CLK0/CI                 |                                                                    |                                           |                        |  |
|                     | CLK1/C                  |                                                                    | DSEL=1(single-ended c<br>EDGE=0(=R_FB)    | lock),                 |  |
|                     | CLK1/C                  |                                                                    | DSEL=0(differential cloc<br>EDGE=0(=R_FB) | :k),                   |  |
|                     | CLK0/CI                 | LKINM                                                              |                                           |                        |  |

 Table 8. Two 12-bit (two data per clock) data mapping<sup>(1)</sup> (continued)

Figure 17. How ds90c387r Latch Data

|          | P     | 0     |       | P1    |       | P2    |  |  |
|----------|-------|-------|-------|-------|-------|-------|--|--|
|          | POL   | P0H   | P1L   | P1H   | P2L   | P2H   |  |  |
| Pin Name | Low   | High  | Low   | High  | Low   | High  |  |  |
| D11      | G0[3] | R0[7] | G1[3] | R1[7] | G2[3] | R2[7] |  |  |
| D10      | G0[2] | R0[6] | G1[2] | R1[6] | G2[2] | R2[6] |  |  |
| D9       | G0[1] | R0[5] | G1[1] | R1[5] | G2[1] | R2[5] |  |  |
| D8       | G0[0] | R0[4] | G1[0] | R1[4] | G2[0] | R2[4] |  |  |
| D7       | B0[7] | R0[3] | B1[7] | R1[3] | B2[7] | R2[3] |  |  |
| D6       | B0[6] | R0[2] | B1[6] | R1[2] | B2[6] | R2[2] |  |  |
| D5       | B0[5] | R0[1] | B1[5] | R1[1] | B2[5] | R2[1] |  |  |
| D4       | B0[4] | R0[0] | B1[4] | R1[0] | B2[4] | R2[0] |  |  |
| D3       | B0[3] | G0[7] | B1[3] | G1[7] | B2[3] | G2[7] |  |  |
| D2       | B0[2] | G0[6] | B1[2] | G1[6] | B2[2] | G2[6] |  |  |
| D1       | B0[1] | G0[5] | B1[1] | G1[5] | B2[1] | G2[5] |  |  |

TEXAS INSTRUMENTS

www.ti.com

SNLS062G - NOVEMBER 2000 - REVISED JANUARY 2014



### Table 9. 12-bit (two data per clock) input application data mapping with GMCH. (continued)

Figure 18. TTL Data Inputs Mapped to LVDS Outputs Non-DC Balanced Mode (Backward Compatible, BAL=Low, A0 to A3 for Port1, A4 to A7 for Port2)

www.ti.com

STRUMENTS

ÈXAS



Figure 19. 48 Parallel TTL Data Inputs Mapped to LVDS Outputs DC Balanced Mode (Data Enabled, BAL=High, A0 to A3 for Port1, A4 to A7 for Port2)



Figure 20. Control Signals Transmitted During Blanking in DC-Balance mode

| Control Signal | Signal<br>Level | Channel | Pattern            |  |  |  |  |  |
|----------------|-----------------|---------|--------------------|--|--|--|--|--|
| DE             | HIGH            | CLK1    | 1111000 or 1110000 |  |  |  |  |  |
|                | LOW             |         | 1111100 or 1100000 |  |  |  |  |  |
| HSYNC          | HIGH            | A0      | 1100000 or 1111100 |  |  |  |  |  |
|                | LOW             |         | 1110000 or 1111000 |  |  |  |  |  |
|                |                 |         |                    |  |  |  |  |  |

A1

Table 10. Control Signals Transmitted During Blanking in DC-Balance mode

VSYNC

HIGH

LOW

1100000 or 1111100

1110000 or 1111000

SNLS062G - NOVEMBER 2000 - REVISED JANUARY 2014

### **APPLICATIONS INFORMATION**

# How to configure the DS90C387R to work with DS90CF384/DS90CF384A/DS90CF386 or DS90CF388 for most common application:

1. To configure for single pixel application using the DS90C387R to interface with GMCH host, please see table below for reference pin connection and configuration. Due to the implementation differences among various GMCH vendors, the table is using the GMCH vendor located in Santa Clara, California, USA as an example. A two-wire serial communication interface based EEPROM containing EDID 128 bytes LCD timing information may be required depending on device driver implementation.

| From DS90C387R | То GMCH        |  |  |
|----------------|----------------|--|--|
| data signal    | connection     |  |  |
| D0             | D0             |  |  |
| D1             | D1             |  |  |
| D2             | D2             |  |  |
| D3             | D3             |  |  |
| D4             | D4             |  |  |
| D5             | D5             |  |  |
| D6             | D6             |  |  |
| D7             | D7             |  |  |
| D8             | D8             |  |  |
| D9             | D9             |  |  |
| D10            | D10            |  |  |
| D11            | D11            |  |  |
| CLKINP         | CLK1           |  |  |
| CLKINM         | CLK0           |  |  |
| DE             | BLANK          |  |  |
| HSYNC          | HSYNC          |  |  |
| VSYNC          | VSYHC          |  |  |
| configuration  | for other pins |  |  |
| DDRENI2Cclk    | I2CCLK         |  |  |
| DSELI2Cdat     | I2CDATA        |  |  |
| A0             | GND            |  |  |
| A1             | GND            |  |  |
| A2             | GND            |  |  |
| PLLSEL         | Vcc            |  |  |
| DUAL           | GND            |  |  |
| BAL            | GND            |  |  |
| D12 to D23     | No connect     |  |  |
| RESERVED1      | GND            |  |  |
| RESERVED2      | GND            |  |  |
| RESERVED3      | No connect     |  |  |
| RESERVED4      | GND            |  |  |
| RESERVED5      | GND            |  |  |
| RESERVED6      | GND            |  |  |
| RESERVED7      | GND            |  |  |
| RESERVED8      | GND            |  |  |
| RESERVED9      | GND            |  |  |
| TST1           | Vcc            |  |  |
| TST2           | No connect     |  |  |
| VREF           | VREF           |  |  |



www.ti.com

| From DS90C387R | To GMCH |
|----------------|---------|
| MSEN           | INT#    |

2. To configure for single pixel application using the DS90C387R with single DS90CF384 or DS90CF384A or DS90CF386 LVDS based LCD panel or monitor, the "DUAL" pin must be set to Gnd (single RGB), and "BAL" pin must be set to Gnd to disable the feature for DS90CF384/DS90CF386 doesn't support DC balance function. For cable length more than two meters, pre-emphasis feature is recommended. Please see table below for reference pin connection.

| From DS90C387R Output Pins                              | To LVDS based LCD monitor                                     |
|---------------------------------------------------------|---------------------------------------------------------------|
| data signal                                             | connection                                                    |
| AOM                                                     | RxIN0-                                                        |
| AOP                                                     | RxIN0+                                                        |
| A1M                                                     | RxIN1-                                                        |
| A1P                                                     | RxIN1+                                                        |
| A2M                                                     | RxIN2-                                                        |
| A2P                                                     | RxIN2+                                                        |
| CLK1M                                                   | RxCLKIN0-                                                     |
| CLK1P                                                   | RxCLKIN0+                                                     |
| A3M(valid for 8-bit LCD only; no connect for 6-bit LCD) | RxIN3-(valid for 8-bit LCD only; no<br>connect for 6-bit LCD) |
| A3P(valid for 8-bit LCD only; no connect for 6-bit LCD) | RxIN3+(valid for 8-bit LCD only; nc<br>connect for 6-bit LCD) |
| A4M                                                     | No connect                                                    |
| A4P                                                     | No connect                                                    |
| A5M                                                     | No connect                                                    |
| A5P                                                     | No connect                                                    |
| A6M                                                     | No connect                                                    |
| A6P                                                     | No connect                                                    |
| A7M                                                     | No connect                                                    |
| A7P                                                     | No connect                                                    |
| CLK2M                                                   | No connect                                                    |
| CLK2P                                                   | No connect                                                    |

3. To configure for single pixel or dual pixel application using the DS90C387R with DS90CF388, the "DUAL" pin must be set to Vcc (dual RGB) or Gnd (single RGB). Also, "BAL" pins on both devices have to in the same logic state. For cable length more than two meters, pre-emphasis feature is recommended.

4. In dual mode, DS90C387R has two LVDS clock outputs enabling an interface to two FPD-Link 'notebook' receivers (DS90CF384/DS90CF386). "BAL" pin must be set to Gnd to disable DC balance function for DS90CF384/DS90CF386 doesn't support DC balance function. In single mode, outputs A4-to-A7 and CLK2 are disabled which reduces power dissipation. For cable length more than two meters, pre-emphasis feature is recommended.

The DS90CF388 is able to support single or dual pixel interface up to 112MHz operating frequency. This receiver may also be used to interface to a VGA controller with an integrated LVDS transmitter without DC balance data transmission. In this case, the receivers "BAL" pin must be tied low (DC balance disabled).

#### Features Description:

**1. Pre-emphasis:** adds extra current during LVDS logic transition to reduce the cable loading effects. Preemphasis strength is set via a DC voltage level applied from min to max (0.75V to Vcc) at the "PRE" pin. A higher input voltage on the "PRE" pin increases the magnitude of dynamic current during data transition. The "PRE" pin requires one pull-up resistor (Rpre) to Vcc in order to set the DC level. There is an internal resistor network, which cause a voltage drop. Please refer to the tables below to set the voltage level.

www.ti.com

| Rpre             | Resulting PRE<br>Voltage | Effects           |  |  |  |  |  |  |  |  |
|------------------|--------------------------|-------------------|--|--|--|--|--|--|--|--|
| $1M\Omega$ or NC | 0.75V                    | Standard LVDS     |  |  |  |  |  |  |  |  |
| 50kΩ             | 1.0V                     |                   |  |  |  |  |  |  |  |  |
| 9kΩ              | 1.5V                     | 50% pre-emphasis  |  |  |  |  |  |  |  |  |
| 3kΩ              | 2.0V                     |                   |  |  |  |  |  |  |  |  |
| 1kΩ              | 2.6V                     |                   |  |  |  |  |  |  |  |  |
| 100Ω             | Vcc                      | 100% pre-emphasis |  |  |  |  |  |  |  |  |

#### Table 11. Pre-emphasis DC voltage level with (Rpre)

| Frequency | PRE Voltage | Typical cable length |
|-----------|-------------|----------------------|
| 85MHz     | 1.5V        | 7 meters             |
| 65MHz     | 1.5V        | 10 meters            |

**2. DC Balance:** In the balanced operating modes, in addition to pixel and control information an additional bit is transmitted on every LVDS data signal line during each cycle of active data as shown in Figure 19. This bit is the DC balance bit (DCBAL). The purpose of the DC Balance bit is to minimize the short- and long-term DC bias on the signal lines. This is achieved by selectively sending the pixel data either unmodified or inverted.

The value of the DC balance bit is calculated from the running word disparity and the data disparity of the current word to be sent. The data disparity of the current word shall be calculated by subtracting the number of bits of value 0 from the number of bits value 1 in the current word. Initially, the running word disparity may be any value between +7 and -6. The running word disparity shall be calculated as a continuous sum of all the modified data disparity values, where the unmodified data disparity value is the calculated data disparity minus 1 if the data is sent unmodified and 1 plus the inverse of the calculated data disparity if the data is sent inverted. The value of the running word disparity shall saturate at +7 and -6.

The value of the DC balance bit (DCBAL) shall be 0 when the data is sent unmodified and 1 when the data is sent inverted. To determine whether to send pixel data unmodified or inverted, the running word disparity and the current data disparity are used. If the running word disparity is positive and the current data disparity is positive, the pixel data shall be sent inverted. If the running word disparity is positive and the current data disparity is zero or negative, the pixel data shall be sent unmodified. If the running word disparity is negative and the current data disparity is zero and the current data disparity is zero or negative, the pixel data shall be sent unmodified. If the running word disparity is negative and the current data disparity is zero or negative, the pixel data shall be sent unmodified. If the running word disparity is negative and the current data disparity is zero or negative, the pixel data shall be sent inverted. If the running word disparity is zero, the pixel data shall be sent inverted.

Cable drive is enhanced with a user selectable pre-emphasis feature that provides additional output current during transitions to counteract cable loading effects. DC balancing on a cycle-to-cycle basis, is also provided to reduce ISI (Inter-Symbol Interference). With pre-emphasis and DC balancing, a low distortion eye-pattern is provided at the receiver end of the cable. These enhancements allow cables 5 to 10+ meters in length to be driven. Quality of the cable can affect the length.

The data enable control signal (DE) is used in the DC balanced mode to distinguish between pixel data and control information being sent. It must be continuously available to the device in order to correctly separate pixel data from control information. For this reason, DE shall be sent on the clock signals, LVDS CLK1 and CLK2, when operating in the DC balanced mode. If the value of the control to be sent is 1 (active display), the value of the control word sent on the clock signals shall be 1111000 or 1110000. If the value of the control to be sent is 0 (blanking time), the value of the control word sent on the clock signals shall be 1111000.

The control information, such as HSYNC and VSYNC, is always sent unmodified. The value of the control word to send is determined by the running word disparity and the value of the control to be sent. If the running word disparity is positive and the value of the control to be sent is 0, the control word sent shall be 1110000. If the running word disparity is zero or negative and the control word to be sent is 0, the control word sent shall be 1110000. If the running word disparity is positive and the value of the control word to be sent is 0, the control word sent shall be 1110000. If the running word disparity is positive and the value of the control to be sent is 1, the control word sent shall be 1100000. If the running word disparity is zero or negative and the value of the control to be sent is 1, the control to be sent is 2, the control word sent shall be 1111000. The DC Balance bit shall be sent as 0 when sending control information during blanking time. See Figure 20.

In backward compatible mode (BAL=low) control and data is sent as regular LVDS data. See Figure 18.



#### Backwards Compatible Mode with FPD-Link

The transmitter provides a second LVDS output clock. Both LVDS clocks will be identical in 'Dual pixel mode'. This feature supports backward compatibility with the previous generation of devices - the second clock allows the transmitter to interface to panels using a 'dual pixel' configuration of two 24-bit or 18-bit 'notebook' receivers.

Pre-emphasis feature is available for use in both the DC balanced and non-DC balanced (backwards compatible) modes.

#### Information on Jitter Rejection:

The transmitter is designed to reject cycle-to-cycle jitter which may be seen at the transmitter input clock. Very low cycle-to-cycle jitter is passed on to the transmitter outputs. This significantly reduces the impact of jitter provided by the input clock source, and improves the accuracy of data sampling. Data sampling is further enhanced by automatically calibrated data sampling strobes at the receiver inputs. Timing and control signals (VSYNC, HSYNC, DE) are sent during blanking intervals to guarantee correct reception of these critical signals.

The transmitter is offered with programmable primary clock edge for convenient interface with a variety of graphics controllers. The transmitter can be programmed for rising edge strobe or falling edge strobe through a dedicated pin. A rising edge transmitter will inter-operate with a falling edge receiver without any translation logic.

#### Transmitter Block Diagram





DS90C387R

#### www.ti.com

#### **Configuration Table**

| Pin                    | Condition            | Configuration                                          |  |  |  |
|------------------------|----------------------|--------------------------------------------------------|--|--|--|
| R_FB (Tx only)         | $R_FB = V_{CC}$      | Primary clock edge selected as Falling Edge            |  |  |  |
|                        | $R_FB = GND$         | Primary clock edge selected as Rising Edge             |  |  |  |
| R_FDE (both Tx and Rx) | $R_FDE = V_{CC}$     | Active data DE = High                                  |  |  |  |
|                        | R_FDE = GND          | Active data DE = Low                                   |  |  |  |
| BAL (both Tx and Rx)   | BAL=V <sub>CC</sub>  | DC Balanced enabled                                    |  |  |  |
|                        | BAL=Gnd              | DC Balanced disabled (backward compatible to FPD-Link) |  |  |  |
| DUAL (Tx only)         | DUAL=V <sub>CC</sub> | 48-bit color (dual pixel) support                      |  |  |  |
|                        | DUAL=Gnd             | 24-bit color (single pixel) support                    |  |  |  |

#### Table 13. Transmitter / DS90CF388 Receiver configuration table

### **Pin Diagram**



SNLS062G - NOVEMBER 2000 - REVISED JANUARY 2014

### **REVISION HISTORY**

| Changes from Revision E (April 2013) to Revision F | Page |
|----------------------------------------------------|------|
| Changed layout of National Data Sheet to TI format |      |
| Changes from Revision F (April 2013) to Revision G | Page |
| Corrected the pin names in Figure 21               | 25   |



10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device   | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|--------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| DS90C387RVJD/NOPB  | ACTIVE        | TQFP         | NEZ                | 100  | 90             | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR  | -10 to 70    | DS90C387RVJD<br>>B      | Samples |
| DS90C387RVJDX/NOPB | ACTIVE        | TQFP         | NEZ                | 100  | 1000           | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR  | -10 to 70    | DS90C387RVJD<br>>B      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020



### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |     |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|-----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |     | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DS90C387RVJDX/NOPB          | TQFP            | NEZ                | 100 | 1000 | 330.0                    | 32.4                     | 18.0       | 18.0       | 1.6        | 24.0       | 32.0      | Q2               |



# PACKAGE MATERIALS INFORMATION

9-Aug-2022



| *All | dimensions | are | nominal |  |
|------|------------|-----|---------|--|
|------|------------|-----|---------|--|

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| DS90C387RVJDX/NOPB | TQFP         | NEZ             | 100  | 1000 | 367.0       | 367.0      | 55.0        |  |

### TEXAS INSTRUMENTS

www.ti.com

### TRAY



9-Aug-2022



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal

| Device            | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | K0<br>(µm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|-------------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| DS90C387RVJD/NOPB | NEZ             | TQFP            | 100  | 90  | 6 x 15               | 150                        | 322.6  | 135.9     | 7620       | 20.3       | 15.4       | 15.45      |

# NEZ0100A





### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated