SGDS035-DECEMBER 2007

# 1.8 V, NANOPOWER, PUSH/PULL OUTPUT COMPARATORS

#### **FEATURES**

- Very Low Supply Current: 0.8 μA (Typical)
- Input Common Mode Range 200 mV Beyond Supply Rails
- Supply Voltage: 1.8 V to 5.5 V
- High Speed: 6 μs
- Push/Pull CMOS Output Stage
- Controlled Baseline
  - One Assembly/Test Site, One Fabrication Site
- Extended Temperature Performance of -55°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product Change Notification
- Qualification Pedigree

Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

#### **APPLICATIONS**

- Portable Medical Equipment
- Wireless Security Systems
- Remote Control Systems
- Handheld Instruments
- Ultra-Low Power Systems

## DESCRIPTION/ORDERING INFORMATION

The TLV349x family of push/pull output comparators features a fast  $6\mu$ s response time and <1.2  $\mu$ A (max) nanopower capability, allowing operation from 1.8 V to 5.5 V. Input common-mode range beyond supply rails make the TLV349x an ideal choice for low-voltage applications.

The TLV349x is excellent for power-sensitive, low-voltage (2-cell) applications.

#### **TLV349x RELATED PRODUCTS**

| PRODUCT | FEATURES                                                         |
|---------|------------------------------------------------------------------|
| TLV370x | 550 nA, 2.5 V to 16 V, Push-Pull CMOS<br>Output Stage Comparator |
| TLV340x | 550 nA, 2.5 V to 16 V, Open-Drain Output Stage Comparator        |

#### ORDERING INFORMATION(1)

| PRODUCT | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR <sup>(2)</sup> | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERABLE<br>PART NUMBER     | TRANSPORT MEDIA,<br>QUANTITY |
|---------|------------------|--------------------------------------|-----------------------------------|--------------------|------------------------------|------------------------------|
| TLV3491 | SO-8             | D                                    | –55°C to 125°C                    | 3491EP             | TLV3491AMDREP <sup>(3)</sup> | Tape and Reel, 2500          |
| TLV3492 | SO-8             | D                                    | –55°C to 125°C                    | 3492EP             | TLV3492AMDREP                | Tape and Reel, 2500          |
| TLV3494 | SO-14            | D                                    | –55°C to 125°C                    | 3494EP             | TLV3494AMDREP <sup>(3)</sup> | Tape and Reel, 2500          |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.
- (2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.
- (3) Prouct Preview. Contact your Texas Instruments Sales Representative for availability.



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# ABSOLUTE MAXIMUM RATINGS(1)

|                                     |                        | VALUE                    | UNIT |
|-------------------------------------|------------------------|--------------------------|------|
| Supply Voltage                      |                        | 5.5                      | V    |
| Ciara al Insurat Tarania ala        | Voltage <sup>(2)</sup> | (V–) – 0.5 to (V+) + 0.5 | V    |
| Signal Input Terminals              | Current <sup>(2)</sup> | ±10                      | mA   |
| Output Short-Circuit <sup>(3)</sup> |                        | Continuous               |      |
| Operating Temperature               |                        | -55 to 125               | °C   |
| Storage Temperature                 |                        | -65 to 150               | °C   |
| Junction Temperature                |                        | 150                      | °C   |
| Lead Temperature (soldering, 10s)   |                        | 300                      | °C   |
| ESD Rating (Human Body Model)       |                        | 3000                     | V    |

- (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.
- (2) Input terminals are diode clamped to the power-supply rails. Input signals that can swing more than 0.5 V beyond the supply rails should be current limited to 10 mA or less.
- (3) Short-circuit to ground, one amplifier per package.

#### **PIN CONFIGURATIONS**

#### **Top View**









## **ELECTRICAL CHARACTERISTICS**

At  $T_A$  = 25°C, and  $V_S$  = 1.8 V to 5.5 V, unless otherwise noted.

| PARAMETER                           |                      | TEST CC                                           | MIN                      | TYP                           | MAX        | UNIT     |            |       |
|-------------------------------------|----------------------|---------------------------------------------------|--------------------------|-------------------------------|------------|----------|------------|-------|
| OFFSET VOLTAGE                      |                      |                                                   |                          | T <sub>A</sub> <sup>(1)</sup> |            |          |            |       |
|                                     |                      | .,                                                | 0. 4                     | 25°C                          |            | ±3       | ±15        |       |
| Input Offset Voltage                | $V_{OS}$             | $V_{CM} = 0V, I_O =$                              | UmA                      | Full Range                    |            |          | ±25        | mV    |
| vs Temperature                      | dV <sub>OS</sub> /dT | $T_A = -55^{\circ}C \text{ to } 1$                | 25°C                     |                               |            | ±12      |            | μV/°C |
| ve Dower Cumply                     | DCDD                 | $V_S = 1.8 \text{ V to } 5.5 \text{ V}$           |                          | 25°C                          |            | 350      | 1000       | \/\/  |
| vs Power Supply                     | PSRR                 | $V_{S} = 1.8 \text{ V to 5}.$                     | .5 V                     | Full Range                    |            |          | 1600       | μV/V  |
| INPUT BIAS CURRENT                  |                      |                                                   |                          |                               |            |          |            |       |
| Input Bias Current                  | 1_                   | $V_{CM} = V_{CC}/2$                               |                          | 25°C                          |            | ±1       | ±50        | nΛ    |
| input bias Current                  | l <sub>Β</sub>       | VCM = VCC/2                                       |                          | Full Range                    |            |          | ±1600      | pA    |
| Input Offcot Current                | 1                    | V - V /2                                          | V - V /2                 |                               |            | ±1       | ±50        | pА    |
| Input Offset Current                | I <sub>OS</sub>      | $V_{CM} = V_{CC}/2$                               |                          | Full Range                    |            |          | ±200       | рA    |
| INPUT VOLTAGE RANGE                 |                      |                                                   |                          |                               |            |          |            |       |
| Common-Mode Voltage Range           | $V_{CM}$             |                                                   |                          |                               | (V-) - 0.2 |          | (V+) + 0.2 | V     |
|                                     |                      | $V_{CM} = -0.2 \text{ V to (V+)} - 1.5 \text{ V}$ |                          | 25°C                          | 60         | 74       |            |       |
| Common Mada Daisation Datia         | CMDD                 | v <sub>CM</sub> = -0.∠ v to                       | ) (V+) – 1.5 V           | Full Range                    | 55         |          |            | 40    |
| Common-Mode Rejection Ratio         | CMRR                 |                                                   | . ()(.) . 0.0.)          | 25°C                          | 54         | 62       |            | dB    |
|                                     |                      | $V_{CM} = -0.2 \text{ V to (V+)} + 0.2 \text{ V}$ |                          | Full Range                    | 50         |          |            |       |
| INPUT CAPACITANCE                   |                      |                                                   |                          |                               |            |          |            |       |
| Common-Mode                         |                      |                                                   |                          |                               |            | 2        |            | pF    |
| Differential                        |                      |                                                   |                          |                               |            | 4        |            | pF    |
| SWITCHING CHARACTERISTIC            | CS                   | -11-                                              |                          | II.                           |            |          |            |       |
| Propagation Delay Time,             |                      | f = 10 kHz, Input Overdrive = 10 mV               |                          |                               |            | 12       |            | μs    |
| Low-to-High                         | t <sub>(PLH)</sub>   | V <sub>STEP</sub> = 1 V                           | Input Overdrive = 100 mV |                               |            | 6        |            | μs    |
| Propagation Delay Time,             |                      | f = 10 kHz,                                       | Input Overdriv           | e = 10 mV                     |            | 13.5     |            | μs    |
| High-to-Low                         | t <sub>(PHL)</sub>   | $V_{STEP} = 1 V$                                  | Input Overdriv           | e = 100 mV                    |            | 6.5      |            | μs    |
| Rise Time                           | t <sub>R</sub>       | C <sub>L</sub> = 10 pF                            |                          |                               |            | 100      |            | ns    |
| Fall Time                           | t <sub>F</sub>       | C <sub>L</sub> = 10 pF                            |                          |                               |            | 100      |            | ns    |
| OUTPUT                              | <u></u>              |                                                   |                          |                               |            |          |            |       |
| Voltage Output High from Rail       | V <sub>OH</sub>      | V <sub>S</sub> = 5 V, I <sub>OUT</sub> =          | = -5 mA                  | Full Range                    |            | 90       | 300        | mV    |
| Voltage Output Low from Rail        | V <sub>OL</sub>      | V <sub>S</sub> = 5 V, I <sub>OUT</sub> =          |                          | Full Range                    |            | 160      | 300        | mV    |
| Short-Circuit Current               | I <sub>SC</sub>      | 2 331                                             |                          |                               | See Typica | l Charac | teristics  |       |
| POWER SUPPLY                        |                      | 1                                                 |                          | I                             |            |          |            |       |
| Specified Voltage Range             | V <sub>S</sub>       |                                                   |                          |                               | 1.8        |          | 5.5        | V     |
|                                     |                      |                                                   |                          | 25°C                          |            | 0.85     | 1.2        |       |
| Quiescent Current <sup>(2)</sup>    | $I_Q$                | $V_s = 5.5 \text{ V}, V_O = 0.00 \text{ V}$       | = High                   | Full Range                    |            |          | 2.1        | μΑ    |
| TEMPERATURE RANGE                   |                      | 1                                                 |                          | , 5                           |            |          |            |       |
| Specified Range                     | T <sub>A</sub>       |                                                   |                          |                               | -55        |          | 125        | °C    |
| Storage Range                       |                      |                                                   |                          |                               | -65        |          | 150        | °C    |
| Thermal Resistance, θ <sub>JA</sub> |                      |                                                   |                          |                               | <u> </u>   |          |            |       |
| SO-8                                |                      |                                                   |                          |                               |            | 165      |            | °C/W  |
|                                     |                      | 1                                                 |                          |                               |            |          |            | ٠,    |

<sup>(1)</sup> Full Range is -55°C to 125°C.
(2) I<sub>Q</sub> per channel.



## TYPICAL CHARACTERISTICS

At  $T_A = 25$ °C,  $V_S = 1.8$  V to 5.5 V, and Input Overdrive = 100 mV, unless otherwise noted.















# **TYPICAL CHARACTERISTICS (continued)**

At  $T_A = 25$ °C,  $V_S = 1.8$  V to 5.5 V, and Input Overdrive = 100 mV, unless otherwise noted.





# **TYPICAL CHARACTERISTICS (continued)**

At  $T_A = 25$ °C,  $V_S = 1.8$  V to 5.5 V, and Input Overdrive = 100 mV, unless otherwise noted.





#### APPLICATION INFORMATION

The TLV349x family of comparators features rail-to-rail input and output on supply voltages as low as 1.8 V. The push/pull output stage is optimal for reduced power budget applications and features no shoot-through current. Low supply voltages, common-mode input range beyond supply rails, and a typical supply current of 0.8  $\mu$ A make the TLV349x family an excellent candidate for battery-powered applications with single-cell operation.

#### **BOARD LAYOUT**

Figure 1 shows the typical connections for the TLV349x. To minimize supply noise, power supplies should be capacitively decoupled by a 0.01  $\mu$ F ceramic capacitor in parallel with a 10  $\mu$ F electrolytic capacitor. Comparators are very sensitive to input noise. Proper grounding (use of ground plane) will help maintain specified performance of the TLV349x family.



Figure 1. Basic Connections of the TLV3492

#### SETTING REFERENCE VOLTAGE

It is important to use a stable reference when setting the transition point for the TLV349x. The REF1004 provides a 1.25-V reference voltage with low drift and only 8 µA of quiescent current.

#### **EXTERNAL HYSTERESIS**

Comparator inputs have no noise immunity within the range of specified offset voltage (±15 mV). For noisy input signals, the comparator output may display multiple switching as input signals move through the switching threshold. The typical comparator threshold of the TLV349x is ±15 mV. To prevent multiple switching within the comparator threshold of the TLV349x, external hysteresis may be added by connecting a small amount of feedback to the positive input. Figure 2 shows a typical topology used to introduce hysteresis, described by the equation:

$$V_{HYST} = \frac{V^+ \times R1}{R_1 + R_2}$$

V<sub>HYST</sub> will set the value of the transition voltage required to switch the comparator output by increasing the threshold region, thereby reducing sensitivity to noise.



Figure 2. Adding Hysteresis to the TLV3492



#### RELAXATION OSCILLATOR

The TLV3492 can be configured as a relaxation oscillator to provide a simple and inexpensive clock output (see Figure 3). The capacitor is charged at a rate of 0.69 RC. It also discharges at a rate of 0.69 RC. Therefore, the period is 1.38 RC. R<sub>1</sub> may be a different value than R<sub>2</sub>.



Figure 3. TLV3492 Configured as a Relaxation Oscillator

#### **POWER-ON RESET**

The reset circuit shown in Figure 4 provides a time delayed release of reset to the MSP430 microcontroller. Operation of the circuit is based on a stabilization time constant of the supply voltage, rather than on a predetermined voltage value. The negative input is a reference voltage created by a simple resistor divider. These resistor values should be relatively high to reduce the current consumption of the circuit. The positive input is an RC circuit that provides a power-up delay. When power is applied, the output of the comparator is low, holding the processor in the reset condition. Only after allowing time for the supply voltage to stabilize does the positive input of the comparator become higher than the negative input, resulting in a high output state and releasing the processor for operation. The stabilization time required for the supply voltage is adjustable by the selection of the RC component values. Use of a lower-valued resistor in this portion of the circuit will not increase current consumption because no current flows through the RC circuit after the supply has stabilized. The reset delay time needed depends on the power-up characteristics of the system power supply.  $R_1$  and  $C_1$  are selected to allow enough time for the power supply to stabilize. D1 provides rapid reset if power is lost. In this example, the  $R_1 \bullet C_1$  time constant is 10 ms.



Figure 4. The TLV349x Configured as a Reset Circuit for the MSP430.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TLV3492AMDREP    | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | 3492EP                  | Samples |
| V62/07635-02XE   | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | 3492EP                  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jul-2021

# TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   | B0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| ı | P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV3492AMDREP | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 23-Jul-2021



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV3492AMDREP | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |



SMALL OUTLINE INTEGRATED CIRCUIT



# NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated