

# FEATURES

- Offers Bandwidth Allocation of PCI Express™ Signal Using Two-Lane 1:2 Multiplexer/Demultiplexer
- Vcc Operating Range From 1.7 V to 1.9 V
- Supports Data Rates of 2.5 Gbps
- Port-Port Crosstalk (-39 dB at 1.25 GHz) .
- OFF Port Isolation (-38 dB at 1.25 GHz)
- Low ON-State Resistance (10  $\Omega$  Typ) •
- Low Input/Output Capacitance (3.5 pF Typ)

# DESCRIPTION/ORDERING INFORMATION

Excellent Differential Skew (5 ps Max)

- Minimal Propagation Delay
- ESD Performance Tested Per JESD 22 – 2000-V Human-Body Model
  - (A114-B, Class II)
  - 1000-V Charged-Device Model (C101)

The TS2PCIE2212 can be used to muxitiplex/demultiplex two PCI Express™ lanes, each representing differential pairs of receive (RX) and transmit (TX) signals. The switch operates at the PCI Express bandwidth standard of 2.5-Gbps signal-processing speed. The device is composed of two banks, with each bank accommodating two sources (source A and source B) and two destinations (destination A and destination B).

When a logic-level low is applied to the control (CTRL) pin, source A is connected to destination A and source B is connected to destination B. When a logic-level high is applied to CTRL, source A is connected to destination B, while source B and destination A are open.

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PAC       | KAGE          | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|-----------|---------------|-----------------------|------------------|
| 0°C to 85°C    | BGA – ZAH | Tape and reel | TS2PCIE2212ZAHR       |                  |



### TERMINAL ASSIGNMENTS

|   | 1       | 2       | 3       | 4       | 5   | 6       | 7       | 8       | 9       |
|---|---------|---------|---------|---------|-----|---------|---------|---------|---------|
| Α | CTRL0   | TxSB:0P |         | TxSA:0P | GND | TxDA:0P |         | TxDB:0P | NC      |
| В | RxSA:0P | GND     | TxSB:0N | TxSA:0N | VDD | TxDA:0N | TxDB:0N | GND     | RxDA:0P |
| С |         | RxSA:0N |         |         |     |         |         | RxDA:0N |         |
| D | RxSB:0P | RxSB:0N |         |         |     |         |         | RxDB:0N | RxDB:0P |
| E | GND     | VDD     |         |         |     |         |         | VDD     | GND     |
| F | TxSA:1P | TxSA:1N |         |         |     |         |         | TxDA:1N | TxDA:1P |
| G |         | TxSB:1N |         |         |     |         |         | TxDB:1N |         |
| Н | TxSB:1P | GND     | RxSA:1N | RxSB:1N | VDD | RxDB:1N | RxDA:1N | GND     | TxDB:1P |
| J | NC      | RxSA:1P |         | RXSB:1P | GND | RXDB:1P |         | RxDA:1P | CTRL1   |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PCI Express is a trademark of PCI-SIG.

| NAME             | FUNCTION                    |
|------------------|-----------------------------|
| TxSA:nP, TxSA:nN | Source A transmit pair      |
| RxSA:nP, RxSA:nN | Source A receive pair       |
| TxSB:nP, TxSB:nN | Source B transmit pair      |
| RxSB:nP, RxSB:nN | Source B receive pair       |
| TxDA:nP, TxDA:nN | Destination A transmit pair |
| RxDA:nP, RxDA:nN | Destination A receive pair  |
| TxDB:nP, TxDB:nN | Destination B transmit pair |
| RxDB:nP, RxDB:nN | Destination B receive pair  |
| CTRL0            | Control signal for bank 0   |
| CTRL1            | Control signal for bank 1   |
| V <sub>DD</sub>  | Positive supply voltage     |
| GND              | Ground (0 V)                |
| NC               | No internal connection      |

### **PIN DESCRIPTION**



### LOGIC DIAGRAM

#### **FUNCTION TABLE**

| CTRLn | FUNCTION                              |
|-------|---------------------------------------|
| L     | SA:n = DA:n, SB:n = DB:n              |
| Н     | SA:n = DB:n, DA:n = open, SBin = open |

### Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                   |                                               |                                | MIN   | I MAX | UNIT |
|-------------------|-----------------------------------------------|--------------------------------|-------|-------|------|
| $V_{DD}$          | Supply voltage range                          |                                | -0.5  | 5 2.5 | V    |
| V <sub>IN</sub>   | Control input voltage range <sup>(2)(3)</sup> | -0.5                           | 5 2.5 | V     |      |
| V <sub>I/O</sub>  | Switch I/O voltage range <sup>(2)(3)(4)</sup> |                                | -0.5  | 5 2.5 | V    |
| I <sub>IK</sub>   | Control input clamp current                   | $V_{IN}$ < 0 and $V_{I/O}$ < 0 |       | 50    | mA   |
| I <sub>I/OK</sub> | I/O port clamp current                        | $V_{IN} < 0$ and $V_{I/O} < 0$ |       | 50    | mA   |
| I <sub>I/O</sub>  | ON-state switch current <sup>(5)</sup>        |                                |       | ±100  | mA   |
|                   | Continuous current through $V_{DD}$ or $GND$  |                                |       | ±100  | mA   |
| $\theta_{JA}$     | Package thermal impedance <sup>(6)</sup>      |                                |       | TBD   | °C/W |
| T <sub>stg</sub>  | Storage temperature range                     |                                | -65   | 5 150 | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltages are with respect to ground, unless otherwise specified. (2)

The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. (3)

(4)  $V_{I}$  and  $V_{O}$  are used to denote specific conditions for  $V_{I/O}$ .

(6) I<sub>1</sub> and I<sub>0</sub> are used to denote specific conditions for I<sub>1/0</sub>.
(6) The package thermal impedance is calculated in accordance with JESD 51-7.

### **Recommended Operating Conditions**

|                 |                                  |      | MIN                  | TYP | MAX                  | UNIT |
|-----------------|----------------------------------|------|----------------------|-----|----------------------|------|
| $V_{DD}$        | Supply voltage                   |      | 1.7                  | 1.8 | 1.9                  | V    |
| VIH             | High-level control input voltage | CTRL | 0.65 V <sub>DD</sub> |     |                      | V    |
| VIL             | Low-level control input voltage  | CTRL |                      |     | 0.35 V <sub>DD</sub> | V    |
| V <sub>IO</sub> | Data input/output voltage        | L.   | 0                    |     | V <sub>DD</sub>      | V    |
| T <sub>A</sub>  | Operating free-air temperature   |      | 0                    |     | 85                   | °C   |

### **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER             |                          |                                                        | TEST CONDITIONS                        |                             |     |      |      |    |  |
|-----------------------|--------------------------|--------------------------------------------------------|----------------------------------------|-----------------------------|-----|------|------|----|--|
|                       |                          |                                                        | MIN                                    | TYP                         | MAX | UNIT |      |    |  |
| V <sub>IK</sub>       | Control inputs           | V <sub>DD</sub> = 1.7 V,                               | I <sub>IN</sub> = -18 mA               |                             |     |      | -1.8 | V  |  |
| I <sub>IN</sub>       | Control inputs           | V <sub>DD</sub> = 1.9 V,                               | $V_{IN} = V_{DD}$ or GND               |                             |     |      | ±1   | μA |  |
| I <sub>OZ</sub>       |                          | V <sub>DD</sub> = 1.9 V,                               | $V_{O} = 0$ to 1.9 V,<br>$V_{I} = 0$ , | Switch OFF                  |     |      | ±5   | μA |  |
| I <sub>CC</sub>       |                          | $V_{DD} = 1.9 V,$<br>$V_{IN} = V_{DD} \text{ or GND},$ | $I_{I/O}=0,$                           | Switch ON or OFF            |     | 160  | 300  | μA |  |
| C <sub>in</sub>       | Control inputs           | V <sub>DD</sub> = 1.9 V,                               | $V_{IN} = V_{DD}$ or GND               |                             |     | 0.5  | 1.0  | pF |  |
| C <sub>IO(OFF)</sub>  | SB or DA port            | $V_{I/O} = 0 V,$                                       | Switch OFF                             |                             |     | 1.4  | 1.5  | pF |  |
| C <sub>IO(ON)</sub>   |                          | $V_{I/O} = 0 V,$                                       | Switch ON                              |                             |     | 3.5  | 4    | pF |  |
| -                     |                          | V <sub>DD</sub> = 1.7 V,                               | V <sub>I</sub> = 0 V,                  | l <sub>O</sub> = 10 mA      |     | 10   | 14   | Ω  |  |
| r <sub>on</sub>       | V <sub>DD</sub> = 1.7 V, |                                                        | $V_{I} = 1.5 V,$ $I_{O} = -10 mA$      |                             |     | 12   | 17   | 22 |  |
| $\Delta r_{on(flat)}$ |                          | V <sub>DD</sub> = 1.7 V,                               | I <sub>O</sub> = 10 mA,                | $V_{\rm I} = 1.5~V\pm0.4~V$ |     | 2.5  | 5    | Ω  |  |

# **Switching Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                                               | DESCRIPTION                       | TEST CONDITIONS                                         | T <sub>A</sub> = | $T_A = 0^{\circ}C$ to $85^{\circ}C$ |      |      |  |  |
|---------------------------------------------------------|-----------------------------------|---------------------------------------------------------|------------------|-------------------------------------|------|------|--|--|
| PARAMETER                                               | DESCRIPTION                       | TEST CONDITIONS                                         | MIN              | TYP                                 | MAX  | UNIT |  |  |
| DR                                                      | Data rate per TX or RX pair       |                                                         |                  | 2.5                                 |      | Gbps |  |  |
| t <sub>pd</sub>                                         | Propagation delay, Sx to Dx       | See Figure 7                                            |                  | 250                                 |      | ps   |  |  |
| t <sub>sk</sub>                                         | Intra-pair skew                   | f =1.25 GHz, See Figure 7                               |                  |                                     | 5    | ps   |  |  |
| t <sub>en</sub> (t <sub>PZL</sub> , t <sub>PZH</sub> )  | Switch turn-on delay, CTRL to DA  | See Figure 6                                            |                  |                                     | 5    | ns   |  |  |
| t <sub>dis</sub> (t <sub>PLZ</sub> , t <sub>PHZ</sub> ) | Switch turn-off delay, CTRL to DA | See Figure 6                                            |                  |                                     | 2.5  | ns   |  |  |
| I <sub>LOSS</sub>                                       | Differential insertion loss       | f =1.25 GHz, $R_{LOAD}$ = 50 $\Omega$ ,<br>See Figure 1 |                  | -2.5                                | -3.2 | dB   |  |  |
| R <sub>LOSS</sub>                                       | Differential return loss          | f =1.25 GHz, $R_{LOAD}$ = 50 $\Omega$ ,<br>See Figure 2 | -7.2             | -9.5                                |      | dB   |  |  |
| I <sub>LOSS(CM)</sub>                                   | Common-mode insertion loss        | f =1.25 GHz, $R_{LOAD}$ = 50 $\Omega$ ,<br>See Figure 3 |                  | -2                                  |      | dB   |  |  |
| O <sub>IFF</sub>                                        | Differential OFF isolation        | f =1.25 GHz, $R_{LOAD}$ = 50 $\Omega$ ,<br>See Figure 4 | -33              | -38                                 |      | dB   |  |  |
| X <sub>TALK</sub>                                       | Differential crosstalk            | f =1.25 GHz, $R_{LOAD}$ = 50 $\Omega$ ,<br>See Figure 5 | -33              | -39                                 |      | dB   |  |  |

### **OPERATING CHARACTERISTICS**





Figure 1. Differential Insertion Loss vs Frequency



Figure 2. Differential Return Loss vs Frequency



Figure 3. Common-Mode Insertion Loss vs Frequency

Figure 4. Differential OFF Isolation vs Frequency



Figure 5. Differential Crosstalk vs Frequency

### TS2PCIE2212 PCI Express<sup>™</sup> SIGNAL SWITCH scds209-JUNE 2006

### PARAMETER MEASUREMENT INFORMATION (Enable and Disable Times)



#### VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES

NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ} \, \text{and} \, t_{PHZ} \, \text{are the same as} \, t_{dis}.$
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .

#### Figure 6. Test Circuit and Voltage Waveforms



### PARAMETER MEASUREMENT INFORMATION

 $V_{COM}$  = 1.5 V  $V_{CRS}$  is the cross point of the differential signal.  $t_{sk} = |t_{PLHn} - t_{PHLn}|$ 

### Figure 7. Test Circuit for Propagation Delay and Intra-Pair Skew

### PARAMETER MEASUREMENT INFORMATION (continued)



| TEST                        | VNA<br>MEASUREMENT |
|-----------------------------|--------------------|
| Differential insertion loss | S <sub>21</sub>    |
| Differential return loss    | S <sub>11</sub>    |
| Common-mode insertion loss  | S <sub>21</sub>    |

Figure 8. Differential Insertion Loss, Differential Return Loss, and Common-Mode Insertion Loss Test Circuit

# PARAMETER MEASUREMENT INFORMATION (continued)



Figure 9. Differential Crosstalk and OFF Isolation Test Circuit



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device  | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|---------------|--------------|--------------------|------|----------------|---------------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TS2PCIE2212ZAHR   | ACTIVE        | NFBGA        | ZAH                | 48   | 3000           | RoHS &<br>Non-Green | SNAGCU                               | Level-3-260C-168 HR  | 0 to 85      | SE212                   | Samples |
| TS2PCIE2212ZAHRG1 | ACTIVE        | NFBGA        | ZAH                | 48   | 3000           | RoHS & Green        | SNAGCU                               | Level-3-260C-168 HR  |              | SE212                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

10-Dec-2020

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

### TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|                             |  |

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TS2PCIE2212ZAHRG1 | NFBGA           | ZAH                | 48 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

19-May-2021



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TS2PCIE2212ZAHRG1 | NFBGA        | ZAH             | 48   | 3000 | 336.6       | 336.6      | 31.8        |

# **ZAH0048A**



# **PACKAGE OUTLINE**

# NFBGA - 1.2 mm max height

PLASTIC BALL GRID ARRAY



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.



# **ZAH0048A**

# **EXAMPLE BOARD LAYOUT**

# NFBGA - 1.2 mm max height

PLASTIC BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For information, see Texas Instruments literature number SSYZ015 (www.ti.com/lit/ssyz015).



# **ZAH0048A**

# **EXAMPLE STENCIL DESIGN**

# NFBGA - 1.2 mm max height

PLASTIC BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated