









**INSTRUMENTS** ZHCSAQ1D - FEBRUARY 2013 - REVISED JULY 2022 INA231 具有警报功能、采用 WCSP 封装的 28V 16 位 I<sup>2</sup>C 输出电流、电压和功

率监控器

# 1 特性

Ŧ

**TEXAS** 

- 总线电压检测范围为 0V 至 28V ٠
- 高侧或低侧检测 •
- 电流、电压和功率报告
- 高精度: •
  - 增益误差:0.5%(最大值)
  - 失调电压:50 µV(最大值)
- 可配置取平均选项 •
- 可编程警报阈值 •
- 兼容 1.8V I<sup>2</sup>C
- 电源运行:2.7V 至 5.5V
- 启动模式选项: •
  - INA231A: 有效转换
    - INA231B:低电流关断

# 2 应用

- 智能手机 •
- 平板电脑 •
- 服务器
- 计算机
- 电源管理
- 电池充电器
- 电源
- 测试设备

# 3 说明

INA231 是一款具有 1.8V I<sup>2</sup>C 兼容接口 (具有 16 个可 编程地址)的电流分流和功率监控器。INA231 监控分 流压降和总线电源电压,如果数值超出编程范围,其通 过将 ALERT 引脚置为有效来提供更好的保护。可编程 校准值、转换时间和取平均值与内部乘法器结合使用 时,可直接读取电流值(单位为安培)和功率值(单位 为瓦特),从而减轻主机处理负载。

INA231 检测总线电压 (介于 0V 至 28V 之间)上的电 流,该器件由 2.7V 至 5.5V 单电源供电,消耗的电源 电流为 330 µ A ( 典型值 )。 INA231 额定运行温度范 围为-40°C至+125°C。

INA231 有两个版本: INA231A 启动时会执行分流和总 线电压的连续转换,而 INA231B 则在低电流关断模式 下启动。

封壮 片自(1)

| 器件型号    | 封装             | 封装尺寸(标称值)                   |
|---------|----------------|-----------------------------|
| INA231A | YFF (DSBGA-12) | 1.65mm × 1.39mm ×<br>0.62mm |
| INA231A | YFD (DSBGA-12) | 1.65mm × 1.39mm ×<br>0.40mm |
| INA231B | YFD (DSBGA-12) | 1.65mm × 1.39mm ×<br>0.40mm |

如需了解所有可用封装,请参阅数据表末尾的封装选项附录。 (1)



高侧或低侧检测





# **Table of Contents**

| 1 | 特性1                                           |
|---|-----------------------------------------------|
| 2 | 应用1                                           |
| 3 | 说明1                                           |
|   | Revision History2                             |
| 5 | Device Comparison                             |
|   | Pin Configuration and Functions               |
| 7 | Specifications4                               |
|   | 7.1 Absolute Maximum Ratings4                 |
|   | 7.2 ESD Ratings 4                             |
|   | 7.3 Recommended Operating Conditions4         |
|   | 7.4 Thermal Information4                      |
|   | 7.5 Electrical Characteristics                |
|   | 7.6 Timing Requirements: I <sup>2</sup> C Bus |
|   | 7.7 Typical Characteristics7                  |
| 8 | Detailed Description10                        |
|   | 8.1 Overview                                  |
|   | 8.2 Functional Block Diagram10                |
|   | 8.3 Feature Description10                     |
|   |                                               |

| 8.4 Device Functional Modes             | 14 |
|-----------------------------------------|----|
| 8.5 Programming                         | 15 |
| 8.6 Register Maps                       | 22 |
| 9 Application and Implementation        |    |
| 9.1 Application Information             |    |
| 9.2 Typical Applications                |    |
| 9.3 Power Supply Recommendations        |    |
| 9.4 Layout                              |    |
| 10 Device and Documentation Support     |    |
| 10.1 Documentation Support              |    |
| 10.2 接收文档更新通知                           |    |
| 10.3 支持资源                               |    |
| 10.4 Trademarks                         |    |
| 10.5 Electrostatic Discharge Caution    |    |
| 10.6 术语表                                |    |
| 11 Mechanical, Packaging, and Orderable |    |
| Information                             |    |
|                                         |    |

# **4 Revision History**

注:以前版本的页码可能与当前版本的页码不同

| С | Changes from Revision B (August 2017) to Revision C (March 2018)                                 |      |
|---|--------------------------------------------------------------------------------------------------|------|
| • | 更新了整个文档中的表格、图和交叉参考的编号格式                                                                          | 1    |
| • | Added footnote to B2 and C2 pins                                                                 | 3    |
| • | Changed value from 40 ms to 40 µs in sentence: Full recovery from power-down mode requires 40 µs | 10   |
| • | Moved the Power Supply Recommendations and Layout sections to the Application and Implementation | n    |
|   | section                                                                                          | 31   |
| С | hanges from Revision B (August 2017) to Revision C (March 2018)                                  | Page |
| • | 添加了 B 版本器件和相关内容                                                                                  | 1    |
| C | hanges from Revision A (June 2017) to Revision B (August 2017)                                   | Page |

| С | hanges from Revision A (June 2017) to Revision B (August 2017)                               | Page |
|---|----------------------------------------------------------------------------------------------|------|
| • | Changed NC pin description from "No internal connection" to "Do not connect, leave floating" | 3    |
| • | Changed SCL max value from V <sub>S</sub> + 0.3 V to 6 V in Absolute Maximum Ratings table   | 4    |
| • | Added text to end of Layout Guidelines section clarifying no connection of NC pins           | 31   |

| Ch | anges from Revision * (February 2013) to Revision A (June 2017)                       |     | Page |
|----|---------------------------------------------------------------------------------------|-----|------|
| •  | 添加了器件信息、建议运行条件和 ESD 等级表,以及详细说明、应用和实施、电源相关建议、                                          | 布局、 | 器件和  |
|    | <i>文档支持</i> 和 <i>机械、封装和可订购信息</i> 部分                                                   |     | 1    |
| •  | 向数据表添加了封装高度为 0.4mm 的全新 WSCP-12 (YFD) 封装和相关内容                                          |     | 1    |
| •  | Added operating ambient temperature, T <sub>A</sub> to Absolute Maximum Ratings table |     | 4    |
|    | Added new note 1 to Timing Requirements: I2C Bus section                              |     |      |
|    | Added test condition to Figure 2                                                      |     |      |



# **5 Device Comparison**

| DEVICE DESCRIPTION                                                                                                        |                                                                         |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|--|
| INA209 Current and power monitor with watchdog, peak-hold, and fast comparator functions                                  |                                                                         |  |  |  |
| INA210, INA211, INA212, INA213, INA214, INA215 Zerø-drift, low-cost, analog current shunt monitor series in small package |                                                                         |  |  |  |
| INA219                                                                                                                    | Zerø-drift, bidirectional current power monitor with two-wire interface |  |  |  |
| INA226 High or Low-side, bidirectional current and power monitor with two-wire interface and programmable alert           |                                                                         |  |  |  |

#### 表 5-1. Device Comparison

# **6** Pin Configuration and Functions



#### 图 6-1. YFF and YFD Packages 12-Pin DSBGA Top View

#### 表 6-1. Pin Functions

| PIN<br>NAME NO. |                       | ТҮРЕ                     | DESCRIPTION                                                                                                                |  |
|-----------------|-----------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------|--|
|                 |                       |                          | DESCRIPTION                                                                                                                |  |
| A0              | В3                    | Digital input            | Address pin. Connect to GND, SCL, SDA, or $V_{S}.$ $\bar{\mathcal{R}}$ 8-2 shows pin settings and corresponding addresses. |  |
| A1              | C3                    | Digital input            | Address pin. Connect to GND, SCL, SDA, or $V_S.$ $\bar{\mathcal{R}}$ 8-2 shows pin settings and corresponding addresses.   |  |
| ALERT           | A3                    | Digital output           | Multi-functional alert, open-drain output.                                                                                 |  |
| GND             | C1                    | Analog                   | Ground                                                                                                                     |  |
| NC              | B2, C2 <sup>(1)</sup> | _                        | Do not connect, leave floating.                                                                                            |  |
| SCL             | A1                    | Digital input            | Serial bus clock line, open-drain input.                                                                                   |  |
| SDA             | A2                    | Digital input/<br>output | Serial bus data line, open-drain input/output.                                                                             |  |
| BUS             | D1                    | Analog input             | Bus voltage input.                                                                                                         |  |
| IN -            | D2                    | Analog input             | Negative differential shunt voltage input. Connect to load side of shunt resistor.                                         |  |
| IN+             | D3                    | Analog input             | Positive differential shunt voltage input. Connect to supply side of shunt resistor.                                       |  |
| VS              | B1                    | Analog                   | Power supply pin, 2.7 V to 5.5 V.                                                                                          |  |

(1) Internally, B2 is connected to V<sub>S</sub> and C2 is connected to GND. Leave floating.



# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                       |                                                           | MIN       | MAX | UNIT |
|---------------------------------------|-----------------------------------------------------------|-----------|-----|------|
| Supply voltage, V <sub>S</sub>        |                                                           |           | 6   | V    |
| Analog inputs, IN+, IN -              | Differential ( $V_{IN+}$ ) - ( $V_{IN-}$ ) <sup>(2)</sup> | - 30      | 30  | V    |
|                                       | Common-mode                                               | - 0.3     | 30  | V    |
| SDA                                   |                                                           | GND - 0.3 | 6   | V    |
| SCL                                   |                                                           | GND - 0.3 | 6   | V    |
| Input current into any pin            |                                                           |           | 5   | mA   |
| Open-drain digital output             | current                                                   |           | 10  | mA   |
| Operating ambient tempe               | erature, T <sub>A</sub>                                   | - 40      | 125 | °C   |
| Junction temperature, $T_J$           |                                                           |           | 150 | °C   |
| Storage temperature, T <sub>ste</sub> | 9                                                         | - 65      | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2)  $V_{IN+}$  and  $V_{IN-}$  may have a differential voltage of -30 V to +30 V; however, the voltage at these pins must not exceed the range -0.3 V to +30 V.

# 7.2 ESD Ratings

|   |                    |                         |                                                                                          | VALUE | UNIT |
|---|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
|   |                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | 2500  |      |
| 1 | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 1000  | V    |
|   |                    |                         | Machine model (MM)                                                                       | 150   |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

|                 |                               | MIN  | NOM MAX | UNIT |
|-----------------|-------------------------------|------|---------|------|
| V <sub>CM</sub> | Common-mode voltage           | 0    | 28      | V    |
| Vs              | Operating supply voltage      | 2.7  | 5.5     | V    |
| T <sub>A</sub>  | Operating ambient temperature | - 40 | 125     | °C   |

### 7.4 Thermal Information

|                        |                                              | INA         |             |      |
|------------------------|----------------------------------------------|-------------|-------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | YFD (DSBGA) | YFF (DSBGA) | UNIT |
|                        |                                              | 12 PINS     | 12 PINS     |      |
| R <sub>0 JA</sub>      | Junction-to-ambient thermal resistance       | 83.8        | 90.2        | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 0.4         | 0.5         | °C/W |
| R <sub>0 JB</sub>      | Junction-to-board thermal resistance         | 19.3        | 40.0        | °C/W |
| ΨJT                    | Junction-to-top characterization parameter   | 0.3         | 3.0         | °C/W |
| ψ <sub>JB</sub>        | Junction-to-board characterization parameter | 19.4        | 39.2        | °C/W |
| R <sub>0 JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A         | N/A         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



# 7.5 Electrical Characteristics

| at T <sub>A</sub> = 25°C, V <sub>S</sub> = 3.3 V, V <sub>IN+</sub> = 12 V, V <sub>SENSE</sub> = (V <sub>IN+</sub> - V <sub>IN-</sub> ) = 0 mV, and V <sub>BUS</sub> = 12 V (unless otherwise noted | at $T_A = 25^{\circ}C$ , $V_S = 3.3 V$ , $V_{IN+} =$ | = 12 V, V <sub>SENSE</sub> = (V <sub>IN+</sub> - | $V_{IN}$ - ) = 0 mV, and $V_{BUS}$ = 12 V | / (unless otherwise noted) |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------|-------------------------------------------|----------------------------|
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------|-------------------------------------------|----------------------------|

|                                     | PARAMETER                                | TEST CONDITIONS                                             | MIN     | TYP   | MAX     | UNIT          |
|-------------------------------------|------------------------------------------|-------------------------------------------------------------|---------|-------|---------|---------------|
| SHUNT IN                            | IPUT                                     |                                                             |         |       |         |               |
|                                     | Shunt voltage input                      |                                                             | - 81.92 |       | 81.9175 | mV            |
| CMR                                 | Common-mode rejection                    | V <sub>IN+</sub> = 0 V to 28 V                              | 100     | 120   |         | dB            |
| V <sub>os</sub>                     | Shunt offset voltage, RTI <sup>(1)</sup> |                                                             |         | ±10   | ±50     | μV            |
| •03                                 |                                          | $T_{A} = -40^{\circ}C \text{ to } +125^{\circ}C$            |         | 0.1   | 0.5     | μ <b>V/°C</b> |
| PSRR                                | vs power supply                          | V <sub>S</sub> = 2.7 V to 5.5 V                             |         | 10    |         | μ <b>V/V</b>  |
| BUS INPU                            |                                          |                                                             |         |       |         |               |
|                                     | Bus voltage input range <sup>(2)</sup>   |                                                             | 0       |       | 28      | V             |
| V <sub>os</sub>                     | Bus offset voltage, RTI <sup>(1)</sup>   |                                                             |         | ±5    | ±30     | mV            |
| v os                                | bus onset voltage, KTNV                  | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$              |         | 10    | 40      | μ <b>V/°(</b> |
| PSRR                                | vs power supply                          |                                                             |         | 2     |         | mV/V          |
|                                     | BUS pin input impedance                  |                                                             |         | 830   |         | kΩ            |
| INPUT                               |                                          |                                                             |         |       | I       |               |
| I <sub>IN+</sub> , I <sub>IN-</sub> | Input bias current                       |                                                             |         | 10    |         | μA            |
|                                     | Input leakage <sup>(3)</sup>             | (V <sub>IN+</sub> ) + (V <sub>IN -</sub> ), Power-Down mode |         | 0.1   | 0.5     | μA            |
| DC ACCU                             | RACY                                     |                                                             |         |       |         |               |
|                                     | ADC native resolution                    |                                                             |         | 16    |         | Bits          |
|                                     |                                          | Shunt voltage                                               |         | 2.5   |         | μV            |
|                                     | 1 LSB step size                          | Bus voltage                                                 |         | 1.25  |         | mV            |
|                                     |                                          |                                                             |         | 0.2%  | 0.5%    |               |
|                                     | Shunt voltage gain error                 | T <sub>A</sub> = -40°C to +125°C                            |         | 10    | 50      | ppm/°         |
|                                     |                                          |                                                             |         | 0.2%  | 0.5%    | FF            |
|                                     | Bus voltage gain error                   | T <sub>A</sub> = -40°C to +125°C                            |         | 10    | 50      | ppm/°         |
|                                     | Differential nonlinearity                |                                                             |         | ±0.1  |         | LSB           |
|                                     | Differential Horningarky                 | CT bit = 000                                                |         | 140   | 154     | μs            |
|                                     |                                          | CT bit = 001                                                |         | 204   | 224     |               |
|                                     |                                          |                                                             |         |       |         | μ s           |
|                                     |                                          | CT bit = 010                                                |         | 332   | 365     | μ             |
|                                     | ADC conversion time                      | CT bit = 011                                                |         | 588   | 646     | μs            |
|                                     |                                          | CT bit = 100                                                |         | 1.1   | 1.21    | ms            |
|                                     |                                          | CT bit = 101                                                |         | 2.116 | 2.328   | ms            |
|                                     |                                          | CT bit = 110                                                |         | 4.156 | 4.572   | ms            |
|                                     |                                          | CT bit = 111                                                |         | 8.244 | 9.068   | ms            |
| SMBus                               |                                          | Ι                                                           |         |       |         |               |
|                                     | SMBus timeout <sup>(4)</sup>             |                                                             |         | 28    | 35      | ms            |
| DIGITAL I                           | NPUT/OUTPUT                              |                                                             |         |       |         |               |
|                                     | Input capacitance                        |                                                             |         | 3     |         | pF            |
|                                     | Leakage input current                    | $0 \leqslant V_{\text{IN}} \leqslant V_{\text{S}}$          |         | 0.5   | 2       | μ Α           |
| VIH                                 | High-level input voltage                 |                                                             | 1.4     |       | 6       | V             |
| V <sub>IL</sub>                     | Low-level input voltage                  |                                                             | - 0.5   |       | 0.4     | V             |
| V <sub>OL</sub>                     | Low-level output voltage (SDA, ALERT)    | I <sub>OL</sub> = 3 mA                                      | 0       |       | 0.4     | V             |
|                                     | Hysteresis                               |                                                             |         | 500   |         | mV            |
| POWER S                             | SUPPLY                                   |                                                             |         |       |         |               |
|                                     | Quiescent current                        |                                                             |         | 330   | 420     | μA            |
|                                     |                                          | Power-Down mode                                             |         | 3     | 7       | μA            |
|                                     | Power-on reset threshold                 |                                                             |         | 2     |         | V             |

Product Folder Links: INA231

(1) RTI = Referred-to-input.



- (2) Although the input range is 28 V, the full-scale range of the ADC scaling is 40.96 V. Do not apply more than 28 V. See the *Basic Analog-to-Digital Converter (ADC) Functions* section for more details
- (3) Input leakage is positive (current flowing into the pin) for the conditions shown at the top of this table. Negative leakage currents can occur under different input conditions.
- (4) SMBus timeout in the INA231 resets the interface any time SCL is low for more than 28 ms.

# 7.6 Timing Requirements: I<sup>2</sup>C Bus

#### see (1)

|                                                                                                                       |                                                          |                           | F     | AST MOD | E    | HIGH  | ODE |     |     |
|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------|-------|---------|------|-------|-----|-----|-----|
|                                                                                                                       |                                                          |                           | MIN   | TYP     | MAX  | MIN   | TYP | MAX |     |
| <i>,</i>                                                                                                              |                                                          | INA231A                   | 0.001 |         | 0.4  | 0.001 |     | 2.5 | MHz |
| I(SCL)                                                                                                                | SCL operating frequency                                  | INA231B                   | 0.01  |         | 0.4  | 0.01  |     | 2.5 |     |
| t <sub>(BUF)</sub>                                                                                                    | Bus free time between stop and start<br>(BUF) conditions |                           | 600   |         |      | 260   |     |     | ns  |
| Hold time after repeated START condition.<br>t <sub>(HDSTA)</sub> After this period, the first clock is<br>generated. |                                                          | 100                       |       |         | 100  |       |     | ns  |     |
| t <sub>(SUSTA)</sub> Repeated start condition setup time                                                              |                                                          | 100                       |       |         | 100  |       |     | ns  |     |
| t <sub>(SUSTO)</sub> STOP condition setup time                                                                        |                                                          | 100                       |       |         | 100  |       |     | ns  |     |
| $t_{(HDDAT)}$ Data hold time, $V_S \leqslant 3.3 V$                                                                   |                                                          | 0                         |       |         | 0    |       | 130 | ns  |     |
| t <sub>(HDDAT)</sub>                                                                                                  | Data hold time, V <sub>S</sub> > 3.3 V                   | ,                         | 10    |         |      | 10    |     | 130 | ns  |
| t <sub>(SUDAT)</sub>                                                                                                  | Data setup time                                          |                           | 100   |         |      | 50    |     |     | ns  |
| t <sub>(LOW)</sub>                                                                                                    | SCL clock low period                                     |                           | 1300  |         |      | 260   |     |     | ns  |
| t <sub>(HIGH)</sub>                                                                                                   | SCL clock high period                                    |                           | 600   |         |      | 60    |     |     | ns  |
| t <sub>F</sub>                                                                                                        | Data fall time                                           |                           |       |         | 300  |       |     | 80  | ns  |
| t <sub>R</sub>                                                                                                        | Data rise time                                           |                           |       |         | 300  |       |     | 80  | ns  |
| t <sub>F</sub>                                                                                                        | Clock fall time                                          |                           |       |         | 300  |       |     | 40  | ns  |
| t <sub>R</sub>                                                                                                        | Clock rise time                                          |                           |       |         | 300  |       |     | 40  | ns  |
| t <sub>R</sub>                                                                                                        | Clock/data rise time for SC                              | $CLK \le 100 \text{ kHz}$ |       |         | 1000 |       |     |     | ns  |

(1) Values based on a statistical analysis of a one-time sample of devices. Minimum and maximum values are specified by design, but not production tested.



图 7-1. Bus Timing Diagram



# 7.7 Typical Characteristics



at  $T_A = 25^{\circ}C$ ,  $V_S = 3.3 \text{ V}$ ,  $V_{IN+} = 12 \text{ V}$ ,  $V_{SENSE} = (V_{IN+} - V_{IN-}) = 0 \text{ mV}$ , and  $V_{BUS} = 12 \text{ V}$  (unless otherwise noted)



# 7.7 Typical Characteristics (continued)

at  $T_A = 25^{\circ}C$ ,  $V_S = 3.3 \text{ V}$ ,  $V_{IN+} = 12 \text{ V}$ ,  $V_{SENSE} = (V_{IN+} - V_{IN-}) = 0 \text{ mV}$ , and  $V_{BUS} = 12 \text{ V}$  (unless otherwise noted)





# 7.7 Typical Characteristics (continued)

at  $T_A = 25^{\circ}C$ ,  $V_S = 3.3 \text{ V}$ ,  $V_{IN+} = 12 \text{ V}$ ,  $V_{SENSE} = (V_{IN+} - V_{IN-}) = 0 \text{ mV}$ , and  $V_{BUS} = 12 \text{ V}$  (unless otherwise noted)





# 8 Detailed Description

### 8.1 Overview

The INA231 is a digital, current-sense amplifier with an I<sup>2</sup>C- and SMBus-compatible interface. It provides digital current, voltage, and power readings necessary for accurate decision-making in precisely controlled systems. Programmable registers allow flexible configuration for measurement resolution, as well as continuous-versus-triggered operation. Detailed register information is shown in the *Register Maps* section. See the *Functional Block Diagram* section for a block diagram of the INA231 device.

### 8.2 Functional Block Diagram



A. Read-only

B. Read/write

#### 图 8-1. Functional Block Diagram

#### 8.3 Feature Description

#### 8.3.1 Basic Analog-to-Digital Converter (ADC) Functions

The INA231 performs two measurements on the power-supply bus of interest. The voltage developed from the load current that flows through a shunt resistor creates the shunt voltage signal that is measured at the IN+ and IN - pins. The device can also measure the power supply bus voltage by connecting this voltage to the BUS pin. The differential shunt voltage is measured with respect to the IN - pin whereas the bus voltage is measured with respect to ground.

The INA231 is typically powered by a separate supply that can range from 2.7 V to 5.5 V. The bus that is being monitored can range in voltage from 0 V to 28 V.

#### 备注

Based on the fixed 1.25 mV LSB for the bus voltage register, a full-scale register would result in a 40.96-V value. However, the actual voltage that is applied to the input pins of the INA231 should not exceed 28 V.

There are no special considerations for power-supply sequencing because the common-mode input range and power-supply voltage are independent of each other; therefore, the bus voltage can be present with the supply voltage off, and vice-versa.

As noted, the INA231 takes two measurements, shunt voltage and bus voltage. It then converts these measurements to current, based on the Calibration register value, and then calculates power. See the *Configure, Measure, and Calculate Example* section for additional information on programming the calibration register.

TEXAS

www.ti.com.cn

The INA231 has two operating modes, continuous and triggered, that determine how the ADC operates after these conversions. When the INA231 is in the normal operating mode (that is, the MODE bits of the Configuration register are set to '111'), it continuously converts a shunt voltage reading followed by a bus voltage reading. After the shunt voltage reading, the current value is calculated based on 方程式 3. This current value is then used to calculate the power result using 方程式 4. These values are subsequently stored in an accumulator, and the measurement and calculation sequence repeats until the number of averages set in the Configuration register is reached. Note that the current and power calculations are based on the value programmed into the Calibration register. If the Calibration register is not programmed, the result of the current and power calculations is zero. Following every sequence, the present set of measured and calculated values are appended to the previously collected values. After all of the averaging has been completed, the final values for shunt voltage, bus voltage, current, and power are updated in the corresponding registers and can then be read. These values remain in the data output registers until they are replaced by the next fully completed conversion results. Reading the data output registers does not affect a conversion in progress.

The mode control bits in the Configuration register also permit selecting specific modes to convert only the shunt voltage or the bus voltage in order to further allow the monitoring function configuration to fit specific application requirements.

All current and power calculations are performed in the background and do not contribute to conversion time.

In triggered mode, writing any of the triggered convert modes into the Configuration register (that is, the MODE bits of the Configuration register are set to 001, 010, or 011) triggers a single-shot conversion. This action produces a single set of measurements. To trigger another single-shot conversion, the Configuration register must be written to again, even if the mode does not change.

In addition to the two operating modes (continuous and triggered), the INA231 also has a power-down mode that reduces the quiescent current and turns off current into the INA231 inputs, which reduces the impact of supply drain when the device is not being used. Full recovery from power-down mode requires 40 µ s. The registers of the INA231 can be written to and read from while the device is in power-down mode. The device remains in power-down mode until one of the active modes settings are written into the Configuration register.

Although the INA231 can be read at any time, and the data from the last conversion remain available, the conversion ready flag bit (CVRF bit, Mask/Enable register) is provided to help coordinate single-shot or triggered conversions. The CVRF bit is set after all conversions, averaging, and multiplication operations are complete for a single cycle.

The CVRF bit clears under these conditions:

- 1. Writing to the Configuration register, except when configuring the MODE bits for power-down mode; or
- 2. Reading the Status register.

#### 8.3.1.1 Power Calculation

The current and power are calculated after shunt voltage and bus voltage measurements, as shown in 8 8-2. The current is calculated after a shunt voltage measurement based on the value set in the Calibration register. If there is no value loaded into the Calibration register, the current value stored is zero. Power is calculated following the bus voltage measurement based on the previous current calculation and bus voltage measurement. If there is no value loaded in the Calibration register, the power value stored is also zero. These calculations are performed in the background and do not add to the overall conversion time. These current and power values are considered intermediate results (unless the averaging is set to 1) and are stored in an internal accumulation register, not the corresponding output registers. Following every measured sample, the newlycalculated values for current and power are appended to this accumulation register until all of the samples have been measured and averaged based on the number of averages set in the Configuration register.





图 8-2. Power Calculation Scheme

In addition to the current and power accumulating after every sample, the shunt and bus voltage measurements are also collected. After all of the samples have been measured and the corresponding current and power calculations have been made, the accumulated average for each of these parameters is then loaded to the corresponding output registers where they can then be read.

### 8.3.1.2 ALERT Pin

The INA231 has a single Alert Limit register (07h) that allows the ALERT pin to be programmed to respond to a single user-defined event or to a conversion ready notification if desired. The Mask/Enable register allows for selection from one of the five available functions to monitor and set the conversion ready bit (CNVR, Mask/ Enable register) to control the response of the ALERT pin. Based on the function being monitored, a value would then be entered into the Alert Limit register to set the corresponding threshold value that asserts the ALERT pin.

The ALERT pin allows for one of several available alert functions to be monitored to determine if a user-defined threshold has been exceeded. The five alert functions that can be monitored are:

- Shunt voltage overlimit (SOL)
- Shunt voltage underlimit (SUL)
- Bus voltage overlimit (BOL)
- Bus voltage underlimit (BUL)
- Power overlimit (POL)

The ALERT pin is an open-drain output. This pin is asserted when the alert function selected in the Mask/Enable register exceeds the value programmed into the Alert Limit register. Only one of these alert functions can be enabled and monitored at a time. If multiple alert functions are enabled, the selected function in the highest significant bit position takes priority and responds to the Alert Limit register value. For example, if the SOL and the SUL are both selected, the ALERT pin asserts when the Shunt Voltage Over Limit register exceeds the value in the Alert Limit register.

The conversion-ready state of the device can also be monitored at the ALERT pin to inform the user when the device has completed the previous conversion and is ready to begin a new conversion. The conversion ready flag (CVRF) bit can be monitored at the ALERT pin along with one of the alert functions. If an alert function and the CNVR bit are both enabled for monitoring at the ALERT pin, then after the ALERT pin is asserted, the CVRF bit (D3) and the AFF bit (D4) in the Mask/Enable register must be read following the alert to determine the source of the alert. If the conversion ready feature is not desired, and the CNVR bit is not set, the ALERT pin only responds to an exceeded alert limit based on the alert function enabled.

If the alert function is not used, the ALERT pin can be left floating without impacting the operation of the device.

Refer to 🕅 8-2 to see the relative timing of when the value in the Alert Limit register is compared to the corresponding converted value. For example, if the alert function that is enabled is Shunt Voltage Over Limit (SOL), following every shunt voltage conversion the value in the Alert Limit register is compared to the measured shunt voltage to determine if the measurements have exceeded the programmed limit. The AFF bit (D4, Mask/ Enable register) asserts high any time the measured voltage exceeds the value programmed into the Alert Limit



register. In addition to the AFF bit being asserted, the ALERT pin is asserted based on the Alert Polarity bit (APOL, D1, Mask/Enable register). If the Alert Latch is enabled, the AFF bit and ALERT pin remain asserted until either the Configuration register is written to or the Mask/Enable register is read.

The bus voltage alert functions (BOL and BUL, Mask/Enable register) compare the measured bus voltage to the Alert Limit register following every bus voltage conversion and assert the AFF bit and ALERT pin if the limit threshold is exceeded.

The power overlimit alert function (POL, Mask/Enable register) is also compared to the calculated power value following every bus voltage measurement conversion and asserts the AFF bit and ALERT pin if the limit threshold is exceeded.

The alert function compares the programmed alert limit value to the result of each corresponding conversion. Therefore, an alert can be issued during a conversion cycle where the averaged value of the signal does not exceed the alert limit. Triggering an alert based on this intermediate conversion allows for out-of-range events to be detected faster than the averaged output data registers are updated. This fast detection can be used to create alert limits for quickly changing conditions through the use of the alert function, as well as to create limits to longer-duration conditions through software monitoring of the averaged output values.



### 8.4 Device Functional Modes

#### 8.4.1 Averaging and Conversion Time Considerations

The INA231 has programmable conversion times for both the shunt voltage and bus voltage measurements. The conversion times for these measurements can be selected from as fast as 140  $\mu$  s to as long as 8.244 ms. The conversion time settings, along with the programmable averaging mode, allow the INA231 to be configured to optimize the available timing requirements in a given application. For example, if a system requires that data be read every 5 ms, the INA231 can be configured with the conversion times set to 588  $\mu$  s and the averaging mode set to 4. This configuration results in the data updating approximately every 4.7 ms. The INA231 can also be configured with a different conversion time setting for the shunt and bus voltage measurements. This type of approach is common in applications where the bus voltage tends to be relatively stable. This situation allows for the time spent measuring the bus voltage to be reduced relative to the shunt voltage measurement. The shunt voltage conversion time can be set to 4.156 ms with the bus voltage conversion time set to 588  $\mu$  s, and the averaging mode set to 1. This configuration also results in data updating approximately every 4.7 ms.

There are trade-offs associated with the conversion time settings and the averaging mode used. The averaging feature can significantly improve the measurement accuracy by effectively filtering the signal. This approach allows the INA231 to reduce noise in the measurement that may be caused by noise coupling into the signal. A greater number of averages enables the INA231 to be more effective in reducing the noise component of the measurement.

The conversion times selected can also have an impact on the measurement accuracy; this effect can be seen in 🕅 8-3. Multiple conversion times are shown to illustrate the impact of noise on the measurement. In order to achieve the highest accuracy measurement possible, use a combination of the longest allowable conversion times and highest number of averages, based on the timing requirements of the system.



图 8-3. Noise vs Conversion Time



### 8.5 Programming

An important aspect of the INA231 is that it does not necessarily measure current or power. The INA231 measures both the differential voltage applied between the IN+ and IN - input pins and the voltage applied to the BUS pin. In order for the INA231 to report both current and power values, both the Current register resolution and the value of the shunt resistor present in the application that resulted in the differential voltage being developed must be programmed. The Power register is internally set to be 25 times the programmed least significant bit of the Current register (Current\_LSB). Both the Current\_LSB and shunt resistor value are used when calculating the Calibration register value. The INA231 uses this value to calculate the corresponding current and power values based on the measured shunt and bus voltages.

The Calibration register is calculated based on 5程式 1. This equation includes the term Current\_LSB, the programmed value for the LSB for the Current register. This is the value used to convert the value in the Current register to the actual current in amps. The highest resolution for the Current register can be obtained by using the smallest allowable Current\_LSB based on the maximum expected current, as shown in 5程式 2. While this value yields the highest resolution, it is common to select a value for the Current\_LSB to the nearest round number above this value to simplify the conversion of the Current register and Power register to amps and watts, respectively. R<sub>SHUNT</sub> is the value of the external shunt used to develop the differential voltage across the input pins. The 0.00512 value in 5程式 1 is an internal fixed value used to make sure that scaling is properly maintained.

$$CAL = \frac{0.00512}{Current\_LSB \bullet R_{SHUNT}}$$

 $Current\_LSB = \frac{Maximum Expected Current}{2^{15}}$ 

After the Calibration register has been programmed, the Current register and Power register are updated accordingly based on the corresponding shunt voltage and bus voltage measurements. Until the Calibration register is programmed, the Current and Power registers remain at zero.

#### 8.5.1 Configure, Measure, and Calculate Example

In this example, shown in [8] 9-3, a nominal 10-A load creates a differential voltage of 20 mV across a 2-m  $\Omega$  shunt resistor. The bus voltage for the INA231 is measured at the external BUS input pin; in this example, BUS is connected to the IN – pin to measure the voltage level delivered to the load. For this example, the BUS pin measures less than 12 V because the voltage at the IN – pin is 11.98 V as a result of the voltage drop across the shunt resistor.

For this example, assuming a maximum expected current of 15 A, the Current\_LSB is calculated to be 457.7  $\mu$  A/bit using  $\overline{5}$ 程式 2. Using a value of 500  $\mu$  A/bit or 1 mA/bit for the Current\_LSB significantly simplifies the conversion from the Current register and Power register to amps and watts, respectively. For this example, a value of 1 mA/bit was chosen for the Current register LSB. Using this value for the Current\_LSB trades a small amount of resolution for a simpler conversion process on the processor side. Using  $\overline{5}$ 程式 1 in this example with a current LSB of 1 mA/bit and a shunt resistor of 2 m  $\Omega$  results in a Calibration register value of 2560, or A00h.

The Current register (04h) is then calculated by multiplying the decimal value of the Shunt Voltage register contents by the decimal value of the Calibration register and then dividing by 2048, as shown in  $\overline{\beta}$ 程式 3. For this example, the Shunt Voltage register value of 8000 is multiplied by the Calibration register value of 2560 and then divided by 2048 to yield a decimal value for the Current register of 10000, or 2710h. Multiplying this value by 1 mA/bit results in the original 10-A level stated in the example.

(1)

(2)



 $Current = \frac{ShuntVoltage \bullet CalibrationRegister}{2048}$ 

(3)

The LSB for the Bus Voltage register (02h) is a fixed 1.25 mV/bit. This fixed value means that the 11.98 V present at the BUS pin results in a register value of 2570h, or a decimal equivalent of 9584. Note that the MSB of the Bus Voltage register is always zero because the BUS pin is only able to measure positive voltages.

The Power register (03h) is then calculated by multiplying the decimal value of the Current register, 10000, by the decimal value of the Bus Voltage register, 9584, and then dividing by 20,000, as defined in  $\overline{\pi}$  Rat 4. For this example, the result for the Power register is 12B8h, or a decimal equivalent of 4792. Multiplying this result by the power LSB (25 times the [1 × 10<sup>-3</sup> Current\_LSB]) results in a power calculation of (4792 × 25 mW/bit), or 119.8 W. The Power register LSB has a fixed ratio to the Current register LSB of 25 W/bit to 1 A/bit. For this example, a programmed Current register LSB of 1 mA/bit results in a Power register LSB of 25 mW/bit. This ratio is internally programmed to make sure that the scaling of the power calculation is within an acceptable range. A manual calculation for the power being delivered to the load would use a bus voltage of 11.98 V ( $12V_{CM}$  – 20 mV shunt drop) multiplied by the load current of 10 A to give a result of 119.8 W.

$$Power = \frac{Current \cdot BusVoltage}{20,000}$$

(4)

 $\frac{1}{8}$  8-1 shows the steps for configuring, measuring, and calculating the values for current and power for this device.

| STEP # | REGISTER NAME | ADDRESS | CONTENTS | DEC   | LSB     | VALUE   |
|--------|---------------|---------|----------|-------|---------|---------|
| Step 1 | Configuration | 00h     | 4127h    |       | —       |         |
| Step 2 | Shunt         | 01h     | 1F40h    | 8000  | 2.5 µV  | 20m V   |
| Step 3 | Bus           | 02h     | 2570h    | 9584  | 1.25 mV | 11.98 V |
| Step 4 | Calibration   | 05h     | A00h     | 2560  | _       | _       |
| Step 5 | Current       | 04h     | 2710h    | 10000 | 1 mA    | 10 A    |
| Step 6 | Power         | 03h     | 12B8h    | 4792  | 25 mW   | 119.8 W |

表 8-1. Configure, Measure. and Calculate Example<sup>(1)</sup>

(1) Conditions: Load = 10 A,  $V_{CM}$  = 12 V,  $R_{SHUNT}$  = 2 m  $\Omega$ , and  $V_{BUS}$  =11.98 V.



#### 8.5.2 Programming the Power Measurement Engine

#### 8.5.2.1 Calibration Register and Scaling

The Calibration register makes it possible to set the scaling of the Current and Power registers to the values that are most useful for a given application. One strategy may be to set the Calibration register so that the largest possible number is generated in the Current register or Power register at the expected full-scale point. This approach yields the highest resolution based on the previously-calculated minimum Current\_LSB in the equation for the Calibration register (方程式 1). The Calibration register can also be selected to provide values in the Current and Power registers that either provide direct decimal equivalents of the values being measured, or yield a round LSB value for each corresponding register. After these choices have been made, the Calibration register also offers possibilities for end-user, system-level calibration. By physically measuring the current with an external ammeter, the exact current is known. The value of the Calibration register can then be adjusted based on the measured current result of the INA231 to cancel the total system error, as shown in <math><math>

$$Corrected\_Full\_Scale\_Cal = trunc \left( \frac{Cal \times MeasShuntCurrent}{INA231\_Current} \right)$$
(5)

#### 8.5.3 Simple Current Shunt Monitor Usage (No Programming Necessary)

The INA231 does not require programming to read a shunt voltage drop and the bus voltage when using the default power-on reset configuration and running continuous conversions of the shunt and bus voltage.

Without programming the INA231 Calibration register, the device is unable to provide either a valid current or power value because these outputs are both derived using the values loaded into the Calibration register.

#### 8.5.4 Default INA231 Settings

The default power-up states of the registers are shown in the *Register Details* section of this data sheet. These registers are volatile, and if programmed to a value other than the default values shown in 表 8-3, they must be reprogrammed at every device power-up. Detailed information on programming the Calibration register is given in the *Configure/Measure/Calculate Example* section and calculated based on 方程式 1.



#### 8.5.5 Writing to and Reading from the INA231

#### 8.5.5.1 Bus Overview

The INA231 offers compatibility with both  $I^2C$  and SMBus interfaces. The  $I^2C$  and SMBus protocols are essentially compatible with one another.

The I<sup>2</sup>C interface is used throughout this data sheet as the primary example, with SMBus protocol specified only when a difference between the two systems is discussed. Two bidirectional lines, SCL and SDA, connect the INA231 to the bus. Both SCL and SDA are open-drain connections.

The device that initiates a data transfer is called a *master*, and the devices controlled by the master are *slaves*. The bus must be controlled by a master device that generates the serial clock (SCL), controls the bus access, and generates start and stop conditions.

To address a specific device, the master initiates a start condition by pulling the data signal line (SDA) from a high to a low logic level while SCL is high. All slaves on the bus shift in the slave address byte on the rising edge of SCL, with the last bit indicating whether a read or write operation is intended. During the ninth clock pulse, the slave being addressed responds to the master by generating an *Acknowledge* bit (ACK) and pulling SDA low.

Data transfer is then initiated and eight bits of data are sent, followed by an ACK. During data transfer, SDA must remain stable while SCL is high. Any change in SDA while SCL is high is interpreted as a start or stop condition.

After all data have been transferred, the master generates a stop condition indicated by pulling SDA from low to high while SCL is high. The INA231 includes a 28-ms timeout on its interface to prevent locking up the bus.

Accessing a specific register on the INA231 is accomplished by writing the appropriate value to the register pointer. Refer to  $\frac{1}{8}$  8-3 for a complete list of registers and corresponding addresses. The value for the register pointer (shown in  $\frac{1}{8}$  8-7) is the first byte transferred after the slave address byte with the R/  $\overline{W}$  bit low. Every write operation to the INA231 requires a value for the register pointer.

Writing to a register begins with the first byte transmitted by the master. This byte is the slave address, with the R/W bit low. The INA231 then acknowledges receipt of a valid address. The next byte transmitted by the master is the address of the register that data are written to. This register address value updates the register pointer to the desired register. The next two bytes are written to the register addressed by the register pointer. The INA231 acknowledges receipt of each data byte. The master may terminate data transfer by generating a start or stop condition.

When reading from the INA231, the last value stored in the register pointer by a write operation determines which register is read during a read operation. To change the register pointer for a read operation, a new value must be written to the register pointer. This write is accomplished by issuing a slave address byte with the R/ $\overline{W}$  bit low, followed by the register pointer byte. No additional data are required. The master then generates a start condition and sends the slave address byte with the R/ $\overline{W}$  bit high to initiate the read command. The next byte is transmitted by the slave and is the most significant byte of the register indicated by the register pointer. This byte is followed by an ACK from the master; then the slave transmits the least significant byte. The master acknowledges receipt of the data byte. The master may terminate data transfer by generating a *Not-Acknowledge* bit (No ACK) after receiving any data byte, or generating a start or stop condition. If repeated reads from the same register are desired, it is not necessary to continually send the register pointer bytes; the INA231 retains the register pointer value until it is changed by the next write operation.

图 8-4 and 图 8-5 show the write and read operation timing diagrams, respectively. Note that register bytes are sent most-significant byte first, followed by the least significant byte.





A. The value of the slave address byte is determined by the settings of the A0 and A1 pins. Refer to 表 8-2.

B. Read data are from the last register pointer location. If a new register is desired, the register pointer must be updated. See 🛽 8-7.

C. ACK by Master can also be sent.

#### 图 8-5. Timing Diagram for Read Word Format

图 8-6 shows the timing diagram for the SMBus alert response operation. 图 8-7 illustrates a typical register pointer configuration.



#### A. The slave address byte value is determined by the settings of the A0 and A1 pins. Refer to $\frac{1}{8}$ 8-2.



图 8-6. Timing Diagram for SMBus Alert

A. The slave address byte value is determined by the settings of the A0 and A1 pins. Refer to  $\frac{1}{8}$  8-2.

# 图 8-7. Typical Register Pointer Set



#### 8.5.5.1.1 Serial Bus Address

In order to communicate with the INA231, the master must first address slave devices using a corresponding slave address byte. The slave address byte consists of seven address bits and a direction bit that indicates whether the action is to be a read or write operation.

The INA231 has two address pins: A0 and A1.  $\frac{1}{2}$  8-2 describes the pin logic levels for each of the 16 possible addresses. The state of pins A0 and A1 is sampled on every bus communication. Set these pins before any activity on the interface occurs.

| A1             | A0             | SLAVE ADDRESS |
|----------------|----------------|---------------|
| GND            | GND            | 1000000       |
| GND            | V <sub>S</sub> | 1000001       |
| GND            | SDA            | 1000010       |
| GND            | SCL            | 1000011       |
| Vs             | GND            | 1000100       |
| Vs             | Vs             | 1000101       |
| Vs             | SDA            | 1000110       |
| V <sub>S</sub> | SCL            | 1000111       |
| SDA            | GND            | 1001000       |
| SDA            | Vs             | 1001001       |
| SDA            | SDA            | 1001010       |
| SDA            | SCL            | 1001011       |
| SCL            | GND            | 1001100       |
| SCL            | Vs             | 1001101       |
| SCL            | SDA            | 1001110       |
| SCL            | SCL            | 1001111       |

#### 表 8-2. Address Pins and Slave Addresses



#### 8.5.5.1.2 Serial Interface

The INA231 operates only as a slave device on both the I<sup>2</sup>C bus and the SMBus. Connections to the bus are made through the open-drain I/O lines, SDA and SCL. The SDA and SCL pins feature integrated spike-suppression filters and Schmitt triggers to minimize the effects of input spikes and bus noise. Although there is spike suppression integrated into the digital I/O lines, use proper layout to minimize the amount of coupling into the communication lines. This noise introduction could occur from capacitively coupling signal edges between the two communication lines themselves or from other switching noise sources present in the system. Routing traces in parallel with ground in between layers on a printed circuit board (PCB) typically reduces the effects of coupling between the communication lines. Shielding communication lines in general is recommended to reduce to possibility of unintended noise coupling into the digital I/O lines that could be incorrectly interpreted as start or stop commands.

The INA231 supports the transmission protocol for Fast (1 kHz to 400 kHz) and High-speed (1 kHz to 2.5 MHz) modes. All data bytes are transmitted most significant byte first.

#### 8.5.5.2 High-Speed I<sup>2</sup>C Mode

When the bus is idle, both the SDA and SCL lines are pulled high by the pull-up devices. The master generates a start condition followed by a valid serial byte containing High-Speed (HS) master code *00001XXX*. This transmission is made in fast (400 kHz) or standard (100 kHz) (F/S) mode at no more than 400 kHz. The INA231 does not acknowledge the HS master code, but does recognize it and switches its internal filters to support 2.5-MHz operation.

The master then generates a repeated start condition (a repeated start condition has the same timing as the start condition). After this repeated start condition, the protocol is the same as F/S mode except that transmission speeds up to 2.5 MHz are allowed. Instead of using a stop condition, use repeated start conditions to secure the bus in HS-mode. A stop condition ends the HS-mode and switches all the internal filters of the INA231 to support the F/S mode. A bus timing diagram is shown in  $\boxed{8}$  7-1.

#### 8.5.6 SMBus Alert Response

The INA231 is designed to respond to the SMBus alert response address. The SMBus alert response provides a quick fault identification for simple slave devices. When an alert occurs, the master can broadcast the alert response slave address (0001 100) with the Read/Write bit set high. Following this alert response, any slave devices that generated an alert identify themselves by acknowledging the alert response and sending their respective address on the bus.

The alert response can activate several different slave devices simultaneously, similar to the I<sup>2</sup>C general call. If more than one slave attempts to respond, bus arbitration rules apply. The losing device does not generate an acknowledge and continues to hold the ALERT line low until the interrupt is cleared.



### 8.6 Register Maps

The INA231 uses a bank of registers for holding configuration settings, measurement results, minimum/ maximum limits, and status information. 表 8-3 summarizes the INA231 registers; refer to 图 8-1 for an illustration of the registers.

All 16-bit INA231 registers are two 8-bit bytes through the I<sup>2</sup>C interface.

| 表 8-3. Summary of Register Set |                        |                                                                                                                                                                   |                   |      |                     |  |  |  |  |
|--------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|---------------------|--|--|--|--|
| POINTER<br>ADDRESS             |                        |                                                                                                                                                                   | POWER-ON RES      |      |                     |  |  |  |  |
| HEX                            | REGISTER NAME          | FUNCTION                                                                                                                                                          | BINARY            | HEX  | TYPE <sup>(1)</sup> |  |  |  |  |
| 00                             | Configuration          | This register resets all registers and<br>controls shunt voltage and bus voltage,<br>ADC conversion times and averaging, as<br>well as the device operating mode. | 01000001 00100111 | 4127 | R/ ₩                |  |  |  |  |
| 01                             | Shunt Voltage          | Shunt voltage measurement data                                                                                                                                    | 0000000 00000000  | 0000 | R                   |  |  |  |  |
| 02                             | Bus Voltage            | Bus voltage measurement data                                                                                                                                      | 0000000 00000000  | 0000 | R                   |  |  |  |  |
| 03                             | Power <sup>(2)</sup>   | This register contains the value of the calculated power being delivered to the load.                                                                             | 0000000 0000000   | 0000 | R                   |  |  |  |  |
| 04                             | Current <sup>(2)</sup> | This register contains the value of the calculated current flowing through the shunt resistor.                                                                    | 0000000 0000000   | 0000 | R                   |  |  |  |  |
| 05                             | Calibration            | This register sets the full-scale range<br>and LSB of the current and power<br>measurements. This register sets the<br>overall system calibration.                | 0000000 0000000   | 0000 | R/ W                |  |  |  |  |
| 06                             | Mask/Enable            | This register sets the alert configuration and conversion ready flag.                                                                                             | 0000000 00000000  | 0000 | R/ W                |  |  |  |  |
| 07                             | Alert Limit            | This register contains the limit value to compare to the selected alert function.                                                                                 | 0000000 0000000   | 0000 | R/ W                |  |  |  |  |

(1) Type: R = read-only, R/  $\overline{W}$  = read/write.

The Current register defaults to '0' because the Calibration register defaults to '0', yielding a zero current and power value until the (2) Calibration register is programmed.

#### 8.6.1 Configuration Register (00h, Read/Write)

| BIT #        | D15 | D14 | D13 | D12 | D11  | D10  | D9   | D8                   | D7                   | D6                   | D5                  | D4                  | D3                  | D2    | D1    | D0    |
|--------------|-----|-----|-----|-----|------|------|------|----------------------|----------------------|----------------------|---------------------|---------------------|---------------------|-------|-------|-------|
| BIT<br>NAME  | RST | _   | _   | —   | AVG2 | AVG1 | AVG0 | V <sub>BUS</sub> CT2 | V <sub>BUS</sub> CT1 | V <sub>BUS</sub> CT0 | V <sub>SH</sub> CT2 | V <sub>SH</sub> CT1 | V <sub>SH</sub> CT0 | MODE3 | MODE2 | MODE1 |
| POR<br>VALUE | 0   | 1   | 0   | 0   | 0    | 0    | 0    | 1                    | 0                    | 0                    | 1                   | 0                   | 0                   | 1     | 1     | 1     |

表 8-4. Configuration Register (00h, Read/Write) Descriptions

The Configuration register settings control the operating modes for the INA231. This register controls the conversion time settings for both the shunt and bus voltage measurements, as well as the averaging mode used. The operating mode that controls which signals are selected to be measured is also programmed in the Configuration register.

The Configuration register can be read from at any time without impacting or affecting the device settings or a conversion in progress. Writing to the Configuration register halts any conversion in progress until the write sequence is complete, resulting in the start of a new conversion based on the new contents of the Configuration register. This feature prevents any uncertainty in the conditions used for the next completed conversion.

| RST:        | Reset Bit                                                                                                                                                             |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit 15      | Setting this bit to 1 generates a system reset that is the same as a power-on reset; all registers are reset to default values. This bit self-clears.                 |
| AVG:        | Averaging Mode                                                                                                                                                        |
| Bits 9 - 11 | These bits set the number of samples that are collected and averaged together. $ eq$ 8-5 summarizes the AVG bit settings and related number of averages for each bit. |

| AVG2<br>(D11) | AVG1<br>(D10) | AVG0<br>(D9) | NUMBER OF<br>AVERAGES |
|---------------|---------------|--------------|-----------------------|
| 0             | 0             | 0            | 1                     |
| 0             | 0             | 1            | 4                     |
| 0             | 1             | 0            | 16                    |
| 0             | 1             | 1            | 64                    |
| 1             | 0             | 0            | 128                   |
| 1             | 0             | 1            | 256                   |
| 1             | 1             | 0            | 512                   |
| 1             | 1             | 1            | 1024                  |

#### 8.6.1.1 AVG Bit Settings [11:9]

(1) Shaded values are default.

#### V<sub>BUS</sub> CT: Bus Voltage Conversion Time

Bits 6 - 8

These bits set the conversion time for the bus voltage measurement.  $$\overline{8}$ -6 shows the V<sub>BUS</sub> CT bit options and related conversion times for each bit.

23



#### 8.6.1.2 V<sub>BUS</sub> CT Bit Settings [8:6]

### 表 8-6. V<sub>BUS</sub> CT Bit Settings [8:6]<sup>(1)</sup> Description

| V <sub>BUS</sub> CT2<br>(D8) | V <sub>BUS</sub> CT1<br>(D7) | V <sub>BUS</sub> CT0<br>(D6) | CONVERSION TIME |
|------------------------------|------------------------------|------------------------------|-----------------|
| 0                            | 0                            | 0                            | 140 µs          |
| 0                            | 0                            | 1                            | 204 µs          |
| 0                            | 1                            | 0                            | 332 µs          |
| 0                            | 1                            | 1                            | 588 µs          |
| 1                            | 0                            | 0                            | 1.1 ms          |
| 1                            | 0                            | 1                            | 2.116 ms        |
| 1                            | 1                            | 0                            | 4.156 ms        |
| 1                            | 1                            | 1                            | 8.244 ms        |

#### (1) Shaded values are default.

#### V<sub>SH</sub> CT: Shunt Voltage Conversion Time

Bits 3 - 5 These bits set the conversion time for the shunt voltage measurement. 表 8-7 shows the V<sub>SH</sub> CT bit options and related conversion times for each bit.

#### 8.6.1.3 V<sub>SH</sub> CT Bit Settings [5:3]

# 表 8-7. Register Description V<sub>SH</sub> CT Bit Settings [5:3]<sup>(1)</sup>

| V <sub>SH</sub> CT2<br>(D5) | V <sub>SH</sub> CT1<br>(D4) | V <sub>SH</sub> CT0<br>(D3) | CONVERSION TIME |
|-----------------------------|-----------------------------|-----------------------------|-----------------|
| 0                           | 0                           | 0                           | 140 µs          |
| 0                           | 0                           | 1                           | 204 µs          |
| 0                           | 1                           | 0                           | 332 µs          |
| 0                           | 1                           | 1                           | 588 µs          |
| 1                           | 0                           | 0                           | 1.1 ms          |
| 1                           | 0                           | 1                           | 2.116 ms        |
| 1                           | 1                           | 0                           | 4.156 ms        |
| 1                           | 1                           | 1                           | 8.244 ms        |

(1) Shaded values are default.

#### MODE: Operating Mode

Bits 0 - 2

These bits select continuous, triggered, or power-down mode of operation. These bits default to continuous shunt and bus measurement mode. The mode settings are shown in  $\frac{1}{8}$  8-8.

#### 8.6.1.4 Mode Settings [2:0]

表 8-8. Mode Settings [2:0]<sup>(1)</sup>

| MODE3<br>(D2) | MODE2<br>(D1) | MODE1<br>(D0) | MODE                                        |  |  |  |
|---------------|---------------|---------------|---------------------------------------------|--|--|--|
| 0             | 0             | 0             | Power-down (INA231B default)                |  |  |  |
| 0             | 0             | 1             | Shunt voltage, triggered                    |  |  |  |
| 0             | 1             | 0             | Bus voltage, triggered                      |  |  |  |
| 0             | 1             | 1             | Shunt and bus, triggered                    |  |  |  |
| 1             | 0             | 0             | Power-down                                  |  |  |  |
| 1             | 0             | 1             | Shunt voltage, continuous                   |  |  |  |
| 1             | 1             | 0             | Bus voltage, continuous                     |  |  |  |
| 1             | 1             | 1             | Shunt and bus, continuous (INA231A default) |  |  |  |

(1) Shaded values are default.



#### 8.6.2 Shunt Voltage Register (01h, Read-Only)

The Shunt Voltage register stores the current shunt voltage reading,  $V_{SHUNT}$ . Negative numbers are represented in twos complement format. Generate the two's complement of a negative number by complementing the absolute value binary number and adding 1. Extend the sign, denoting a negative number by setting the MSB = 1.

**Example:** For a value of  $V_{SHUNT}$  = - 80 mV:

- 1. Take the absolute value: 80mV
- 2. Translate this number to a whole decimal number (80 mV ÷ 2.5  $\mu$ V) = 32000
- 3. Convert this number to binary = 111 1101 0000 0000
- 4. Complement the binary result = 000 0010 1111 1111
- 5. Add '1' to the complement to create the two's complement result = 000 0011 0000 0000
- 6. Extend the sign and create the 16-bit word: 1000 0011 0000 0000 = 8300h

This register displays the averaged value if averaging is enabled. Full-scale range = 81.9175 mV (decimal = 7FFF); LSB: 2.5  $\mu$  V.

|              |      |      |      |      |      | <u>U</u> | <u> </u> | <u> </u> |     |     | <b>J</b> / |     |     |     |     |     |
|--------------|------|------|------|------|------|----------|----------|----------|-----|-----|------------|-----|-----|-----|-----|-----|
| BIT #        | D15  | D14  | D13  | D12  | D11  | D10      | D9       | D8       | D7  | D6  | D5         | D4  | D3  | D2  | D1  | D0  |
| BIT<br>NAME  | SIGN | SD14 | SD13 | SD12 | SD11 | SD10     | SD9      | SD8      | SD7 | SD6 | SD5        | SD4 | SD3 | SD2 | SD1 | SD0 |
| POR<br>VALUE | 0    | 0    | 0    | 0    | 0    | 0        | 0        | 0        | 0   | 0   | 0          | 0   | 0   | 0   | 0   | 0   |

#### 表 8-9. Shunt Voltage Register (01h, Read-Only) Description

#### 8.6.3 Bus Voltage Register (02h, Read-Only)

The Bus Voltage register stores the most recent bus voltage reading, V<sub>BUS</sub>.

This register displays the averaged value if averaging is enabled. Full-scale range = 40.95875 V (decimal = 7FFF); LSB = 1.25 mV. Do not apply more than 28 V on the BUS pin.

#### 表 8-10. Bus Voltage Register (02h, Read-Only)<sup>(1)</sup> Description

| BIT #        | D15 | D14  | D13  | D12  | D11  | D10  | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|--------------|-----|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| BIT<br>NAME  | _   | BD14 | BD13 | BD12 | BD11 | BD10 | BD9 | BD8 | BD7 | BD6 | BD5 | BD4 | BD3 | BD2 | BD1 | BD0 |
| POR<br>VALUE | 0   | 0    | 0    | 0    | 0    | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

(1) D15 is always zero because bus voltage can only be positive.

#### 8.6.4 Power Register (03h, Read-Only)

This register displays the averaged value if averaging is enabled.

| 表 8-11. Power Register (03h, Read-Only) Description | 表 8-11. | Power | Register | (03h, | <b>Read-Only</b> | ) Description |
|-----------------------------------------------------|---------|-------|----------|-------|------------------|---------------|
|-----------------------------------------------------|---------|-------|----------|-------|------------------|---------------|

| BIT #        | D15  | D14  | D13  | D12  | D11  | D10  | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|--------------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| BIT<br>NAME  | PD15 | PD14 | PD13 | PD12 | PD11 | PD10 | PD9 | PD8 | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 |
| POR<br>VALUE | 0    | 0    | 0    | 0    | 0    | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

The Power register LSB is internally programmed to equal 25 times the programmed value of the Current\_LSB.

The Power register records power in watts by multiplying the decimal values of the current register with the decimal value of the bus voltage register according to  $524 \pm 4$ .

D0

FS0

0

#### 8.6.5 Current Register (04h, Read-Only)

If averaging is enabled, this register displays the averaged value.

| BIT #        | D15   | D14  | D13  | D12  | D11  | D10  | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|--------------|-------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| BIT<br>NAME  | CSIGN | CD14 | CD13 | CD12 | CD11 | CD10 | CD9 | CD8 | CD7 | CD6 | CD5 | CD4 | CD3 | CD2 | CD1 | CD0 |
| POR<br>VALUE | 0     | 0    | 0    | 0    | 0    | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

#### 表 8-12. Current Register (04h, Read-Only) Description

The value of the Current register is calculated by multiplying the decimal value in the Shunt Voltage register with the decimal value of the Calibration register, according to 方程式 3.

#### 8.6.6 Calibration Register (05h, Read/Write)

This register provides the INA231 with the shunt resistor value that was present to create the measured differential voltage. This register also sets the resolution of the Current register. The Current register LSB and Power register LSB are set through the programming of this register. This register is also used for overall system calibration. See the Configure, Measure, and Calculate Example for more information on programming this register.

#### 表 8-13. Calibration Register (05h, Read/Write) Description BIT # D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 BIT FS14 FS13 **FS12 FS11** FS10 FS9 FS8 FS7 FS6 FS5 FS4 FS3 FS2 FS1 \_ NAME POR

0

# 8.6.7 Mask/Enable Register (06h, Read/Write)

0

0

0

0

0

VALUE

0

The Mask/Enable register selects the function that controls the ALERT pin, as well as how that pin functions. If multiple functions are enabled, the highest significant bit position alert function (D15:D11) takes priority and responds to the Alert Limit register.

0

0

0

0

0

0

0

0

|              | $\mathcal{R}$ 0-14. Wask/Eliable Register (001, Read/Write) Description                                                                            |     |                                                                                                                                                                      |          |          |          |       |           |           |         |          |            |           |          |           |         |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|----------|-------|-----------|-----------|---------|----------|------------|-----------|----------|-----------|---------|
| BIT #        | D15                                                                                                                                                | D14 | D13                                                                                                                                                                  | D12      | D11      | D10      | D9    | D8        | D7        | D6      | D5       | D4         | D3        | D2       | D1        | D0      |
| BIT<br>NAME  | SOL                                                                                                                                                | SUL | BOL                                                                                                                                                                  | BUL      | POL      | CNVR     | _     | _         | _         | _       | _        | AFF        | CVRF      | OVF      | APOL      | LEN     |
| POR<br>VALUE | 0                                                                                                                                                  | 0   | 0                                                                                                                                                                    | 0        | 0        | 0        | 0     | 0         | 0         | 0       | 0        | 0          | 0         | 0        | 0         | 0       |
| SOL:         |                                                                                                                                                    | :   | Shunt Vo                                                                                                                                                             | oltage O | vervolta | age1     |       |           |           |         |          |            |           |          |           |         |
| Bit 15       |                                                                                                                                                    |     | Setting th<br>n the Ale                                                                                                                                              |          | , 0      | ures the | ALERT | pin to be | e asserte | ed when | the shur | nt voltage | e conver  | sion exc | eeds the  | value   |
| SUL:         |                                                                                                                                                    | :   | Shunt Vo                                                                                                                                                             | oltage U | ndervol  | tage     |       |           |           |         |          |            |           |          |           |         |
| Bit 14       | Setting this bit high configures the ALERT pin to be asserted when the shunt voltage conversion drops below the value in the Alert Limit register. |     |                                                                                                                                                                      |          |          |          |       |           |           |         |          |            |           |          |           |         |
| BOL:         |                                                                                                                                                    | I   | Bus Volt                                                                                                                                                             | age Ove  | ervoltag | e        |       |           |           |         |          |            |           |          |           |         |
| Bit 13       |                                                                                                                                                    |     | Setting th<br>he Alert                                                                                                                                               |          | , ,      | ures the | ALERT | pin to be | e asserte | ed when | the bus  | voltage    | conversio | on excee | eds the v | alue in |
| BUL:         |                                                                                                                                                    | I   | Bus Volt                                                                                                                                                             | age Und  | lervolta | ge       |       |           |           |         |          |            |           |          |           |         |
| Bit 12       |                                                                                                                                                    |     | Setting th<br>value in t                                                                                                                                             |          | , 0      |          | ALERT | pin to be | e asserte | ed when | the bus  | voltage    | conversio | on drops | below th  | ne      |
| POL:         |                                                                                                                                                    | I   | Power O                                                                                                                                                              | verlimit |          |          |       |           |           |         |          |            |           |          |           |         |
| Bit 11       |                                                                                                                                                    |     | <b>Power Overlimit</b><br>Setting this bit high configures the ALERT pin to be asserted when the power calculation exceeds the value in the<br>Alert Limit register. |          |          |          |       |           |           |         |          |            |           |          |           |         |

#### 表 8-14 Mask/Enable Register (06h Read/Write) Description



| CNVR:  | Conversion Ready                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit 10 | Setting this bit high configures the ALERT pin to be asserted when the Conversion Ready Flag bit (CVRF, bit 3) is asserted, indicating that the device is ready for the next conversion.                                                                                                                                                                                                                                                                                                                                                                                                                     |
| AFF:   | Alert Function Flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Bit 4  | Although only one alert function at a time can be monitored at the ALERT pin, the Conversion Ready bit (CNVR, bit 10) can also be enabled to assert the ALERT pin. Reading the Alert Function Flag bit after an alert can help determine if the alert function was the source of the alert.<br>When the Alert Latch Enable bit is set to Latch mode, the Alert Function Flag bit clears only when the Mask/Enable register is read. When the Alert Latch Enable bit is set to Transparent mode, the Alert Function Flag bit is cleared after the next conversion that does not result in an alert condition. |
| CVRF:  | Conversion Ready Flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Bit 3  | Although the INA231 can be read at any time, and the data from the last conversion are available, this bit is provided to help coordinate single-shot or triggered conversions. This bit is set after all conversions, averaging, and multiplications are complete. This bit clears under the following conditions in single-shot mode:<br>1) Writing to the Configuration register (except for power-down or disable selections)<br>2) Reading the Mask/Enable register                                                                                                                                     |
| OVF:   | Math Overflow Flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Bit 2  | This bit is set to 1 if an arithmetic operation results in an overflow error; it indicates that current and power data may be invalid.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| APOL:  | Alert Polarity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Bit 1  | Configures the latching feature of the ALERT pin and the flag bits.<br>1 = Inverted (active-high open collector)<br>0 = Normal (active-low open collector) (default)                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| LEN:   | Alert Latch Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Bit 0  | Configures the latching feature of the ALERT pin and flag bits.<br>1 = Latch enabled<br>0 = Transparent (default)<br>When the Alert Latch Enable bit is set to Transparent mode, the ALERT pin and flag bits reset to their idle states<br>when the fault has been cleared. When the Alert Latch Enable bit is set to Latch mode, the ALERT pin and flag bits<br>remain active following a fault until the Mask/Enable register has been read.                                                                                                                                                               |

#### 8.6.8 Alert Limit Register (07h, Read/Write)

The Alert Limit register contains the value used to compare to the register selected in the Mask/Enable register to determine if a limit has been exceeded.

|              |       |       |       |       |       |       |      | . (  | -,   |      | <u>,</u> |      | -    |      |      |      |
|--------------|-------|-------|-------|-------|-------|-------|------|------|------|------|----------|------|------|------|------|------|
| BIT #        | D15   | D14   | D13   | D12   | D11   | D10   | D9   | D8   | D7   | D6   | D5       | D4   | D3   | D2   | D1   | D0   |
| BIT<br>NAME  | AUL15 | AUL14 | AUL13 | AUL12 | AUL11 | AUL10 | AUL9 | AUL8 | AUL7 | AUL6 | AUL5     | AUL4 | AUL3 | AUL2 | AUL1 | AUL0 |
| POR<br>VALUE | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    | 0    | 0    | 0        | 0    | 0    | 0    | 0    | 0    |



# 9 Application and Implementation

备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

### 9.1 Application Information

The INA231 is a digital current shunt monitor with an  $I^2$ C- and SMBus-compatible interface. This device provides digital current, voltage, and power readings necessary for accurate decision-making in precisely-controlled systems. Programmable registers allow flexible configuration for measurement resolution, as well as continuous-versus-triggered operation. Detailed register information appears towards the end of this data sheet, beginning with  $\frac{1}{5}$  8-3. See  $\frac{8}{5}$  8-1 for a block diagram of the INA231.

图 9-1 shows a typical application circuit for the INA231. For power-supply bypassing, place a 0.1- µ F ceramic capacitor as close as possible to the supply and ground pins.





#### 9.1.1 Filtering and Input Considerations

Measuring current is often a noisy task, and such noise can be difficult to define. The INA231 offers several options for filtering by allowing the conversion times and number of averages to be independently selected in the Configuration register. The conversion times can be independently set for the shunt voltage and bus voltage measurements to allow added flexibility in configuring the monitoring of the power-supply bus.

The internal ADC is based on a delta-sigma ( $\Delta \Sigma$ ) front-end with a 500-kHz (±30%) typical sampling rate. This architecture has good inherent noise rejection; however, transients that occur at or very close to the sampling rate harmonics can cause problems. These signals are at 1 MHz and higher; therefore, manage them by incorporating filtering at the input of the INA231. The high frequency enables the use of low-value series resistors on the filter with negligible effects on measurement accuracy. In general, filtering the INA231 input is only necessary if there are transients at exact harmonics of the 500-kHz (±30%) sampling rate (greater than 1 MHz). Filter using the lowest possible series resistance (typically 10  $\Omega$  or less) and a ceramic capacitor. Recommended values for this capacitor are 0.1  $\mu$  F to 1.0  $\mu$  F.  $\underline{\mathbb{X}}$  9-2 shows the INA231 with an additional filter added at the input.







Overload conditions are another consideration for the INA231 inputs. The INA231 inputs are specified to tolerate 30 V across the inputs. A large differential scenario might be a short to ground on the load side of the shunt. This type of event can result in full power-supply voltage across the shunt (as long as the power supply or energy storage capacitors support it). Keep in mind that removing a short to ground can result in inductive kickbacks that could exceed the 30-V differential and common-mode rating of the INA231. Inductive kickback voltages are best controlled by zener-type transient-absorbing devices (commonly called *transzorbs*) combined with sufficient energy storage capacitance.

In applications that do not have large energy-storage electrolytics on one or both sides of the shunt, an input overstress condition may result from an excessive dV/dt of the voltage applied to the input. A hard physical short is the most likely cause of this event, particularly in applications with no large electrolytics present. This problem occurs because an excessive dV/dt can activate the ESD protection in the INA231 in systems where large currents are available. Testing has demonstrated that the addition of  $10-\Omega$  resistors in series with each input of the INA231 sufficiently protect the inputs against this dV/dt failure up to the 30-V rating of the INA231. Selecting these resistors in the range noted has minimal effect on accuracy.



# 9.2 Typical Applications





### 9.2.1 Design Requirements

The INA231 measures the voltage developed across a current-sensing resistor ( $R_{SHUNT}$ ) when current passes through the resistor. The device also measures the bus supply voltage, and calculates power when calibrated. The INA231 comes with alert capability, where the alert pin can be programmed to respond to a user-defined event, or to a conversion-ready notification. This design illustrates the ability of the alert pin to respond to a set threshold. In this case, a 10 A are pulled through a 2-m  $\Omega$  shunt resistor, generating a 20-mV shunt voltage drop that is measured by the INA231. The bus supply is 12 V, and the BUS pin is tied to the IN – pin, so that the power loss through the shunt resistor, however small, is not added to the power calculation performed by the INA231. This configuration provides an accurate measurement the power dissipated by the load.

#### 9.2.2 Detailed Design Procedure

The ALERT pin can be configured to respond to one of the five alert functions described in the *ALERT Pin* section. The ALERT pin must to be pulled up to the vs pin voltage using a pull-up resistor. The Configuration register is set based on the required conversion time and averaging. The Mask/Enable register is set to identify the required alert function and the Alert Limit register is set to the limit value used for comparison.



#### 9.2.3 Application Curves

 $\boxed{8}$  9-4 shows the ALERT pin response to a shunt overvoltage of 50 mV for a conversion time (t<sub>CT</sub>) of 140  $\mu$  s. and averaging set to 1.  $\boxed{8}$  9-5 shows the response for the same limit, but with the conversion time reduced to 1.1 ms.



### 9.3 Power Supply Recommendations

The INA231 input circuitry accurately measures signals on common-mode voltages beyond the device powersupply voltage,  $V_S$ . For example, the voltage applied to the power-supply pin (VS) can be 5 V; however, the load power-supply voltage being monitored (the common-mode voltage) can be as high as 28 V. The device can also withstand the full 0-V to 28-V range at the input terminals, regardless of whether the device has power applied or not.

Place the required power-supply bypass capacitors as close as possible to the supply and ground pins of the device. A typical value for this supply bypass capacitor is 0.1  $\mu$  F. For more accurate results for applications with noisy or high-impedance power supplies, use additional decoupling capacitors to reject power-supply noise.

#### 9.4 Layout

#### 9.4.1 Layout Guidelines

Connect the input pins (IN+ and IN – ) to the sensing resistor using a Kelvin or 4-wire connection. These connection techniques make sure that only the current-sensing resistor impedance is detected between the input pins. Poor routing of the current-sensing resistor commonly results in additional resistance present between the input pins. Given the very low ohmic value of the current-sensing resistor, any additional high-current-carrying impedance causes significant measurement errors. Place the power-supply bypass capacitor as close as possible to the supply and ground pins. Make sure the NC pins (B2 and C2) are not connected to anything.



#### 9.4.2 Layout Example



Connect to supply for VS

图 9-6. Layout Example



### **10 Device and Documentation Support**

#### **10.1 Documentation Support**

#### **10.1.1 Related Documentation**

For related documentation see the following:

INA231EVM Evaluation Board and Software Tutorial

#### 10.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新*进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 10.3 支持资源

**TI E2E<sup>™</sup>** 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解 答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 10.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。

#### **10.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 10.6 术语表

TI术语表 本术语表列出并解释了术语、首字母缩略词和定义。

#### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**YFD0012** 



# **PACKAGE OUTLINE**



# DSBGA - 0.4 mm max height

DIE SIZE BALL GRID ARRAY



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.



**YFD0012** 

# **EXAMPLE BOARD LAYOUT**

# DSBGA - 0.4 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. Refer to Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009).



# **EXAMPLE STENCIL DESIGN**

# **YFD0012**

# DSBGA - 0.4 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



# **PACKAGE OUTLINE**

# **YFF0012**

DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.



# **EXAMPLE BOARD LAYOUT**

# DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



#### NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).

**YFF0012** 



**YFF0012** 

# **EXAMPLE STENCIL DESIGN**

# DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.

#### Copyright © 2022 Texas Instruments Incorporated



### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | Package | Eco Plan     | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|--------------|---------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)          | Ball material | (3)                |              | (4/5)          |         |
|                  |        |              |         |      |         |              | (6)           |                    |              |                |         |
| INA231AIYFDR     | ACTIVE | DSBGA        | YFD     | 12   | 3000    | RoHS & Green | SNAGCU        | Level-1-260C-UNLIM | -40 to 125   | I231YFD        | Samples |
| INA231AIYFDT     | ACTIVE | DSBGA        | YFD     | 12   | 250     | RoHS & Green | SNAGCU        | Level-1-260C-UNLIM | -40 to 125   | 1231YFD        | Samples |
| INA231AIYFFR     | ACTIVE | DSBGA        | YFF     | 12   | 3000    | RoHS & Green | SNAGCU        | Level-1-260C-UNLIM | -40 to 125   | INA231         | Samples |
| INA231AIYFFT     | ACTIVE | DSBGA        | YFF     | 12   | 250     | RoHS & Green | SNAGCU        | Level-1-260C-UNLIM | -40 to 125   | INA231         | Samples |
| INA231BIYFDR     | ACTIVE | DSBGA        | YFD     | 12   | 3000    | RoHS & Green | SNAGCU        | Level-1-260C-UNLIM | -40 to 125   | 231BYFD        | Samples |
| INA231BIYFDT     | ACTIVE | DSBGA        | YFD     | 12   | 250     | RoHS & Green | SNAGCU        | Level-1-260C-UNLIM | -40 to 125   | 231BYFD        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

19-Aug-2021

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| INA231AIYFDR                | DSBGA           | YFD                | 12 | 3000 | 180.0                    | 8.4                      | 1.49       | 1.76       | 0.5        | 4.0        | 8.0       | Q1               |
| INA231AIYFDT                | DSBGA           | YFD                | 12 | 250  | 180.0                    | 8.4                      | 1.49       | 1.76       | 0.5        | 4.0        | 8.0       | Q1               |
| INA231AIYFFR                | DSBGA           | YFF                | 12 | 3000 | 180.0                    | 8.4                      | 1.48       | 1.78       | 0.69       | 4.0        | 8.0       | Q1               |
| INA231AIYFFT                | DSBGA           | YFF                | 12 | 250  | 180.0                    | 8.4                      | 1.48       | 1.78       | 0.69       | 4.0        | 8.0       | Q1               |
| INA231BIYFDR                | DSBGA           | YFD                | 12 | 3000 | 180.0                    | 8.4                      | 1.49       | 1.76       | 0.5        | 4.0        | 8.0       | Q1               |
| INA231BIYFDT                | DSBGA           | YFD                | 12 | 250  | 180.0                    | 8.4                      | 1.49       | 1.76       | 0.5        | 4.0        | 8.0       | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

19-Aug-2021



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| INA231AIYFDR | DSBGA        | YFD             | 12   | 3000 | 182.0       | 182.0      | 20.0        |
| INA231AIYFDT | DSBGA        | YFD             | 12   | 250  | 182.0       | 182.0      | 20.0        |
| INA231AIYFFR | DSBGA        | YFF             | 12   | 3000 | 182.0       | 182.0      | 20.0        |
| INA231AIYFFT | DSBGA        | YFF             | 12   | 250  | 182.0       | 182.0      | 20.0        |
| INA231BIYFDR | DSBGA        | YFD             | 12   | 3000 | 182.0       | 182.0      | 20.0        |
| INA231BIYFDT | DSBGA        | YFD             | 12   | 250  | 182.0       | 182.0      | 20.0        |

#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司