ZHCSFP1A - NOVEMBER 2016 - REVISED SEPTEMBER 2021 **TPS3851** # TPS3851 集成有看门狗定时器的高精度电压监控器 # 1 特性 - 输入电压范围: V<sub>DD</sub> = 1.6 V 至 6.5 V - 0.8% 电压阈值精度 - 低静态电流: I<sub>DD</sub> = 10µA ( 典型值 ) - 用户可编程看门狗超时 - 开漏输出 - 高精度欠压监控: - 支持 1.8 V 到 5.0V 常见电压轨 - 支持 4% 和 7% 欠压阈值 - 0.5% 迟滞 - 看门狗禁用功能 - 出厂编程的精密看门狗和复位计时器 - 手动复位输入 (MR) - 采用小型 3mm × 3mm 8 引脚 VSON 封装 - 结工作温度范围: - 40°C 至 +125°C ### 2 应用 - WLAN/Wi-Fi 接入点 - 无线安防摄像头 - IP 网络摄像机 - 串式逆变器 - 血压监护仪 - 电表 全集成微控制器监控电路 ## 3 说明 TPS3851 完美结合了高精度电压监控器和可编程看门 狗定时器。TPS3851 比较器在 VDD 引脚上可实现 0.8% 的精度 (-40°C 至 +125°C),针对欠压 (V<sub>ITN</sub>) 阈值。 TPS3851 还包含与欠压阈值相关的高精度迟滞,因此 成为了紧容差系统的理想之选。该监控器的 RESET 延 迟具备 15% 精度、高精密延迟时间。 TPS3851 包含可编程窗口看门狗计时器,广泛适用于 各种应用。专用看门狗输出 (WDO) 有助于提高分辨 率,从而帮助确定出现故障情况的根本原因。看门狗超 时可通过外部电容编程,也可以采用工厂编程的默认延 迟设置。可通过逻辑引脚禁用看门狗,避免在开发过程 中出现意外的看门狗超时。 TPS3851 采用小型 3.00mm × 3.00mm 8 引脚 VSON 封装。 #### 器件信息 | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸 (标称值) | | |---------|-------------------|-----------------|--| | TPS3851 | VSON (8) | 3.00mm × 3.00mm | | 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。 欠压阈值 (V<sub>ITN</sub>) 精度与温度间的关系 # **Table of Contents** | 1 特性 | 1 | 7.4 Device Functional Modes | 14 | |--------------------------------------|---|-----------------------------------------|------------------| | 2 应用 | | 8 Application and Implementation | 15 | | 3 说明 | | 8.1 Application Information | | | 4 Revision History | | 8.2 Typical Application | | | 5 Pin Configuration and Functions | | 9 Power Supply Recommendations | <mark>2</mark> 1 | | 6 Specifications | | 10 Layout | <mark>22</mark> | | 6.1 Absolute Maximum Ratings | | 10.1 Layout Guidelines | | | 6.2 ESD Ratings | | 10.2 Layout Example | 22 | | 6.3 Recommended Operating Conditions | | 11 Device and Documentation Support | | | 6.4 Thermal Information | | 11.1 Device Support | <mark>23</mark> | | 6.5 Electrical Characteristics | | 11.2 Documentation Support | 23 | | 6.6 Timing Requirements | | 11.3 接收文档更新通知 | <u>23</u> | | 6.7 Timing Diagrams | | 11.4 支持资源 | | | 6.8 Typical Characteristics | | 11.5 Trademarks | 23 | | 7 Detailed Description | | 11.6 Electrostatic Discharge Caution | <mark>23</mark> | | 7.1 Overview | | 11.7 术语表 | | | 7.2 Functional Block Diagram | | 12 Mechanical, Packaging, and Orderable | | | 7.3 Feature Description | | Information | 24 | | | | | | 4 Revision History 注:以前版本的页码可能与当前版本的页码不同 | Changes from Revision * (November 2016) to Revision A (September 2021) | Page | |-------------------------------------------------------------------------------------------------------------------------|------| | • 更新了整个文档中的表格、图和交叉参考的编号格式 | 1 | | • 删除了 "±15% 的 WDT 和 RST 延迟" | 1 | | • 添加了"在 VDD 引脚上" | | | Changed V <sub>ESD</sub> values to ±4000 V and ±1000 V | | | Changed I <sub>CWD</sub> min and max spec | 5 | | Changed V <sub>CWD</sub> min and max spec | | | Added a footnote to for t <sub>INIT</sub> | 6 | | <ul> <li>Updated t<sub>WDU</sub> min and max multipliers from 0.85 and 1.15 to 0.905 and 1.095 respectively.</li> </ul> | 15 | | Updated t <sub>WDU</sub> min and max values for all capacitors | 15 | | Updated equation 6 and 7 to replace 0.85 and 1.15 with 0.905 and 1.095 respectively | | | | | # **5 Pin Configuration and Functions** 图 5-1. DRB Package: TPS3851 3-mm × 3-mm VSON-8 Top View 表 5-1. Pin Functions | NAME | NO. | I/O | DESCRIPTION | |-------------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CWD | 2 | I | Programmable watchdog timeout input. The watchdog timeout is set by connecting a capacitor between this pin and ground. Connecting via a $10$ -k $\Omega$ resistor to $V_{DD}$ or leaving unconnected further enables the selection of the preset watchdog timeouts; see the <i>CWD Functionality</i> section. The TPS3851 determines the watchdog timeout using either Equation 1 or Equation 2 with standard or extended timing, respectively. | | GND | 4 | _ | Ground pin | | MR | 3 | I | Manual reset pin. A logical low on this pin issues a $\overline{\text{RESET}}$ . This pin is internally pulled up to $V_{DD}$ . $\overline{\text{RESET}}$ remains low for a fixed reset delay ( $t_{RST}$ ) time after $\overline{\text{MR}}$ is deasserted (high). | | RESET | 8 | 0 | Reset output. Connect $\overline{\text{RESET}}$ using a 1-k $\Omega$ to 100-k $\Omega$ resistor to the correct pullup voltage rail (V <sub>PU</sub> ). $\overline{\text{RESET}}$ goes low when V <sub>DD</sub> goes below the undervoltage threshold (V <sub>ITN</sub> ). When V <sub>DD</sub> is within the normal operating range, the RESET timeout-counter starts. At completion, $\overline{\text{RESET}}$ goes high. During startup, the state of $\overline{\text{RESET}}$ is undefined below the specified power-on-reset (POR) voltage (V <sub>POR</sub> ). Above POR, $\overline{\text{RESET}}$ goes low and remains low until the monitored voltage is within the correct operating range (above V <sub>ITN</sub> +V <sub>HYST</sub> ) and the $\overline{\text{RESET}}$ timeout is complete. | | SET1 | 5 | ı | Logic input. Grounding the SET1 pin disables the watchdog timer. SET1 and CWD select the watchdog timeouts; see the SET1 section. | | VDD | 1 | I | Supply voltage pin. For noisy systems, connecting a 0.1- μ F bypass capacitor is recommended. | | WDI | 6 | I | Watchdog input. A falling edge must occur at WDI before the timeout (t <sub>WD</sub> ) expires. When the watchdog is not in use, the SET1 pin can be used to disable the watchdog. WDI is ignored when RESET or WDO are low (asserted) and when the watchdog is disabled. If the watchdog is disabled, WDI cannot be left unconnected and must be driven to either VDD or GND. | | WDO | 7 | 0 | Watchdog output. Connect $\overline{\text{WDO}}$ with a 1-k $\Omega$ to 100-k $\Omega$ resistor to the correct pullup voltage rail (V <sub>PU</sub> ). $\overline{\text{WDO}}$ goes low (asserts) when a watchdog timeout occurs, $\overline{\text{WDO}}$ only asserts when $\overline{\text{RESET}}$ is high. When a watchdog timeout occurs, $\overline{\text{WDO}}$ goes low (asserts) for the set $\overline{\text{RESET}}$ timeout delay (t <sub>RST</sub> ). When $\overline{\text{RESET}}$ goes low, $\overline{\text{WDO}}$ is in a high-impedance state. | | Thermal pac | i | _ | Connect the thermal pad to a large-area ground plane. The thermal pad is internally connected to GND. | Copyright © 2021 Texas Instruments Incorporated # **6 Specifications** # **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | | |------------------------------------|---------------------------------------------------|-------|---------------------------|------|--| | Supply voltage range | VDD | - 0.3 | 7 | V | | | Output voltage range | RESET, WDO | - 0.3 | 7 | V | | | Voltage ranges | SET1, WDI, MR | - 0.3 | 7 | .,, | | | Voltage ranges | CWD | - 0.3 | V <sub>DD</sub> + 0.3 (3) | V | | | Output pin current | RESET, WDO | | ±20 | mA | | | Input current (all pins) | · | | ±20 | mA | | | Continuous total power dissipation | | See | <b># 6.4</b> | | | | | Operating junction, T <sub>J</sub> <sup>(2)</sup> | - 40 | 150 | | | | Temperature | Operating free-air, T <sub>A</sub> <sup>(2)</sup> | - 40 | 150 | °C | | | | Storage, T <sub>stg</sub> | - 65 | 150 | | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------------------------------|-------------------------|---------------------------------------------------------------------|-------|------------| | V | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±4000 | \ <u>/</u> | | V <sub>(ESD)</sub> Electrostatic discharge | | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | TYP | MAX | UNIT | |--------------------|--------------------------------|-------------|-----|--------------|------------| | $V_{DD}$ | Supply pin voltage | 1.6 | | 6.5 | V | | V <sub>SET1</sub> | SET1 pin voltage | 0 | | 6.5 | V | | C <sub>CWD</sub> | Watchdog timing capacitor | 0.1 (1) (2) | | 1000 (1) (2) | nF | | CWD | Pullup resistor to VDD | 9 | 10 | 11 | <b>k</b> Ω | | R <sub>PU</sub> | Pullup resistor, RESET and WDO | 1 | 10 | 100 | <b>k</b> Ω | | I <sub>RESET</sub> | RESET pin current | | | 10 | mA | | I <sub>WDO</sub> | Watchdog output current | | | 10 | mA | | TJ | Junction temperature | - 40 | | 125 | °C | <sup>(1)</sup> Using standard timing with a C<sub>CWD</sub> capacitor of 0.1 nF or 1000 nF gives a t<sub>WD(typ)</sub> of 0.704 ms or 3.23 seconds, respectively. Product Folder Links: TPS3851 <sup>(2)</sup> Assume that $T_J = T_A$ as a result of the low dissipated power in this device. <sup>(3)</sup> The absolute maximum rating is V<sub>DD</sub> + 0.3 V or 7.0 V, whichever is smaller. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. <sup>(2)</sup> Using extended timing with a C<sub>CWD</sub> capacitor of 0.1 nF or 1000 nF gives a t<sub>WD(typ)</sub> of 62.74 ms or 77.45 seconds, respectively. ## **6.4 Thermal Information** | | | TPS3851 | | |------------------------|----------------------------------------------|------------|------| | | THERMAL METRIC (1) | DRB (VSON) | UNIT | | | | 8 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 50.7 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 51.6 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 25.8 | °C/W | | ψJT | Junction-to-top characterization parameter | 1.3 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 25.8 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 7.1 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report. #### 6.5 Electrical Characteristics at $V_{ITN}$ + $V_{HYST} \leqslant V_{DD} \leqslant 6.5$ V over the operating temperature range of $-40^{\circ}\text{C} \leqslant T_A$ , $T_A \leqslant 125^{\circ}\text{C}$ (unless otherwise noted); the open-drain pullup resistors are 10 k $\Omega$ for each output; typical values are at $T_A$ = 25°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|-------------------------------------------------|-------------------------------------------------------------------|-------------------------|------|-------------------------|------| | GENERAL C | HARACTERISTICS | | | ' | | | | V <sub>DD</sub> (1) (2) (3) | Supply voltage | | 1.6 | | 6.5 | V | | I <sub>DD</sub> | Supply current | | | 10 | 19 | μA | | RESET FUN | CTION | | | | | | | V <sub>POR</sub> (2) | Power-on reset voltage | $I_{RESET} = 15 \mu A, V_{OL(MAX)} = 0.25 V$ | | | 0.8 | V | | V <sub>UVLO</sub> (1) | Undervoltage lockout voltage | | | 1.35 | | V | | V <sub>ITN</sub> | Undervoltage threshold accuracy, entering RESET | V <sub>DD</sub> falling | V <sub>ITN</sub> - 0.8% | | V <sub>ITN</sub> + 0.8% | | | V <sub>HYST</sub> | Hysteresis voltage | V <sub>DD</sub> rising | 0.2% | 0.5% | 0.8% | | | I <sub>MR</sub> | MR pin internal pullup current | V <sub>MR</sub> = 0 V | 500 | 620 | 700 | nA | | WATCHDOG | FUNCTION | | | | | | | I <sub>CWD</sub> | CWD pin charge current | CWD = 0.5 V | 347 | 375 | 403 | nA | | V <sub>CWD</sub> | CWD pin threshold voltage | | 1.196 | 1.21 | 1.224 | V | | V <sub>OL</sub> | RESET, WDO output low | VDD = 5 V, I <sub>SINK</sub> = 3 mA | | | 0.4 | V | | I <sub>D</sub> | RESET, WDO output leakage current, open-drain | $VDD = V_{ITN} + V_{HYST},$ $V_{RESET} = V_{WDO} = 6.5 \text{ V}$ | | | 1 | μА | | V <sub>IL</sub> | Low-level input voltage ( MR, SET1) | | | | 0.25 | V | | V <sub>IH</sub> | High-level input voltage ( MR, SET1) | | 0.8 | | | V | | V <sub>IL(WDI)</sub> | Low-level input voltage (WDI) | | | | 0.3 × V <sub>DD</sub> | V | | V <sub>IH(WDI)</sub> | High-level input voltage (WDI) | | 0.8 × V <sub>DD</sub> | | | V | - (1) When V<sub>DD</sub> falls below V<sub>UVLO</sub>, RESET is driven low. (2) When V<sub>DD</sub> falls below V<sub>POR</sub>, RESET and WDO are undefined. (3) During power-on, V<sub>DD</sub> must be a minimum 1.6 V for at least 300 µs before RESET correlates with V<sub>DD</sub>. Copyright © 2021 Texas Instruments Incorporated # 6.6 Timing Requirements at $V_{ITN}$ + $V_{HYST} \leqslant V_{DD} \leqslant 6.5$ V over the operating temperature range of $-40^{\circ}\text{C} \leqslant T_A$ , $T_A \leqslant 125^{\circ}\text{C}$ (unless otherwise noted); the open-drain pullup resistors are 10 k $\Omega$ for each output; typical values are at $T_A$ = 25°C | | | | MIN | NOM | MAX | UNIT | |----------------------|-------------------------------------------------|--------------------------------------------------------|-------------------|-------------|------|------| | GENER | AL | | | | | | | t <sub>INIT</sub> | CWD pin evaluation period (1) | | | 381 | | μs | | | Minimum MR, SET1 pin pulse d | uration | | 1 | | μs | | | Startup delay <sup>(2)</sup> | | | 300 | | μs | | RESET | FUNCTION | , | | | | | | t <sub>RST</sub> | Reset timeout period | | 170 | 200 | 230 | ms | | 4 | V to DESET dolov | $V_{DD} = V_{ITN} + V_{HYST} + 2.5\%$ | | 35 | | | | <sup>L</sup> RST-DEL | V <sub>DD</sub> to RESET delay | $V_{DD} = V_{ITN} - 2.5\%$ | | 17 | | μs | | t <sub>MR-DEL</sub> | DEL MR to RESET delay 200 | | | | ns | | | WATCH | DOG FUNCTION | , | | | | | | | | CWD = NC, SET1 = 0 <sup>(4)</sup> | Watchdog disabled | | | | | | | CWD = NC, SET1 = 1 (4) | 1360 | 1600 | 1840 | ms | | $t_{WD}$ | Watchdog timeout (3) | CWD = 10 k $\Omega$ to VDD,<br>SET1 = 0 <sup>(4)</sup> | Watchd | og disabled | | | | | | CWD = 10 k $\Omega$ to VDD,<br>SET1 = 1 <sup>(4)</sup> | 170 | 200 | 230 | ms | | t <sub>WD-</sub> | Setup time required for device to being enabled | o respond to changes on WDI after | | 150 | | μs | | | Minimum WDI pulse duration | | | 50 | | ns | | t <sub>WD-del</sub> | WDI to WDO delay | | | 50 | | ns | - (1) Refer to **†** 8.1.1.2 - During power-on, $V_{DD}$ must be a minimum 1.6 V for at least 300 $\mu$ s before RESET correlates with $V_{DD}$ The fixed watchdog timing covers both standard and extended versions. SET1 = 0 means $V_{SET1} < V_{IL}$ ; SET1 = 1 means $V_{SET1} > V_{IH}$ . (2) Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # **6.7 Timing Diagrams** A. See 图 6-2 for WDI timing requirements. 图 6-1. Timing Diagram 图 6-2. Watchdog Timing Diagram # **6.8 Typical Characteristics** all typical characteristics curves are taken at 25°C with 1.6 V ≤ VDD ≤ 6.5 V (unless other wise noted) Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # **6.8 Typical Characteristics (continued)** all typical characteristics curves are taken at 25°C with 1.6 V $\leq$ VDD $\leq$ 6.5 V (unless other wise noted) # **6.8 Typical Characteristics (continued)** all typical characteristics curves are taken at 25°C with 1.6 V ≤ VDD ≤ 6.5 V (unless other wise noted) Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # 7 Detailed Description #### 7.1 Overview The TPS3851 is a high-accuracy voltage supervisor with an integrated watchdog timer. This device includes a precision undervoltage supervisor with a threshold that achieves 0.8% accuracy over the specified temperature range of $-40^{\circ}$ C to $+125^{\circ}$ C. In addition, the TPS3851 includes accurate hysteresis on the threshold, making the device ideal for use with tight tolerance systems where voltage supervisors must ensure a $\overline{\text{RESET}}$ before the minimum supply tolerance of the microprocessor or system-on-a-chip (SoC) is reached. There are two options for the watchdog timing standard and extended timing. To get standard timing use the TPS3851Xyy(y)S, for extended timing use the TPS3851Xyy(y)E. #### 7.2 Functional Block Diagram A. Note: $R_1 + R_2 = 4.5 M \Omega$ . # 7.3 Feature Description #### **7.3.1 RESET** Connect $\overline{RESET}$ to $V_{PU}$ through a 1-k $\Omega$ to 100-k $\Omega$ pullup resistor. $\overline{RESET}$ remains high (deasserted) when $V_{DD}$ is greater than the negative threshold voltage ( $V_{ITN}$ ). If $V_{DD}$ falls below the negative threshold ( $V_{ITN}$ ), then $\overline{RESET}$ is asserted, driving the $\overline{RESET}$ pin to low impedance. When $V_{DD}$ rises above $V_{ITN} + V_{HYST}$ , a delay circuit is enabled that holds $\overline{RESET}$ low for a specified reset delay period ( $t_{RST}$ ). When the reset delay has elapsed, the $\overline{RESET}$ pin goes to a high-impedance state and uses a pullup resistor to hold $\overline{RESET}$ high. The pullup resistor must be connected to the proper voltage rail to allow other devices to be connected at the correct interface voltage. To ensure proper voltage levels, give some consideration when choosing the pullup resistor values. The pullup resistor value is determined by output logic low voltage ( $V_{OL}$ ), capacitive loading, leakage current ( $I_{D}$ ), and the current through the $\overline{RESET}$ pin $I_{RESET}$ . Copyright © 2021 Texas Instruments Incorporated #### 7.3.2 Manual Reset MR The manual reset ( $\overline{MR}$ ) input allows a processor or other logic circuits to initiate a reset. A logic low on $\overline{MR}$ causes $\overline{RESET}$ to assert. After $\overline{MR}$ returns to a logic high and $V_{DD}$ is above $V_{ITN} + V_{HYST}$ , $\overline{RESET}$ is deasserted after the reset delay time ( $t_{RST}$ ). If $\overline{MR}$ is not controlled externally, then $\overline{MR}$ can either be connected to $V_{DD}$ or left floating because the $\overline{MR}$ pin is internally pulled up. #### 7.3.3 UV Fault Detection The TPS3851 features undervoltage detection for common rails between 1.8 V and 5 V. The voltage is monitored on the input rail of the device. If $V_{DD}$ drops below $V_{ITN}$ , then $\overline{RESET}$ is asserted (driven low). When $V_{DD}$ is above $V_{ITN} + V_{HYST}$ , $\overline{RESET}$ deasserts after $t_{RST}$ , as shown in $\boxed{3}$ 7-1. The internal comparator has built-in hysteresis that provides some noise immunity and ensures stable operation. Although not required in most cases, for noisy applications, good analog design practice is to place a 1-nF to 100-nF bypass capacitor close to the VDD pin to reduce sensitivity to transient voltages on the monitored signal. 图 7-1. Undervoltage Detection #### 7.3.4 Watchdog Mode This section provides information for the watchdog mode of operation. #### 7.3.4.1 CWD The CWD pin provides the user the functionality of both high-precision, factory-programmed watchdog timing options and user-programmable watchdog timing. The TPS3851 features three options for setting the watchdog timer: connecting a capacitor to the CWD pin, connecting a pullup resistor to VDD, and leaving the CWD pin unconnected. The configuration of the CWD pin is evaluated by the device every time $V_{DD}$ enters the valid region ( $V_{ITN} + V_{HYST} < V_{DD}$ ). The pin evaluation is controlled by an internal state machine that determines which option is connected to the CWD pin. The sequence of events typically takes 381 $\mu$ s ( $t_{INIT}$ ) to determine if the CWD pin is left unconnected, pulled-up through a resistor, or connected to a capacitor. If the CWD pin is being pulled up to VDD, a 10-k $\Omega$ resistor is required. #### 7.3.4.2 Watchdog Input WDI WDI is the watchdog timer input that controls the $\overline{WDO}$ output. The WDI input is triggered by the falling edge of the input signal. To ensure proper functionality of the watchdog timer, always issue the WDI pulse before $t_{WD(min)}$ . If the pulse is issued in this region, then $\overline{WDO}$ remains unasserted. Otherwise, the device asserts $\overline{WDO}$ , putting the $\overline{WDO}$ pin into a low-impedance state. The watchdog input (WDI) is a digital pin. To ensure there is no increase in $I_{DD}$ , drive the WDI pin to either VDD or GND at all times. Putting the pin to an intermediate voltage can cause an increase in supply current ( $I_{DD}$ ) because of the architecture of the digital logic gates. When $\overline{RESET}$ is asserted, the watchdog is disabled and all signals input to WDI are ignored. When $\overline{RESET}$ is no longer asserted, the device resumes normal operation and no longer ignores the signal on WDI. If the watchdog is disabled, drive the WDI pin to either VDD or GND. $\boxtimes$ 7-2 shows the valid region for a WDI pulse to be issued to prevent $\overline{\text{WDO}}$ from being triggered and pulled low. 图 7-2. Watchdog Timing Diagram #### 7.3.4.3 Watchdog Output WDO The TPS3851 features a watchdog timer with an independent watchdog output ( $\overline{WDO}$ ). The independent watchdog output provides the flexibility to flag a fault in the watchdog timing without performing an entire system reset. When $\overline{RESET}$ is not asserted (high), the $\overline{WDO}$ signal maintains normal operation. When asserted, $\overline{WDO}$ remains low for $t_{RST}$ . When the $\overline{RESET}$ signal is asserted (low), the $\overline{WDO}$ pin goes to a high-impedance state. When $\overline{RESET}$ is unasserted, the watchdog timer resumes normal operation. #### 7.3.4.4 SET1 The SET1 pin can enable and disable the watchdog timer. If SET1 is set to GND, the watchdog timer is disabled and WDI is ignored. If the watchdog timer is disabled, drive the WDI pin to either GND or VDD to ensure that there is no increase in $I_{DD}$ . When SET1 is logic high, the watchdog operates normally. The SET1 pin can be changed dynamically; however, if the watchdog is going from disabled to enabled there is a 150- $\mu$ s setup time where the watchdog does not respond to changes on WDI, as shown in 3.7 图 7-3. Enabling and Disabling the Watchdog # 7.4 Device Functional Modes 表 7-1 summarises the functional modes of the TPS3851. | V <sub>DD</sub> | WDI | WDO | RESET | |---------------------------------------------------|-----------------------------------------------|------|-----------| | V <sub>DD</sub> < V <sub>POR</sub> | | | Undefined | | $V_{POR} \leqslant V_{DD} < V_{DD(min)}$ | Ignored | High | Low | | $V_{DD(min)} \leq V_{DD} \leq V_{ITN} + V_{HYST}$ | Ignored | High | Low | | $V_{DD} > V_{ITN}$ (2) | t <sub>PULSE</sub> < t <sub>WD(min)</sub> (3) | High | High | | V <sub>DD</sub> > V <sub>ITN</sub> <sup>(2)</sup> | $t_{PULSE} > t_{WD(min)}$ (3) | Low | High | 表 7-1. Device Functional Modes - (1) Only valid before V<sub>DD</sub> has gone above V<sub>ITN</sub> + V<sub>HYST</sub>. - (2) Only valid after $V_{DD}$ has gone above $V_{ITN} + V_{HYST}$ . - (3) Where t<sub>pulse</sub> is the time between the falling edges on WDI. # 7.4.1 $V_{DD}$ is Below $V_{POR}$ ( $V_{DD} < V_{POR}$ ) When $V_{DD}$ is less than $V_{POR}$ , $\overline{RESET}$ is undefined and can be either high or low. The state of $\overline{RESET}$ largely depends on the load that the $\overline{RESET}$ pin is experiencing. # 7.4.2 Above Power-On-Reset, But Less Than $V_{DD(min)}$ ( $V_{POR} \leq V_{DD} < V_{DD(min)}$ ) When the voltage on $V_{DD}$ is less than $V_{DD(min)}$ , and greater than or equal to $V_{POR}$ , the $\overline{RESET}$ signal is asserted (logic low). When $\overline{RESET}$ is asserted, the watchdog output $\overline{WDO}$ is in a high-impedance state regardless of the WDI signal that is input to the device. #### 7.4.3 Normal Operation ( $V_{DD} \ge V_{DD(min)}$ ) When $V_{DD}$ is greater than or equal to $V_{DD(min)}$ , the $\overline{RESET}$ signal is determined by $V_{DD}$ . When $\overline{RESET}$ is asserted, $\overline{WDO}$ goes to a high-impedance state. $\overline{WDO}$ is then pulled high through the pullup resistor. # 8 Application and Implementation #### Note 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ## 8.1 Application Information The following sections describe in detail proper device implementation, depending on the final application requirements. #### 8.1.1 CWD Functionality The TPS3851 features three options for setting the watchdog timer: connecting a capacitor to the CWD pin, connecting a pullup resistor to VDD, and leaving the CWD pin unconnected. $\boxtimes$ 8-1 shows a schematic drawing of all three options. If this pin is connected to VDD through a 10-k $\Omega$ pullup resistor or left unconnected (high impedance), then the factory-programmed watchdog timeouts are enabled; see the # 8.1.1.1 section. Otherwise, the watchdog timeout can be adjusted by placing a capacitor from the CWD pin to ground. 图 8-1. CWD Charging Circuit #### 8.1.1.1 Factory-Programmed Timing Options If using the factory-programmed timing options (listed in $\frac{1}{8}$ 8-1), the CWD pin must either be unconnected or pulled up to VDD through a 10-k $\Omega$ pullup resistor. Using these options enables high-precision, 15% accurate watchdog timing. | ₹ 6-1.1 actory Frogrammed watchdog mining | | | | | | |-------------------------------------------|------|-------------|---------------------------------------------|------|----| | INPUT | | STANDARD AN | STANDARD AND EXTENDED TIMING WDT $(t_{WD})$ | | | | CWD | SET1 | MIN | UNIT | | | | NC | 0 | | Watchdog disabled | | | | NC | 1 | 1360 | 1600 | 1840 | ms | | 10 kΩ to VDD | 0 | | Watchdog disabled | | | | 10 kΩ to VDD | 1 | 170 | 200 | 230 | ms | 表 8-1. Factory Programmed Watchdog Timing #### 8.1.1.2 Adjustable Capacitor Timing Adjustable capacitor timing is achievable by connecting a capacitor to the CWD pin. If a capacitor is connected to CWD, then a 375-nA, constant-current source charges $C_{CWD}$ until $V_{CWD}$ = 1.21 V. $\gtrsim$ 8-2 shows how to Copyright © 2021 Texas Instruments Incorporated calculate $t_{WD}$ using 方程式 1 and 方程式 2 and the SET1 pin. The TPS3851 determines the watchdog timeout with the formulas given in 方程式 1 and 方程式 2, where $C_{CWD}$ is in nanofarads and $t_{WD}$ is in milliseconds. $$t_{WD(standard)} (ms) = 3.23 \times C_{CWD} (nF) + 0.381 (ms)$$ (1) $$t_{WD(extended)} (ms) = 77.4 \times C_{CWD} (nF) + 55 (ms)$$ (2) The TPS3851 is designed and tested using $C_{CWD}$ capacitors between 100 pF and 1 $\mu$ F. Note that 方程式 1 and 方程式 2 are for ideal capacitors, capacitor tolerances vary the actual device timing. For the most accurate timing, use ceramic capacitors with COG dielectric material. If a $C_{CWD}$ capacitor is used, 方程式 1 can be used to set $t_{WD}$ for standard timing. Use 方程式 2 to calculate $t_{WD}$ for extended timing. 表 8-3 shows the minimum and maximum calculated $t_{WD}$ values using an ideal capacitor for both the standard and extended timing. 表 8-2. Programmable CWD Timing | INPUT STANDARD TIMING WDT (t <sub>WD</sub> ) | | | | (t <sub>WD</sub> ) | EXTENDED TIMING WDT (t <sub>WD</sub> ) | | | | | | |----------------------------------------------|------|------------------------------|--------------------------|------------------------------|----------------------------------------|--------------------------|------------------------------|------|--|--| | CWD | SET1 | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | | | C <sub>CWD</sub> | 0 | Wat | chdog disabled | | Watchdog disabled | | | | | | | C <sub>CWD</sub> | 1 | t <sub>WD(std)</sub> × 0.905 | t <sub>WD(std)</sub> (1) | t <sub>WD(std)</sub> × 1.095 | t <sub>WD(ext)</sub> × 0.905 | t <sub>WD(ext)</sub> (2) | t <sub>WD(ext)</sub> × 1.095 | ms | | | - (1) Calculated from 方程式 1 using an ideal capacitor. - (2) Calculated from 方程式 2 using an ideal capacitor. 表 8-3. t<sub>WD</sub> Values for Common Ideal Capacitor Values | C | STANDARI | D TIMING WDT (t <sub>v</sub> | VD) | EXTENDED | VD) | UNIT | | |------------------|--------------------|------------------------------|--------------------|--------------------|-------|--------------------|------| | C <sub>CWD</sub> | MIN <sup>(1)</sup> | TYP | MAX <sup>(1)</sup> | MIN <sup>(1)</sup> | TYP | MAX <sup>(1)</sup> | UNII | | 100 pF | 0.637 | 0.704 | 0.771 | 56.77 | 62.74 | 68.7 | ms | | 1 nF | 3.268 | 3.611 | 3.954 | 119.82 | 132.4 | 144.98 | ms | | 10 nF | 29.58 | 32.68 | 35.79 | 750 | 829 | 908 | ms | | 100 nF | 292.7 | 323.4 | 354.1 | 7054 | 7795 | 8536 | ms | | 1 μF | 2923 | 3230 | 3537 | 70096 | 77455 | 84814 | ms | (1) The minimum and maximum values are calculated using an ideal capacitor. #### 8.1.2 Overdrive Voltage Forcing a $\overline{\text{RESET}}$ is dependent on two conditions: the amplitude $V_{DD}$ is beyond the trip point ( $^{\Delta}V_1$ and $^{\Delta}V_2$ ), and the length of time that the voltage is beyond the trip point ( $^{\dagger}V_1$ and $^{\dagger}V_2$ ). If the voltage is just under the trip point for a long period of time, $\overline{\text{RESET}}$ asserts and the output is pulled low. However, if $V_{DD}$ is just under the trip point for a few nanoseconds, $\overline{\text{RESET}}$ does not assert and the output remains high. The length of time required for $\overline{\text{RESET}}$ to assert can be changed by increasing the amount $V_{DD}$ goes under the trip point. If $V_{DD}$ is under the trip point by 10%, the amount of time required for the comparator to respond is much faster and causes $\overline{\text{RESET}}$ to assert much quicker than when barely under the trip point voltage. $\mathcal{F}$ 3 shows how to calculate the percentage overdrive. Overdrive = $$|((V_{DD} / V_{ITX}) - 1) \times 100\%|$$ (3) In 方程式 3, $V_{ITX}$ corresponds to the threshold trip point. If $V_{DD}$ is exceeding the positive threshold, $V_{ITN}$ + $V_{HYST}$ is used. $V_{ITN}$ is used when $V_{DD}$ is falling below the negative threshold. In 图 8-2, $t_1$ and $t_2$ correspond to the amount of time that $V_{DD}$ is over the threshold; the propagation delay versus overdrive for $V_{ITN}$ and $V_{ITN}$ + $V_{HYST}$ is illustrated in 图 6-16 and 图 6-18, respectively. The TPS3851 is relatively immune to short positive and negative transients on VDD because of the overdrive voltage curve. 图 8-2. Overdrive Voltage Copyright © 2021 Texas Instruments Incorporated ## 8.2 Typical Application 图 8-3. Monitoring the Supply Voltage and Watchdog Supervision of a Microcontroller ## 8.2.1 Design Requirements | PARAMETER | DESIGN REQUIREMENT | DESIGN RESULT | |--------------------------------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------------| | Watchdog disable for initialization period | Watchdog must remain disabled for 5 seconds until logic enables the watchdog timer | 5.02 seconds (typ) | | Output logic voltage | 1.8-V CMOS | 1.8V CMOS | | Monitored rail | 1.8 V with a 5% threshold | Worst-case V <sub>ITN</sub> = 1.714 V - 4.7% | | Watchdog timeout | 10 ms typical | $t_{WD(min)}$ = 7.3 ms, $t_{WD(TYP)}$ = 9.1 ms, $t_{WD(max)}$ = 11 ms | | Maximum device current consumption | 50 μΑ | 37 μA when RESET or WDO is asserted <sup>(1)</sup> | (1) Only includes the TPS3851G18S current consumption. # 8.2.2 Detailed Design Procedure #### 8.2.2.1 Monitoring the 1.8-V Rail $$V_{\text{ITN(Worst Case)}} = V_{\text{ITN(typ)}} \times 0.992 = 1.8 \times 0.96 \times 0.992 = 1.714 \text{ V}$$ (4) Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated #### 8.2.2.2 Calculating RESET and WDO Pullup Resistor The TPS3851 uses an open-drain configuration for the $\overline{\text{RESET}}$ circuit, as shown in $\boxtimes$ 8-4. When the FET is off, the resistor pulls the drain of the transistor to VDD and when the FET is turned on, the FET attempts to pull the drain to ground, thus creating an effective resistor divider. The resistors in this divider must be chosen to ensure that $V_{OL}$ is below the maximum value. To choose the proper pullup resistor, there are three key specifications to keep in mind: the pullup voltage $(V_{PU})$ , the recommended maximum $\overline{\text{RESET}}$ pin current $(I_{RESET})$ , and $V_{OL}$ . The maximum $V_{OL}$ is 0.4 V, meaning that the effective resistor divider created must be able to bring the voltage on the reset pin below 0.4 V with $I_{RESET}$ kept below 10 mA. For this example, with a $V_{PU}$ of 1.8 V, a resistor must be chosen to keep $I_{RESET}$ below 50 $\mu$ A because this value is the maximum consumption current allowed. To ensure this specification is met, a pullup resistor value of 100 k $\Omega$ was selected, which sinks a maximum of 18 $\mu$ A when $\overline{RESET}$ or $\overline{WDO}$ is asserted. As illustrated in $\overline{\boxtimes}$ 6-13, the $\overline{RESET}$ current is at 18 $\mu$ A and the low-level output voltage is approximately zero. 图 8-4. RESET Open-Drain Configuration #### 8.2.2.3 Setting the Watchdog As illustrated in 图 8-1 there are three options for setting the watchdog timer. The design specifications in this application require the programmable timing option (external capacitor connected to CWD). When a capacitor is connected to the CWD pin, the watchdog timer is governed by 方程式 1 for the standard timing version. Note that only the standard version is capable of meeting this timing requirement. 方程式 1 is only valid for ideal capacitors, any temperature or voltage derating must be accounted for separately. $$C_{CWD}$$ (nF) = $(t_{WD}(ms) - 0.0381) / 3.23 = (10 - 0.381) / 3.23 = 2.97 nF (5)$ The nearest standard capacitor value to 2.9 nF is 2.7 nF. Selecting 2.7 nF for the $C_{CWD}$ capacitor gives the following minimum timing parameters: $$t_{WD(MIN)} = 0.905 \times t_{WD(TYP)} = 0.905 \times (3.23 \times 2.7 + 0.381) = 8.24 \text{ ms}$$ (6) $$t_{WD(MAX)} = 1.095 \text{ x } t_{WD(TYP)} = 1.095 \text{ x } (3.23 \text{ x } 2.7 + 0.381) = 9.97 \text{ ms}$$ (7) Capacitor tolerance also influences $t_{WD(MIN)}$ and $t_{WD(MAX)}$ . Select a ceramic COG dielectric capacitor for high accuracy. For 2.7 nF, COG capacitors are readily available with 5% tolerances. This selection results in a 5% decrease in $t_{WD(MIN)}$ and a 5% increase in $t_{WD(MAX)}$ , giving 7.34 ms and 11 ms, respectively. To ensure proper functionality, a falling edge must be issued before $t_{WD(min)}$ . 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI signal with a period of 5 ms keeps 8-6 illustrates that a WDI Copyright © 2021 Texas Instruments Incorporated #### 8.2.2.4 Watchdog Disabled During Initialization Period The watchdog is often needed to be disabled during startup to allow for an initialization period. When the initialization period is over, the watchdog timer is turned back on to allow the microcontroller to be monitored by the TPS3851. To achieve this setup, SET1 must start at GND. In this design, SET1 is controlled by a TPS3890 supervisor. In this application, the TPS3890 was chosen to monitor VDD as well, which means that the RESET on the TPS3890 stays low until $V_{DD}$ rises above $V_{ITN}$ . When VDD comes up, the delay time can be adjusted through the CT capacitor on the TPS3890. With this approach, the RESET delay can be adjusted from a minimum of 25 $\mu$ s to a maximum of 30 seconds. For this design, a typical delay of 5 seconds is needed before the watchdog timer is enabled. The CT capacitor calculation (see the TPS3890 data sheet) yields an ideal capacitance of 4.67 $\mu$ F, giving a closest standard ceramic capacitor value of 4.7 $\mu$ F. When connecting a 4.7- $\mu$ F capacitor from CT to GND, the typical delay time is 5 seconds. 8 8-5 shows that when the watchdog is disabled, the $\overline{WDO}$ output remains high. However when SET1 goes high and there is no WDI signal, $\overline{WDO}$ begins to assert. See the TPS3890 data sheet for detailed information on the TPS3890. #### 8.2.3 Glitch Immunity 8-8 shows the high-to-low glitch immunity for the TPS3851G18S with a 7% overdrive with $V_{DD}$ starting at 1.8 V. This curve shows that $V_{DD}$ can go below the threshold for at least 6 $\mu$ s before $\overline{RESET}$ asserts. #### 8.2.4 Application Curves Unless otherwise stated, application curves were taken at $T_A = 25$ °C. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # 9 Power Supply Recommendations This device is designed to operate from an input supply with a voltage range between 1.6 V and 6.5 V. An input supply capacitor is not required for this device; however, if the input supply is noisy, then good analog practice is to place a 0.1-µF capacitor between the VDD pin and the GND pin. Copyright © 2021 Texas Instruments Incorporated # 10 Layout # 10.1 Layout Guidelines - Make sure that the connection to the VDD pin is low impedance. Good analog design practice is to place a 0.1-µF ceramic capacitor as near as possible to the VDD pin. - If a C<sub>CWD</sub> capacitor or pullup resistor is used, place these components as close as possible to the CWD pin. If the CWD pin is left unconnected, make sure to minimize the amount of parasitic capacitance on the pin. - Place the pullup resistors on RESET and WDO as close to the pin as possible. # 10.2 Layout Example O Denotes a via 图 10-1. TPS3851 Recommended Layout Product Folder Links: TPS3851 # 11 Device and Documentation Support # 11.1 Device Support #### 11.1.1 Device Nomenclature 表 11-1. Device Nomenclature | DESCRIPTION | NOMENCLATURE | VALUE | |-------------------------------------------------------------------|--------------|----------------------------------------------------------------| | TPS3851 (high-accuracy supervisor with watchdog) | _ | _ | | X | G | V <sub>ITN</sub> = -4% | | (nominal threshold as a percent of the nominal monitored voltage) | Н | V <sub>ITN</sub> = -7% | | | 18 | 1.8 V | | ( ) | 25 | 2.5 V | | yy(y)<br>(nominal monitored voltage option) | 30 | 3.0 V | | ( | 33 | 3.3 V | | | 50 | 5.0 V | | Z | S | $t_{WD}$ (ms) = 3.23 x $C_{WD}$ (nF) + 0.381 (ms) | | (nominal watchdog timeout period) | E | t <sub>WD</sub> (ms) = 77.4 x C <sub>WD</sub> (nF) + 55.2 (ms) | ### 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation see the following: - TPS3890 Low Quiescent Current, 1% Accurate Supervisor with Programmable Delay (SLVSD65) - TPS3851EVM-780 Evaluation Module (SBVU033) #### 11.3 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 11.4 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 11.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 11.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 11.7 术语表 TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。 # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Product Folder Links: TPS3851 # 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 (https://www.ti.com/legal/termsofsale.html) 或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司 www.ti.com 28-Sep-2021 # **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | TPS3851G18EDRBR | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851DD | Samples | | TPS3851G18EDRBT | ACTIVE | SON | DRB | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851DD | Samples | | TPS3851G18SDRBR | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851DC | Samples | | TPS3851G18SDRBT | ACTIVE | SON | DRB | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851DC | Samples | | TPS3851G25EDRBR | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851ED | Samples | | TPS3851G25EDRBT | ACTIVE | SON | DRB | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851ED | Samples | | TPS3851G30EDRBR | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851FD | Samples | | TPS3851G30EDRBT | ACTIVE | SON | DRB | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851FD | Samples | | TPS3851G33EDRBR | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851GD | Samples | | TPS3851G33EDRBT | ACTIVE | SON | DRB | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851GD | Samples | | TPS3851G33SDRBR | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851GC | Samples | | TPS3851G33SDRBT | ACTIVE | SON | DRB | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851GC | Samples | | TPS3851G50EDRBR | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851HD | Samples | | TPS3851G50EDRBT | ACTIVE | SON | DRB | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851HD | Samples | | TPS3851G50SDRBR | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851HC | Samples | | TPS3851G50SDRBT | ACTIVE | SON | DRB | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851HC | Samples | | TPS3851H18EDRBR | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851LD | Samples | | TPS3851H18EDRBT | ACTIVE | SON | DRB | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851LD | Samples | | TPS3851H25EDRBR | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851MD | Samples | | TPS3851H25EDRBT | ACTIVE | SON | DRB | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851MD | Samples | www.ti.com 28-Sep-2021 | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | TPS3851H30EDRBR | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | (6)<br>NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851ND | Samples | | TPS3851H30EDRBT | ACTIVE | SON | DRB | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851ND | Samples | | TPS3851H33EDRBR | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851PD | Samples | | TPS3851H33EDRBT | ACTIVE | SON | DRB | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851PD | Samples | | TPS3851H50EDRBR | ACTIVE | SON | DRB | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851RD | Samples | | TPS3851H50EDRBT | ACTIVE | SON | DRB | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 851RD | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. # **PACKAGE OPTION ADDENDUM** www.ti.com 28-Sep-2021 **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TPS3851: Automotive: TPS3851-Q1 NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects www.ti.com 20-May-2021 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS3851G18EDRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851G18EDRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851G18SDRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851G18SDRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851G25EDRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851G25EDRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851G30EDRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851G30EDRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851G33EDRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851G33EDRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851G33SDRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851G33SDRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851G50EDRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851G50EDRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851G50SDRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851G50SDRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851H18EDRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851H18EDRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 20-May-2021 | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS3851H25EDRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851H25EDRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851H30EDRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851H30EDRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851H33EDRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851H33EDRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851H50EDRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS3851H50EDRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS3851G18EDRBR | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TPS3851G18EDRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 | | TPS3851G18SDRBR | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TPS3851G18SDRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 | | TPS3851G25EDRBR | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TPS3851G25EDRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 | | TPS3851G30EDRBR | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TPS3851G30EDRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 | | TPS3851G33EDRBR | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 20-May-2021 | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS3851G33EDRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 | | TPS3851G33SDRBR | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TPS3851G33SDRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 | | TPS3851G50EDRBR | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TPS3851G50EDRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 | | TPS3851G50SDRBR | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TPS3851G50SDRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 | | TPS3851H18EDRBR | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TPS3851H18EDRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 | | TPS3851H25EDRBR | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TPS3851H25EDRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 | | TPS3851H30EDRBR | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TPS3851H30EDRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 | | TPS3851H33EDRBR | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TPS3851H33EDRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 | | TPS3851H50EDRBR | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TPS3851H50EDRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4203482/L PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司