SN74LVC1G126-Q1 **REVISED AUGUST 2020** # 具有三态输出的 SN74LVC1G126-Q1 单路总线缓冲门 # 1 特性 - 符合汽车应用要求 - 支持 5V V<sub>CC</sub> 运行 - 输入电压高达 5.5V - 支持向下转换到 Vcc - 低功耗, I<sub>CC</sub> 最大值为 10 µ A - 电压为 3.3V 时,输出驱动为 ±24mA - loff 支持带电插入、局部断电模式和后驱动保护 - 闩锁性能超过 100mA, 符合 JESD 78 II 类规范的要求 ## 2 应用 线缆调制解调器终端系统 高速数据采集和生成 电机控制:高电压 电力线通信调制解调器 SSD:内部或外部 视频广播和基础设施:可扩展平台 • 视频广播:基于 IP 的多格式转码器 视频通信系统 ## 3 说明 SN74LVC1G126-Q1 器件是一款具有三态输出的单线 驱动器。当输出使能输入为低电平时,输出被禁用。 ### 器件信息 | 器件型号 | 封装(引脚) <sup>(1)</sup> | 封装尺寸 | |----------------|-----------------------|-----------------| | 1P1G126QDBVRQ1 | SOT-23 (5) | 2.90mm × 1.60mm | | 1P1G126QDRYRQ1 | SON (6) | 1.00mm × 1.00mm | 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。 # **Table of Contents** | 1 特性 | | | |--------------------------------------------------------------|-------------------------------------------------------------|-----------| | 2 应用 | 1 8.4 Device Functional Modes | 10 | | 3 说明 | 9 Application and Implementation | | | 4 Revision History | 9.1 Application Information | | | 5 Pin Configuration and Functions | 3 9.2 Typical Application | | | 6 Specifications | 4 10 Power Supply Recommendations | | | 6.1 Absolute Maximum Ratings | 4 11 Layout | | | 6.2 ESD Ratings | 4 11.1 Layout Guidelines | | | 6.3 Recommended Operating Conditions | | | | 6.4 Thermal Information | 10 1 12 11 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | 6.5 Electrical Characteristics | | | | 6.6 Switching Characteristics | | | | 6.7 Operating Characteristics | | | | 6.8 Typical Characteristics | | | | 7 Parameter Measurement Information | | 13 | | 8 Detailed Description | | 4.0 | | 8.1 Overview<br>8.2 Functional Block Diagram | | 13 | | 4 Revision History | Devictor D (Access 4 0000) | _ | | | o Revision D (August 2020) | Page | | | | | | • 更新了整个文档中的表格、图和交叉参 | 考的编号格式 | 1 | | • 更新了 <i>说明</i> 和 <i>器件信息</i> 表 | | 1 | | <ul> <li>Deleted incorrect history tags from revi</li> </ul> | ision C: Changed 1.65-V to 3.6-V VCC to 1.65-V to 5-V VCC | operation | | | ture to 125°C in Recommended Operating Conditions table | | | | tive format | | | | Recommended Operating Conditions table | | | | ble | | | | | | | | L = 15 pF and Switching Characteristics, −40°C to 85°C tabl | | | | ics values | | | | ting Characteristics table | | | <ul> <li>Removed first image and unused rows</li> </ul> | in table in Parameter Measurement Information section | 8 | | • Updated Feature Description section | | 9 | | • Fixed cross references in Detailed Des | sign Procedure section | 11 | | Changes from Revision B (April 2008) t | to Revision C (April 2019) | Page | | • 将文档更新为新的 TI 数据表格式 删除 | 全字"订购信息"表,并添加了 <i>应用</i> 列表和 <i>器件信息</i> 表 | 1 | | | 14 14 14 14 14 14 14 14 14 14 14 14 14 1 | | | | | | | S . | | | | | | | | · · · · · · · · · · · · · · · · · · · | | | | | on | | | · · · · · · · · · · · · · · · · · · · | section | | | <ul> <li>Added Power Supply Recommendation</li> </ul> | ns and Layout sections | 12 | | · Added Device and Documentation Sup | pport section and Mechanical, Packaging, and Orderable Info | rmation | # **5 Pin Configuration and Functions** 图 5-1. DBV Package 5-Pin SOT-23 Top View N.C. is no connection See all mechanical drawings at the end of this data sheet for package dimensions. 图 5-2. DRY Package 6-Pin SON Transparent Top View ### **Pin Functions** | | PIN | | | | |-----------------|-----------------|--------------|------|-----------------| | NAME | DBV<br>(SOT-23) | DRY<br>(SON) | TYPE | DESCRIPTION | | Α | 2 | 2 | I | A Input | | GND | 3 | 3 | _ | Ground Pin | | NC | _ | 5 | _ | No connection | | OE | 1 | 1 | I | OE Enable/Input | | V <sub>CC</sub> | 5 | 6 | _ | Power Pin | | Υ | 4 | 4 | 0 | Y Output | # **6 Specifications** # **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------------------------------------------------|-----------------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage range | - 0.5 | 6.5 | V | | | VI | Input voltage range <sup>(2)</sup> | nput voltage range <sup>(2)</sup> | | | V | | Vo | Voltage range applied to any output in the high-impedance or power-off state <sup>(2)</sup> | | | 6.5 | V | | Vo | Voltage range applied to any output in the high or low state <sup>(2) (3)</sup> | | | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | - 50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | - 50 | mA | | Io | Continuous output current | | | ±50 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±100 | mA | | T <sub>stg</sub> | Storage temperature range | | - 65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | PARAMETER | DEFINITION | VALUE | UNIT | |--------------------|---------------|---------------------------------------------------------|-------|---------------------------------------| | V | Electrostatic | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | \ \ | | V <sub>(ESD)</sub> | discharge | Charged device model (CDM), per AEC Q100-011 | ±1000 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | (1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. Submit Document Feedback <sup>2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(3)</sup> The value of V<sub>CC</sub> is provided in the *Recommended Operating Conditions* table. # **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | | |------------------------|------------------------------------|-------------------------------------------------|------------------------|------------------------|------|--| | V | Cumply voltage | Operating | 1.65 | 5.5 | V | | | V <sub>CC</sub> | Supply voltage | Data retention only | 1.5 | 1.5 | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | 0.65 × V <sub>CC</sub> | | | | | V | High level input valtage | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | | V | | | $V_{IH}$ | High-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | 2 | | V | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | 0.7 × V <sub>CC</sub> | | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | | 0.35 × V <sub>CC</sub> | | | | V <sub>IL</sub> | Low lovel input veltage | V <sub>CC</sub> = 2.3 V to 2.7 V | | 0.7 | V | | | | Low-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | | 0.8 | V | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 0.3 × V <sub>CC</sub> | | | | VI | Input voltage | | 0 | 5.5 | V | | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | | High-level output current | V <sub>CC</sub> = 1.65 V | | - 4 | | | | | | V <sub>CC</sub> = 2.3 V | | - 8 | | | | I <sub>OH</sub> | | | | - 16 | mA | | | | | V <sub>CC</sub> = 3 V | | - 24 | | | | | | V <sub>CC</sub> = 4.5 V | | - 24 | | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | | | | | V <sub>CC</sub> = 2.3 V | | 8 | | | | l <sub>OL</sub> | Low-level output current | | | 16 | mA | | | - | | V <sub>CC</sub> = 3 V | | 24 | | | | | | V <sub>CC</sub> = 4.5 V | | 24 | | | | | | V <sub>CC</sub> = 1.8 V ± 0.15 V, 2.5 V ± 0.2 V | | 20 | | | | Δ <b>t/</b> Δ <b>v</b> | Input transition rise or fall rate | V <sub>CC</sub> = 3.3 V ± 0.3 V | | 10 | ns/V | | | | , | $V_{CC} = 5 V \pm 0.5 V$ | | 5 | | | | T <sub>A</sub> | Operating free-air temperature | -3 | - 40 | 125 | °C | | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # **6.4 Thermal Information** | | | SN74LVC | SN74LVC1G126-Q1 | | | |------------------------|----------------------------------------------|---------|-----------------|------|--| | | THERMAL METRIC(1) | DBV | DRY | UNIT | | | | | 5 PINS | 6 PINS | | | | R <sub>0 JA</sub> | Junction-to-ambient thermal resistance | 240.9 | 279.0 | °C/W | | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 165.8 | 182.7 | °C/W | | | R <sub>0 JB</sub> | Junction-to-board thermal resistance | 143.2 | 154.5 | °C/W | | | ψJT | Junction-to-top characterization parameter | 84.4 | 31.3 | °C/W | | | ψ ЈВ | Junction-to-board characterization parameter | 142.5 | 153.8 | °C/W | | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | - | - | °C/W | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. ## **6.5 Electrical Characteristics** over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |------------------|----------------|---------------------------------------------------------------------------------|-----------------|-----------------------|--------------------|------|------| | | | I <sub>OH</sub> = -100 μA | 1.65 V to 5.5 V | V <sub>CC</sub> - 0.1 | | | | | V | | I <sub>OH</sub> = -4 mA | 1.65 V | 1.2 | | | | | | | I <sub>OH</sub> = -8 mA | 2.3 V | 1.9 | | | V | | V <sub>OH</sub> | | I <sub>OH</sub> = - 16 mA | 3 V | 2.4 | | | V | | | | | 3 V | 2.3 | | | | | | | I <sub>OH</sub> = - 24 mA | 4.5 V | 3.8 | | | | | | | I <sub>OL</sub> = 100 μA | 1.65 V to 5.5 V | | | 0.1 | | | | | I <sub>OL</sub> = 4 mA | 1.65 V | | | 0.45 | | | | | I <sub>OL</sub> = 8 mA | 2.3 V | | | 0.3 | V | | V <sub>OL</sub> | | I <sub>OL</sub> = 16 mA | 3 V | | | 0.4 | V | | | | I <sub>OL</sub> = 24 mA | 3 V | | | 0.55 | | | | | 10L - 24 IIIA | 4.5 V | | | 0.55 | | | II | A or OE inputs | V <sub>I</sub> = 5.5 V or GND | 0 to 5.5 V | | | ±5 | μА | | I <sub>off</sub> | | V <sub>I</sub> or V <sub>O</sub> = 5.5 V | 0 | | | ±10 | μА | | l <sub>oz</sub> | | V <sub>O</sub> = 0 to 5.5 V | 3.6 V | | | 10 | μА | | I <sub>CC</sub> | | V <sub>I</sub> = 5.5 V or GND I <sub>O</sub> = 0 | 1.65 V to 5.5 V | | | 10 | μА | | ΔI <sub>CC</sub> | | One input at V <sub>CC</sub> = 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND | 3 V to 5.5 V | | | 500 | μА | | Ci | | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V | | 4 | | pF | <sup>(1)</sup> All typical values are at $V_{CC}$ = 3.3 V, $T_A$ = 25°C. # **6.6 Switching Characteristics** over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF (unless otherwise noted) (see 图 7-1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | | |------------------|-----------------|----------------|------------------------------------|-----|----------------------------------|-----|------|--| | | (IIII O1) | (0011 01) | MIN | MAX | MIN | MAX | | | | t <sub>pd</sub> | A | Y | 1 | 5.8 | 1 | 4.5 | ns | | | t <sub>en</sub> | OE | Y | 1.2 | 5.8 | 1 | 5 | ns | | | t <sub>dis</sub> | OE | Y | 1 | 6 | 1 | 4.2 | ns | | # **6.7 Operating Characteristics** $T_A = 25^{\circ}C$ | PARAMETER | | | TEST<br>CONDITIONS | V <sub>CC</sub> = 3.3 V<br>TYP | V <sub>CC</sub> = 5 V<br>TYP | UNIT | | |-----------|-----------------|-------------------------------|--------------------|--------------------------------|------------------------------|------|----| | | C <sub>pd</sub> | Power dissipation capacitance | Outputs enabled | f = 10 MHz | 19 | 21 | pF | | | Opd | rower dissipation capacitance | Outputs disabled | 1 – 10 WILL | 3 | 4 | рі | # **6.8 Typical Characteristics** 图 6-1. Propagation Delay (Low to High Transition) vs Load Capacitance 图 6-2. Propagation Delay (High to Low Transition) vs Load Capacitance ## 7 Parameter Measurement Information | TEST | S1 | |------------------------------------|-------------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | ., | INPUTS | | ., | v | • | _ | ., | |---------------------------------|----------|--------------------------------|--------------------|---------------------|-------|--------------|-----------------------------------| | V <sub>CC</sub> | VI | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub> | $V_{LOAD}$ | CL | $R_L$ | $V_{\!\scriptscriptstyle \Delta}$ | | 3.3 V ± 0.3 V | 3 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | <b>500</b> Ω | 0.3 V | | $5 \text{ V} \pm 0.5 \text{ V}$ | $v_{cc}$ | ≤2.5 ns | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 50 pF | <b>500</b> Ω | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, Z<sub>O</sub> = 50 $\Omega$ . - D. The outputs are measured one at a time, with one transition per measurement. - E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>. - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . - H. All parameters and waveforms are not applicable to all devices. 图 7-1. Load Circuit and Voltage Waveforms ## 8 Detailed Description ### 8.1 Overview The SN74LVC1G126-Q1 device contains a dual buffer gate with output enable control and performs the Boolean function Y = A. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. To ensure the high-impedance state during power up or power down, OE should be tied to GND through a pull-down resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver. #### 8.2 Functional Block Diagram ### 8.3 Feature Description ### 8.3.1 Balanced CMOS 3-State Outputs This device includes balanced CMOS 3-State outputs. The three states that these outputs can be in are driving high, driving low, and high impedance. The term "balanced" indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times. When placed into the high-impedance mode, the output will neither source nor sink current, with the exception of minor leakage current as defined in the *Electrical Characteristics* table. In the high-impedance state, the output voltage is not controlled by the device and is dependent on external factors. If no other drivers are connected to the node, then this is known as a floating node and the voltage is unknown. A pull-up or pull-down resistor can be connected to the output to provide a known voltage at the output while it is in the high-impedance state. The value of the resistor will depend on multiple factors, including parasitic capacitance and power consumption limitations. Typically, a 10 k $\Omega$ resistor can be used to meet these requirements. Unused 3-state CMOS outputs should be left disconnected. ### 8.3.2 Partial Power Down (I<sub>off</sub>) This device includes circuitry to disable all outputs when the supply pin is held at 0 V. When disabled, the outputs will neither source nor sink current, regardless of the input voltages applied. The amount of leakage current at each output is defined by the I<sub>off</sub> specification in the *Electrical Characteristics* table. ## 8.3.3 Standard CMOS Inputs This device includes standard CMOS inputs. Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using Ohm's law $(R = V \div I)$ . Standard CMOS inputs require that input signals transition between valid logic states quickly, as defined by the input transition time or rate in the *Recommended Operating Conditions* table. Failing to meet this specification will result in excessive power consumption and could cause oscillations. More details can be found in Implications of Slow or Floating CMOS Inputs. Do not leave standard CMOS inputs floating at any time during operation. Unused inputs must be terminated at $V_{CC}$ or GND. If a system will not be actively driving an input at all times, a pull-up or pull-down resistor can be added to provide a valid input voltage during these times. The resistor value will depend on multiple factors, however a $10-k\Omega$ resistor is recommended and will typically meet all requirements. #### 8.3.4 Clamp Diode Structure The inputs and outputs to this device have negative clamping diodes only as depicted in 🗵 8-1. #### **CAUTION** Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 图 8-1. Electrical Placement of Clamping Diodes for Each Input and Output #### **8.4 Device Functional Modes** 表 8-1. Function Table | INP | JTS | OUTPUT | |-----|-----|--------| | OE | Α | Y | | Н | Н | Н | | Н | L | L | | L | Χ | Z | Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # 9 Application and Implementation #### Note 以下应用部分的信息不属于 TI 组件规范, TI 不担保其准确性和完整性。客户应负责确定 TI 组件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ## 9.1 Application Information The SN74LVC1G126-Q1 device is a high-drive CMOS device that can be used as an output enabled buffer with a high output drive, such as an LED application. It can produce 24 mA of drive current at 3.3 V, making it ideal for driving multiple outputs and good for high speed applications up to 100 MHz. The inputs are 5.5-V tolerant allowing it to translate down to $V_{\rm CC}$ . ## 9.2 Typical Application 图 9-1. Application Schematic #### 9.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. Outputs can be combined to produce higher drive but the high drive will also create faster edges into light loads, so routing and load conditions should be considered to prevent ringing. #### 9.2.2 Detailed Design Procedure - 1. Recommended Input Conditions: - For rise time and fall time specifications, see $\Delta t / \Delta V$ in the Recommended Operating Conditions table. - For specified high and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in the *Recommended Operating Conditions* table. - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid $V_{CC}$ . - 2. Recommend Output Conditions: - Load currents should not exceed 50 mA per output and 100 mA total for the part. #### 9.2.3 Application Curves ## 10 Power Supply Recommendations The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Recommended Operating Conditions* table. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F capacitor is recommended. If there are multiple $V_{CC}$ terminals, then 0.01- $\mu$ F or 0.022- $\mu$ F capacitors are recommended for each power terminal. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. Multiple bypass capacitors may be paralleled to reject different frequencies of noise. The bypass capacitor should be installed as close to the power terminal as possible for the best results. ## 11 Layout ### 11.1 Layout Guidelines When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified in Recommended Operating Conditions are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or $V_{CC}$ , whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the outputs section of the part when asserted. This will not disable the input section of the I/Os so they also cannot float when disabled. ### 11.2 Layout Example 图 11-1. Layout Diagram # 12 Device and Documentation Support ## 12.1 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ## 12.2 支持资源 TI E2E™中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。 #### 12.3 Trademarks TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ### 12.4 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 12.5 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. # PACKAGE OPTION ADDENDUM 10-Dec-2020 #### **PACKAGING INFORMATION** www.ti.com | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | 1P1G126QDBVRQ1 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C26O | Samples | | 1P1G126QDRYRQ1 | ACTIVE | SON | DRY | 6 | 5000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HN | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 PACKAGE MATERIALS INFORMATION www.ti.com 5-Jan-2021 # TAPE AND REEL INFORMATION | Α0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | 1P1G126QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 179.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | 1P1G126QDRYRQ1 | SON | DRY | 6 | 5000 | 180.0 | 9.5 | 1.2 | 1.65 | 0.7 | 4.0 | 8.0 | Q1 | www.ti.com 5-Jan-2021 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | 1P1G126QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 200.0 | 183.0 | 25.0 | | 1P1G126QDRYRQ1 | SON | DRY | 6 | 5000 | 189.0 | 185.0 | 36.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 3. For more information, see QFN/SON PCB application report in literature No. SLUA271 (www.ti.com/lit/slua271). PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) <sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>8.</sup> Board assembly site may have different recommendations for stencil design. # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司