

Sample &

Buy





SNVS458D-JUNE 2007-REVISED OCTOBER 2016

# LP55281 12-Channel RGB/White-LED Drive With SPI, I<sup>2</sup>C Interface

Technical

Documents

## 1 Features

- Audio Synchronization for a Single Fun-Light LED
- Four PWM Controlled RGB LED Drivers
- High-Efficiency Boost DC-DC Converter
- SPI or I<sup>2</sup>C-Compatible Interface
- Two Addresses in I<sup>2</sup>C-Compatible Interface
- LED Connectivity Test Through the Serial Interface

## 2 Applications

- Cellular Phones
- PDAs, MP3 Players

## 3 Description

Tools &

Software

The LP55281 device is a quadruple RGB LED driver for handheld devices. It can drive 4 RGB LED sets and a single fun-light LED. The boost DC-DC converter drives high current loads with high efficiency. The RGB driver can drive individual color LEDs or RGB LEDs powered from boost output or external supply. Built-in audio synchronization feature allows user to synchronize the fun-light LED to audio inputs. The flexible SPI or I<sup>2</sup>C interface allows easy control of LP55281. A small YZR0036 or YPG0036 package, together with minimum number of external components, is a best fit for handheld devices. The LP55281 also has an LED test feature, which can be used, for example, in production for checking the LED connections.

Support &

Community

....

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)     |  |  |
|-------------|------------|---------------------|--|--|
| LP55281     | DSBGA (36) | 2.982 mm × 2.982 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



## **Typical Application**

Copyright © 2016, Texas Instruments Incorporated



Texas Instruments

www.ti.com

## **Table of Contents**

| 1 | Feat | tures 1                                    |
|---|------|--------------------------------------------|
| 2 | Арр  | lications 1                                |
| 3 | Des  | cription1                                  |
| 4 | Rev  | ision History 2                            |
| 5 | Pin  | Configuration and Functions 3              |
| 6 | Spe  | cifications5                               |
|   | 6.1  | Absolute Maximum Ratings 5                 |
|   | 6.2  | ESD Ratings5                               |
|   | 6.3  | Recommended Operating Conditions5          |
|   | 6.4  | Thermal Information 6                      |
|   | 6.5  | Electrical Characteristics 6               |
|   | 6.6  | SPI Timing Requirements 9                  |
|   | 6.7  | I2C Timing Requirements 10                 |
|   | 6.8  | Boost Converter Typical Characteristics 11 |
|   | 6.9  | RGB Driver Typical Characteristics 12      |
| 7 | Deta | ailed Description 13                       |
|   | 7.1  | Overview 13                                |
|   | 7.2  | Functional Block Diagram 14                |
|   | 7.3  | Feature Description 15                     |
|   | 7.4  | Device Functional Modes 23                 |
|   |      |                                            |

|    | 7.5  | Programming                                     | 25 |
|----|------|-------------------------------------------------|----|
|    | 7.6  | Register Maps                                   | 30 |
| 8  | App  | lication and Implementation                     | 31 |
|    | 8.1  | Application Information                         | 31 |
|    | 8.2  | Typical Application                             | 31 |
|    | 8.3  | Initialization Set Up Example                   | 34 |
| 9  | Pow  | er Supply Recommendations                       | 34 |
| 10 | Lay  | out                                             | 35 |
|    | 10.1 |                                                 |    |
|    | 10.2 | Layout Example                                  | 36 |
| 11 | Dev  | ice and Documentation Support                   | 37 |
|    | 11.1 | Device Support                                  | 37 |
|    | 11.2 | Related Documentation                           | 37 |
|    | 11.3 | Receiving Notification of Documentation Updates | 37 |
|    | 11.4 | Community Resources                             | 37 |
|    | 11.5 | Trademarks                                      | 37 |
|    | 11.6 | Electrostatic Discharge Caution                 | 37 |
|    | 11.7 | Glossary                                        | 37 |
| 12 | Мес  | hanical, Packaging, and Orderable               |    |
|    | Info | rmation                                         | 37 |
|    |      |                                                 |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision C (March 2013) to Revision D

Page

Page

| • | Added Device Information and Pin Configuration and Functions sections, ESD Ratings and Thermal Information tables, Feature Description, Device Functional Modes, Application and Implementation, Power Supply Recommendations, Layout, Device and Documentation Support, and Mechanical, Packaging, and Orderable |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | Information sections; update title                                                                                                                                                                                                                                                                                |
| • | Added NRST pin connection to MCU on Simplified Schematic                                                                                                                                                                                                                                                          |
| • | Changed R <sub>0JA</sub> for YPG package from "60°C/W" to "48.9°C/W" and for YZR package from "60°C/W" to "49.1°C/W"                                                                                                                                                                                              |

### Changes from Revision B (March 2013) to Revision C

| ٠ | Changed layout of National Semiconductor data sheet to TI format 1 | 1 |
|---|--------------------------------------------------------------------|---|
|---|--------------------------------------------------------------------|---|



# 5 Pin Configuration and Functions





### **Pin Functions**

|        | PIN      | TYPE         | DECODIDION                                                                    |
|--------|----------|--------------|-------------------------------------------------------------------------------|
| NUMBER | NAME     | ТҮРЕ         | DESCRIPTION                                                                   |
| 1A     | VDD2     | Power        | Supply voltage                                                                |
| 1B     | VDDA     | Power        | Internal LDO output                                                           |
| 1C     | VREF     | Output       | Reference voltage                                                             |
| 1D     | GNDA     | Ground       | Ground for analog circuitry                                                   |
| 1E     | B4       | Output       | Blue LED 4 output                                                             |
| 1F     | GND      | Ground       | Ground                                                                        |
| 2A     | B2       | Output       | Blue LED 2 output                                                             |
| 2B     | IF_SEL   | Logic Input  | Interface (SPI or I <sup>2</sup> C compatible) selection (IF_SEL = 1 for SPI) |
| 2C     | IRT      | Input        | Oscillator frequency resistor                                                 |
| 2D     | ASE1     | Input        | Audio synchronization input 1                                                 |
| 2E     | G4       | Output       | Green LED 4 output                                                            |
| 2F     | ALED     | Output       | Audio Synchronized LED oautput                                                |
| 3A     | G2       | Output       | Green LED 2 output                                                            |
| 3B     | SCK/SCL  | Logic Input  | Clock (SPI/I <sup>2</sup> C)                                                  |
| 3C     | VDDIO    | Power        | Supply voltage for input/output buffers and drivers                           |
| 3D     | VDD1     | Power        | Supply voltage                                                                |
| 3E     | R4       | Output       | Red LED 4 output                                                              |
| 3F     | NRST     | Input        | Asynchronous reset, active low                                                |
| 4A     | R2       | Output       | Red LED 2 output                                                              |
| 4B     | SO       | Logic Output | Serial data out (SPI)                                                         |
| 4C     | SI/A0    | Logic Input  | Serial input (SPI), address select (I <sup>2</sup> C)                         |
| 4D     | ASE2     | Input        | Audio synchronization input 2                                                 |
| 4E     | GND      | Ground       | Ground                                                                        |
| 4F     | GND_RGB2 | Ground       | Ground for RGB3-4 currents                                                    |
| 5A     | GND_RGB1 | Ground       | Ground for RGB1-2 currents                                                    |

LP55281 SNVS458D-JUNE 2007-REVISED OCTOBER 2016

www.ti.com

NSTRUMENTS

**FEXAS** 

## Pin Functions (continued)

|        | PIN    | ТҮРЕ               | DECODIDION                                                |  |
|--------|--------|--------------------|-----------------------------------------------------------|--|
| NUMBER | NAME   | ITPE               | DESCRIPTION                                               |  |
| 5B     | IRGB   | Input              | Bias current set resistor for RGB drivers                 |  |
| 5C     | SS/SDA | Logic Input/Output | Slave select (SPI), Serial data in/out (I <sup>2</sup> C) |  |
| 5D     | G3     | Output             | Green LED 3 output                                        |  |
| 5E     | R3     | Output             | Red LED 3 output                                          |  |
| 5F     | GND_SW | Ground             | Power switch ground                                       |  |
| 6A     | B1     | Output             | Blue LED 1 output                                         |  |
| 6B     | G1     | Output             | Green LED 1 output                                        |  |
| 6C     | R1     | Output             | Red LED 1 output                                          |  |
| 6D     | B3     | Output             | Blue LED 3 output                                         |  |
| 6E     | FB     | Input              | Boost converter feedback                                  |  |
| 6F     | SW     | Output             | Boost converter power switch                              |  |



## LP55281 SNVS458D – JUNE 2007 – REVISED OCTOBER 2016

# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)(3)</sup>

|                                                                                | MIN                                                                       | MAX            | UNIT |
|--------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------|------|
| V (SW, FB, R1-4, G1-4, B1-4, ALED) <sup>(4) (5)</sup>                          | -0.3                                                                      | 7.2            | V    |
| V <sub>VDD1</sub> , V <sub>VDD2</sub> , V <sub>VDDIO</sub> , V <sub>VDDA</sub> | -0.3                                                                      | 6              | V    |
| Voltage on ASE1-2, IRT, IRGB, VREF                                             | –0.3 to V <sub>VDD1</sub> + 0.3 V wi                                      | th 6 V maximum |      |
| Voltage on logic pins                                                          | Voltage on logic pins -0.3 to V <sub>VDDIO</sub> + 0.3 V with 6 V maximum |                |      |
| V (all other pins): voltage to GND                                             | -0.3                                                                      | 6              |      |
| I (VREF)                                                                       |                                                                           | 10             | μA   |
| I (R1-4, G1-4, B1-4)                                                           |                                                                           | 100            | mA   |
| Continuous power dissipation <sup>(6)</sup>                                    | Internally lim                                                            | nited          |      |
| Junction temperature, T <sub>J-MAX</sub>                                       |                                                                           | 150            | °C   |
| Storage temperature, T <sub>stg</sub>                                          | -65                                                                       | 150            | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) All voltages are with respect to the potential at the GND pins.
- (3) If Military/Aerospace specified devices are required, contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

(4) Battery/Charger voltage must be above 6 V, and no more than 10% of the operational lifetime.

- (5) Voltage tolerance of LP55281 above 6 V relies on fact that V<sub>VDD1</sub> and V<sub>VDD2</sub> (2.8 V) are available (ON) at all conditions. If V<sub>VDD1</sub> and V<sub>VDD2</sub> are not available (ON) at all conditions, Texas Instruments does not ensure any parameters or reliability for this device.
   (6) Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at T<sub>1</sub> = 160°C (typical) and
- (6) Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at T<sub>J</sub> = 160°C (typical) and disengages at T<sub>J</sub> = 140°C (typical)

## 6.2 ESD Ratings

|                    |                         |                                                                   | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process..

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                                                    | MIN      | NOM MAX           | UNIT |
|----------------------------------------------------|----------|-------------------|------|
| V (SW, FB, R1-4, G1-4, B1-4, ALED)                 | 0        | 6                 | V    |
| V <sub>VDD1,2</sub> with external LDO              | 2.7      | 5.5               | V    |
| V <sub>VDD1,2</sub> with internal LDO              | 3        | 5.5               | V    |
| V <sub>DDA</sub>                                   | 2.7      | 2.9               | V    |
| V <sub>VDDIO</sub>                                 | 1.65     | V <sub>VDD1</sub> |      |
| Voltage on ASE1-2                                  | 0.1 V to | VVDDA – 0.1 V     |      |
| Recommended load current                           | 0        | 300               | mA   |
| Junction temperature, T <sub>J</sub>               | -30      | 125               | °C   |
| Ambient temperature, T <sub>A</sub> <sup>(2)</sup> | -30      | 85                | °C   |

(1) All voltages are with respect to the potential at the GND pins.

(2) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature (T<sub>A-MAX</sub>) is dependent on the maximum operating junction temperature (T<sub>J-MAX-OP</sub> = 125°C), the maximum power dissipation of the device in the application (P<sub>D-MAX</sub>), and the junction-to-ambient thermal resistance of the part/package in the application (R<sub>0JA</sub>), as given by the following equation: T<sub>A-MAX</sub> = T<sub>J-MAX-OP</sub> - (R<sub>0JA</sub> x P<sub>D-MAX</sub>).

## 6.4 Thermal Information

|                      | (m)                                          |             | LP55281     |      |  |
|----------------------|----------------------------------------------|-------------|-------------|------|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | YPG (DSGBA) | YZR (DSGBA) | UNIT |  |
|                      |                                              | 36 PINS     | 36 PINS     |      |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 48.9        | 49.1        | °C/W |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 0.2         | 0.2         | °C/W |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 10.6        | 10.8        | °C/W |  |
| ΨJT                  | Junction-to-top characterization parameter   | 0.1         | 0.1         | °C/W |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 10.4        | 10.6        | °C/W |  |

(1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.

## 6.5 Electrical Characteristics

Unless otherwise noted, specifications apply to *Functional Block Diagram* with:  $V_{VDD1} = V_{VDD2} = 3.6 \text{ V}$ ,  $V_{VDDIO} = 2.8 \text{ V}$ ,  $C_{VDD} = C_{VDDIO} = 100 \text{ nF}$ ,  $C_{OUT} = C_{IN} = 10 \mu\text{F}$ ,  $C_{VDDA} = 1 \mu\text{F}$ ,  $C_{REF} = 100 \text{ nF}$ ,  $L1 = 4.7 \mu\text{H}$ ,  $R_{RGB} = 8.2 \text{ k}\Omega$  and  $R_{RT} = 82 \text{ k}\Omega$ , and limits are for  $T_J = 25^{\circ}\text{C}$ .<sup>(1)(2) (3)</sup>.

|                  | PARAMETER                                                                  | TEST CONDITIONS                                                                                     | MIN | TYP | MAX | UNIT |
|------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----|-----|-----|------|
|                  | Standby supply current (V <sub>DD1</sub>                                   | NSTBY = L<br>SCK = SS = SI = H<br>NRST = L                                                          |     | 1   |     | μΑ   |
|                  | + V <sub>DD2</sub> + leakage to SW, FB,<br>RGB1-4, ALED)                   | NSTBY = L<br>SCK = SS = SI = H<br>NRST = L<br>$-30^{\circ}$ C < T <sub>A</sub> < 85°C               |     |     | 10  |      |
|                  | No-boost supply current<br>(V <sub>DD1</sub> + V <sub>DD2</sub> )          | NSTBY = H, EN_BOOST = L<br>SCK = SS = SI = H<br>Audio synchronization and LEDs OFF                  |     | 350 |     | μA   |
| I <sub>VDD</sub> | No-load supply current (V <sub>DD1</sub><br>+ V <sub>DD2</sub> )           | NSTBY = H, EN_BOOST = H, SCK = SS =<br>SI = H<br>Audio synchronization and LEDs OFF<br>Autoload OFF |     | 0.6 |     | mA   |
|                  | Total RGB drivers quiescent current (V <sub>DD1</sub> + V <sub>DD2</sub> ) | EN_RGBx = H                                                                                         |     | 250 |     | μA   |
|                  | ALED driver current (V <sub>DD1</sub> + V <sub>DD2</sub> )                 | ALED[7:0] = FFh                                                                                     |     | 180 |     | μA   |
|                  |                                                                            | ALED[7:0] = 00h                                                                                     |     | 0   |     | μA   |
|                  | Audio synchronization                                                      | Audio synchronization ON<br>V <sub>DD1,2</sub> = 2.8 V                                              |     | 390 |     | μA   |
|                  | current (V <sub>DD1</sub> + V <sub>DD2</sub> )                             | Audio synchronization ON $V_{DD1,2} = 3.6 V$                                                        |     | 700 |     | μA   |
| IDDIO            | V <sub>DDIO</sub> standby supply current                                   | NSTBY = L<br>SCK = SS = SI = H<br>$-30^{\circ}$ C < T <sub>A</sub> < 85°C                           |     |     | 1   | μΑ   |
| 22.0             | V <sub>DDIO</sub> supply current                                           | 1 MHz SCK frequency in SPI mode $C_L = 50$ pF at SO pin                                             |     | 20  |     | μA   |
| V <sub>DDA</sub> | Output voltage of internal LDO for analog parts                            | See <sup>(4)</sup>                                                                                  | -3% | 2.8 | 3%  | V    |

(1) All voltages are with respect to the potential at the GND pins.

(2) Minimum (MIN) and maximum (MAX) limits are ensured by design, test or statistical analysis. Typical (TYP) numbers are not ensured, but do represent the most likely norm.

(3) Low-ESR surface-mount ceramic capacitors (MLCCs) used in setting electrical characteristics.

(4) VDDA output is not recommended for external use.



## **Electrical Characteristics (continued)**

Unless otherwise noted, specifications apply to *Functional Block Diagram* with:  $V_{VDD1} = V_{VDD2} = 3.6 \text{ V}$ ,  $V_{VDD10} = 2.8 \text{ V}$ ,  $C_{VDD} = C_{VDD10} = 100 \text{ nF}$ ,  $C_{OUT} = C_{IN} = 10 \mu\text{F}$ ,  $C_{VDD4} = 1 \mu\text{F}$ ,  $C_{REF} = 100 \text{ nF}$ ,  $L1 = 4.7 \mu\text{H}$ ,  $R_{RGB} = 8.2 \text{ k}\Omega$  and  $R_{RT} = 82 \text{ k}\Omega$ , and limits are for  $T_J = 25^{\circ}\text{C}$ .<sup>(1)(2) (3)</sup>.

|                                          | PARAMETER                                            | TEST CONDITIONS                                                                                                                                                                                                          | MIN  | TYP                                        | MAX  | UNIT |
|------------------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------------------------|------|------|
| MAGNETI                                  | C BOOST DC-DC CONVERTER                              | R ELECTRICAL CHARACTERISTICS                                                                                                                                                                                             |      |                                            |      |      |
| have                                     | Recommended load current                             | $3 V \le V_{IN}$<br>$V_{OUT} = 5 V$                                                                                                                                                                                      | 0    |                                            | 300  | mA   |
| LOAD                                     |                                                      | $3 V \le V_{IN}$<br>$V_{OUT} = 4 V$                                                                                                                                                                                      | 0    |                                            | 400  | mA   |
| V <sub>OUT</sub>                         | Output voltage accuracy<br>(FB pin)                  | $\begin{array}{l} 3 \hspace{0.1cm} V \leq V_{\text{IN}} \leq V_{\text{OUT}} - 0.5 \hspace{0.1cm} V \\ V_{\text{OUT}} = 5 \hspace{0.1cm} V \\ -30^{\circ}\text{C} < \text{T}_{\text{A}} < 85^{\circ}\text{C} \end{array}$ | -5%  |                                            | 5%   |      |
|                                          | Output voltage (FB pin)                              | 1 mA $\leq$ I <sub>LOAD</sub> $\leq$ 300 mA<br>V <sub>IN</sub> > V <sub>OUT</sub> + V <sub>Schottky</sub> <sup>(5)</sup>                                                                                                 |      | V <sub>IN</sub> –<br>V <sub>Schottky</sub> |      | V    |
|                                          |                                                      | $V_{DD1,2} = 3 \text{ V}, \text{ I}_{SW} = 0.5 \text{ A}$                                                                                                                                                                |      | 0.4                                        |      |      |
| RDS <sub>ON</sub>                        | Switch ON resistance                                 | $V_{DD1,2} = 3 V, I_{SW} = 0.5 A$<br>-30°C < T <sub>A</sub> < 85°C                                                                                                                                                       |      |                                            | 0.8  | Ω    |
|                                          | PWM mode switching<br>frequency                      | RT = 82 kΩ<br>freq_sel[2:0] = 1XX                                                                                                                                                                                        |      | 2                                          |      | MHz  |
| f <sub>Boost</sub>                       |                                                      | $\begin{array}{l} 2.7 \ V \leq V_{DDA} \leq 2.9 \ V \\ RT = 82 \ k\Omega \ \pm \ 1\% \end{array}$                                                                                                                        | -7%  | ±3%                                        | 7%   |      |
|                                          | Frequency accuracy                                   | 2.7 V $\leq$ V <sub>DDA</sub> $\leq$ 2.9 V<br>RT = 82 k $\Omega$ ± 1%<br>-30°C < T <sub>A</sub> < 85°C                                                                                                                   | -10% |                                            | 10%  |      |
| t <sub>PULSE</sub>                       | Switch pulse minimum width                           | no load                                                                                                                                                                                                                  |      | 30                                         |      | ns   |
| t <sub>start-up</sub>                    | Start-up time                                        | Boost start-up from STANDBY <sup>(6)</sup>                                                                                                                                                                               |      | 10                                         |      | ms   |
| 1                                        | CIM nin ourrent limit                                |                                                                                                                                                                                                                          | 700  | 800                                        | 900  | mA   |
| I <sub>SW_MAX</sub> SW pin current limit |                                                      | –30°C < T <sub>A</sub> < 85°C                                                                                                                                                                                            | 550  |                                            | 950  | mA   |
| RGB DRI\                                 | <b>/ER ELECTRICAL CHARACTEI</b>                      | RISTICS (R1-4, G1-4, B1-4)                                                                                                                                                                                               |      |                                            |      |      |
|                                          | R1-4, G1-4, B1-4 pin leakage current                 | 5.5 V at measured pin                                                                                                                                                                                                    |      | 0.1                                        |      |      |
| I <sub>leakage</sub>                     |                                                      | 5.5 V at measured pin<br>$-30^{\circ}C < T_{A} < 85^{\circ}C$                                                                                                                                                            |      |                                            | 1    | μA   |
|                                          | Maximum recommended sink current                     | Limited with external resistor $R_{RGB}$<br>-30°C < $T_A$ < 85°C                                                                                                                                                         |      |                                            | 40   | mA   |
| I <sub>RGB</sub>                         | Accuracy at 15 mA                                    | $R_{RGB} = 8.2 \text{ k}\Omega \pm 1\%$                                                                                                                                                                                  |      | ±5%                                        |      |      |
|                                          | Current mirror ratio                                 | See <sup>(6)</sup>                                                                                                                                                                                                       |      | 1:100                                      |      |      |
|                                          | RGB1-4 current mismatch                              | I <sub>RGB</sub> = 15 mA                                                                                                                                                                                                 |      | ±5%                                        |      |      |
| f <sub>PWM</sub>                         | RGB switching frequency                              | Accuracy defined by internal oscillator, frequency value selectable                                                                                                                                                      |      | f <sub>PWM</sub>                           |      |      |
| AUDIO SY                                 | NCHRONIZATION INPUT ELEC                             | CTRICAL CHARACTERISTICS                                                                                                                                                                                                  |      |                                            |      |      |
| Z <sub>IN</sub>                          | Input Impedance of ASE1,<br>ASE2                     | See <sup>(6)</sup>                                                                                                                                                                                                       | 10   | 15                                         |      | kΩ   |
| A <sub>IN</sub>                          | ASE1, ASE2 audio input<br>level range (peak-to-peak) | Min input level needs maximum gain; Max input level for minimum gain                                                                                                                                                     | 0    |                                            | 1600 | mV   |
|                                          | IVER ELECTRICAL CHARACTE                             | ERISTICS                                                                                                                                                                                                                 |      |                                            |      |      |
| I <sub>leakage</sub>                     |                                                      | $V_{ALED} = 5.5 V$                                                                                                                                                                                                       |      | 0.03                                       |      |      |
|                                          | Leakage current                                      | $V_{ALED} = 5.5 V$<br>-30°C < T <sub>A</sub> < 85°C                                                                                                                                                                      |      |                                            | 1    | μA   |
|                                          |                                                      | I <sub>ALED</sub> set to 13.2 mA                                                                                                                                                                                         |      | 13.2                                       |      | mA   |
| I <sub>ALED</sub>                        | ALED current tolerance                               | I <sub>ALED</sub> set to 13.2 mA                                                                                                                                                                                         | 11.9 |                                            | 14.5 | mA   |
|                                          |                                                      | –30°C < T <sub>A</sub> < 85°C                                                                                                                                                                                            | -    |                                            |      |      |

(5) When  $V_{IN}$  rises above  $V_{OUT} + V_{Schottky}$ ,  $V_{OUT}$  starts to follow the VIN voltage rise so that  $V_{OUT} = V_{IN} - V_{Schottky}$ .

(6) Data ensured by design.

## **Electrical Characteristics (continued)**

Unless otherwise noted, specifications apply to *Functional Block Diagram* with:  $V_{VDD1} = V_{VDD2} = 3.6 \text{ V}$ ,  $V_{VDD10} = 2.8 \text{ V}$ ,  $C_{VDD} = C_{VDD10} = 100 \text{ nF}$ ,  $C_{OUT} = C_{IN} = 10 \mu\text{F}$ ,  $C_{VDDA} = 1 \mu\text{F}$ ,  $C_{REF} = 100 \text{ nF}$ ,  $L1 = 4.7 \mu\text{H}$ ,  $R_{RGB} = 8.2 \text{ k}\Omega$  and  $R_{RT} = 82 \text{ k}\Omega$ , and limits are for  $T_J = 25^{\circ}\text{C}$ .<sup>(1)(2) (3)</sup>.

|                      | PARAMETER              | TEST CONDITIONS                                                                                                                                   | MIN                        | TYP                        | MAX                        | UNIT |
|----------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------|----------------------------|------|
| LOGIC IN             | TERFACE CHARACTERISTI  | cs                                                                                                                                                |                            |                            |                            |      |
| V <sub>IL</sub>      | Input low level        | –30°C < T <sub>A</sub> < 85°C                                                                                                                     |                            |                            | 0.2 ×<br>V <sub>DDIO</sub> | V    |
| V <sub>IH</sub>      | Input high level       | –30°C < T <sub>A</sub> < 85°C                                                                                                                     | 0.8 ×<br>V <sub>DDIO</sub> |                            |                            | V    |
| l <sub>l</sub>       | Logic input current    | –30°C < T <sub>A</sub> < 85°C                                                                                                                     | -1                         |                            | 1                          | μA   |
|                      |                        | $I^{2}C, -30^{\circ}C < T_{A} < 85^{\circ}C$                                                                                                      |                            |                            | 400                        | kHz  |
| f <sub>SCK/SCL</sub> | Clock frequency        | $-30^{\circ}$ C < T <sub>A</sub> < 85°C<br>SPI mode, V <sub>DDIO &gt; 1.8 V</sub>                                                                 |                            |                            | 13                         | MHz  |
| 'SCK/SCL             | Clock liequency        | −30°C < T <sub>A</sub> < 85°C<br>SPI mode,<br>1.65V ≤ V <sub>DDIO</sub> < 1.8V                                                                    |                            |                            | 5                          | MHz  |
| LOGIC IN             | PUT NRST               |                                                                                                                                                   |                            |                            |                            |      |
| V <sub>IL</sub>      | Input low level        | $-30^{\circ}\text{C} < \text{T}_{\text{A}} < 85^{\circ}\text{C}$                                                                                  |                            |                            | 0.5                        | V    |
| V <sub>IH</sub>      | Input high level       | −30°C < T <sub>A</sub> < 85°C                                                                                                                     | 1.2                        |                            |                            | V    |
| lj –                 | Logic input current    | –30°C < T <sub>A</sub> < 85°C                                                                                                                     | -1                         |                            | 1                          | μA   |
| t <sub>NRST</sub>    | Reset pulse width      | −30°C < T <sub>A</sub> < 85°C                                                                                                                     | 10                         |                            |                            | μs   |
| LOGIC O              | UTPUT SO               |                                                                                                                                                   |                            |                            |                            |      |
|                      |                        | $I_{SO} = 3 \text{ mA } V_{DDIO} > 1.8 \text{ V}$                                                                                                 |                            | 0.3                        |                            | V    |
| V                    | Output low level       | $I_{SO} = 3 \text{ mA } V_{DDIO} > 1.8 \text{ V} -30^{\circ}\text{C} < T_{A} < 85^{\circ}\text{C}$                                                |                            |                            | 0.5                        |      |
| V <sub>OL</sub>      |                        | $I_{SO} = 2 \text{ mA}, 1.65 \text{V} \le \text{V}_{\text{DDIO}} < 1.8 \text{ V}$                                                                 |                            | 0.3                        |                            |      |
|                      |                        | $I_{SO} = 2 \text{ mA}, 1.65 \text{V} \le \text{V}_{\text{DDIO}} < 1.8 \text{ V}$<br>-30°C < $T_{\text{A}} < 85^{\circ}\text{C}$                  |                            |                            | 0.5                        |      |
| V <sub>OH</sub>      | Output high level      | $I_{SO} = -3 \text{ mA}, V_{DDIO} > 1.8 \text{ V}$                                                                                                |                            | V <sub>DDIO</sub> –<br>0.3 |                            |      |
|                      |                        | $I_{SO} = -3 \text{ mA}, V_{DDIO} > 1.8 \text{ V}$<br>-30°C < $T_A < 85°C$                                                                        | V <sub>DDIO</sub> –<br>0.5 |                            |                            | V    |
|                      |                        | $I_{SO} = -2 \text{ mA}, \ 1.65 \text{V} \le \text{V}_{\text{DDIO}} < 1.8 \text{ V}$                                                              |                            | V <sub>DDIO</sub> –<br>0.3 |                            | V    |
|                      |                        | $I_{SO} = -2 \text{ mA}, 1.65 \text{V} \le \text{V}_{\text{DDIO}} < 1.8 \text{ V} -30^{\circ}\text{C} < \text{T}_{\text{A}} < 85^{\circ}\text{C}$ | V <sub>DDIO</sub> –<br>0.5 |                            |                            |      |
| IL                   | Output leakage current | $V_{SO} = 2.8 \text{ V}, -30^{\circ}\text{C} < \text{T}_{A} < 85^{\circ}\text{C}$                                                                 |                            |                            | 1                          | μA   |
|                      | UTPUT SDA              |                                                                                                                                                   |                            |                            |                            |      |
| V                    | Output low level       | I <sub>SDA</sub> = 3 mA                                                                                                                           |                            | 0.3                        |                            | V    |
| V <sub>OL</sub>      |                        | I <sub>SDA</sub> = 3 mA, –30°C < T <sub>A</sub> < 85°C                                                                                            |                            |                            | 0.5                        | v    |



## 6.6 SPI Timing Requirements

| MINMAXCycle time70Enable lead time35Enable lag time35Clock low time35Clock high time35Data setup time20Data hold time0Data access time20Disable time10 | UNIT<br>ns |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Enable lead time35Enable lag time35Clock low time35Clock high time35Data setup time20Data hold time0Data access time20                                 | ns         |
| Enable lag time35Clock low time35Clock high time35Data setup time20Data hold time0Data access time20                                                   | no         |
| Clock low time35Clock high time35Data setup time20Data hold time0Data access time20                                                                    | ns         |
| Clock high time35Data setup time20Data hold time0Data access time20                                                                                    | ns         |
| Data setup time20Data hold time0Data access time20                                                                                                     | ns         |
| Data hold time     0       Data access time     20                                                                                                     | ns         |
| Data access time 20                                                                                                                                    | ns         |
|                                                                                                                                                        | ns         |
| Disable time 10                                                                                                                                        | ns         |
|                                                                                                                                                        | ns         |
| Data valid 20                                                                                                                                          | ns         |
| Data hold time 0                                                                                                                                       | ns         |

#### (1) Data ensured by design.



Figure 1. SPI Timing Diagram

SNVS458D-JUNE 2007-REVISED OCTOBER 2016

www.ti.com

## 6.7 I2C Timing Requirements

 $V_{\text{DD1,2}}$  = 3 V to 4.5 V,  $V_{\text{DDIO}}$  = 1.65 V to  $V_{\text{DD1,2}}$   $^{(1)}$ 

|    |                                                    | MIN                    | MAX | UNIT |
|----|----------------------------------------------------|------------------------|-----|------|
| 1  | Hold time (repeated) START condition               | 0.6                    |     | μs   |
| 2  | Clock low time                                     | 1.3                    |     | μs   |
| 3  | Clock high time                                    | 600                    |     | ns   |
| 4  | Setup time for a repeated START Condition          | 600                    |     | ns   |
| 5  | Data hold time                                     | 50                     |     | ns   |
| 6  | Data setup time                                    | 100                    |     | ns   |
| 7  | Rise time of SDA and SCL                           | 20 + 0.1C <sub>b</sub> | 300 | ns   |
| 8  | Fall time of SDA and SCL                           | 15 + 0.1C <sub>b</sub> | 300 | ns   |
| 9  | Set-up time for STOP condition                     | 600                    |     | ns   |
| 10 | Bus free time between a STOP and a START condition | 1.3                    |     | μs   |
| Cb | Capacitive load for each bus line                  | 10                     | 200 | pF   |

(1) Data ensured by design.



Figure 2. I2C Timing Diagram



## 6.8 Boost Converter Typical Characteristics



TEXAS INSTRUMENTS

www.ti.com

# 6.9 RGB Driver Typical Characteristics





## 7 Detailed Description

The LP55281 boost DC-DC converter generates a 4-V to 5.3-V supply voltage for the LEDs from single Li-Ion battery (3 V...4.5 V). The output voltage is controlled with an 8-bit register in 9 steps. The converter is a magnetic switching PWM mode DC-DC converter with a current limit. When timing resistor RT is 82 k $\Omega$ , the converter has three options for switching frequency: 1 MHz, 1.67 MHz, and 2 MHz (default). Timing resistor defines the internal oscillator frequency and thus directly affects boost frequency and all internally generated timing (RGB, ALED) of the circuit.

The LP55281 boost converter uses pulse-skipping elimination to stabilize the noise spectrum. Even with light load or no load a minimum length current pulse is fed to the inductor. An active load is used to remove the excess charge from the output capacitor at very light loads. At very light load and when input and output voltages are very close to each other, the pulse skipping is not completely eliminated. Output voltage must be at least 0.5 V higher than input voltage to avoid pulse skipping. Reducing the switching frequency also reduces the required voltage difference.

Active load can be disabled with the EN\_AUTOLOAD bit. Disabling increases the efficiency at light loads, but the downside is that pulse skipping will occur. The boost converter must be stopped when there is no load to minimize the current consumption.

The topology of the magnetic boost converter is called current programmed mode (CPM) control, where the inductor current is measured and controlled with the feedback. The user can program the output voltage of the boost converter. The output voltage control changes the resistor divider in the feedback loop.

Figure 10 shows the boost topology with the protection circuitry. Four different protection schemes are implemented:

- 1. Overvoltage protection limits the maximum output voltage
  - Keeps the output below breakdown voltage.
  - Prevents boost operation if battery voltage is much higher than desired output.
- 2. Overcurrent protection limits the maximum inductor current
  - Voltage over switching NMOS is monitored; too high voltages turn the switch off.
- 3. Feedback break protection prevents uncontrolled operation if FB pin gets disconnected.
- 4. Duty cycle limiting, done with digital control.



Copyright © 2016, Texas Instruments Incorporated

## Figure 10. Boost Converter Topology



## 7.2 Functional Block Diagram





## 7.3 Feature Description

## 7.3.1 Magnetic Boost DC-DC Converter

## 7.3.1.1 Boost Standby Mode

User can stop the boost converter operation by writing the Enables register bit EN\_BOOST low. When EN\_BOOST is written high, the converter starts for 10 ms in PFM mode and then goes to PWM mode.

## 7.3.1.2 Boost Output Voltage Control

User can control the Boost output voltage by boost output 8-bit register.

| BOOST OUTPUT | BOOST OUTPUT VOLTAGE (TYPICAL) |                                |  |
|--------------|--------------------------------|--------------------------------|--|
| Bin          | Hex                            | BOOST OUTPUT VOLTAGE (TYPICAL) |  |
| 0000 0000    | 00                             | 4 V                            |  |
| 0000 0001    | 01                             | 4.25 V                         |  |
| 0000 0011    | 03                             | 4.4 V                          |  |
| 0000 0111    | 07                             | 4.55 V                         |  |
| 0000 1111    | OF                             | 4.7 V                          |  |
| 0001 1111    | 1F                             | 4.85 V                         |  |
| 0011 1111    | 3F                             | 5 V (default)                  |  |
| 0111 1111    | 7F                             | 5.15 V                         |  |
| 1111 1111    | FF                             | 5.3 V                          |  |





### 7.3.1.3 Boost Frequency Control

Register-frequency selections (address 10h). Register default value after reset is 07h.

| FRQ_SEL[2:0] | FREQUENCY |
|--------------|-----------|
| 1XX          | 2 MHz     |
| 01X          | 1.67 MHz  |
| 001          | 1 MHz     |

## 7.3.2 Functionality of RGB LED Outputs (R1-4, G1-4, B1-4)

The LP55281 device has 4 sets of RGB/color LED outputs. Each set has 3 outputs, which can be controlled individually with a 6-bit PWM control register. The pulsed current level for each LED output is set with a single external resistor  $R_{RGB}$  and a 2-bit coarse adjustment bit for each LED output (see Table 1 and Table 2).

Copyright © 2007–2016, Texas Instruments Incorporated

STRUMENTS

EXAS

## Table 1. LED Current Level Adjust

| Rx_IPLS[7:6], Gx_IPLS[7:6], Bx_IPLS[7:6] | SINK CURRENT PULSE (I <sub>MAX</sub> = 100 × 1.23 / R <sub>RGB</sub> ) – I <sub>PLS</sub> |
|------------------------------------------|-------------------------------------------------------------------------------------------|
| 00                                       | 0.25 × I <sub>MAX</sub>                                                                   |
| 01                                       | 0.50 × I <sub>MAX</sub>                                                                   |
| 10                                       | 0.75 × I <sub>MAX</sub>                                                                   |
| 11                                       | 1.00 × I <sub>MAX</sub>                                                                   |

## Table 2. LED PWM Control

| Rx_PWM[5:0], Gx_PWM[5:0], Bx_PWM[5:0] | AVERAGE SINK CURRENT     | PULSE RATIO (%) |
|---------------------------------------|--------------------------|-----------------|
| 000 000                               | 0                        | 0               |
| 000 001                               | 1/63 × I <sub>PLS</sub>  | 1.6             |
| 000 010                               | 2/63 × I <sub>PLS</sub>  | 3.2             |
|                                       |                          |                 |
| 111 110                               | 62/63 × I <sub>PLS</sub> | 98.4            |
| 111 111                               | 63/63 × I <sub>PLS</sub> | 100             |

Each RGB set must be enabled separately by setting EN\_RGBx bit to 1. The device must be enabled (NSTBY = 1) before the RGB outputs can be activated.

When any of EN\_RGBx bits are set to 1 and NSTBY = 1, the RGB driver takes a certain quiescent current from battery even if all PWM control bits are 0. The quiescent current is dependent on  $R_{RGB}$  resistor, and can be calculated from formula  $I_{R_{RGB}} = 1.23 \text{ V} / R_{RGB}$ .

## 7.3.2.1 PWM Control Timing

PWM frequency can be selected from 3 predefined values: 10 kHz, 20 kHz, and 40 kHz. The frequency is selected with FPWM1 and FPWM0 bits, see Table 3.

| FPWM1 | FPWM0 | PWM FREQUENCY (f <sub>PWM</sub> ) |
|-------|-------|-----------------------------------|
| 0     | 0     | 9.92 kHz                          |
| 0     | 1     | 19.84 kHz                         |
| 1     | 0     | 39.68 kHz                         |
| 1     | 1     | 39.68 kHz                         |

### Table 3. PWM Frequency



Each RGB set has equivalent internal PWM timing between R, G, and B: R has a fixed start time, G has a fixed mid-pulse time, and B has a fixed-pulse end time. PWM start time for each RGB set is different in order to minimize the instantaneous current loading due to the current sink switch on transition. See Figure 12 for details.



Figure 12. Timing Diagram

### 7.3.3 Audio Synchronization

The ALED output can be synchronized to incoming audio with an audio-synchronization feature. Audio synchronization synchronizes ALED based on the peak amplitude of the input signal. Programmable gain and automatic gain control function are also available for adjustment of input signal amplitude to light response. Control of ALED brightness refreshing frequency is done with four different frequency configurations. The digitized input signal has DC component that is removed by a digital DC-remover (–3 dB at 500 Hz). LP55281 has a 2-channel audio (stereo) input for audio synchronization, as shown in Figure 13. The inputs accept signals in the range of 0 V to 1.6 V peak-to-peak, and these signals are mixed into a single wave so that they can be filtered simultaneously.

LP55281 audio synchronization is mainly realized digitally, and it consists of the following signal path blocks (see Figure 13):

- Input buffer
- AD converter
- Automatic gain control (AGC) and manually programmable gain
- Peak detector





## 7.3.3.1 Control of Audio Synchronization

Table 4 describes the controls required for audio synchronization. ALED brightness control through serial interface is not available when audio synchronization is enabled.

| NAME            | BIT                      | DESCRIPTION                                                                                                                                                                                        |
|-----------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GAIN_SEL[2:0]   | Register 0Dh<br>Bits 7-5 | Input signal gain control. Gain has a range from 0 dB to -46 dB.<br>[000] = 0 dB, [001] = -6 dB, [010] = -12 dB, [011] = -18 dB,<br>[100] = -24 dB, [101] = -31 dB, [110] = -37 dB, [111] = -46 dB |
| DC_FREQ         | Register 0Dh<br>Bit 4    | Control of the high-pass filter's corner frequency:<br>0 = 80 Hz<br>1 = 510 Hz                                                                                                                     |
| EN_AGC          | Register 0Dh<br>Bits 3   | Automatic gain control. Set EN_AGC = 1 to enable automatic control or 0 to disable. When EN_AGC is disabled, the audio input signal gain value is defined by GAIN_SEL.                             |
| EN_SYNC         | Register 0Dh<br>Bits 2   | Audio synchronization enabled. Set EN_SYNC = 1 to enable audio synchronization or 0 to disable.                                                                                                    |
| SPEED_CTRL[1:0] | Register 0Dh<br>Bits 1-0 | Control for refreshing frequency. Sets the typical refreshing rate for the ALED output<br>[00] = FASTEST, [01] = 15 Hz, [10] = 7.6 Hz, [11] = 3.8 Hz                                               |
| THRESHOLD[3:0]  | Register 0Eh<br>Bits 3-0 | Control for the audio input threshold. Sets the typical threshold for the audio inputs signals. May be needed if there is noise on the audio lines.                                                |

## Table 5. Audio Input Threshold Setting (Register 0Eh)

| THRESHOLD[3:0] | THRESHOLD LEVEL (mV, typical) |
|----------------|-------------------------------|
| 0000           | Disabled                      |
| 0001           | 0.2                           |
| 0010           | 0.4                           |
|                |                               |
| 1110           | 2.5                           |
| 1111           | 2.7                           |

| AUDIO INPUT AMPLITUDE mV <sub>P-P</sub> | GAIN VALUE (dB) |  |  |  |  |  |  |
|-----------------------------------------|-----------------|--|--|--|--|--|--|
| 0 to 10                                 | 0               |  |  |  |  |  |  |
| 0 to 20                                 | -6              |  |  |  |  |  |  |
| 0 to 40                                 | -12             |  |  |  |  |  |  |
| 1 to 85                                 | -18             |  |  |  |  |  |  |
| 3 to 170                                | -24             |  |  |  |  |  |  |
| 5 to 400                                | -31             |  |  |  |  |  |  |
| 10 to 800                               | -37             |  |  |  |  |  |  |
| 20 to 1600                              | -46             |  |  |  |  |  |  |
|                                         |                 |  |  |  |  |  |  |

## Table 6. Typical Gain Values vs Audio Input Amplitude

## 7.3.3.2 ALED Driver

The LP55281 device has a single ALED driver. It is a constant current sink with an 8-bit control. ALED driver can be used as a DC current sink or an audio synchronized current sink. Note, that when the audio synchronization function is enabled, the 8-bit current control register has no effect.

ALED driver is enabled when audio synchronization is enabled ( $EN_SYNC = 1$ ) or when ALED[7:0] control byte has other than 00h value.



Figure 14. ALED Driver

## 7.3.3.2.1 Adjustment of ALED Driver

Adjustment of the ALED driver current (Register 0Ch) is described in Table 7.

## Table 7. ALED Driver Current

| ALED[7:0] | DRIVER CURRENT, mA (typical) |
|-----------|------------------------------|
| 0000 0000 | 0                            |
| 0000 0001 | 0.06                         |
| 0000 0010 | 0.1                          |
|           |                              |
| 1111 1101 | 14.8                         |
| 1111 1110 | 14.9                         |
| 1111 1111 | 15                           |

FXAS

With values other than those in Table 7, the current value can be calculated to be  $(15 \text{ mA} / 255) \times \text{ALED}[7:0]$ , where ALED[7:0] is value in decimals.



Figure 15. Principle of LED Connection to ADC

## 7.3.4 LED Test Interface

All LED pin voltages and boost output voltage in LP55281 can be measured and value can be read through the SPI/I<sup>2</sup>C compatible interface. MUX\_LED[3:0] bits in the LED test register (address 12h) are used to select one of the LED outputs or boost output for measurement. The selected output is connected to the internal ADC through a 55-k $\Omega$  resistor divider. The AD conversion is activated by setting the EN\_LTEST bit to 1. The first conversion is ready after 128 µs from this. The result can be read from the ADC output register (address 13h). The device executes the AD conversions automatically once in every 128 µs period, as long as the EN\_LTEST bit is 1.

User can set the preferred DC current level with the LED driver controls. The PWM of the RGB drivers must be set to 100% — otherwise random variation can appear on results. Note that the 55-k $\Omega$  resistor divider causes small additional current through the LED under measurement.

ADC result can be converted into a voltage value (of the selected pin) by multiplying the ADC result (in decimals) with 27.345 mV (value of LSB). The calculated voltage value is the voltage between the selected pin and ground. The internal LDO voltage is used as a reference voltage for the conversion. The accuracy of LDO is  $\pm$  3%, which is defining the overall accuracy. The non-linearity and offset figures are both better than 2LSB.

| MUX_LED[3:0] | CONNECTION   |
|--------------|--------------|
| 0000         | R1           |
| 0001         | G1           |
| 0010         | B1           |
| 0011         | R2           |
| 0100         | G2           |
| 0101         | B2           |
| 0110         | R3           |
| 0111         | G3           |
| 1000         | B3           |
| 1001         | R4           |
| 1010         | G4           |
| 1011         | B4           |
| 1100         | ALED         |
| 1101         | -            |
| 1110         |              |
| 1111         | Boost output |

### Table 8. LED Multiplexing (Register 12h)



### 7.3.4.1 LED Test Procedure

An example of LED test sequence is presented here. Note that user can use incremental write sequence on I<sup>2</sup>C. The test sequence consists of the basic setup and measurement phases for all RGB LEDs and boost voltage.

Basic setup phase for the device:

- 1. Give reset to LP55281 (by power on, NRST pin or write any data to register 60h)
- 2. Set the preferred value for RED1 (write 3Fh, 7Fh, BFh or FFh to register 00h)
- 3. Set the preferred value for GREEN1 (write 3Fh, 7Fh, BFh or FFh to register 01h)
- 4. Set the preferred value for BLUE1 (write 3Fh, 7Fh, BFh or FFh to register 02h)
- 5. Set the preferred value for RED2 (write 3Fh, 7Fh, BFh or FFh to register 03h)
- 6. Set the preferred value for GREEN2 (write 3Fh, 7Fh, BFh or FFh to register 04h)
- 7. Set the preferred value for BLUE2 (write 3Fh, 7Fh, BFh or FFh to register 05h)
- 8. Set the preferred value for RED3 (write 3Fh, 7Fh, BFh or FFh to register 06h)
- 9. Set the preferred value for GREEN3 (write 3Fh, 7Fh, BFh or FFh to register 07h)
- 10. Set the preferred value for BLUE3 (write 3Fh, 7Fh, BFh or FFh to register 08h)
- 11. Set the preferred value for RED4 (write 3Fh, 7Fh, BFh or FFh to register 09h)
- 12. Set the preferred value for GREEN4 (write 3Fh, 7Fh, BFh or FFh to register 0Ah)
- 13. Set the preferred value for BLUE4 (write 3Fh, 7Fh, BFh or FFh to register 0Bh)
- 14. Set the preferred value for ALED (write 01h FFh to register 0Ch)
- 15. Dummy write: 00h to register 0Dh (Only if the incremental write sequence is used)
- 16. Dummy write: 00h to register 0Eh (Only if the incremental write sequence is used)
- 17. Set preferred boost voltage (write 00h FFh to register 0Fh)
- 18. Set preferred boost frequency (write 00h 07h to register 10h, PWM frequency can be anything)
- 19. Enable boost and RGB drivers (write CFh to register 11h)
- 20. Wait 20 ms for the device and boost start-up

Measurement phase:

- 1. Enable LED test and select output (write 1xh to register 12h)
- 2. Wait for 128 µs
- 3. Read ADC output (read register 13h)
- 4. Go to step 1 of measurement phase and define next output to be measured as many times as needed
- 5. Disable LED test (write 00h to register 12h) or give reset to the device (see step 1 in basic setup phase)

## 7.3.4.2 LED Test Time Estimation

Assuming the maximum clock frequencies used in SPI or  $I^2C$ -compatible interfaces, Table 9 predicts the overall test sequence time for the test procedure shown above. This estimation gives the shortest time possible. Incremental write is assumed with  $I^2C$ . Reset and LED test disable are not included.

| TEST PHASE      | TIME (ms) |       |  |  |  |  |
|-----------------|-----------|-------|--|--|--|--|
|                 | I2C       | SPI   |  |  |  |  |
| Setup           | 0.528     | 0.024 |  |  |  |  |
| Boost start-up  | 20        | 20    |  |  |  |  |
| 14 measurements | 4.137     | 1.831 |  |  |  |  |
| Total time      | 24.7      | 21.9  |  |  |  |  |

#### Table 9. LED Test Time

LP55281

SNVS458D -JUNE 2007-REVISED OCTOBER 2016

LP55281 SNVS458D – JUNE 2007 – REVISED OCTOBER 2016



### 7.3.5 7-V Shielding

To shield the LP55281 device from high-input voltages (6 V to 7.2 V), the use of an external 2.8-V LDO is required. This 2.8-V voltage protects internally the device against high voltage condition. The recommended connection is shown in the picture below. Internally both logic and analog circuitry works at 2.8-V supply voltage. Both supply voltage pins should have separate filtering capacitors. TI recommends pulling down the external LDO voltage when it is disabled in order to minimize the leakage current of the LED outputs.



Copyright © 2016, Texas Instruments Incorporated

Figure 16. LP55281 With 7-V Shielding

In cases where high voltage is not an issue, the alternative connection is shown below.



Copyright © 2016, Texas Instruments Incorporated

Figure 17. LP55281 Without 7-V Shielding



## 7.4 Device Functional Modes

## 7.4.1 Modes Of Operation

- **RESET:** In the RESET mode all the internal registers are reset to the default values and the device goes to STANDBY mode after reset. NSTBY control bit is low after reset by default. Reset is entered always if Reset Register is written, internal Power On Reset is active, or NRST pin is pulled down externally. The LP55281 can be reset by writing any data to the Reset Register (address 60H). Power On Reset (POR) will activate during the device startup or when the supply voltage V<sub>DD2</sub> falls below 1.5 V. Once V<sub>DD2</sub> rises above 1.5V, POR inactivates, and the device continues to the STANDBY mode.
- **STANDBY:** The STANDBY mode is entered if the register bit NSTBY is LOW. This is the low power consumption mode, when all circuit functions are disabled. Registers can be written in this mode and the control bits are effective immediately after startup.
- **STARTUP:** When NSTBY bit is written high, the INTERNAL STARTUP SEQUENCE powers up all the needed internal blocks (VREF, Oscillator, etc.). To ensure the correct oscillator initialization, a 10 ms delay is generated by the internal state-machine. If the device temperature rises too high, the Thermal Shutdown (TSD) disables the device operation and STARTUP mode is entered until no thermal shutdown is present.
- **BOOST STARTUP:** Soft start for boost output is generated in the BOOST STARTUP mode. The boost output is raised in PWM mode during the 10 ms delay generated by the state-machine. The Boost startup is entered from Internal Startup Sequence if EN\_BOOST is HIGH or from Normal mode when EN\_BOOST is written HIGH. During the 10 ms Boost Startup time all LED outputs are switched off to ensure smooth startup.
- **NORMAL:** During NORMAL mode the user controls the device using the Control Registers. The registers can be written in any sequence and any number of bits can be altered in a register in one write.



## **Device Functional Modes (continued)**





## 7.5 Programming

The LP55281 supports two different interface modes:

- SPI Interface (4-wire, serial)
- <sup>*P*</sup>C Compatible Serial Bus Interface

User can define the serial interface by IF\_SEL pin. If IF\_SEL = 0,  $I^2C$  mode is selected.

## 7.5.1 SPI Interface

The LP55281 is compatible with SPI serial-bus specification and it operates as a slave. The transmission consists of 16-bit write and read cycles. One cycle consists of a 7 address bits, 1 read/write (RW) bit and 8 data bits. RW bit high state defines a write cycle and low a read cycle. SO output is normally in high-impedance state and it is active only when data is sent out during a read cycle. A pullup resistor may be needed in SO line if a floating logic signal can cause unintended current consumption in the input circuits where SO is connected. The Address and Data are transmitted MSB first. The slave select signal (SS) must be low during the cycle transmission. SS resets the interface when high and it has to be taken high between successive cycles. Data is clocked in on the rising edge of the clock signal (SCK), while data is clocked out on the falling edge of SCK.



Figure 19. SPI Read Cycle

### 7.5.2 I<sup>2</sup>C Compatible Serial Bus Interface

## 7.5.2.1 Interface Bus Overview

The I<sup>2</sup>C compatible synchronous serial interface provides access to the programmable functions and registers on the device. This protocol uses a two-wire interface for bidirectional communications between the devices connected to the bus. The two interface lines are the serial data line (SDA) and the serial clock line (SCL). These lines should be connected to a positive supply, via a pullup resistor and remain HIGH even when the bus is idle.

For every device on the bus is assigned a unique address and it acts as a master or a slave, depending on whether it generates or receives the SCL. When LP55281 is connected in parallel with other I<sup>2</sup>C compatible devices, the LP55281 supply voltages  $V_{DD1}$ ,  $V_{DD2}$  and  $V_{DDIO}$  must be active. Supplies are required to make sure that the LP55281 does not disturb the SDA and SCL lines.



### **Programming (continued)**

#### 7.5.2.2 Data Transactions

One data bit is transferred during each clock pulse. Data is sampled during the high state of the SCL. Consequently, throughout the clock's high period, the data should remain stable. Any changes on the SDA line during the high states of the SCL and in the middle of the transaction, aborts the current transaction. New data should be sent during the low SCL state. This protocol permits a single data line to transfer both command/control information and data using the synchronous serial clock.



Figure 20. Data Validity

Each data transaction is composed of a start condition, a number of byte transfers (set by the software) and a stop condition to terminate the transaction. Every byte written to the SDA bus must be 8 bits long and is transferred with the most significant bit first. After each byte, an acknowledge signal must follow. The following sections provide further details of this process.



Figure 21. Acknowledge Signal

The Master device on the bus always generates the start and stop conditions (control codes). After a start condition is generated, the bus is considered busy and it retains this status until a certain time after a stop condition is generated. A high-to-low transition of the data line (SDA), while the clock (SCL) is high, indicates a Start Condition. A low-to-high transition of the SDA line, while the SCL is high, indicates a stop condition.







## **Programming (continued)**

In addition to the first start condition, a repeated start condition can be generated in the middle of a transaction. This allows another device to be accessed or a register read cycle.

### 7.5.2.3 Acknowledge Cycle

The acknowledge cycle consists of two signals: the acknowledge clock pulse the master sends with each byte transferred, and the acknowledge signal sent by the receiving device.

The master generates the acknowledge clock pulse on the ninth clock pulse of the byte transfer. The transmitter releases the SDA line (permits it to go high) to allow the receiver to send the acknowledge signal. The receiver must pull down the SDA line during the acknowledge clock pulse and ensure that SDA remains low during the high period of the clock pulse, thus signaling the correct reception of the last data byte and its readiness to receive the next byte.

## 7.5.2.4 Acknowledge After Every Byte Rule

The master generates an acknowledge clock pulse after each byte transfer. The receiver sends an acknowledge signal after every byte received.

There is one exception to the *acknowledge after every byte* rule. When the master is the receiver, it must indicate to the transmitter an end of data by not-acknowledging (*negative acknowledge*) the last byte clocked out of the slave. This *negative acknowledge* still includes the acknowledge clock pulse (generated by the master), but the SDA line is not pulled down.

### 7.5.2.5 Addressing Transfer Formats

Each device on the bus has a unique slave address. The LP55281 operates as a slave device with 7-bit address. LP55281 I<sup>2</sup>C address is pin selectable from two different choices. *The LP55281 address is 4Ch (SI/A0 = 0) or 4Dh (SI/A0 = 1) as selected with SI/A0 pin.* If eighth bit is used for programming, the 8<sup>th</sup> bit is 1 for read and 0 for write.

Before any data is transmitted, the master transmits the address of the slave being addressed. The slave device should send an acknowledge signal on the SDA line, once it recognizes its address.

The slave address is the first seven bits after a start condition. The direction of the data transfer (R/W) depends on the bit sent after the slave address (the eighth bit).

When the slave address is sent, each device in the system compares this slave address with its own. If there is a match, the device considers itself addressed and sends an acknowledge signal. Depending upon the state of the R/W bit (1 for read, 0 for write), the device acts as a transmitter or a receiver.



Figure 23. I<sup>2</sup>C Device Address

INSTRUMENTS

Texas

www.ti.com

## **Programming (continued)**

## 7.5.2.6 Control Register Write Cycle

- Master device generates start condition
- Master device sends slave address (7 bits) and the data direction bit (r/w=0).
- Slave device sends acknowledge signal if the slave address is correct.
- Master sends control register address (8 bits).
- Slave sends acknowledge signal.
- Master sends data byte to be written to the addressed register.
- Slave sends acknowledge signal.
- If master will send further data bytes, the control register address will be incremented by one after acknowledge signal
- Write cycle ends when the master creates stop condition.

## 7.5.2.7 Control Register Read Cycle

- Master device generates a start condition.
- Master device sends slave address (7 bits) and the data direction bit (r/w=0).
- Slave device sends acknowledge signal if the slave address is correct.
- Master sends control register address (8 bits).
- Slave sends acknowledge signal.
- Master device generates repeated start condition.
- Master sends the slave address (7 bits) and the data direction bit (r/w=1).
- Slave sends acknowledge signal if the slave address is correct.
- Slave sends data byte from addressed register.
- If the master device sends acknowledge signal, the control register address will be incremented by one. Slave device sends data byte from addressed register.
- Read cycle ends when the master does not generate acknowledge signal after data byte and generates stop condition.

|            | ADDRESS MODE                                                                                                                                                                                                                                                                                                                                                        |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data Read  | <start condition=""><br/><slave address=""><r w="0">[Ack]<br/><register address="">[Ack]<br/><repeated condition="" start=""><br/><slave address=""><r w="1">[Ack]<br/>[Register Data]<ack nack="" or=""><br/>additional reads from subsequent register address possible<br/><stop condition=""></stop></ack></r></slave></repeated></register></r></slave></start> |
| Data Write | <start condition=""><br/><slave address=""><r w="0">[Ack]<br/><register address="">[Ack]<br/><register data="">[Ack]<br/>additional writes to subsequent register address possible<br/><stop condition=""></stop></register></register></r></slave></start>                                                                                                         |



< > Data from master, [] data from slave



When a READ function is to be accomplished, a WRITE function must precede the READ function, as shown in the Read Cycle waveform.



Figure 25. Register WRITE Format

- w = write (SDA = 0)
- r = read (SDA = 1)
- ack = acknowledge (SDA pulled down by either master or slave)
- rs = repeated start
- id = 7-bit device address

## 7.6 Register Maps

Following table summarizes the registers and their default values

| Address            | Register     | D7      | D6           | D5          | D4            | D3            | D2         | D1           | D0        |
|--------------------|--------------|---------|--------------|-------------|---------------|---------------|------------|--------------|-----------|
| 00h                | RED1         | R1 - IF | PLS[7:6]     |             |               | R1_PV         | VM[5:0]    |              | ,         |
|                    |              | 0       | 0            | 0           | 0             | 0             | 0          | 0            | 0         |
| 01h                | GREEN1       | G1 - IF | PLS[7:6]     |             |               | G1_PV         | VM[5:0]    |              |           |
|                    |              | 0       | 0            | 0           | 0             | 0             | 0          | 0            | 0         |
| 02h                | BLUE1        | B1 - IF | PLS[7:6]     |             |               | B1_PV         | VM[5:0]    |              |           |
|                    |              | 0       | 0            | 0           | 0             | 0             | 0          | 0            | 0         |
| 03h                | RED2         | R2 - IF | PLS[7:6]     |             |               | R2_PV         | VM[5:0]    |              |           |
|                    |              | 0       | 0            | 0           | 0             | 0             | 0          | 0            | 0         |
| 04h                | GREEN2       | G2 - IF | PLS[7:6]     |             |               | G2_PV         | VM[5:0]    |              |           |
|                    |              | 0       | 0            | 0           | 0             | 0             | 0          | 0            | 0         |
| 05h                | BLUE2        | B2 - IF | PLS[7:6]     |             | <u>.</u>      | B2_PV         | VM[5:0]    | <u>.</u>     | <u>.</u>  |
|                    |              | 0       | 0            | 0           | 0             | 0             | 0          | 0            | 0         |
| 06h                | RED3         | R3 - IF | PLS[7:6]     |             | l             | R3_PV         | VM[5:0]    | l            | I         |
|                    |              | 0       | 0            | 0           | 0             | 0             | 0          | 0            | 0         |
| 07h                | GREEN3       | G3 - IF | PLS[7:6]     |             | l             | G3_PV         | VM[5:0]    | l            | I         |
|                    |              | 0       | 0            | 0           | 0             | 0             | 0          | 0            | 0         |
| 08h                | BLUE3        | B3 - IF | PLS[7:6]     |             |               | B3_PV         | VM[5:0]    |              |           |
|                    |              | 0       | 0            | 0           | 0             | 0             | 0          | 0            | 0         |
| 09h                | RED4         | R4 - IF | PLS[7:6]     |             |               | R4_PV         | VM[5:0]    |              |           |
|                    |              | 0       | 0            | 0           | 0             | 0             | 0          | 0            | 0         |
| 0Ah                | GREEN4       | G4 - IF | PLS[7:6]     |             | 1             | G4_PV         | VM[5:0]    | 1            | 1         |
|                    |              | 0       | 0            | 0           | 0             | 0             | 0          | 0            | 0         |
| 0Bh                | BLUE4        | B4 - IF | PLS[7:6]     |             |               | B4_PV         | VM[5:0]    |              | 1         |
|                    |              | 0       | 0            | 0           | 0             | 0             | 0          | 0            | 0         |
| 0Ch                | ALED         |         |              |             | ALE           | D[7:0]        |            | 1            | 1         |
|                    |              | 0       | 0            | 0           | 0             | 0             | 0          | 0            | 0         |
| 0Dh                | Audio Sync   |         | GAIN_SEL[2:0 | ]           | DC_FREQ       | EN_AGC        | EN_SYNC    | SPEED_0      | CTRL[1:0] |
|                    | CTRL1        | 0       | 0            | 0           | 0             | 0             | 0          | 1            | 1         |
| 0Eh                | Audio Sync   |         |              |             | l             |               | THRESH     | IOLD[3:0]    | I         |
|                    | CTRL2        |         |              |             |               | 0             | 0          | 0            | 0         |
| 0Fh                | Boost Output |         |              |             | Boos          | st[7:0]       |            | +            | •         |
|                    |              | 0       | 0            | 1           | 1             | 1             | 1          | 1            | 1         |
| 10h                | Frequency    |         |              | FPWM1       | FPWM0         |               |            | FRQ_SEL[2:0] | ]         |
|                    | Selections   |         |              | 0           | 0             |               | 1          | 1            | 1         |
| 11h                | Enables      | NSTBY   | EN_BOOST     | EN_AUTOL    |               | EN_RGB4       | EN_RGB3    | EN_RGB2      | EN_RGB1   |
|                    |              |         |              | OAD         | -             |               |            |              |           |
|                    |              | 0       | 0            | 0           |               | 0             | 0          | 0            | 0         |
| 12h                | LED Test     |         |              |             | EN_LTEST      |               |            | .ED[3:0]     | [         |
|                    |              |         |              |             | 0             | 0             | 0          | 0            | 0         |
| 13h <sup>(1)</sup> | ADC Output   |         | 1            |             | 1             | A[7:0]        | 1          |              |           |
|                    |              | 0       | 0            | 0           | 0             | 0             | 0          | 0            | 0         |
|                    |              | r/o     | r/o          | r/o         | r/o           | r/o           | r/o        | r/o          | r/o       |
| 60h                | Reset        |         |              | Writing any | data to Reset | Register rese | ts LP55281 |              |           |

(1) r/o = read-only



## 8 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The LP55281 quadruple RGB driver with integrated boost converter provides a complete solution for driving up to 12 LEDs via either I<sup>2</sup>C or SPI interface.

## 8.2 Typical Application



Copyright © 2016, Texas Instruments Incorporated

Figure 26. LP55281 Typical Application

## Typical Application (continued)

## 8.2.1 Design Requirements

For typical LED-driver applications, use the parameters listed in Table 10.

| DESIGN PARAMETER     | EXAMPLE VALUE    |
|----------------------|------------------|
| Input voltage        | 3 V              |
| Output voltage       | 5 V              |
| SW pin current limit | 550 mA (minimum) |
| Efficiency           | 75%              |

#### Table 10. Design Parameters

## 8.2.2 Detailed Design Procedure

The output current can be approximated by using this formula:  $I_{OUT} = (V_{IN} \times I_{SW MAX} \times efficiency) / V_{OUT}$ .

Example: 3 V × 550 mA × 0.75 / 5 V = 248 mA

### 8.2.2.1 Recommended External Components

### 8.2.2.1.1 Output Capacitor, C<sub>OUT</sub>

The output capacitor  $C_{OUT}$  directly affects the magnitude of the output ripple voltage. In general, the higher the value of  $C_{OUT}$ , the lower the output ripple magnitude. Multilayer ceramic capacitors with low ESR are the best choice. At the lighter loads, the low ESR ceramics offer a much lower  $V_{OUT}$  ripple than the higher ESR tantalums of the same value. At the higher loads, the ceramics offer a slightly lower  $V_{OUT}$  ripple magnitude than the tantalums of the same value. However, the dv/dt of the  $V_{OUT}$  ripple with the ceramics is much lower than the tantalums under all load conditions. Capacitor voltage rating must be sufficient, TI recommends 10 V or greater.

Some ceramic capacitors, especially those in small packages, exhibit a strong capacitance reduction with the increased applied voltage. The capacitance value can fall to below half of the nominal capacitance. Output capacitance that is too low increase the noise, and it can make the boost converter unstable.

|                    | PARAMETER                                    | VALUE        | UNIT | TYPE                                   |  |  |  |
|--------------------|----------------------------------------------|--------------|------|----------------------------------------|--|--|--|
| C <sub>VDD1</sub>  | C between V <sub>DD1</sub> and GND           | 100          | nF   | Ceramic, X7R/X5R                       |  |  |  |
| C <sub>VDD2</sub>  | C between V <sub>DD2</sub> and GND           | 100          | nF   | Ceramic, X7R/X5R                       |  |  |  |
| CVDDIO             | C between V <sub>DDIO</sub> and GND          | 100          | nF   | Ceramic, X7R/X5R                       |  |  |  |
| CVDDA              | C between V <sub>DDA</sub> and GND           | 1            | μF   | Ceramic, X7R/X5R                       |  |  |  |
| C <sub>OUT</sub>   | C between FB and GND                         | 10           | μF   | Ceramic, X7R/X5R                       |  |  |  |
| C <sub>IN</sub>    | C between battery voltage and GND            | 10           | μF   | Ceramic, X7R/X5R                       |  |  |  |
| L <sub>BOOST</sub> | L between SW and VBAT at 2 MHz               | 4.7          | μH   | Shielded, low ESR, I <sub>SAT</sub> 1A |  |  |  |
| C <sub>VREF</sub>  | C between VREF and GND                       | 100          | nF   | Ceramic, X7R                           |  |  |  |
| CVDDIO             | C between V <sub>DDIO</sub> and GND          | 100          | nF   | Ceramic, X7R                           |  |  |  |
| R <sub>RGB</sub>   | R between IRGB and GND                       | 8.2          | kΩ   | ±1%                                    |  |  |  |
| R <sub>RT</sub>    | R between IRT and GND                        | 82           | kΩ   | ±1%                                    |  |  |  |
| D <sub>1</sub>     | Rectifying Diode (V <sub>f</sub> at maxload) | 0.3          | V    | Schottky diode                         |  |  |  |
| C <sub>ASE</sub>   | C between Audio input and ASEx               | 100          | nF   | Ceramic, X7R/X5R                       |  |  |  |
| LEDs               |                                              | User defined |      |                                        |  |  |  |

#### 8.2.2.1.2 List Of Recommended External Components

#### 8.2.2.1.3 Input Capacitor, C<sub>IN</sub>

The input capacitor  $C_{IN}$  directly affects the magnitude of the input ripple voltage and to a lesser degree the  $V_{OUT}$  ripple. A higher value  $C_{IN}$  gives a lower  $V_{IN}$  ripple. Capacitor voltage rating must be sufficient, TI recommends 10 V or greater.



#### 8.2.2.1.4 Output Diode, D<sub>1</sub>

A Schottky diode must be used for the output diode. To maintain high efficiency the average current rating of the Schottky diode must be larger than the peak inductor current (1 A). Schottky diodes with a low forward drop and fast switching speeds are ideal for increasing efficiency in portable applications. Choose a reverse breakdown of the Schottky diode larger than the output voltage. Do not use ordinary rectifier diodes, since slow switching speeds and long recovery times cause the efficiency and the load regulation to suffer.

### 8.2.2.1.5 Inductor, L

The high switching frequency of the LP55281 device enables the use of the small surface mount inductor. A 4.7- $\mu$ H shielded inductor is suggested for 2-MHz operation, use 10  $\mu$ H at 1 MHz. The inductor should have a saturation current rating higher than the peak current it will experience during circuit operation (approximately 1 A). Less than 300-m $\Omega$  ESR is suggested for high efficiency. Open core inductors cause flux linkage with circuit components and interfere with the normal operation of the circuit. This should be avoided. For high efficiency, choose an inductor with a high frequency core material such as ferrite to reduce the core losses. To minimize radiated noise, use a toroid, pot core or shielded core inductor. TI recommends inductors LPS3015 and LPS4012 from Coilcraft and VLF4012 from TDK.



### 8.2.3 Application Curves

LP55281 SNVS458D – JUNE 2007 – REVISED OCTOBER 2016



www.ti.com



## 8.3 Initialization Set Up Example

The following table gives an example initialization sequence to illustrate the various LED and Boost configuration options. Not every feature of the LP55281 is configured in this example.

| ADDRESS | DATA | REGISTER                | COMMENT                                                                                                       |  |  |  |  |  |  |  |
|---------|------|-------------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 60h     | 00h  | RESET                   | Execute software reset to initialize LP55281                                                                  |  |  |  |  |  |  |  |
| 00h     | 3Fh  | RED 1                   | IPLS = 0 (25% IRGB), PWM = 100%                                                                               |  |  |  |  |  |  |  |
| 01h     | 5Fh  | GREEN1                  | IPLS = 1 (50% IRGB), PWM = 50%                                                                                |  |  |  |  |  |  |  |
| 02h     | 90h  | BLUE1                   | IPLS = 2 (75% IRGB), PWM = 25.4%                                                                              |  |  |  |  |  |  |  |
| 03h     | C8h  | RED 2                   | IPLS = 3 (100% IRGB), PWM = 12.7%                                                                             |  |  |  |  |  |  |  |
| 04h     | 1Fh  | GREEN2                  | IPLS = 0 (25% IRGB), PWM = 50%                                                                                |  |  |  |  |  |  |  |
| 05h     | 10h  | BLUE2                   | IPLS = 0 (25% IRGB), PWM = 25.4%                                                                              |  |  |  |  |  |  |  |
| 06h     | 07h  | RED 3                   | IPLS = 0 (25% IRGB), PWM = 11.1%                                                                              |  |  |  |  |  |  |  |
| 07h     | 03h  | GREEN3                  | IPLS = 0 (25% IRGB), PWM = 4.8%                                                                               |  |  |  |  |  |  |  |
| 08h     | 01h  | BLUE3                   | IPLS = 0 (25% IRGB), PWM = 1.6%                                                                               |  |  |  |  |  |  |  |
| 09h     | 0h   | RED 4                   | IPLS = 0 (25% IRGB), PWM = 0%                                                                                 |  |  |  |  |  |  |  |
| 0Ah     | 0h   | GREEN4                  | IPLS = 0 (25% IRGB), PWM = 0%                                                                                 |  |  |  |  |  |  |  |
| 0Bh     | 0h   | BLUE4                   | IPLS = 0 (25% IRGB), PWM = 0%                                                                                 |  |  |  |  |  |  |  |
| 0Fh     | 0Fh  | Boost Output            | Boost output voltage set to 4.7V                                                                              |  |  |  |  |  |  |  |
| 10h     | 07h  | Frequency<br>Selections | PWM frequency (FPWM[1:0] = 0, 9.92 kHz), Boost SW frequency = 2 MHz                                           |  |  |  |  |  |  |  |
| 11h     | CFh  | Enables                 | NSTBY, EN_BOOST, EN_RGB4, EN_RGB3, EN_RGB2, EN_RGB1<br>= 1 (exit standby state, enable boost and rgb drivers) |  |  |  |  |  |  |  |

## Table 11. Initialization Example

## 9 Power Supply Recommendations

The LP55281 is designed to operate from an input supply range of 2.7 V to 5.5 V. This input supply must be well regulated and able to provide the peak current required by the LED configuration without voltage drop under load transients (enable on/off). The resistance of the input supply rail should be low enough such that the input current transient does not cause the LP55281 supply voltage to droop more than 5%. Additional bulk decoupling located close to the input capacitor (CIN) may be required to minimize the impact of the input supply rail resistance.



## 10 Layout

## 10.1 Layout Guidelines

The inductive boost converter of the LP55281 regulates a switched voltage at the SW pin, and a step current (up to ICL) through the Schottky diode and output capacitor each switching cycle. The switching voltage can create interference into nearby nodes due to electric field coupling (I = CdV/dt). The large step current through the diode and the output capacitor can cause a large voltage spike at the SW pin and the OUT pin due to parasitic inductance in the step current conducting path (V = Ldi/dt). Board layout guidelines are geared towards minimizing this electric field coupling and conducted noise.

The following list details the main (layout sensitive) areas of the LP55281 device's inductive boost converter in order of decreasing importance:

- Output Capacitor
  - Schottky cathode to COUT+
  - COUT- to GND
  - Schottky Diode
    - SW pin to Schottky anode
    - Schottky Cathode to COUT+
- Inductor
  - SW Node PCB capacitance to other traces
- Input Capacitor
  - CIN+ to IN pin

## 10.1.1 Boost Output Capacitor Placement

Because the output capacitor is in the path of the inductor current discharge path it detects a high-current step from 0 to IPEAK each time the switch turns off and the Schottky diode turns on. Any parasitic inductance (LP\_) along this series path from the cathode of the diode through COUT and back into the GND pin of the LP55281 device GND pin contributes to voltage spikes (VSPIKE = LP\_ × di/dt) at SW and FB. These spikes can potentially over-voltage the SW pin, or feed through to GND. To avoid this, COUT+ must be connected as close as possible to the cathode of the Schottky diode, and COUT- must be connected as close the the GND pin of the device as possible. The best placement for COUT is on the same layer as the LP55281 in order to avoid any vias that can add excessive series inductance.

### 10.1.2 Schottky Diode Placement

In the boost circuit of the LP55281 device the Schottky diode is in the path of the inductor current discharge. As a result the Schottky diode sees a high-current step from 0 to IPEAK each time the switch turns off and the diode turns on. Any parasitic inductance (LP) in series with the diode causes a voltage spike (VSPIKE = LP × di/dt) at SW and OUT. This can potentially over-voltage the SW pin, or feed through to VOUT and through the output capacitor and into GND. Connecting the anode of the diode as close as possible to the SW pin and the cathode of the diode as close as possible to COUT and reduces the parasitic inductance and minimize these voltage spikes.

### 10.1.3 Inductor Placement

The node where the inductor connects to the LP55281 device's SW pin has 2 concerns. First, the switched voltage (0 to VOUT + VF\_SCHOTTKY) appears on this node every switching cycle. This switched voltage can be capacitively coupled into nearby nodes. Second, there is a relatively large current (input current) on the traces connecting the input supply to the inductor and connecting the inductor to the SW bump. Any resistance in this path can cause voltage drops that can negatively affect efficiency and reduce the input operating voltage range. To reduce the capacitive coupling of the signal on SW into nearby traces, the SW bump-to-inductor connection must be minimized in area. This limits the PCB capacitance from SW to other traces. Additionally, high impedance nodes that are more susceptible to electric field coupling need to be routed away from SW and not directly adjacent or beneath. This is especially true for sensitive analog signals (ASE1, ASE2, FB, IRT, IRGB, VREF). A GND plane placed directly below SW dramatically reduces the capacitance from SW into nearby traces. Lastly, limit the trace resistance of the VIN to inductor connection and from the inductor to SW connection, by use of short, wide traces.

Copyright © 2007–2016, Texas Instruments Incorporated



## Layout Guidelines (continued)

### 10.1.4 Boost Input Capacitor Placement

Close placement of the input capacitor to the IN pin and to the GND pin is critical because any series inductance between IN and CIN+ or CIN- and GND can create voltage spikes that could appear on the VIN supply line and in the GND plane. Close placement of the input bypass capacitor at the input side of the inductor is also critical.

## **10.2 Layout Example**



Copyright © 2016, Texas Instruments Incorporated

Figure 32. LP55281 Layout



## **11** Device and Documentation Support

## 11.1 Device Support

## 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 11.2 Related Documentation

For additional information, see the following:

- AN-1112 DSBGA Wafer Level Chip Scale Package
- AN-1412 Micro SMDxt Wafer Level Chip Scale Package

## 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## **11.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.5 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### **11.6 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| LP55281TL/NOPB   | ACTIVE        | DSBGA        | YZR                | 36   | 250            | RoHS & Green    | SNAGCU                               | Level-1-260C-UNLIM   | -30 to 85    | D56B                    | Samples |
| LP55281TLX/NOPB  | ACTIVE        | DSBGA        | YZR                | 36   | 1000           | RoHS & Green    | SNAGCU                               | Level-1-260C-UNLIM   | -30 to 85    | D56B                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-May-2022



## TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |       |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | -     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LP55281TL/NOPB              | DSBGA | YZR                | 36 | 250  | 178.0                    | 12.4                     | 3.21       | 3.21       | 0.76       | 8.0        | 12.0      | Q1               |
| LP55281TLX/NOPB             | DSBGA | YZR                | 36 | 1000 | 178.0                    | 12.4                     | 3.21       | 3.21       | 0.76       | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

11-May-2022



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LP55281TL/NOPB  | DSBGA        | YZR             | 36   | 250  | 208.0       | 191.0      | 35.0        |
| LP55281TLX/NOPB | DSBGA        | YZR             | 36   | 1000 | 208.0       | 191.0      | 35.0        |

# YZR0036





## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated