### **OPA177** # Precision OPERATIONAL AMPLIFIER #### **FEATURES** - LOW OFFSET VOLTAGE: 25μV max - LOW DRIFT: 0.3μV/°C - HIGH OPEN-LOOP GAIN: 130dB min - LOW QUIESCENT CURRENT: 1.5mA typ - REPLACES INDUSTRY-STANDARD OP AMPS: OP-07, OP-77, OP-177, AD707, ETC. #### **APPLICATIONS** - PRECISION INSTRUMENTATION - DATA ACQUISITION - TEST EQUIPMENT - BRIDGE AMPLIFIER - **THERMOCOUPLE AMPLIFIER** #### DESCRIPTION The OPA177 precision bipolar op amp feature very low offset voltage and drift. Laser-trimmed offset, drift and input bias current virtually eliminate the need for costly external trimming. The high performance and low cost make them ideally suited to a wide range of precision instrumentation. The low quiescent current of the OPA177 dramatically reduce warm-up drift and errors due to thermo- electric effects in input interconnections. It provides an effective alternative to chopper-stabilized amplifiers. The low noise of the OPA177 maintains accuracy. OPA177 performance gradeouts are available. Packaging options include 8-pin plastic DIP and SO-8 surface-mount packages. International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111 • Twx: 910-952-1111 Internet: http://www.burr-brown.com/ • FAXLine: (800) 548-6133 (US/Canada Only) • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132 # **OPA177 SPECIFICATIONS** At $V_S = \pm 15V$ , $T_A = +25$ °C, unless otherwise noted. | | | | | PA177F | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------|---------------------------|----------------|----------|-----------------------|-------------|-------------------------| | PARAMETER | CONDITION | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | OFFSET VOLTAGE Input Offset Voltage Long-Term Input Offset <sup>(1)</sup> Voltage Stability Offset Adjustment Range Power Supply Rejection Ratio | $R_{P} = 20k\Omega$ $V_{S} = \pm 3V \text{ to } \pm 18V$ | 115 | 10<br>0.3<br>±3<br>125 | 25 | 110 | 20<br>0.4<br>*<br>120 | 60 | μV<br>μV/Mo<br>mV<br>dB | | INPUT BIAS CURRENT Input Offset Current Input Bias Current | .5 | | 0.3 | 1.5<br>±2 | | * | 2.8<br>±2.8 | nA<br>nA | | NOISE<br>Input Noise Voltage<br>Input Noise Current | 1Hz to 100Hz <sup>(2)</sup><br>1Hz to 100Hz | | 85<br>4.5 | 150 | | * | * | nVrms<br>pArms | | INPUT IMPEDANCE Input Resistance | Differential Mode <sup>(3)</sup><br>Common-Mode | 26 | 45<br>200 | | 18.5 | * | | ΜΩ<br>GΩ | | INPUT VOLTAGE RANGE<br>Common-Mode Input Range <sup>(4)</sup><br>Common-Mode Rejection | V <sub>CM</sub> = ±13V | ±13<br>130 | ±14<br>140 | | *<br>115 | * | | V<br>dB | | OPEN-LOOP GAIN<br>Large Signal Voltage Gain | $R_{L} \ge 2k\Omega$ $V_{O} = \pm 10V^{(5)}$ | 5110 | 12,000 | | 2000 | 6000 | | V/mV | | OUTPUT Output Voltage Swing Open-Loop Output Resistance | $\begin{aligned} R_L &\geq 10k\Omega \\ R_L &\geq 2k\Omega \\ R_L &\geq 1k\Omega \end{aligned}$ | ±13.5<br>±12.5<br>±12 | ±14<br>±13<br>±12.5<br>60 | | * * | *<br>*<br>*<br>* | | V<br>V<br>V<br>Ω | | FREQUENCY RESPONSE Slew Rate Closed-Loop Bandwidth | $R_L \ge 2k\Omega$<br>G = +1 | 0.1<br>0.4 | 0.3<br>0.6 | | * | * | | V/μs<br>MHz | | POWER SUPPLY Power Consumption Supply Current | $V_S = \pm 15V$ , No Load $V_S = \pm 3V$ , No Load $V_S = \pm 15V$ , No Load | | 40<br>3.5<br>1.3 | 60<br>4.5<br>2 | | * * | *<br>*<br>* | mW<br>mW<br>mA | At $V_S$ = $\pm 15 V,\, -40^{\circ}C \leq T_A \leq +85^{\circ}C,$ unless otherwise noted. | OFFSET VOLTAGE Input Offset Voltage Average Input Offset Voltage Drift Power Supply Rejection Ratio | $V_S = \pm 3V$ to $\pm 18V$ | 110 | 15<br>0.1<br>120 | 40<br>0.3 | 106 | 20<br>0.7<br>115 | 100<br>1.2 | μV<br>μV/°C<br>dB | |--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------|------------------------|-----------------------|----------|-------------------|-----------------------|----------------------------| | INPUT BIAS CURRENT Input Offset Current Average Input Offset Current Drift <sup>(6)</sup> Input Bias Current Average Input Bias Current Drift <sup>(6)</sup> | | | 0.5<br>1.5<br>0.5<br>8 | 2.2<br>40<br>±4<br>40 | | *<br>*<br>*<br>15 | 4.5<br>85<br>±6<br>60 | nA<br>pA/°C<br>nA<br>pA/°C | | INPUT VOLTAGE RANGE<br>Common-Mode Input Range<br>Common-Mode Rejection | V <sub>CM</sub> = ±13V | ±13<br>120 | ±13.5<br>140 | | *<br>110 | * | | V<br>dB | | OPEN-LOOP GAIN<br>Large Signal Voltage Gain | $R_L \ge 2k\Omega, \ V_O = \pm 10V$ | 2000 | 6000 | | 1000 | 4000 | | V/mV | | OUTPUT<br>Output Voltage Swing | $R_L \ge 2k\Omega$ | ±12 | ±13 | | * | * | | V | | POWER SUPPLY Power Consumption Supply Current | $V_S = \pm 15V$ , No Load $V_S = \pm 15V$ , No Load | | 60<br>2 | 75<br>25 | | * | * | mW<br>mA | <sup>\*</sup> Same as specification for product to left. NOTES: (1) Long-Term Input Offset Voltage Stability refers to the averaged trend line of $V_{OS}$ vs time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in $V_{OS}$ during the first 30 operating days are typically less than $2\mu V$ . (2) Sample tested. (3) Guaranteed by design. (4) Guaranteed by CMRR test condition. (5) To insure high open-loop gain throughout the $\pm 10V$ output range, $A_{OL}$ is tested at $-10V \le V_O \le 0V$ , $0V \le V_O \le +10V$ , and $-10V \le V_O \le +10V$ . (6) Guaranteed by end-point limits. #### PIN CONFIGURATION #### **PACKAGE/ORDERING INFORMATION** | PRODUCT | PACKAGE | PACKAGE<br>DRAWING<br>NUMBER <sup>(1)</sup> | TEMPERATURE<br>RANGE | | |----------|--------------------|---------------------------------------------|----------------------|--| | OPA177FP | 8-Pin Plastic DIP | 006 | -40°C to +85°C | | | OPA177GP | 8-Pin Plastic DIP | 006 | -40°C to +85°C | | | OPA177GS | SO-8 Surface-Mount | 182 | -40°C to +85°C | | NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book. #### **ABSOLUTE MAXIMUM RATINGS** | Power Supply Voltage±22V | |----------------------------------------------------| | Differential Input Voltage±30V | | Input Voltage ±V <sub>S</sub> | | Output Short Circuit | | Operating Temperature: | | Plastic DIP (P), SO-8 (S)40°C to +85°C | | θ <sub>JA</sub> (PDIP)100°C/W | | θ <sub>JA</sub> (SOIC)160°C/W | | Storage Temperature: | | Plastic DIP (P), SO-8 (S)65°C to +125°C | | Junction Temperature+150°C | | Lead Temperature (soldering, 10s) P packages+300°C | | (soldering, 3s) S package+260°C | | | # ELECTROSTATIC DISCHARGE SENSITIVITY Any integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. ESD can cause damage ranging from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet published specifications. Burr-Brown's standard ESD test method consists of five 1000V positive and negative discharges (100pF in series with $1.5k\Omega$ ) applied to each pin. Failure to observe proper handling procedures could result in small changes to the OPA177's input bias current. The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems. # **TYPICAL PERFORMANCE CURVES** At $T_A = +25$ °C, $V_S = \pm 15$ V, unless otherwise noted. # **TYPICAL PERFORMANCE CURVES (CONT)** At $T_A = +25$ °C, $V_S = \pm 15$ V, unless otherwise noted. # **TYPICAL PERFORMANCE CURVES (CONT)** At $T_A = +25$ °C, $V_S = \pm 15$ V, unless otherwise noted. ### APPLICATIONS INFORMATION The OPA177 is unity-gain stable, making it easy to use and free from oscillations in the widest range of circuitry. Applications with noisy or high impedance power supply lines may require decoupling capacitors close to the device pins. In most cases 0.1µF ceramic capacitors are adequate. The OPA177 has very low offset voltage and drift. To achieve highest performance, circuit layout and mechanical conditions must be optimized. Offset voltage and drift can be degraded by small thermoelectric potentials at the op amp inputs. Connections of dissimilar metals will generate thermal potential which can mask the ultimate performance of the OPA177. These thermal potentials can be made to cancel by assuring that they are equal in both input terminals. - Keep connections made to the two input terminals close together. - 2. Locate heat sources as far as possible from the critical input circuitry. - Shield the op amp and input circuitry from air currents such as cooling fans. #### OFFSET VOLTAGE ADJUSTMENT The OPA177 has been laser-trimmed for low offset voltage and drift so most circuits will not require external adjustment. Figure 1 shows the optional connection of an external potentiometer to adjust offset voltage. This adjustment should not be used to compensate for offsets created elsewhere in a system since this can introduce excessive temperature drift. #### **INPUT PROTECTION** The inputs of the OPA177 are protected with $500\Omega$ series input resistors and diode clamps as shown in the simplified circuit diagram. The inputs can withstand $\pm 30V$ differential inputs without damage. The protection diodes will, of course, conduct current when the inputs are overdriven. This may disturb the slewing behavior of unity-gain follower applications, but will not damage the op amp. FIGURE 1. Optional Offset Nulling Circuit. #### **NOISE PERFORMANCE** The noise performance of the OPA177 is optimized for circuit impedances in the range of $2k\Omega$ to $50k\Omega$ . Total noise in an application is a combination of the op amp's input voltage noise and input bias current noise reacting with circuit impedances. For applications with higher source impedance, the OPA627 FET-input op amp will generally provide lower noise. For very low impedance applications, the OPA27 will provide lower noise. #### INPUT BIAS CURRENT CANCELLATION The input stage base current of the OPA177 is internally compensated with an equal and opposite cancellation current. The resulting input bias current is the difference between the input stage base current and the cancellation current. This residual input bias current can be positive or negative. When the bias current is cancelled in this manner, the input bias current and input offset current are approximately the same magnitude. As a result, it is not necessary to balance the DC resistance seen at the two input terminals (Figure 2). A resistor added to balance the input resistances may actually increase offset and noise. 7 FIGURE 2. Input Bias Current Cancellation. www.ti.com 30-Nov-2022 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | OPA177FP | ACTIVE | PDIP | Р | 8 | 50 | RoHS & Green | NIPDAU | N / A for Pkg Type | | OPA177FP | Samples | | OPA177FPG4 | ACTIVE | PDIP | Р | 8 | 50 | RoHS & Green | NIPDAU | N / A for Pkg Type | | OPA177FP | Samples | | OPA177GP | ACTIVE | PDIP | Р | 8 | 50 | RoHS & Green | NIPDAU | N / A for Pkg Type | -40 to 85 | OPA177GP | Samples | | OPA177GPG4 | ACTIVE | PDIP | Р | 8 | 50 | RoHS & Green | NIPDAU | N / A for Pkg Type | -40 to 85 | OPA177GP | Samples | | OPA177GS | ACTIVE | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | | OPA<br>177GS | Samples | | OPA177GS/2K5 | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | | OPA<br>177GS | Samples | | OPA177GS/2K5E4 | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | | OPA<br>177GS | Samples | | OPA177GS/2K5G4 | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | | OPA<br>177GS | Samples | | OPA177GSG4 | ACTIVE | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | | OPA<br>177GS | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: Til defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. ## **PACKAGE OPTION ADDENDUM** www.ti.com 30-Nov-2022 (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 30-Nov-2022 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | OPA177GS/2K5 | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 30-Nov-2022 #### \*All dimensions are nominal | Γ | Device | evice Package Type | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|--------------|--------------------|---|------|------|-------------|------------|-------------|--| | Γ | OPA177GS/2K5 | SOIC | D | 8 | 2500 | 356.0 | 356.0 | 35.0 | | # **PACKAGE MATERIALS INFORMATION** www.ti.com 30-Nov-2022 #### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |------------|--------------|--------------|------|-----|--------|--------|--------|--------| | OPA177FP | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | OPA177FP | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | OPA177FPG4 | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | OPA177FPG4 | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | OPA177GP | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | OPA177GP | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | OPA177GPG4 | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | OPA177GPG4 | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | OPA177GS | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | | OPA177GSG4 | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated