

Sample &

🖥 Buy



SN54AHCT273, SN74AHCT273

SCLS375F - JUNE 1997 - REVISED JULY 2014

# SNx4AHCT273 Octal D-Type Flip-Flops With Clear

Technical

Documents

#### 1 Features

- Inputs are TTL-Voltage Compatible
- Contain Eight Flip-Flops With Single-Rail Outputs
- **Direct Clear Input**
- Individual Data Input to Each Flip-Flop
- Latch-Up Performance Exceeds 250 mA Per • JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101) \_

#### Applications 2

- **Buffers and Storage Registers** •
- Shift Registers
- Pattern Generators
- Servers
- PCs and Notebooks
- **Network Switches**
- Memory Systems
- Databases

#### **Simplified Schematics** 4

# **3** Description

Tools &

Software

These devices are positive-edge-triggered D-type flip-flops with a direct clear ( $\overline{CLR}$ ) input.

Support &

Community

**...** 

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)    |  |  |  |  |  |  |  |
|-------------|------------|--------------------|--|--|--|--|--|--|--|
|             | SSOP (20)  | 7.20 mm × 5.30 mm  |  |  |  |  |  |  |  |
|             | SOIC (20)  | 12.80 mm × 7.50 mm |  |  |  |  |  |  |  |
| SNx4AHCT273 | PDIP (20)  | 22.48 mm × 6.35 mm |  |  |  |  |  |  |  |
|             | TSSOP (20) | 6.50 mm × 4.40 mm  |  |  |  |  |  |  |  |
|             | TVSOP (20) | 5.00 mm × 4.40 mm  |  |  |  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.





An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

# **Table of Contents** 1

| 1 | Feat | ures 1                             |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Dese | cription 1                         |
| 4 | Sim  | plified Schematics1                |
| 5 | Revi | sion History 2                     |
| 6 | Pin  | Configuration and Functions        |
| 7 | Spe  | cifications 4                      |
|   | 7.1  | Absolute Maximum Ratings 4         |
|   | 7.2  | Handling Ratings 4                 |
|   | 7.3  | Recommended Operating Conditions 4 |
|   | 7.4  | Thermal Information 5              |
|   | 7.5  | Electrical Characteristics 5       |
|   | 7.6  | Timing Requirements5               |
|   | 7.7  | Switching Characteristics          |
|   | 7.8  | Noise Characteristics 6            |
|   | 7.9  | Operating Characteristics          |
|   | 7.10 | Typical Characteristics 6          |
| 8 | Para | meter Measurement Information7     |

# **5** Revision History

#### Changes from Revision E (April 2002) to Revision F

| • | Updated document to new TI data sheet standards.                                      | . 1 |
|---|---------------------------------------------------------------------------------------|-----|
| • | Deleted Ordering Information table.                                                   | . 1 |
| • | Added Applications                                                                    | . 1 |
| • | Added Pin Functions table.                                                            | . 3 |
| • | Added Handling Ratings table.                                                         | . 4 |
| • | Changed MAX operating temperature to 125°C in Recommended Operating Conditions table. | . 4 |
| • | Added Typical Characteristics section.                                                | . 6 |
| • | Added Detailed Description section.                                                   | . 8 |
| • | Added Application and Implementation section.                                         | 10  |
|   |                                                                                       |     |

| 9  | Deta | iled Description8                  |
|----|------|------------------------------------|
|    | 9.1  | Overview                           |
|    | 9.2  | Functional Block Diagrams 8        |
|    | 9.3  | Feature Description                |
|    | 9.4  | Device Functional Modes9           |
| 10 | Арр  | lication and Implementation        |
|    | 10.1 | Application Information 10         |
|    | 10.2 | Typical Application 10             |
| 11 | Pow  | ver Supply Recommendations 11      |
| 12 | Lay  | out 11                             |
|    | 12.1 | Layout Guidelines 11               |
|    | 12.2 | Layout Example 11                  |
| 13 | Dev  | ice and Documentation Support 12   |
|    | 13.1 | Related Links 12                   |
|    | 13.2 | Trademarks 12                      |
|    | 13.3 | Electrostatic Discharge Caution 12 |
|    | 13.4 | Glossary 12                        |
| 14 | Mec  | hanical, Packaging, and Orderable  |
|    |      | rmation                            |

www.ti.com

Page

#### 2



### 6 Pin Configuration and Functions

SN54AHCT273 . . . J OR W PACKAGE SN74AHCT273 . . . DB, DGV, DW, N, NS, OR PW PACKAGE (TOP VIEW)

|     | (          | ••=••,  |  |
|-----|------------|---------|--|
| CLR |            | 20 Vcc  |  |
| 1Q  | 2          | 19 8Q   |  |
| 1D  | <b>[</b> 3 | 18 8D   |  |
| 2D  | 4          | 17 🛛 7D |  |
| 2Q  |            | 16 🛛 7Q |  |
| 3Q  | 6          | 15 🛛 6Q |  |
| 3D  | 7          | 14 🛛 6D |  |
| 4D  | 8          | 13 🛛 5D |  |
| 4Q  | 9          | 12 🛛 5Q |  |
| GND | [ 10       | 11 CLK  |  |

SN54AHCT273 . . . FK PACKAGE (TOP VIEW)



#### Pin Functions

| PIN NAME |                 | 1/2 | DESCRIPTION |
|----------|-----------------|-----|-------------|
| NO.      | NAME            | I/O | DESCRIPTION |
| 1        | CLR             | I   | Clear Pin   |
| 2        | 1Q              | 0   | 1Q Output   |
| 3        | 1D              | I   | 1D Input    |
| 4        | 2D              | I   | 2D Input    |
| 5        | 2Q              | 0   | 2Q Output   |
| 6        | 3Q              | 0   | 3Q Output   |
| 7        | 3D              | I   | 3D Input    |
| 8        | 4D              | I   | 4D Input    |
| 9        | 4Q              | 0   | 4Q Output   |
| 10       | GND             | —   | Ground Pin  |
| 11       | CLK             | I   | Clock Pin   |
| 12       | 5Q              | 0   | 5Q Output   |
| 13       | 5D              | I   | 5D Input    |
| 14       | 6D              | I   | 6D Input    |
| 15       | 6Q              | 0   | 6Q Output   |
| 16       | 7Q              | 0   | 7Q Output   |
| 17       | 7D              | I   | 7D Input    |
| 18       | 8D              | I   | 8D Input    |
| 19       | 8Q              | 0   | 8Q Output   |
| 20       | V <sub>CC</sub> | _   | Power Pin   |

SCLS375F-JUNE 1997-REVISED JULY 2014

www.ti.com

### 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 |                                                   |                                    | MIN  | MAX                   | UNIT |
|-----------------|---------------------------------------------------|------------------------------------|------|-----------------------|------|
| $V_{CC}$        | Supply voltage range                              | Supply voltage range               |      |                       |      |
| VI              | Input voltage range <sup>(2)</sup>                | Input voltage range <sup>(2)</sup> |      |                       | V    |
| Vo              | Output voltage range <sup>(2)</sup>               |                                    | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub> | Input clamp current                               | V <sub>1</sub> < 0                 |      | -20                   | mA   |
| I <sub>OK</sub> | Output clamp current                              | $V_O < 0$ or $V_O > V_{CC}$        |      | ±20                   | mA   |
| I <sub>O</sub>  | Continuous output current                         | $V_{O} = 0$ to $V_{CC}$            |      | ±25                   | mA   |
|                 | Continuous current through V <sub>CC</sub> or GND |                                    |      | ±75                   | mA   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

### 7.2 Handling Ratings

|                    |                          |                                                                                          | MIN | MAX  | UNIT |
|--------------------|--------------------------|------------------------------------------------------------------------------------------|-----|------|------|
| T <sub>stg</sub>   | Storage temperature rang | orage temperature range                                                                  |     |      |      |
| V <sub>(ESD)</sub> | Electrostatic discharge  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | 0   | 2000 | V    |
|                    |                          | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 0   | 1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 |                                    | SN54AHCT273 <sup>(2)</sup> |          | SN74AHC |          |      |
|-----------------|------------------------------------|----------------------------|----------|---------|----------|------|
|                 |                                    | MIN                        | MAX      | MIN     | MAX      | UNIT |
| V <sub>CC</sub> | Supply voltage                     | 4.5                        | 5.5      | 4.5     | 5.5      | V    |
| VIH             | High-level input voltage           | 2                          |          | 2       |          | V    |
| VIL             | Low-level input voltage            |                            | 0.8      |         | 0.8      | V    |
| VI              | Input voltage                      | 0                          | 5.5      | 0       | 5.5      | V    |
| Vo              | Output voltage                     | 0                          | $V_{CC}$ | 0       | $V_{CC}$ | V    |
| I <sub>OH</sub> | High-level output current          |                            | -8       |         | -8       | mA   |
| I <sub>OL</sub> | Low-level output current           |                            | 8        |         | 8        | mA   |
| Δt/Δv           | Input transition rise or fall rate |                            | 20       |         | 20       | ns/V |
| T <sub>A</sub>  | Operating free-air temperature     | -55                        | 125      | -40     | 125      | °C   |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI Application Report, Implications of Slow or Floating CMOS Inputs (SCBA004).

(2) Product Preview.



### 7.4 Thermal Information

|                       |                                              |      |      | SN74A | HCT273 |      |       |      |
|-----------------------|----------------------------------------------|------|------|-------|--------|------|-------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DB   | DW   | DGV   | N      | NS   | PW    | UNIT |
|                       |                                              |      |      | 20 F  | PINS   |      |       |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 98.7 | 81.8 | 118.1 | 53.9   | 79.4 | 104.7 |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 60.4 | 47.8 | 33.4  | 38.8   | 45.9 | 38.8  |      |
| $R_{\theta J B}$      | Junction-to-board thermal resistance         | 56.9 | 49.4 | 59.6  | 34.7   | 46.9 | 55.7  |      |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 21.6 | 20.1 | 1.1   | 26.9   | 19.1 | 2.9   | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 53.5 | 49.0 | 58.9  | 34.7   | 46.5 | 55.1  |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a  | n/a  | n/a   | n/a    | n/a  | n/a   |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, (SPRA953).

### 7.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER             | TEST CONDITIONS                                     | v               | T <sub>A</sub> | = 25°C |      | SN54AHC1 | 273 <sup>(1)</sup> | SN74AHC | Г273 |      |
|-----------------------|-----------------------------------------------------|-----------------|----------------|--------|------|----------|--------------------|---------|------|------|
| FARAMETER             | TEST CONDITIONS                                     | V <sub>cc</sub> | MIN            | TYP    | MAX  | MIN      | MAX                | MIN     | MAX  | UNIT |
| N                     | I <sub>OH</sub> = -50 μA                            | 4.5 V           | 4.4            | 4.5    |      | 4.4      |                    | 4.4     |      | V    |
| V <sub>OH</sub>       | I <sub>OH</sub> = -8 mA                             | 4.5 V           | 3.94           |        |      | 3.8      |                    | 3.8     |      | v    |
| N                     | I <sub>OL</sub> = 50 μA                             | 4.5 V           |                |        | 0.1  |          | 0.1                |         | 0.1  | V    |
| V <sub>OL</sub>       | $I_{OL} = 8 \text{ mA}$                             | 4.5 V           |                |        | 0.36 |          | 0.44               |         | 0.44 | v    |
| lı                    | $V_1 = 5.5 V \text{ or GND}$                        | 0 V to<br>5.5 V |                |        | ±0.1 |          | ±1 <sup>(2)</sup>  |         | ±1   | μΑ   |
| I <sub>CC</sub>       | $V_{I} = V_{CC} \text{ or } GND \qquad I_{O} = 0$   | 5.5 V           |                |        | 4    |          | 40                 |         | 40   | μA   |
| $\Delta I_{CC}^{(3)}$ | One input at 3.4 V, Other inputs at $V_{CC}$ or GND | 5.5 V           |                |        | 1.35 |          | 1.5                |         | 1.5  | mA   |
| C <sub>i</sub>        | $V_{I} = V_{CC}$ or GND                             | 5 V             |                | 2.5    | 10   |          |                    |         | 10   | pF   |

(1) Product Preview.

(2)

On products compliant to MIL-PRF-38535, this parameter is not production tested at  $V_{CC} = 0$  V. This is the increase in supply current for each input at one of the specified TTL voltage levels, rather than 0 V or  $V_{CC}$ . (3)

### 7.6 Timing Requirements

over recommended operating free-air temperature range,  $V_{CC} = 5 V \pm 0.5 V$  (unless otherwise noted) (see Figure 2)

|                               |                            |                  | T <sub>A</sub> = 25 | 5°C | SN54AHCT273 <sup>(1)</sup> |     | SN74AHCT273 |     | UNIT |
|-------------------------------|----------------------------|------------------|---------------------|-----|----------------------------|-----|-------------|-----|------|
|                               |                            |                  | MIN MAX             |     | MIN                        | MAX | MIN         | MAX | UNIT |
| t <sub>w</sub> Pulse duration | Dulas duration             | CLR low          | 5                   |     | 6                          |     | 6           |     | 22   |
|                               | Pulse duration             | CLK high or low  | 5                   |     | 6.5                        |     | 6.5         |     | ns   |
|                               | Catur time                 | Data before CLK↑ | 5                   |     | 5                          |     | 5           |     |      |
| t <sub>su</sub>               | Setup time                 | CLR before CLK↑  | 2.5                 |     | 2.5                        |     | 2.5         |     | ns   |
| t <sub>h</sub>                | Hold time, data after CLK↑ |                  | 0                   |     | 0                          |     | 0           |     | ns   |

(1) Product Preview.

#### SN54AHCT273, SN74AHCT273

SCLS375F-JUNE 1997-REVISED JULY 2014

www.ti.com

#### 7.7 Switching Characteristics

over recommended operating free-air temperature range, V<sub>CC</sub> = 5 V ± 0.5 V (unless otherwise noted) (see Figure 2)

| PARAMETER          | FROM    | то       | LOAD                   | Т                 | <sub>A</sub> = 25°C |                        | SN54AH            | CT273 <sup>(1)</sup> | SN74AH | CT273 | UNIT |     |   |        |  |
|--------------------|---------|----------|------------------------|-------------------|---------------------|------------------------|-------------------|----------------------|--------|-------|------|-----|---|--------|--|
| PARAMETER          | (INPUT) | (OUTPUT) | CAPACITANCE            | MIN               | TYP                 | MAX                    | MIN               | MAX                  | MIN    | MAX   | UNIT |     |   |        |  |
| 4                  |         |          | C <sub>L</sub> = 15 pF | 75 <sup>(2)</sup> | 120 <sup>(2)</sup>  |                        | 65 <sup>(2)</sup> |                      | 65     |       | MHz  |     |   |        |  |
| t <sub>max</sub>   |         |          |                        |                   |                     | C <sub>L</sub> = 50 pF | 50                | 75                   |        | 45    |      | 45  |   | IVITIZ |  |
| t <sub>PHL</sub>   | CLR     | Q        | C <sub>L</sub> = 15 pF |                   | 7.5 <sup>(2)</sup>  | 10 <sup>(2)</sup>      | 1 <sup>(2)</sup>  | 11.6 <sup>(2)</sup>  | 1      | 11.6  | ns   |     |   |        |  |
| t <sub>PLH</sub>   | CLK     | 0        | 0 15 - 5               |                   | 5.5 <sup>(2)</sup>  | 7.5 <sup>(2)</sup>     | 1 <sup>(2)</sup>  | 8.8 <sup>(2)</sup>   | 1      | 8.8   | 20   |     |   |        |  |
| t <sub>PHL</sub>   | CLK     | Q        | C <sub>L</sub> = 15 pF |                   | 5.8 <sup>(2)</sup>  | 8.2 <sup>(2)</sup>     | 1 <sup>(2)</sup>  | 10 <sup>(2)</sup>    | 1      | 10    | ns   |     |   |        |  |
| t <sub>PHL</sub>   | CLR     | Q        | C <sub>L</sub> = 50 pF |                   | 8.5                 | 11                     | 1                 | 12.6                 | 1      | 12.6  | ns   |     |   |        |  |
| t <sub>PLH</sub>   | CLK     | 0        | Q                      | 0                 | 0                   | 0                      | C = 50  pF        |                      | 6.5    | 8.5   | 1    | 9.8 | 1 | 9.8    |  |
| t <sub>PHL</sub>   | CLK     | Q        | C <sub>L</sub> = 50 pF |                   | 6.8                 | 9.2                    | 1                 | 11                   | 1      | 11    | ns   |     |   |        |  |
| t <sub>sk(o)</sub> |         |          | $C_L = 50 \text{ pF}$  |                   |                     | 1 <sup>(3)</sup>       |                   |                      |        | 1     | ns   |     |   |        |  |

(1) Product Preview.

On products compliant to MIL-PRF-38535, this parameter is not production tested. On products compliant to MIL-PRF-38535, this parameter does not apply. (2)

(3)

### 7.8 Noise Characteristics

 $V_{CC} = 5 \text{ V}, \text{ } C_L = 50 \text{ pF}, \text{ } T_A = 25^{\circ} C^{(1)}$ 

|                    | PARAMETER                                     | SN7 | UNIT  |     |      |
|--------------------|-----------------------------------------------|-----|-------|-----|------|
|                    | PARAMETER                                     | MIN | TYP   | MAX | UNIT |
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> |     | 7.6   |     | V    |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> |     | -0.48 |     | V    |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> | 4.4 |       |     | V    |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              | 2   |       |     | V    |
| V <sub>IL(D)</sub> | Low-level dynamic input voltage               |     |       | 0.8 | V    |

(1) Characteristics are for surface-mount packages only.

### 7.9 Operating Characteristics

 $T_A = 25^{\circ}C$ 

|                 | PARAMETER                     | TEST C   | CONDITIONS | TYP | UNIT |
|-----------------|-------------------------------|----------|------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance | No load, | f = 1 MHz  | 27  | pF   |

### 7.10 Typical Characteristics





#### 8 Parameter Measurement Information



NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq 1$  MHz, Z<sub>Q</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq 3$  ns, t<sub>f</sub>  $\leq 3$  ns.
- D. The outputs are measured one at a time with one input transition per measurement.

#### Figure 2. Load Circuit and Voltage Waveforms

### 9 Detailed Description

#### 9.1 Overview

These circuits are positive-edge-triggered D-type flip-flops with a direct clear (CLR) input. Information at the data (D) inputs meeting the setup time requirements is transferred to the Q outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When CLK is at either the high or low level, the D input has no effect at the output.

The inputs are TTL compatible with  $V_{IL}$  at 0.8 V and  $V_{IH}$  at 2 V. This feature allows the use of these devices as up translators in a mixed 3.3 V to 5 V system environment.

#### 9.2 Functional Block Diagrams



Figure 3. Logic Diagram (Positive Logic)



Figure 4. Logic Diagram, Each Flip-flop (Positive Logic)

8



#### 9.3 Feature Description

- Allow up voltage translation from 3.3 V to 5 V
  - Inputs accept TTL voltage levels
- Slow edge rates minimize output ringing

#### 9.4 Device Functional Modes

#### Table 1. Function Table (Each Flip-flop)

|     | INPUTS | OUTPUT |                |
|-----|--------|--------|----------------|
| CLR | CLK    | D      | Q              |
| L   | Х      | Х      | L              |
| Н   | ↑      | н      | Н              |
| н   | ↑      | L      | L              |
| Н   | L      | х      | Q <sub>0</sub> |

### **10** Application and Implementation

#### **10.1** Application Information

The SNx4AHCT273 is a low-drive CMOS device that can be used for a multitude of applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The inputs are TTL compatible. This feature makes it ideal for translating up from 3.3 V to 5 V. Figure 6 shows the reduction in ringing compared to higher drive parts such as AC.

#### **10.2 Typical Application**



Figure 5. Typical Application Schematic

#### 10.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads, so routing and load conditions should be considered to prevent ringing.

#### 10.2.2 Detailed Design Procedure

- 1. Recommended input conditions
  - Rise time and fall time specs: See ( $\Delta t/\Delta V$ ) in the *Recommended Operating Conditions* table.
  - Specified High and low levels: See (V<sub>IH</sub> and V<sub>IL</sub>) in the *Recommended Operating Conditions* table.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid  $V_{CC}$
- 2. Recommend output conditions
  - Load currents should not exceed 25 mA per output and 75 mA total for the part
  - Outputs should not be pulled above V<sub>CC</sub>



### Typical Application (continued)

#### 10.2.3 Application Curves



### **11 Power Supply Recommendations**

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Recommended Operating Conditions* table.

Each V<sub>CC</sub> pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1  $\mu$ F is recommended. If there are multiple V<sub>CC</sub> pins, 0.01  $\mu$ F or 0.022  $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

### 12 Layout

#### 12.1 Layout Guidelines

When using multiple bit logic devices inputs should not ever float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified in Figure 7 are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally inputs will be tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient. It is generally acceptable to float outputs unless the part is a transceiver.

#### 12.2 Layout Example



# **13 Device and Documentation Support**

## 13.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS       | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT &<br>COMMUNITY |
|-------------|----------------|--------------|------------------------|---------------------|------------------------|
| SN54AHCT273 | Click here     | Click here   | Click here             | Click here          | Click here             |
| SN74AHCT273 | Click here     | Click here   | Click here             | Click here          | Click here             |

#### Table 2. Related Links

#### 13.2 Trademarks

All trademarks are the property of their respective owners.

#### 13.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 13.4 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan            | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|---------------------|---------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                 | Ball material | (3)                |              | (4/5)          |         |
|                  |        |              |         |      |      |                     | (6)           |                    |              |                |         |
| SN74AHCT273DBR   | ACTIVE | SSOP         | DB      | 20   | 2000 | RoHS & Green        | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HB273          | Samples |
| SN74AHCT273DW    | ACTIVE | SOIC         | DW      | 20   | 25   | RoHS & Green        | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AHCT273        | Samples |
| SN74AHCT273DWR   | ACTIVE | SOIC         | DW      | 20   | 2000 | RoHS & Green        | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AHCT273        | Samples |
| SN74AHCT273N     | ACTIVE | PDIP         | Ν       | 20   | 20   | RoHS &<br>Non-Green | NIPDAU        | N / A for Pkg Type | -40 to 125   | SN74AHCT273N   | Samples |
| SN74AHCT273NSR   | ACTIVE | SO           | NS      | 20   | 2000 | RoHS & Green        | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AHCT273        | Samples |
| SN74AHCT273PWR   | ACTIVE | TSSOP        | PW      | 20   | 2000 | RoHS & Green        | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HB273          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

\*All dimensions are nominal

STRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device         | 0     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74AHCT273DBR | SSOP  | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74AHCT273DWR | SOIC  | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74AHCT273NSR | SO    | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 8.4        | 13.0       | 2.5        | 12.0       | 24.0      | Q1               |
| SN74AHCT273PWR | TSSOP | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

9-Aug-2022



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74AHCT273DBR | SSOP         | DB              | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74AHCT273DWR | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74AHCT273NSR | SO           | NS              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74AHCT273PWR | TSSOP        | PW              | 20   | 2000 | 356.0       | 356.0      | 35.0        |

### TEXAS INSTRUMENTS

www.ti.com

9-Aug-2022

### TUBE



## - B - Alignment groove width

\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74AHCT273DW | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN74AHCT273N  | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |

# **PW0020A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0020A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0020A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **DB0020A**



# **PACKAGE OUTLINE**

SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.



# DB0020A

# **EXAMPLE BOARD LAYOUT**

# SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DB0020A

# **EXAMPLE STENCIL DESIGN**

# SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### MECHANICAL DATA

#### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0-10 Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



# **DW0020A**



# **PACKAGE OUTLINE**

## SOIC - 2.65 mm max height

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



# DW0020A

# **EXAMPLE BOARD LAYOUT**

# SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DW0020A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated