



🖉 Order

Now







LMH6572

ZHCSIP3G – JUNE 2005 – REVISED AUGUST 2018

# LMH6572 三通道 2:1 高速视频多路复用器

- 1 特性
- 350MHz、250mV、-3dB 带宽
- 290MHz、2V<sub>PP</sub>、-3dB 带宽
- 10ns 通道开关时间
- 90dB 通道到通道隔离(在 5MHz 条件下)
- 0.02% 差分增益, 0.02° 差分相位
- 0.1dB 增益平坦度: 140MHz
- 1400V/µs 压摆率
- 宽电源电压范围:
   6V (±3V) 至 12V (±6V)
- 10MHz 时为 -78dB HD2
- 10MHz 时为 -75dB HD3
- 2 应用
- RGB 视频路由器
- 多输入视频监控器
- 容错数据开关

## 3 说明

LMH6572 是一款经过优化的高性能模拟多路复用器, 适用于专业级视频应用和其他高保真度、高带宽模拟 应用。LMH6572 可在 2V<sub>PP</sub> 输出信号电平提供 290MHz 带宽。140MHz 的 0.1dB 带宽和 1500V/µs 的压摆率使得该部件适用于高清电视 (HDTV) 和高分辨 率多媒体视频 应用。

LMH6572 针对 NTSC 和 PAL 视频信号的差分增益误 差和差分相位误差分别为 0.02% 和 0.02°,支持复合 视频 应用,同时可驱动后部端接的单个 75Ω 负载。 LM6572 可提供 80mA 线性输出电流来驱动多个视频 负载 应用。

LMH6572 具有 2V/V (+6dBv) 的内部增益,能够以 1V/V (0dBv) 的净增益驱动后部端接传输线。

LMH6572 可提供 SSOP 封装。

器件信息<sup>(1)</sup>

| 器件型号    | 封装        | 封装尺寸(标称值)       |
|---------|-----------|-----------------|
| LMH6572 | SSOP (16) | 4.90mm × 3.90mm |
|         |           |                 |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。





目录

| 1 | 特性   |                                    |
|---|------|------------------------------------|
| 2 | 应用   | 1                                  |
| 3 | 说明   | 1                                  |
| 4 | 修订   | 历史记录 2                             |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 4              |
|   | 6.5  | ±5V Electrical Characteristics 5   |
|   | 6.6  | ±3.3V Electrical Characteristics   |
|   | 6.7  | Typical Characteristics 8          |
| 7 | Deta | ailed Description                  |

# 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| C | nanges from Revision F (May 2013) to Revision G Page                                                                           |
|---|--------------------------------------------------------------------------------------------------------------------------------|
| • | 已删除 预览水印                                                                                                                       |
| • | 已添加 器件信息 表、引脚配置和功能 部分、ESD 额定值 表、特性 说明 部分、电源建议 部分、布局 部分、器件和<br>文档支持 部分以及机械、封装和可订购信息 部分                                          |
| • | Deleted bolding from Electrical Characteristics specifications, added temperature range to test conditions for clarification 5 |
| • | Changed Overview title from General Information 11                                                                             |
| • | Changed Layout Considerations title to Layout Guidelines 16                                                                    |
| C | nanges from Revision E (April 2013) to Revision F Page                                                                         |
| • | Changed layout of National Semiconductor Data Sheet to TI format                                                               |

#### 7.1 Overview ...... 11 7.2 Feature Description..... 11 Power Supply Recommendations ...... 15 8 8.1 Power Dissipation ..... 15 8.2 ESD Protection...... 15 9 9.1 Layout Guidelines ..... 16 10 器件和文档支持...... 17 10.1 接收文档更新通知 ...... 17 10.2 社区资源...... 17 10.4 静电放电警告...... 17 术语表 ...... 17 10.5 11 机械、封装和可订购信息...... 17



www.ti.com.cn



# 5 Pin Configuration and Functions



#### **Truth Table**

| SEL | EN | OUT     |
|-----|----|---------|
| 0   | 0  | CH 1    |
| 1   | 0  | CH 0    |
| Х   | 1  | Disable |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

see (1)(2)

|                                                   | MIN | MAX        | UNIT |
|---------------------------------------------------|-----|------------|------|
| Supply Voltage (V <sup>+</sup> – V <sup>-</sup> ) |     | 13.2       | V    |
| lout <sup>(3)</sup>                               |     | 130        | mA   |
| Input Voltage Range                               |     | $\pm(V_S)$ | V    |
| Maximum Junction Temperature <sup>(4)</sup>       |     | +150       | °C   |
| Storage temperature, T <sub>stg</sub>             | -65 | +150       | °C   |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications, see the Electrical Characteristics tables.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

(3) The maximum output current (I<sub>OUT</sub>) is determined by the device power dissipation limitations. See the *Power Dissipation* section for more details. A short circuit condition should be limited to 5 seconds or less.

(4) Human Body Model, 1.5 k $\Omega$  in series with 100 pF. Machine Model 0  $\Omega$  in series with 200 pF.

#### 6.2 ESD Ratings

|                    |                         |                                                                   | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Machine model (MM)                                                | ±200  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

see (1)

|                       | MIN | NOM MAX | UNIT |
|-----------------------|-----|---------|------|
| Operating Temperature | -40 | 85      | °C   |
| Supply Voltage Range  | 6   | 12      | V    |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications, see the Electrical Characteristics tables.

### 6.4 Thermal Information

|                       |                                           | LMH6572    |      |
|-----------------------|-------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>             | DBQ (SSOP) | UNIT |
|                       |                                           | 16 PINS    |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance    | 125        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 36         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.5 ±5V Electrical Characteristics

 $V_{\rm S} = \pm 5$  V and  $R_{\rm L} = 100 \Omega$ , (unless otherwise noted)

|           | PARAMETER                                      | TEST CONDITIONS <sup>(1)</sup>                                                   | MIN  | TYP   | MAX   | UNIT   |
|-----------|------------------------------------------------|----------------------------------------------------------------------------------|------|-------|-------|--------|
| FREQUE    | NCY DOMAIN PERFORMANCE                         |                                                                                  |      |       | ·     |        |
| SSBW      | –3 dB Bandwidth                                | $V_{OUT} = 0.25 V_{PP}$                                                          |      | 350   |       | MHz    |
| LSBW      | -3 dB Bandwidth <sup>(2)</sup>                 | V <sub>OUT</sub> = 2 V <sub>PP</sub>                                             | 250  | 290   |       | MHz    |
| .1 dBBW   | 0.1 dB Bandwidth                               | $V_{OUT} = 0.25 V_{PP}$                                                          |      | 140   |       | MHz    |
| DG        | Differential Gain                              | R <sub>L</sub> = 150 Ω, f = 4.43 MHz                                             |      | 0.02% |       |        |
| DP        | Differential Phase                             | R <sub>L</sub> = 150 Ω, f = 4.43 MHz                                             |      | 0.02  |       | deg    |
| TIME DO   | MAIN RESPONSE                                  | + +                                                                              |      |       |       |        |
| TRS       | Channel to Channel Switching Time              | Logic Transition to 90% Output                                                   |      | 10    |       | ns     |
|           | Enable and Disable Times                       | Logic Transition to 90% or 10% Output                                            |      | 11    |       | ns     |
| TRL       | Rise and Fall Time                             | 2-V Step                                                                         |      | 1.5   |       | ns     |
| TSS       | Settling Time to 0.05%                         | 2-V Step                                                                         |      | 17    |       | ns     |
| OS        | Overshoot                                      | 4-V Step                                                                         |      | 5%    |       |        |
| SR        | Slew Rate <sup>(2)</sup>                       | 4-V Step                                                                         | 1200 | 1400  |       | V/µs   |
| DISTORT   | ION                                            |                                                                                  |      |       | 1     |        |
| HD2       | 2 <sup>nd</sup> Harmonic Distortion            | 2 V <sub>PP</sub> , 10 MHz                                                       |      | -78   |       | dBc    |
| HD3       | 3 <sup>rd</sup> Harmonic Distortion            | 2 V <sub>PP</sub> , 10 MHz                                                       |      | -75   |       | dBc    |
| IMD       | 3 <sup>rd</sup> Order Intermodulation Products | 10 MHz, Two tones 2 V <sub>PP</sub> at Output                                    |      | -80   |       | dBc    |
| EQUIVAL   | ENT INPUT NOISE                                |                                                                                  |      |       |       |        |
| VN        | Voltage                                        | >1 MHz, Input Referred                                                           |      | 5     |       | nV√Hz  |
| ICN       | Current                                        | >1 MHz, Input Referred                                                           |      | 5     |       | pA/√Hz |
| STATIC, I | DC PERFORMANCE                                 |                                                                                  |      |       |       |        |
| GAIN      | Voltage Gain                                   |                                                                                  |      | 2.0   |       | V/V    |
|           |                                                | No load, with respect to nominal gain of 2.00 V/V                                |      | ±0.3% | ±0.5% |        |
|           | Gain Error <sup>(3)</sup>                      | No load, with respect to nominal gain of 2.00 V/V, $T_A = -40^{\circ}C$ to +85°C |      | ±0.3% | ±0.7% |        |
|           | Gain Error                                     | $R_L = 50 \Omega$ , with respect to nominal gain of 2.00 V/V                     |      | 0.3%  |       |        |
|           |                                                | $V_{IN} = 0 V$                                                                   |      | 1     | ±14   |        |
| VIO       | Output Offset Voltage <sup>(3)</sup>           | $V_{IN} = 0 V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                      |      | 1     | ±17.5 | mV     |
| DVIO      | Average Drift                                  |                                                                                  |      | 27    |       | µV/°C  |
|           | 1 + 1 + 1 = 0                                  | V <sub>IN</sub> = 0 V                                                            |      | -1.4  | ±5.0  |        |
| IBN       | Input Bias Current <sup>(3)(4)</sup>           | $V_{IN} = 0 V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                      |      | -1.4  | ±5.6  | μA     |
| DIBN      | Average Drift                                  |                                                                                  |      | 7     |       | nA/°C  |
|           |                                                | DC, Input referred                                                               | 50   | 54    |       |        |
| PSRR      | Power Supply Rejection Ratio <sup>(3)</sup>    | DC, Input referred, $T_A = -40^{\circ}$ C to +85°C                               | 48   | 54    |       | dB     |
|           |                                                | No load                                                                          | 20   | 23    | 25    |        |
| ICC       | Supply Current <sup>(3)</sup>                  | No load, $T_A = -40^{\circ}C$ to $+85^{\circ}C$                                  | 20   | 23    | 28.5  | mA     |
|           |                                                | No load                                                                          |      | 2.0   | 2.2   |        |
|           | Supply Current Disabled <sup>(3)</sup>         | No load, $T_A = -40^{\circ}C$ to $+85^{\circ}C$                                  |      | 2.0   | 2.3   | mA     |
| VIH       | Logic High Threshold <sup>(3)</sup>            | Select and Enable Pins                                                           | 2.0  |       |       | V      |

(1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No specification of parametric performance is indicated in the electrical tables under conditions of internal self heating where T<sub>J</sub> > T<sub>A</sub>. See the *Power Dissipation* section for information on temperature de-rating of this device. Minimum and maximum ratings are based on product testing, characterization and simulation. Individual parameters are tested as noted.

(2) Parameters ensured by design.

(3) Parameters ensured by electrical testing at 25° C.

(4) Positive Value is current into device.

Copyright © 2005–2018, Texas Instruments Incorporated



## ±5V Electrical Characteristics (continued)

| $V_{\circ} = \pm 5$ | V and $R_1 =$ | 100 Ω.  | (unless   | otherwise noted) |
|---------------------|---------------|---------|-----------|------------------|
| 15                  |               | 100 11, | (01110000 |                  |

|                                   | PARAMETER                                   | TEST CONDITIONS <sup>(1)</sup>                                  | MIN       | TYP   | MAX  | UNIT |
|-----------------------------------|---------------------------------------------|-----------------------------------------------------------------|-----------|-------|------|------|
| VIL                               | Logic Low Threshold <sup>(3)</sup>          | Select and Enable Pins                                          |           |       | 0.8  | V    |
| 1:1                               | Legis Die leget Compath au (4)              | Logic Input = 0 V                                               |           | -1    | ±5.0 | ۵    |
| liL                               | Logic Pin Input Current Low <sup>(4)</sup>  | Logic Input = 0 V, $T_A = -40^{\circ}C$ to +85°C                |           | -1    | ±15  | μA   |
|                                   |                                             | Logic Input = 2.0 V                                             | 112       | 150   | 200  |      |
| liH                               | Logic Pin Input Current High <sup>(4)</sup> | Logic Input = 2.0 V, $T_A = -40$ °C to +85°C                    | 100       | 150   | 210  | μA   |
| MISCELI                           | ANEOUS PERFORMANCE                          |                                                                 |           |       |      |      |
| RF Internal Feedback and Gain Set |                                             |                                                                 | 650       | 800   | 940  | 0    |
| Resistor Values                   | $T_A = -40^{\circ}C$ to $+85^{\circ}C$      | 620                                                             | 800       | 1010  | Ω    |      |
| RODIS                             | Disabled Output Resistance                  | Internal Feedback and Gain Set<br>Resistors in Series to Ground | 1.3       | 1.6   | 1.88 | kΩ   |
| RIN+                              | Input Resistance                            |                                                                 |           | 100   |      | kΩ   |
| CIN                               | Input Capacitance                           |                                                                 |           | 0.9   |      | pF   |
| ROUT                              | Output Resistance                           |                                                                 |           | 0.26  |      | Ω    |
| VO                                |                                             | No Load                                                         | ±3.83     | ±3.9  |      | V    |
| vO                                |                                             | No Load, $T_A = -40^{\circ}C$ to $+85^{\circ}C$                 | ±3.80     | ±3.9  |      | v    |
| VOL                               | Output Voltage Range                        | R <sub>L</sub> = 100 Ω                                          | ±3.52     | ±3.53 |      | V    |
| VOL                               |                                             | $R_L = 100 \Omega$ , $T_A = -40^{\circ}C$ to +85°C              | ±3.5      | ±3.53 |      | v    |
| CMIR                              | Input Voltage Range                         |                                                                 | <u>+2</u> | ±2.5  |      | V    |
| 10                                | Linear Output Current $^{(3)}(4)$           | $V_{IN} = 0 V$                                                  | +70       | ±80   |      | mA   |
| Ю                                 | Linear Output Current <sup>(3)(4)</sup>     | $V_{IN} = 0 V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C$     | 40        | ±80   |      |      |
| ISC                               | Short Circuit Current <sup>(5)</sup>        | $V_{IN} = \pm 2$ V, Output Shorted to Ground                    |           | ±230  |      | mA   |
| XTLK                              | Channel to Channel Crosstalk                | $V_{IN} = 2 V_{PP}$ at 5 MHz                                    |           | -90   |      | dBc  |
| XTLK                              | Channel to Channel Crosstalk                | $V_{IN} = 2 V_{PP}$ at 100 MHz                                  |           | -54   |      | dBc  |
| XTLK                              | All Hostile Crosstalk                       | In A, C, Out B, V <sub>IN</sub> = 2 V <sub>PP</sub> at 5 MHz    |           | -95   |      | dBc  |

(5) The maximum output current (I<sub>OUT</sub>) is determined by the device power dissipation limitations. See the *Power Dissipation* section for more details. A short circuit condition should be limited to 5 seconds or less.



#### 6.6 ±3.3V Electrical Characteristics

 $V_{\rm S}$  = ±3.3 V, R<sub>L</sub> = 100  $\Omega$  (unless otherwise noted)

|           | PARAMETER                                      | TEST CONDITIONS <sup>(1)</sup>                | MIN TYP | MAX | UNIT  |
|-----------|------------------------------------------------|-----------------------------------------------|---------|-----|-------|
| FREQUEN   | CY DOMAIN PERFORMANCE                          |                                               |         | L   |       |
| SSBW      | -3 dB Bandwidth                                | $V_{OUT} = 0.25 V_{PP}$                       | 360     |     | MHz   |
| LSBW      | -3 dB Bandwidth                                | $V_{OUT} = 2.0 V_{PP}$                        | 270     |     | MHz   |
| 0.1 dBBW  | 0.1 dB Bandwidth                               | $V_{OUT} = 0.5 V_{PP}$                        | 80      |     | MHz   |
| GFP       | Peaking                                        | DC to 200 MHz                                 | 0.3     |     | dB    |
| DG        | Differential Gain                              | R <sub>L</sub> = 150 Ω, f = 4.43 MHz          | 0.02%   |     |       |
| DP        | Differential Phase                             | R <sub>L</sub> = 150 Ω, f = 4.43 MHz          | 0.03    |     | deg   |
| TIME DOM  | AIN RESPONSE                                   |                                               |         |     |       |
| TRL       | Rise and Fall Time                             | 2-V Step                                      | 2.0     |     | ns    |
| TSS       | Settling Time to 0.05%                         | 2-V Step                                      | 15      |     | ns    |
| OS        | Overshoot                                      | 2-V Step                                      | 5%      |     |       |
| SR        | Slew Rate                                      | 2-V Step                                      | 1000    |     | V/µs  |
| DISTORTIC | DN                                             |                                               |         |     |       |
| HD2       | 2 <sup>nd</sup> Harmonic Distortion            | 2 V <sub>PP</sub> , 10 MHz                    | -70     |     | dBc   |
| HD3       | 3 <sup>rd</sup> Harmonic Distortion            | 2 V <sub>PP</sub> , 10 MHz                    | -74     |     | dBc   |
| IMD       | 3 <sup>rd</sup> Order Intermodulation Products | 10 MHz, Two tones 2 V <sub>PP</sub> at Output | -79     |     | dBc   |
| STATIC, D | C PERFORMANCE                                  |                                               |         |     |       |
| GAIN      | Voltage Gain                                   |                                               | 2.0     |     | V/V   |
| VIO       | Output Offset Voltage                          | $V_{IN} = 0 V$                                | 1       |     | mV    |
| DVIO      | Average Drift                                  |                                               | 36      |     | µV/°C |
| IBN       | Input Bias Current <sup>(2)</sup>              | $V_{IN} = 0 V$                                | 2       |     | μA    |
| DIBN      | Average Drift                                  |                                               | 24      |     | nA/°C |
| PSRR      | Power Supply Rejection Ratio                   | DC, Input Referred                            | 54      |     | dB    |
| ICC       | Supply Current                                 | R <sub>L</sub> = ∞                            | 20      |     | mA    |
| VIH       | Logic High Threshold                           | Select and Enable Pins                        |         | 1.3 | V     |
| VIL       | Logic Low Threshold                            | Select and Enable Pins                        | 0.4     |     | V     |
| MISCELLA  | NEOUS PERFORMANCE                              |                                               |         |     |       |
| RIN+      | Input Resistance                               |                                               | 100     |     | kΩ    |
| CIN       | Input Capacitance                              |                                               | 0.9     |     | pF    |
| ROUT      | Output Resistance                              |                                               | 0.27    |     | Ω     |
| VO        | Output Voltage Pango                           | No Load                                       | ±2.5    |     | V     |
| VOL       | Output Voltage Range                           | R <sub>L</sub> = 100 Ω                        | ±2.2    |     | V     |
| CMIR      | Input Voltage Range                            |                                               | ±1.2    |     | V     |
| IO        | Linear Output Current                          | $V_{IN} = 0V$                                 | ±60     |     | mA    |
| ISC       | Short Circuit Current                          | $V_{IN} = \pm 1V$ , Output Shorted to Ground  | ±150    |     | mA    |
| XTLK      | Channel to Channel Crosstalk                   | 5 MHz                                         | -90     |     | dBc   |

(1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No specification of parametric performance is indicated in the electrical tables under conditions of internal self heating where T<sub>J</sub> > T<sub>A</sub>. See the *Power Dissipation* section for information on temperature de-rating of this device. Minimum and maximum ratings are based on product testing, characterization and simulation. Individual parameters are tested as noted.

(2) Positive Value is current into device.

LMH6572 ZHCSIP3G – JUNE 2005 – REVISED AUGUST 2018



www.ti.com.cn

### 6.7 Typical Characteristics

 $V_{S} = \pm 5 \text{ V}$  and  $R_{L} = 100 \Omega$  (unless otherwise noted)





### **Typical Characteristics (continued)**







## **Typical Characteristics (continued)**

 $V_{S} = \pm 5 \text{ V}$  and  $R_{L} = 100 \Omega$  (unless otherwise noted)





### 7 Detailed Description

The LMH6572 is a high-speed triple 2:1 analog multiplexer, optimized for very high speed and low distortion. With a fixed gain of 2 and excellent AC performance, the LMH6572 is ideally suited for switching high resolution, presentation grade video signals. The LMH6572 has no internal ground reference. Single or split supply configurations are both possible. The LMH6572 features very high speed channel switching and disable times. When disabled the LMH6572 output is high impedance, making multiplexer expansion possible by combining multiple devices.

#### 7.2 Feature Description

#### 7.2.1 Single Supply Operation

The LMH6572 uses mid-supply referenced circuits for the select and disable pins. In order to use the LMH6572 in single supply configuration, it is necessary to use a circuit similar to Figure 19. In this configuration the logical inputs are compatible with high breakdown open collector TTL, or open drain CMOS logic. In addition, the default logic state is reversed since there is a pull-up resistor on those pins. Single supply operation also requires the input to be biased to within the common mode input range of roughly  $\pm 2V$  from the mid-supply point.

#### 7.2.2 Video Performance

The LMH6572 has been designed to provide excellent performance with production quality video signals in a wide variety of formats such as HDTV and High Resolution VGA. Best performance will be obtained with back-terminated loads. The back termination reduces reflections from the transmission line and effectively masks transmission line and other parasitic capacitances from the amplifier output stage. Figure 18 shows a typical configuration for driving a 75- $\Omega$  cable. The output buffer is configured for a gain of 2, so using back terminated loads will give a net gain of 1.



#### 7.2.3 Gain Accuracy

The gain accuracy of the LMH6572 is accurate to  $\pm 0.5\%$  (0.3% typical) and stable over temperature. The internal gain setting resistors, RF and RG, match very well; however, over process and temperature their absolute value will change.



### Feature Description (continued)

#### 7.2.4 Expanding the Multiplexer

It is possible to build higher density multiplexers by paralleling several LMH6572s. Figure 20 shows a 4:1 RGB MUX using two LMH6572s:



Figure 20. RGB MUX Using Two LMH6572's

If it is important in the end application to make sure that <u>no two inputs</u> are presented to the output at the same time, an optional delay block can be added prior to the ENABLE(EN) pin of each <u>device</u>, as shown. Figure 21 shows one possible approach to this delay circuit. The delay circuit shown will delay ENABLE's H to L transitions ( $R_1$  and  $C_1$  decay) but will not delay its L to H transition.



Figure 21. Delay Circuit Implementation

 $R_2$  should be kept small compared to  $R_1$  in order to not reduce the ENABLE voltage and to produce little or no delay to the ENABLE L to H transition.

With the  $\overline{\text{ENABLE}}$  pin putting the output stage into a high impedance state, several LMH6572's can be tied together to form a larger input MUX. However, there is a slight loading effect on the active output caused by the off-channel feedback and gain set resistors, as shown in Figure 21. Figure 22 is assuming there are four LMH6572 devices tied together to form a triple 8:1 MUX. With the internal resistors valued at approximately  $800\Omega$ , the gain error is about -0.57 dB, or about -6%.



#### Feature Description (continued)



#### Figure 22. Multiplexer Input Expansion by Combining Outputs

An alternate approach would be to tie the outputs directly together and let all devices share a common back termination resistor in order to alleviate the gain error issue above.

The drawback in this case is the increased capacitive load presented to the output of each LMH6572 due to the offstate capacitance of the LMH6572.



#### Feature Description (continued)

#### 7.2.5 Other Applications

The LMH6572 may be utilized in systems that involve a single RGB channel as well whenever there is a need to switch between different "flavors" of a single RGB input.

Here are some examples:

- 1. RGB positive polarity, negative polarity switch
- 2. RGB full resolution, high-pass filter switch

In each of these applications, the same RGB input occupies one set of inputs to the LMH6572 and the other "flavor" would be tied to the other input set.

#### 7.2.5.1 Driving Capacitive Loads

Capacitive output loading applications will benefit from the use of a series output resistor. Figure 23 shows the use of a series output resistor,  $R_{OUT}$ , to stabilize the amplifier output under capacitive loading. Capacitive loads of 5 to 120 pF are the most critical, causing ringing, frequency response peaking and possible oscillation. Figure 24 gives a recommended value for selecting a series output resistor for mitigating capacitive loads. The values suggested in the charts are selected for .5 dB or less of peaking in the frequency response. This gives a good compromise between settling time and bandwidth. For applications where maximum frequency response is needed and some peaking is tolerable, the value of  $R_{OUT}$  can be reduced slightly from the recommended values.



Figure 23. Decoupling Capacitive Loads





### 8 Power Supply Recommendations

#### 8.1 **Power Dissipation**

The LMH6572 is optimized for maximum speed and performance in the small form factor of the standard SSOP package. To achieve its high level of performance, the LMH6572 consumes 23 mA of quiescent current, which cannot be neglected when considering the total package power dissipation limit. To ensure maximum output drive and highest performance, thermal shutdown is not provided. Therefore, it is of utmost importance to make sure that the  $T_{JMAX}$  is never exceeded due to the overall power dissipation.

Follow these steps to determine the Maximum power dissipation for the LMH6572:

1. Calculate the quiescent (no-load) power:

| $P_{AMP} = I_{CC}^{*} (V_{S})$                                                                                           |     |
|--------------------------------------------------------------------------------------------------------------------------|-----|
| where                                                                                                                    |     |
| • $V_{\rm S} = V^+ - V^-$                                                                                                | (1) |
| <ol><li>Calculate the RMS power dissipated in the output stage:</li></ol>                                                |     |
| $P_{D} (rms) = rms [(V_{S} - V_{OUT}) * I_{OUT}]$                                                                        |     |
| where                                                                                                                    |     |
| <ul> <li>V<sub>OUT</sub> and I<sub>OUT</sub> are the voltage across and the current through the external load</li> </ul> |     |
| <ul> <li>V<sub>S</sub> is the total supply voltage</li> </ul>                                                            | (2) |
| 3. Calculate the total RMS power:                                                                                        |     |
| $P_{T} = P_{AMP} + P_{D}$                                                                                                | (3) |
| The maximum power that the LMUCE72 peakage can discipate at a given temperature can be derived with                      | the |

The maximum power that the LMH6572 package can dissipate at a given temperature can be derived with the following equation:

 $\mathsf{P}_{\mathsf{MAX}} = (150^{\circ}\mathsf{C} - \mathsf{T}_{\mathsf{AMB}}) / \theta_{\mathsf{JA}}$ 

where

- T<sub>AMB</sub> = Ambient temperature (°C)
- θ<sub>JA</sub> = Thermal resistance, from junction to ambient, for a given package (°C/W)
- For the SSOP package  $\theta_{JA}$  is 125 °C/W

### 8.2 ESD Protection

The LMH6572 is protected against electrostatic discharge (ESD) on all pins. The LMH6572 will survive 2000V Human Body model and 200V Machine model events. Under normal operation the ESD diodes have no effect on circuit performance. There are occasions, however, when the ESD diodes will be evident. If the LMH6572 is driven by a large signal while the device is powered down the ESD diodes will conduct. The current that flows through the ESD diodes will either exit the chip through the supply pins or will flow through the device, hence it is possible to power up a chip with a large signal applied to the input pins. Shorting the power pins to each other will prevent the chip from being powered up through the input.

(4)

### 9 Layout

#### 9.1 Layout Guidelines

Whenever questions about layout arise, use the LMH730151 evaluation board as a guide. To reduce parasitic capacitances, ground and power planes should be removed near the input and output pins. For long signal paths controlled impedance lines should be used, along with impedance matching elements at both ends. Bypass capacitors should be placed as close to the device as possible. Bypass capacitors from each rail to ground are applied in pairs. The larger electrolytic bypass capacitors can be located farther from the device; however, the smaller ceramic capacitors should be placed as close to the device as possible. In Figure 18 and Figure 19, the capacitor between V<sup>+</sup> and V<sup>-</sup> is optional, but is recommended for best second harmonic distortion. Another way to enhance performance is to use pairs of 0.01  $\mu$ F and 0.1  $\mu$ F ceramic capacitors for each supply bypass.

#### 9.1.1 Evaluation Boards

Texas Instruments provides the following evaluation boards as a guide for high frequency layout and as an aid in device testing and characterization. Many of the datasheet plots were measured with these boards.

| DEVICE  | PACKAGE | EVALUATION BOARD PART NUMBER |
|---------|---------|------------------------------|
| LMH6572 | SSOP    | LMH730151                    |

An evaluation board can be shipped when a device sample request is placed with Texas Instruments.



#### 10 器件和文档支持

#### 10.1 接收文档更新通知

要接收文档更新通知,请导航至 TI.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 10.2 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

设计支持 **71 参考设计支持** 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

#### 10.3 商标

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 10.4 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 10.5 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、缩写和定义。

#### 11 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更, 恕不另行通知, 且 不会对此文档进行修订。如需获取此数据表的浏览器版本, 请查阅左侧的导航栏。



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                      |              |                         |         |
| LMH6572MQ/NOPB   | ACTIVE        | SSOP         | DBQ                | 16   | 95             | RoHS & Green    | SN                            | Level-1-260C-UNLIM   | -40 to 85    | LH65<br>72MQ            | Samples |
| LMH6572MQX/NOPB  | ACTIVE        | SSOP         | DBQ                | 16   | 2500           | RoHS & Green    | SN                            | Level-1-260C-UNLIM   | -40 to 85    | LH65<br>72MQ            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

10-Dec-2020

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

### TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LMH6572MQX/NOPB             | SSOP            | DBQ                | 16   | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMH6572MQX/NOPB | SSOP         | DBQ             | 16   | 2500 | 367.0       | 367.0      | 35.0        |



www.ti.com

5-Jan-2022

## TUBE



#### \*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LMH6572MQ/NOPB | DBQ          | SSOP         | 16   | 95  | 495    | 8      | 4064   | 3.05   |

# **DBQ0016A**



# **PACKAGE OUTLINE**

## SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
- This dimension does not include interlead flash.
   Reference JEDEC registration MO-137, variation AB.



# DBQ0016A

# **EXAMPLE BOARD LAYOUT**

## SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBQ0016A

# **EXAMPLE STENCIL DESIGN**

## SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司