### TPS62150A-Q1, TPS62152A-Q1, TPS62153A-Q1 ZHCSCG9C-MAY 2014-REVISED JULY 2019 # 采用 DCS-Control<sup>™</sup> 技术的 TPS6215xA-Q1 3V 至 17V 1A 降压转换器 ### 1 特性 - DCS-Control™拓扑 - 符合汽车类 应用要求 - 具有符合 AEC-Q100 标准的下列特性: - 器件温度等级: -40°C 至 125°C 的工作结温范 围 - 器件 HBM ESD 分类等级 2 - 器件 CDM ESD 分类等级 C4B - 输入电压范围: 3V 至 17V - 可调节输出电压范围为 0.9V 至 6V - 引脚可选输出电压(标称值,+5%) - 可编程软启动和跟踪 - 节能模式无缝转换 - 17µA 的静态电流(典型值) - 可选工作频率 - 电源正常状态输出 - 100% 占空比模式 - 短路保护 - 过热保护 - 与 TPS62130A-Q1 引脚对引脚兼容 - 采用 3mm x 3mm VQFN-16 封装 - 借助 WEBENCH<sup>®</sup> 电源设计器并使用 TPS62150A-Q1 创建定制设计方案 #### 2 应用 - 汽车负载点 (POL) 电源 - 信息娱乐系统、CAN、USB 电源 - 嵌入式系统 - LDO 替代产品 ### 3 说明 TPS62150A-Q1 器件是一款易于使用的同步降压直流/ 直流转换器,针对 应用 进行了优化。通常为 2.5MHz 的高开关频率允许使用小型电感器,并且通过使用 DCS-Control™ 拓扑技术提供快速瞬态响应以及高输出 电压精度。 借助 3 至 17V 的宽运行输入电压范围,此器件非常适合于由中间总线电源轨供电的系统。其输出电压为 0.9V 至 6V,支持高达 1A 的持续输出电流(使用 100% 占空比模式)。 输出电压启动斜率由软启动引脚控制,从而实现作为独立电源或者在跟踪配置下的运行。通过配置使能和开漏电源正常引脚也有可能实现电源排序。 在省电模式下,此器件显示来自 $V_{IN}$ 的静态电流大约为 $17\mu A$ 。如果负载较小,则自动且无缝进入省电模式,并在整个负载范围内保持高效率。在关断模式下,此器件被关闭且关断流耗少于 $2\mu A$ 。该器件采用 $3mm\times 3mm$ (RGT) 16 引脚超薄型四方扁平无引线 (VQFN) 封装。。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |--------------|-----------|---------------| | TPS62150A-Q1 | | | | TPS62152A-Q1 | VQFN (16) | 3.00 x 3.00mm | | TPS62153A-Q1 | | | (1) 如需了解所有可用封装,请参阅产品说明书末尾的可订购产品 附录。 #### 典型应用电路原理图 ### 效率与输出电流 | | ᆿ. | |----------------|----| | $\blacksquare$ | 71 | | $\vdash$ | ~1 | | 1 | 特性 1 | | 9.3 Feature Description | 9 | |---|--------------------------------------|----|--------------------------------|----| | 2 | 应用1 | | 9.4 Device Functional Modes | | | 3 | | 10 | Application and Implementation | 14 | | 4 | 修订历史记录 | | 10.1 Application Information | 14 | | 5 | Device Comparison Table | | 10.2 Typical Application | 14 | | 6 | Pin Configuration and Functions | 11 | Power Supply Recommendations | 28 | | 7 | Specifications4 | 12 | Layout | 29 | | • | 7.1 Absolute Maximum Ratings | | 12.1 Layout Guidelines | 29 | | | 7.2 Handling Ratings | | 12.2 Layout Example | 29 | | | 7.3 Recommended Operating Conditions | 13 | 器件和文档支持 | 30 | | | 7.4 Thermal Information | | 13.1 器件支持 | 30 | | | 7.5 Electrical Characteristics5 | | 13.2 相关链接 | 30 | | | 7.6 Typical Characteristics6 | | 13.3 接收文档更新通知 | 30 | | 8 | Parameter Measurement Information | | 13.4 社区资源 | 30 | | 9 | Detailed Description8 | | 13.5 商标 | | | • | 9.1 Overview 8 | | 13.6 静电放电警告 | 30 | | | 9.2 Functional Block Diagram | | 13.7 Glossary | | | | 5.2 · asta. al block blagfall | 14 | 机械、封装和可订购信息 | 31 | **4** 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | _ | hanges from Revision B (July 2017) to Revision C | Page | |---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | • | 已添加 添加了 TPS62152A-Q1 的初始发行版 | 1 | | С | hanges from Revision A (November 201 6) to Revision B | Page | | • | 已添加 通篇添加了 WEBENCH® 链接 | 1 | | • | Changed "LOG" pin to "FSW" pin on the <i>Pin Configuration and Functions</i> and added FSW description throughout the document | | | • | Added SW (AC) spec to the Absolute Maximum Ratings table | 4 | | • | Added Power Good Pin Logic Table and Frequency Selection (FSW) section regarding pin control | 12 | | С | | | | | hanges from Original (May 2014) to Revision A | Page | | • | 已添加 <i>引脚对引脚兼容</i> 与特性列表 | 1 | | • | 已添加 <i>引脚对引脚兼容</i> 与特性列表 | 1 | | | 已添加 <i>引脚对引脚兼</i> 容与特性列表 | 1<br>4 | | • | 已添加 引脚对引脚兼容与特性列表 | 1 | | • | 已添加 <i>引脚对引脚兼</i> 容与特性列表 | 1 | | • | 已添加 引脚对引脚兼容与特性列表 | | | • | 已添加 引脚对引脚兼容与特性列表 | | | • | 已添加 引脚对引脚兼容与特性列表 Moved T <sub>stg</sub> spec from <i>Handling Ratings</i> table to <i>Absolute Maximum Ratings</i> table Changed <i>Thermal Information</i> Added body diodes to <i>Functional Block Diagrams</i> Changed text in <i>Input Capacitor</i> section for clarity Added more Switching Frequency graphs to <i>Application Curves</i> section | | # 5 Device Comparison Table | PART NUMBER | OUTPUT VOLTAGE | PACKAGE MARKING | |--------------|----------------|-----------------| | TPS62150A-Q1 | adjustable | PA8IQ | | TPS62152A-Q1 | 3.3V | 152Q1 | | TPS62153A-Q1 | 5V | PA8JQ | # 6 Pin Configuration and Functions **Pin Functions** | PIN <sup>(1)</sup> | ) | | | | |------------------------|-------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | 1/0 | DESCRIPTION | | | SW | 1,2,3 | 0 | Switch node, which is connected to the internal MOSFET switches. Connect inductor between SW and output capacitor. | | | PG | 4 | 0 | Output power good (High = VOUT ready, Low = VOUT below nominal regulation); open drain (requires pull-up resistor) | | | FB | 5 | I | Voltage feedback of adjustable version. Connect resistive voltage divider to this pin. It is recommended to connect FB to AGND on fixed output voltage versions for improved thermal performance. | | | AGND | 6 | | Analog Ground. Must be connected directly to the Exposed Thermal Pad and common ground plane. | | | FSW | 7 | I | Switching Frequency Select (Low=2.5MHz, High=1.25MHz for typical operation) <sup>(2)</sup> | | | DEF | 8 | ı | Output Voltage Scaling (Low = nominal, High = nominal + 5%) <sup>(2)</sup> | | | SS/TR | 9 | I | Soft-Start / Tracking Pin. An external capacitor connected to this pin sets the internal voltage reference ristime. It can be used for tracking and sequencing. | | | AVIN | 10 | I | Supply voltage for control circuitry. Connect to same source as PVIN. | | | PVIN | 11,12 | I | Supply voltage for power stage. Connect to same source as AVIN. | | | EN | 13 | ı | Enable input (High = enabled, Low = disabled) (2) | | | VOS | 14 | ı | Output voltage sense pin and connection for the control loop circuitry. | | | PGND | 15,16 | | Power Ground. Must be connected directly to the Exposed Thermal Pad and common ground plane. | | | Exposed<br>Thermal Pad | | | Must be connected to AGND (pin 6), PGND (pin 15,16) and common ground plane (3). Must be soldered to achieve appropriate power dissipation and mechanical reliability. | | - (1) For more information about connecting pins, see Detailed Description and Application and Implementation sections. - (2) An internal pull-down resistor keeps logic level low, if pin is floating. - (3) See Figure 50. ### 7 Specifications ### 7.1 Absolute Maximum Ratings | See (1) | | MIN | MAX | UNIT | |----------------------------|------------------------------------------------------|------|----------------------|------| | | AVIN, PVIN | -0.3 | 20 | | | Pin voltage <sup>(2)</sup> | EN, SS/TR, SW (DC) | -0.3 | V <sub>IN</sub> +0.3 | V | | Pin voitage (=) | SW (AC), less than 10ns <sup>(3)</sup> | -2 | 24.5 | | | | DEF, FSW, FB, PG, VOS | -0.3 | 7 | V | | Power Good sink current | PG | | 10 | mA | | Temperature | Operating junction temperature range, T <sub>J</sub> | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature range | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) All voltages are with respect to network ground terminal. ### 7.2 Handling Ratings | | | | VALUE | UNIT | | |-----------------------|--|---------------------------------------------------------|-------|------|--| | v (1) | | Human body model (HBM), per AEC Q100-002 <sup>(2)</sup> | ±2000 | | | | V(ESD) <sup>(1)</sup> | | Charged device model (CDM), per AEC Q100-011 | ±500 | V | | <sup>(1)</sup> Electrostatic discharge (ESD) measures device sensitivity and immunity to damage caused by assembly line electrostatic discharges into the device. ### 7.3 Recommended Operating Conditions | | MIN | TYP | MAX | UNIT | |-------------------------------------------------------|-----|-----|-----|------| | Supply Voltage, V <sub>IN</sub> (at AVIN and PVIN) | 3 | | 17 | V | | Output Voltage Range, V <sub>OUT</sub> (TPS62150A-Q1) | 0.9 | | 6 | V | | Operating junction temperature, T <sub>J</sub> | -40 | | 125 | °C | ### 7.4 Thermal Information | | | TPS6215xA-Q1 | | | |-----------------------|----------------------------------------------|--------------|------|--| | | THERMAL METRIC <sup>(1)</sup> | RGT | UNIT | | | | | 16 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 45 | °C/W | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 53.6 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 17.4 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 1.1 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 17.4 | °C/W | | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 4.5 | °C/W | | (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. <sup>(3)</sup> While switching. <sup>(2)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ### 7.5 Electrical Characteristics over junction temperature range ( $T_J$ =-40°C to +125°C), typical values at $V_{IN}$ =12V and $T_A$ =25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|---------------------------------------------------|------------------------------------------------------------------------------|-------|-------|----------|-------| | SUPPLY | | | | | <u> </u> | | | V <sub>IN</sub> | Input voltage range | | 3 | | 17 | V | | IQ | Operating quiescent current | EN=High, I <sub>OUT</sub> =0mA, device not switching | | 17 | 30 | μΑ | | I <sub>SD</sub> | Shutdown current <sup>(1)</sup> | EN=Low | | 1.5 | 25 | μΑ | | $V_{\text{UVLO}}$ | Lie demonstra de la classitata de cala di | Falling Input Voltage (PWM mode operation) | 2.6 | 2.7 | 2.8 | V | | | Undervoltage lockout threshold | Hysteresis | | 200 | | mV | | T <sub>SD</sub> | Thermal shutdown temperature | | | 160 | | °C | | | Thermal shutdown hysteresis | | | 20 | | | | CONTRO | L (EN, DEF, FSW, SS/TR, PG) | | | | • | | | $V_{H}$ | High level input threshold voltage (EN, DEF, FSW) | | 0.9 | | | V | | V <sub>L</sub> | Low level input threshold voltage (EN, DEF, FSW) | | | | 0.3 | V | | $I_{LKG}$ | Input leakage current (EN, DEF, FSW) | EN=V <sub>IN</sub> or GND; DEF=V <sub>OUT</sub> or GND; FSW=GND | | 0.01 | 1 | μΑ | | \/ | Davis and the sale of the sale | Rising (%V <sub>OUT</sub> ) | 92% | 95% | 98% | | | $V_{TH\_PG}$ | Power good threshold voltage | Falling (%V <sub>OUT</sub> ) | 87% | 90% | 94% | | | V <sub>OL_PG</sub> | Power good output low | I <sub>PG</sub> =-2mA | | 0.07 | 0.3 | V | | I <sub>LKG_PG</sub> | Input leakage current (PG) | V <sub>PG</sub> =1.8V | | 1 | 400 | nA | | I <sub>SS/TR</sub> | SS/TR pin source current | | 2.3 | 2.5 | 2.7 | μΑ | | POWER S | SWITCH | | | | | | | | High-side MOSFET ON-resistance | V <sub>IN</sub> ≥6V | | 90 | 170 | mΩ | | D | High-side MOSFET ON-Tesistatice | V <sub>IN</sub> =3V | | 120 | | 11122 | | R <sub>DS(ON)</sub> | Low-side MOSFET ON-resistance | V <sub>IN</sub> ≥6V | | 40 | 70 | mΩ | | | | V <sub>IN</sub> =3V | | 50 | | | | I <sub>LIMF</sub> | High-side MOSFET forward current limit | V <sub>IN</sub> =12V, T <sub>A</sub> = 25°C | 1.4 | 1.7 | 2.2 | Α | | OUTPUT | | | | | | | | VREF | Internal reference voltage | | | 0.8 | | V | | I <sub>LKG_FB</sub> | Input leakage current (FB) | V <sub>FB</sub> =0.8V | | 1 | 100 | nA | | | Output voltage range (TPS62150A-Q1) | $V_{IN} \ge V_{OUT}$ | 0.9 | | 6.0 | V | | | DEF (Output voltage programming) | DEF=0 (GND) | | VOUT | | | | | | DEF=1 (V <sub>OUT</sub> ) | VOL | JT+5% | | | | $V_{OUT}$ | Output voltage accuracy (2) | PWM mode operation, V <sub>IN</sub> ≥ V <sub>OUT</sub> +1V | -1.8% | | 1.8% | | | 001 | Output voltage accuracy | Power Save Mode operation, C <sub>OUT</sub> =22µF | -2.3% | | 2.8% | | | | Load regulation | $V_{IN}$ =12V, $V_{OUT}$ =3.3V, PWM mode operation | | 0.05 | | %/A | | | Line regulation | $3V \le V_{IN} \le 17V$ , $V_{OUT}=3.3V$ , $I_{OUT}=1A$ , PWM mode operation | | 0.02 | | %/V | <sup>(1)</sup> Current into AVIN+PVIN pin.(2) This is the regulation accuracy of the voltage at the FB pin (adjustable version) and of the output voltage (fixed version). ### 7.6 Typical Characteristics ### 8 Parameter Measurement Information **Table 1. List of Components** | REFERENCE | DESCRIPTION | MANUFACTURER | |-----------|-----------------------------------|----------------------------------| | IC | 17V, 1A Step-Down Converter, VQFN | TPS62150AQRGT, Texas Instruments | | L1 | 2.2μH, 0.165 x 0.165 in | XFL4020-222MEB, Coilcraft | | C1 | 10μF, 25V, Ceramic, 1210 | Standard | | C3 | 22µF, 6.3V, Ceramic, 0805 | Standard | | C5 | 3300pF, 25V, Ceramic, 0603 | | | R1 | depending on Vout | | | R2 | depending on Vout | | | R3 | 100kΩ, Chip, 0603, 1/16W, 1% | Standard | Copyright © 2017, Texas Instruments Incorporated Figure 5. Measurement Setup (High Switching Frequency) Copyright © 2017, Texas Instruments Incorporated Figure 6. Measurement Setup (Low Switching Frequency) ### 9 Detailed Description #### 9.1 Overview The TPS6215xA-Q1 synchronous switched mode power converters are based on DCS-Control™ (**D**irect **C**ontrol with **S**eamless Transition into Power Save Mode), an advanced regulation topology, that combines the advantages of hysteretic, voltage mode and current mode control including an AC loop directly associated to the output voltage. This control loop takes information about output voltage changes and feeds it directly to a fast comparator stage. It sets the switching frequency, which is constant for steady state operating conditions, and provides immediate response to dynamic load changes. To get accurate DC load regulation, a voltage feedback loop is used. The internally compensated regulation network achieves fast and stable operation with small external components and low ESR capacitors. The DCS-Control™ topology supports PWM (Pulse Width Modulation) mode for medium and heavy load conditions and a Power Save Mode at light loads. During PWM, it operates at its nominal switching frequency in continuous conduction mode. This frequency is typically about 2.5MHz or 1.25MHz with a controlled frequency variation depending on the input voltage. If the load current decreases, the converter enters Power Save Mode to sustain high efficiency down to very light loads. In Power Save Mode the switching frequency decreases linearly with the load current. Since DCS-Control™ supports both operation modes within one single building block, the transition from PWM to Power Save Mode is seamless without effects on the output voltage. ### 9.2 Functional Block Diagram Copyright © 2017, Texas Instruments Incorporated Figure 7. TPS62150A-Q1 (Adjustable Output Voltage) ### **Functional Block Diagram (continued)** Copyright © 2017, Texas Instruments Incorporated Figure 8. TPS62153A-Q1 (5V Fixed Output Voltage) ### 9.3 Feature Description ### 9.3.1 Pulse Width Modulation (PWM) Operation The TPS6215xA-Q1 operates with pulse width modulation in continuous conduction mode (CCM) with a nominal switching frequency of 2.5 MHz or 1.25MHz, selectable with the FSW pin. The frequency variation in PWM is controlled and depends on $V_{IN}$ , $V_{OUT}$ and the inductance. The device operates in PWM mode as long the output current is higher than half the inductor's ripple current. To maintain high efficiency at light loads, the device enters Power Save Mode at the boundary to discontinuous conduction mode (DCM). PSM operation occurs if the output current becomes smaller than half the inductor's ripple current. #### 9.3.2 Power Save Mode Operation The built-in Power Save Mode of the TPS6215xA-Q1 is entered seamlessly, if the load current decreases. This secures a high efficiency in light load operation. The device remains in Power Save Mode as long as the inductor current is discontinuous. In Power Save Mode, the switching frequency decreases linearly with the load current maintaining high efficiency. The transition into and out of Power Save Mode happens within the entire regulation scheme and is seamless in both directions. #### **Feature Description (continued)** TPS6215xA-Q1 includes a fixed on-time circuitry. This on-time, in steady-state operation with FSW=Low, can be estimated as: $$t_{ON} = \frac{V_{OUT}}{V_{IN}} \cdot 400ns \tag{1}$$ For very small output voltages, an absolute minimum on-time of about 80ns is kept to limit switching losses. The operating frequency is thereby reduced from its nominal value, which keeps efficiency high. Also the off-time can reach its minimum value at high duty cycles. The output voltage remains regulated in such case. Using t<sub>ON</sub>, the typical peak inductor current in Power Save Mode can be approximated by: $$I_{LPSM(peak)} = \frac{(V_{IN} - V_{OUT})}{L} \cdot t_{ON}$$ (2) When $V_{\text{IN}}$ decreases to typically 15% above VOUT, the TPS6215xA-Q1 won't enter Power Save Mode, regardless of the load current. The device maintains output regulation in PWM mode. ### 9.3.3 100% Duty-Cycle Operation The duty cycle of the buck converter is given by D=Vout/Vin and increases as the input voltage comes close to the output voltage. In this case, the device starts 100% duty cycle operation turning on the high-side switch 100% of the time. The high-side switch stays turned on as long as the output voltage is below the internal set point. This allows the conversion of small input to output voltage differences, e.g. for longest operation time of battery-powered applications. In 100% duty cycle mode, the low-side FET is switched off. The minimum input voltage to maintain output voltage regulation, depending on the load current and the output voltage level, can be calculated as: $$V_{IN(min)} = V_{OUT(min)} + I_{OUT} \left( R_{DS(on)} + R_L \right)$$ (3) where I<sub>OUT</sub> is the output current, $R_{DS(on)}$ is the $R_{DS(on)}$ of the high-side FET and R<sub>I</sub> is the DC resistance of the inductor used. #### 9.3.4 Enable / Shutdown (EN) When Enable (EN) is set High, the device starts operation. Shutdown is forced if EN is pulled Low with a shutdown current of typically $1.5\mu A$ . During shutdown, the internal power MOSFETs as well as the entire control circuitry are turned off. The internal resistive divider pulls down the output voltage smoothly. The EN signal must be set externally to High or Low. The typical threshold values are 0.65V (rising) and 0.45V (falling). An internal pull-down resistor of about $400k\Omega$ is connected and keeps EN logic low, if Low is set initially and then the pin gets floating. It is disconnected if the pin is set High. Connecting the EN pin to an appropriate output signal of another power rail provides sequencing of multiple power rails. ### **Feature Description (continued)** ### 9.3.5 Soft Start / Tracking (SS/TR) The internal soft start circuitry controls the output voltage slope during startup, avoiding excessive inrush current and ensures a controlled output voltage rise time. It also prevents unwanted voltage drops from high-impedance power sources or batteries. When EN is set to start device operation, the device starts switching after a delay of about 50µs and VOUT rises with a slope controlled by an external capacitor connected to the SS/TR pin. See Figure 38 and Figure 39 for typical startup operation. Using very small capacitor (or leaving SS/TR pin un-connected) provides fastest startup behavior. The TPS6215xA-Q1 can start into a pre-biased output. During monotonic pre-biased startup, both of the power MOSFETs are not allowed to turn on until the device's internal ramp sets an output voltage above the pre-bias voltage. If the device is set to shutdown (EN=GND), undervoltage lockout or thermal shutdown, an internal resistor pulls the SS/TR pin down to ensure a proper low level. Returning from those states causes a new startup sequence as set by the SS/TR connection. A voltage supplied to SS/TR can be used for tracking a master voltage. The output voltage will follow this voltage in both directions up and down (see *Application and Implementation* section). #### 9.3.6 Current Limit And Short Circuit Protection The TPS6215xA-Q1 is protected against heavy load and short circuit events. At heavy loads, the current limit determines the maximum output current. If the current limit is reached, the high-side FET turns off. Avoiding shoot through current, the low-side FET switches on to allow the inductor current to decrease. The high-side FET turns on again, only if the current in the low-side FET has decreased below the low-side current limit threshold. The output current of the device is limited by the current limit (see Electrical Characteristics). Due to internal propagation delay, the actual current can exceed the static current limit during that time. The dynamic current limit can be calculated as follows: $$I_{peak(typ)} = I_{LIMF} + \frac{V_L}{L} \cdot t_{PD} \tag{4}$$ where ILIME is the static current limit, specified in the, L is the inductor value, $V_{\text{L}}$ is the voltage across the inductor $(V_{\text{IN}}$ - $V_{\text{OUT}})$ and t<sub>PD</sub> is the internal propagation delay. The current limit can exceed static values, especially if the input voltage is high and very small inductances are used. The dynamic high side switch peak current can be calculated as follows: $$I_{peak(typ)} = I_{LIMF} + \frac{\left(V_{IN} - V_{OUT}\right)}{L} \cdot 30ns \tag{5}$$ ### 9.3.7 Power Good (PG) The TPS6215xA-Q1 has a built in power good (PG) function to indicate whether the output voltage has reached its appropriate level or not. The PG signal can be used for startup sequencing of multiple rails. The PG pin is an open-drain output that requires a pull-up resistor (to any voltage below 7V). It can sink 2mA of current and maintain its specified logic low level. TPS6215xA-Q1 features PG=Low when the device is turned off due to EN, UVLO or thermal shutdown and can be used to actively discharge Vout (see Figure 42). VIN must remain present for the PG pin to stay Low. If unused, the PG pin may be left floating. ### **Feature Description (continued)** #### **Table 2. Power Good Pin Logic Table** | | | _ | | | | | | |----------------------|-----------------------------------------------------------------|-----------------|--------------|--|--|--|--| | Pavia | e State | PG Logic Status | | | | | | | Devic | e State | High Impedance | Low | | | | | | Enable (EN=High) | $V_{FB} \ge V_{TH\_PG}$ | √ | | | | | | | | V <sub>FB</sub> ≤ V <sub>TH_PG</sub> | | $\checkmark$ | | | | | | Shutdown (EN=Low) | | | $\checkmark$ | | | | | | UVLO | $0.7 \text{ V} < \text{V}_{\text{IN}} < \text{V}_{\text{UVLO}}$ | | $\checkmark$ | | | | | | Thermal Shutdown | T <sub>J</sub> > T <sub>SD</sub> | | √ | | | | | | Power Supply Removal | V <sub>IN</sub> < 0.7 V | √ | | | | | | #### 9.3.8 Pin-Selectable Output Voltage (DEF) The output voltage of the TPS6215xA-Q1 can be increased by 5% above the nominal voltage by setting the DEF pin to High <sup>(1)</sup>. When DEF is Low, the device regulates to the nominal output voltage. Increasing the nominal voltage allows adapting the power supply voltage to the variations of the application hardware. More detailed information on voltage margining using TPS6215xA-Q1 can be found in SLVA489. A pull down resistor of about 400kOhm is internally connected to the pin, to ensure a proper logic level if the pin is high impedance or floating after initially set to Low. The resistor is disconnected if the pin is set High. #### 9.3.9 Frequency Selection (FSW) To get high power density with very small solution size, a high switching frequency allows the use of small external components for the output filter. However switching losses increase with the switching frequency. If efficiency is the key parameter, more than solution size, the switching frequency can be set to half (1.25 MHz typ.) by pulling FSW to High. Running with lower frequency a higher efficiency, but also a higher output voltage ripple, is achieved. Pull FSW to Low for high frequency operation (2.5 MHz typ.). To get low ripple and full output current at the lower switching frequency, it's recommended to use an inductor of at least 2.2uH. The switching frequency can be changed during operation, if needed. A pull down resistor of about $400 k\Omega$ is internally connected to the pin, acting the same way as at the DEF Pin (see *Pin-Selectable Output Voltage (DEF)* above). ### 9.3.10 Under Voltage Lockout (UVLO) If the input voltage drops, the under voltage lockout prevents misoperation of the device by switching off both the power FETs. The under voltage lockout threshold is set typically to 2.7V. The device is fully operational for voltages above the UVLO threshold and turns off if the input voltage trips the threshold. The converter starts operation again once the input voltage exceeds the threshold by a hysteresis of typically 200mV. #### 9.3.11 Thermal Shutdown The junction temperature $(T_J)$ of the device is monitored by an internal temperature sensor. If $T_J$ exceeds 160°C (typ), the device goes into thermal shutdown. Both the high-side and low-side power FETs are turned off and PG goes Low. When $T_J$ decreases below the hysteresis amount, the converter resumes normal operation, beginning with Soft Start. To avoid unstable conditions, a hysteresis of typically 20°C is implemented on the thermal shutdown temperature. #### 9.4 Device Functional Modes ### 9.4.1 Operation above T<sub>J</sub>=125°C The operating junction temperature of the device is specified up to 125°C. In power supply circuits, the self heating effect causes that the junction temperature, $T_J$ , is even higher than the ambient temperature $T_A$ . Depending on $T_A$ and the load current, the maximum operating $T_J$ can be exceeded. However, the electrical characteristics are specified up to a $T_J$ of 125°C only. The device operates as long as thermal shutdown threshold is not triggered. ### **Device Functional Modes (continued)** ### 9.4.2 Operation with $V_{IN} < 3V$ The device is functional for supply voltages below 3V and above the UVLO threshold. Parameters may differ from specified values. The minimum $V_{IN}$ value of 3V is not violated by UVLO threshold and hysteresis variations. ### 9.4.3 Operation with separate EN Control The EN pin can be connected to $V_{IN}$ or be controlled separately. While the EN control voltage level can be lower than the actual $V_{IN}$ value, it must not exceed $V_{IN}$ , to avoid damage of the device. This might happen at low $V_{IN}$ , during startup or power sequencing. ### 10 Application and Implementation #### 10.1 Application Information TPS62150xA-Q1 are synchronous switch mode step-down converters, able to convert a 3V to 17V input voltage into a lower, 0.9V to 6V, output voltage, providing up to 1A load current. The following section gives guidance on choosing external components to complete the power supply design. *Application Curves* are included for the typical application shown below. ### 10.2 Typical Application ### 10.2.1 TPS62150A-Q1 Point-Of-Load Step Down Converter 17.0 Figure 9. Typical Schematic for 3.3V Step-Down Converter #### 10.2.1.1 Design Requirements The step-down converter design can be adapted to different output voltage and load current needs by choosing external components appropriate. The following design procedure is adequate for whole VIN, VOUT and load current range of TPS62150A-Q1. Using Table 3, the design procedure needs minimum effort. ### 10.2.1.2 Detailed Design Procedure #### 10.2.1.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPS62150A-Q1 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. ### **Typical Application (continued)** #### 10.2.1.2.2 Programming The Output Voltage The TPS6215xA-Q1 can be programmed for output voltages from 0.9V to 6V by using a resistive divider from VOUT to AGND. The voltage at the FB pin is regulated to 800mV. The value of the output voltage is set by the selection of the resistive divider from Equation 6 (see Figure 5). It is recommended to choose resistor values which allow a current of at least 2uA, meaning the value of R2 shouldn't exceed $400k\Omega$ . Lower resistor values are recommended for highest accuracy and most robust design. For applications requiring lowest current consumption, the use of fixed output voltage versions is recommended. $$R_1 = R_2 \left( \frac{V_{OUT}}{0.8V} - 1 \right) \tag{6}$$ In case the FB pin gets opened, the device clamps the output voltage at the VOS pin internally to about 7.4V. #### 10.2.1.2.3 External Component Selection The external components have to fulfill the needs of the application, but also the stability criteria of the device's control loop. The TPS6215xA-Q1 is optimized to work within a range of external components. The LC output filter's inductance and capacitance must be considered together, creating a double pole, responsible for the corner frequency of the converter (see *Output Filter And Loop Stability*). Table 3 can be used to simplify the output filter component selection. Table 3. Recommended LC Output Filter Combinations (1) | | 4.7μF | 10μF | 22µF | 47µF | 100μF | 200μF | 400μF | |--------|-------|------|------|------|-------|-------|-------| | 0.47µH | | | | | | | | | 1μH | | | √ | √ | √ | √ | | | 2.2µH | | √ | √(2) | √ | √ | √ | | | 3.3µH | | √ | √ | √ | √ | | | | 4.7µH | | | | | | | | <sup>(1)</sup> The values in the table are nominal values. The TPS6215xA-Q1 can be run with an inductor as low as $1\mu$ H. FSW should be set Low in this case. However, for applications running with the low frequency setting (FSW=High) or with low input voltages, $2.2\mu$ H is recommended. More detailed information on further LC combinations can be found in SLVA463. #### 10.2.1.2.4 Inductor Selection The inductor selection is affected by several effects like inductor ripple current, output ripple voltage, PWM-to-PSM transition point and efficiency. In addition, the inductor selected has to be rated for appropriate saturation current and DC resistance (DCR). Equation 7 and Equation 8 calculate the maximum inductor current under static load conditions. $$I_{L(\text{max})} = I_{OUT(\text{max})} + \frac{\Delta I_{L(\text{max})}}{2} \tag{7}$$ <sup>(2)</sup> This LC combination is the standard value and recommended for most applications. $$\Delta I_{L(\text{max})} = V_{OUT} \cdot \left( \frac{1 - \frac{V_{OUT}}{V_{IN(\text{max})}}}{L_{(\text{min})} \cdot f_{SW}} \right) \tag{8}$$ where $I_L(max)$ is the maximum inductor current, $\Delta I_L$ is the Peak to Peak Inductor Ripple Current, L(min) is the minimum effective inductor value and $f_{SW}$ is the actual PWM Switching Frequency. Calculating the maximum inductor current using the actual operating conditions gives the minimum saturation current of the inductor needed. A margin of about 20% is recommended to add. A larger inductor value is also useful to get lower ripple current, but increases the transient response time and solution size as well. The following inductors have been used with the TPS6215xA-Q1 and are recommended for use: Table 4. List of Inductors (1) | Туре | Inductance [μH] | Current [A] <sup>(2)</sup> | Dimensions [LxBxH]<br>mm | MANUFACTURER | |----------------|-----------------|----------------------------|--------------------------|--------------| | XFL4020-102ME_ | 1.0 μH, ±20% | 4.7 | 4 x 4 x 2.1 | Coilcraft | | XFL4020-152ME_ | 1.5 μH, ±20% | 4.2 | 4 x 4 x 2.1 | Coilcraft | | XFL4020-222ME_ | 2.2 µH, ±20% | 3.8 | 4 x 4 x 2.1 | Coilcraft | | IHLP1212BZ-11 | 1.0 μH, ±20% | 4.5 | 3 x 3.6 x 2 | Vishay | | IHLP1212BZ-11 | 2.2 µH, ±20% | 3.0 | 3 x 3.6 x 2 | Vishay | | SRP4020-3R3M | 3.3µH, ±20% | 3.3 | 4.8 x 4 x 2 | Bourns | | VLC5045T-3R3N | 3.3µH, ±30% | 4.0 | 5 x 5 x 4.5 | TDK | <sup>(1)</sup> See Third-Party Products Disclaimer. The inductor value also determines the load current at which Power Save Mode is entered: $$I_{load(PSM)} = \frac{1}{2} \Delta I_L \tag{9}$$ Using Equation 8, this current level can be adjusted by changing the inductor value. #### 10.2.1.2.5 Output Capacitor The recommended value for the output capacitor is 22uF. The architecture of the TPS6215xA-Q1 allows the use of tiny ceramic output capacitors with low equivalent series resistance (ESR). These capacitors provide low output voltage ripple and are recommended. To keep its low resistance up to high frequencies and to get narrow capacitance variation with temperature, it's recommended to use an X7R or X5R dielectric. Using a higher value can have some advantages like smaller voltage ripple and a tighter DC output accuracy in Power Save Mode (see SLVA463). Note: In power save mode, the output voltage ripple depends on the output capacitance, its ESR and the peak inductor current. Using ceramic capacitors provides small ESR and low ripple. #### 10.2.1.2.6 Input Capacitor For most applications, 10 $\mu$ F is sufficient and is recommended, though a larger value reduces input current ripple further. The input capacitor buffers the input voltage during transient events and also decouples the converter from the supply. A low ESR multilayer ceramic capacitor is recommended for best filtering and should be placed between PVIN and PGND as close as possible to those pins. An RC, low-pass filter from PVIN to AVIN may be used but is not required. <sup>(2)</sup> Lower of I<sub>RMS</sub> at 40°C rise or I<sub>SAT</sub> at 30% drop. #### 10.2.1.2.7 Soft Start Capacitor A capacitance connected between SS/TR pin and AGND allows a user programmable start-up slope of the output voltage. A constant current source supports 2.5µA to charge the external capacitance. The capacitor required for a given soft-start ramp time for the output voltage is given by: $$C_{SS} = t_{SS} \cdot \frac{2.5 \,\mu A}{1.25 V} \, [F]$$ (10) where $C_{SS}$ is the capacitance (F) required at the SS/TR pin and $t_{SS}$ is the desired soft-start ramp time (s). 0.4 #### **NOTE** **DC Bias effect:** High capacitance ceramic capacitors have a DC Bias effect, which will have a strong influence on the final effective capacitance. Therefore the right capacitor value has to be chosen carefully. Package size and voltage rating in combination with dielectric material are responsible for differences between the rated capacitor value and the effective capacitance. #### 10.2.1.2.8 Tracking Function If a tracking function is desired, the SS/TR pin can be used for this purpose by connecting it to an external tracking voltage. The output voltage tracks that voltage. If the tracking voltage is between 50mV and 1.2V, the FB pin tracks the SS/TR pin voltage as described in Equation 11 and shown in Figure 10. Figure 10. Voltage Tracking Relationship 0.4 VFB[V] Once the SS/TR pin voltage reaches about 1.2V, the internal voltage is clamped to the internal feedback voltage and device goes to normal regulation. This works for rising and falling tracking voltages with the same behavior, as long as the input voltage is inside the recommended operating conditions. For decreasing SS/TR pin voltage, the device doesn't sink current from the output. So, the resulting decrease of the output voltage may be slower than the SS/TR pin voltage if the load is light. When driving the SS/TR pin with an external voltage, do not exceed the voltage rating of the SS/TR pin which is $V_{IN}$ +0.3V. If the input voltage drops into undervoltage lockout or even down to zero, the output voltage will go to zero, independent of the tracking voltage. Figure 11 shows how to connect devices to get ratiometric and simultaneous sequencing by using the tracking function. Figure 11. Sequence for Ratiometric and Simultaneous Startup The resistive divider of R1 and R2 can be used to change the ramp rate of VOUT2 faster, slower or the same as VOUT1. A sequential startup is achieved by connecting the PG pin of VOUT1 to the EN pin of VOUT2. Ratiometric start up sequence happens if both supplies are sharing the same soft start capacitor. Equation 10 calculates the soft start time, though the SS/TR current has to be doubled. Details about these and other tracking and sequencing circuits are found in SLVA470. Note: If the voltage at the FB pin is below its typical value of 0.8V, the output voltage accuracy may have a wider tolerance than specified. #### 10.2.1.2.9 Output Filter And Loop Stability The devices of the TPS6215xA-Q1 family are internally compensated to be stable with L-C filter combinations corresponding to a corner frequency to be calculated with Equation 12: $$f_{LC} = \frac{1}{2\pi\sqrt{L \cdot C}} \tag{12}$$ Proven nominal values for inductance and ceramic capacitance are given in Table 3 and are recommended for use. Different values may work, but care has to be taken on the loop stability which is affected. More information including a detailed LC stability matrix can be found in SLVA463. The TPS6215xA-Q1 includes an internal 25pF feedforward capacitor, connected between the VOS and FB pins. This capacitor impacts the frequency behavior and sets a pole and zero in the control loop with the resistors of the feedback divider, per equation Equation 13 and Equation 14: $$f_{zero} = \frac{1}{2\pi \cdot R_1 \cdot 25 \, pF} \tag{13}$$ $$f_{pole} = \frac{1}{2\pi \cdot 25 pF} \cdot \left(\frac{1}{R_1} + \frac{1}{R_2}\right) \tag{14}$$ Though the TPS6215xA-Q1 is stable without the pole and zero being in a particular location, adjusting their location to the specific needs of the application can provide better performance in Power Save mode and/or improved transient response. An external feedforward capacitor can also be added. A more detailed discussion on the optimization for stability versus transient response can be found in SLVA289 and SLVA466. ### 10.2.1.3 Application Curves At V<sub>IN</sub>=12V, V<sub>OUT</sub>=3.3V and T<sub>A</sub>=25°C, FSW=Low, (unless otherwise noted) #### 10.2.2 System Examples #### 10.2.2.1 Regulated Power LED Supply The TPS62150A-Q1 can be used as a power supply for power LEDs. The FB pin can be easily set down to lower values than nominal by using the SS/TR pin. With that, the voltage drop on the sense resistor is low, avoiding excessive power loss. Since this pin provides 2.5µA, the feedback pin voltage can be adjusted by an external resistor per Equation 15. This drop, proportional to the LED current, is used to regulate the output voltage (anode voltage) to a proper level to drive the LED. Both analog and PWM dimming are supported with the TPS62150A-Q1. Figure 40 shows an application circuit, tested with analog dimming: Figure 40. Single Power LED Supply The resistor at SS/TR sets the FB voltage to a level of about 300mV and is calculated from Equation 15. $$V_{FB} = 0.64 \cdot 2.5 \mu A \cdot R_{SS/TR} \tag{15}$$ The device now supplies a constant current, set by the resistor at the FB pin, by regulating the output voltage accordingly. The minimum input voltage has to be rated according the forward voltage needed by the LED used. More information is available in the Application Note SLVA451. #### 10.2.2.2 Inverting Power Supply The TPS62150A-Q1 can be used as inverting power supply by rearranging external circuitry as shown in Figure 41. Copyright © 2016, Texas Instruments Incorporated Figure 41. -3.3 V Inverting Power Supply As the former GND node now represents a voltage level below system ground, the voltage difference between $V_{IN}$ and $V_{OUT}$ has to be limited for operation to the maximum supply voltage of 17V (see Equation 16). $$V_{IN} + |V_{OUT}| \le V_{IN\,max} \tag{16}$$ The transfer function of the inverting power supply configuration differs from the buck mode transfer function, incorporating a Right Half Plane Zero additionally. The loop stability has to be adapted and an output capacitance of at least 22µF is recommended. A detailed design example is given in SLVA469. ### 10.2.2.3 Active Output Discharge The TPS6215xA-Q1 pulls the PG pin Low, when the device is shut down by EN, UVLO or thermal shutdown. Connecting PG to Vout through a resistor can be used to discharge Vout in those cases (see Figure 42). Figure 42. Output Discharge Using PG Pin The discharge rate can be adjusted by R3, which is also used to pull up the PG pin in normal operation. For reliability, keep the maximum current into the PG pin less than 10mA. #### 10.2.2.4 Various Output Voltages The TPS62150A-Q1 can be set for different output voltages between 0.9V and 6V. Some examples are shown below. Copyright © 2016, Texas Instruments Incorporated Figure 43. 5-V Power Supply Using TPS62153A-Q1 Fixed V<sub>OUT</sub> Version Figure 44. 3.3V/1A Power Supply Copyright © 2016, Texas Instruments Incorporated Figure 45. 2.5V/1A Power Supply Figure 46. 1.8V/1A Power Supply Figure 47. 1.5V/1A Power Supply Figure 48. 1.2V/1A Power Supply Figure 49. 1V/1A Power Supply ### 11 Power Supply Recommendations The TPS6215xA-Q1 devices are designed to operate from a 3 to 17V input voltage supply. To avoid insufficient supply current due to line drop, ringing due to trace inductance at the VIN terminal or supply peak current limitations, additional bulk capacitance may be required. In the case ringing that is caused by the interaction with the ceramic input capacitors, an electrolytic or tantalum type capacitor may be needed for damping. ### 12 Layout ### 12.1 Layout Guidelines A proper layout is critical for the operation of a switched mode power supply, even more at high switching frequencies. Therefore the PCB layout of the TPS6215xA-Q1 demands careful attention to ensure operation and to get the performance specified. A poor layout can lead to issues like poor regulation (both line and load), stability and accuracy weaknesses, increased EMI radiation and noise sensitivity. The layout also influences the thermal performance of the solution by its power dissipation capabilities. See Figure 50 for the recommended layout of the TPS62150A-Q1, which is designed for common external ground connections. Therefore both AGND and PGND pins are directly connected to the Exposed Thermal Pad. On the PCB, the direct common ground connection of AGND and PGND to the Exposed Thermal Pad and the system ground (ground plane) is mandatory. Also connect the VOS pin in the shortest way to the VOUT potential at the output capacitor. Provide low inductive and resistive paths for loops with high di/dt. Therefore paths conducting the switched load current should be as short and wide as possible. Provide low capacitive paths (with respect to all other nodes) for wires with high dv/dt. Therefore the input and output capacitance should be placed as close as possible to the IC pins and parallel wiring over long distances as well as narrow traces should be avoided. Loops which conduct an alternating current should outline an area as small as possible, as this area is proportional to the energy radiated. Sensitive nodes like FB and VOS need to be connected with short wires and not nearby high dv/dt signals (e.g. SW). As they carry information about the output voltage, they should be connected as close as possible to the actual output voltage (at the output capacitor). The capacitor on the SS/TR pin and on AVIN as well as the FB resistors, R1 and R2, should be kept close to the IC and connect directly to those pins and the AGND pin. The Exposed Thermal Pad must be soldered to the circuit board for mechanical reliability and to achieve appropriate power dissipation. The recommended layout is implemented on the EVM and shown in its Users Guide, SLVU437. Additionally, the EVM Gerber data are available for download here, SLVC394. ### 12.2 Layout Example Figure 50. Layout Example with TPS62150A-Q1 ### 13 器件和文档支持 #### 13.1 器件支持 #### 13.1.1 第三方产品免责声明 TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。 ### 13.2 相关链接 下表列出了快速访问链接。类别包括技术文档、支持和社区资源、工具和软件,以及立即订购快速访问。 表 5. 相关链接 | 器件 | 产品文件夹 | 立即订购 | 技术文档 | 工具与软件 | 支持和社区 | |--------------|-------|------|------|-------|-------| | TPS62150A-Q1 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | | TPS62152A-Q1 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | | TPS62153A-Q1 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | ### 13.3 接收文档更新通知 要接收文档更新通知,请导航至 ti.com. 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 13.4 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 13.5 商标 DCS-Control, E2E are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 13.6 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 ### 13.7 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 14 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 # **RGT0016C** ### PACKAGE OUTLINE ## VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. ### **EXAMPLE BOARD LAYOUT** # **RGT0016C** ### VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) <sup>4.</sup> This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. ### **EXAMPLE STENCIL DESIGN** # **RGT0016C** ### VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 10-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPS62150AQRGTRQ1 | ACTIVE | VQFN | RGT | 16 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | PA8IQ | Samples | | TPS62150AQRGTTQ1 | ACTIVE | VQFN | RGT | 16 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | PA8IQ | Samples | | TPS62152AQRGTRQ1 | ACTIVE | VQFN | RGT | 16 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 152Q1 | Samples | | TPS62153AQRGTRQ1 | ACTIVE | VQFN | RGT | 16 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | PA8JQ | Samples | | TPS62153AQRGTTQ1 | ACTIVE | VQFN | RGT | 16 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | PA8JQ | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. ### **PACKAGE OPTION ADDENDUM** 10-Dec-2020 **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 5-Jan-2022 ### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | "All dimensions are nominal | | | | | | | | | | | | | |-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | TPS62150AQRGTRQ1 | VQFN | RGT | 16 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS62150AQRGTTQ1 | VQFN | RGT | 16 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS62152AQRGTRQ1 | VQFN | RGT | 16 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS62153AQRGTRQ1 | VQFN | RGT | 16 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS62153AQRGTTQ1 | VQFN | RGT | 16 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 5-Jan-2022 \*All dimensions are nominal | 7 til diffictionolio die fioriffici | | | | | | | | |-------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TPS62150AQRGTRQ1 | VQFN | RGT | 16 | 3000 | 552.0 | 367.0 | 36.0 | | TPS62150AQRGTTQ1 | VQFN | RGT | 16 | 250 | 552.0 | 185.0 | 36.0 | | TPS62152AQRGTRQ1 | VQFN | RGT | 16 | 3000 | 367.0 | 367.0 | 35.0 | | TPS62153AQRGTRQ1 | VQFN | RGT | 16 | 3000 | 552.0 | 367.0 | 36.0 | | TPS62153AQRGTTQ1 | VQFN | RGT | 16 | 250 | 552.0 | 185.0 | 36.0 | # PACKAGE MATERIALS INFORMATION www.ti.com 5-Jan-2022 ### **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |------------------|--------------|--------------|------|------|--------|--------|--------|--------| | TPS62150AQRGTRQ1 | RGT | VQFN | 16 | 3000 | 381 | 4.83 | 2286 | 0 | | TPS62150AQRGTTQ1 | RGT | VQFN | 16 | 250 | 381 | 4.83 | 2286 | 0 | | TPS62153AQRGTRQ1 | RGT | VQFN | 16 | 3000 | 381 | 4.83 | 2286 | 0 | | TPS62153AQRGTTQ1 | RGT | VQFN | 16 | 250 | 381 | 4.83 | 2286 | 0 | ### 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司