TPS254900A-Q1 ZHCSHG3A – NOVEMBER 2017 – REVISED JANUARY 2018 # 带有 V<sub>BATT</sub> 短路保护功能的 TPS254900A-Q1 汽车 USB 主机充电器 ## 1 特性 - 符合汽车应用应用 - 具有符合 AEC-Q100 标准的下列特性: - 器件温度 1 级: -40℃ 至 +125℃ 的环境运行温度范围 - 器件人体放电模式 (HBM) 静电放电 (ESD) 分类 等级 H2 - 器件组件充电模式 (CDM) ESD 分类等级 C5 - 4.5V 至 6.5V 的输入工作电压范围 - 3.5V(典型值) UVLO 支持启动/停止 - 集成 45mΩ(典型值)高侧 MOSFET - 3.2A 最大连续输出电流 - 连接器上的电缆补偿精度 V<sub>BUS</sub> ±5% - 支持 USB BC 1.2 充电下行端口 (CDP) 和标准下行端口 (SDP) 模式 - OUT、DP IN 和 DM IN 引脚上具备电池短路保护 - DP\_IN 和 DM\_IN 上的保护等级符合 IEC 61000-4-2 标准 - ±8kV 接触放电和 ±15kV 空气放电 - 20 引脚 4mm x 3mm 四方扁平无引线 (QFN) 封装 #### 2 应用范围 - 汽车 USB 充电端口(主机和集线器) - 汽车类 USB 保护 ## 3 说明 TPS254900A-Q1 器件是一款具有电池短路保护功能的 USB 充电端口控制器和电源开关。该特性为 OUT、 DM\_IN 和 DP\_IN 引脚提供保护。这三个引脚最高可承 受 18V 电压。 当发生电池短路条件时,内部 MOSFET 迅速关断。迅速关断功能对于保护上行直流/直流转换器、处理器或集线器数据线路来说非常重要。 TPS254900A-Q1 具有低至 3.5V 的 UVLO 电压,因此电源开关在启动/停止期间不会关断。 TPS254900A-Q1 45mΩ 电源开关具有两个可选可调节电流限值,可通过在相邻端口承载高负载时切换至较低电流限值来支持端口电源管理。对于具有多个端口且上行电源容量有限的系统而言,这一功能非常重要。 TPS254900A-Q1 具有一个能够控制上行电源的电流感测输出,即使在充电电流过大时也能在 USB 端口保持5V 的电压。该功能对于 USB 电缆较长的系统而言至关重要,因为在对便携式设备进行快速充电的过程中会产生大幅压降。 凭借电流监视器,系统能够通过监视 IMON 电压来实时监视负载电流。电流监视器非常有用,可用于端口电源动态管理。 TPS254900A-Q1 器件还为 DP\_IN 和 DM\_IN 引脚提供符合 IEC 61000-4-2 标准的 4 级 ESD 保护功能。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |---------------|-----------|-----------------| | TPS254900A-Q1 | WQFN (20) | 4.00mm × 3.00mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 | | | 目录 | | | | |--------------|-----------------------------------------------|----|----|--------------------------------|------| | 1 | 特性 | 1 | | 8.4 Device Functional Modes | 23 | | 2 | 应用范围 | | 9 | Application and Implementation | 26 | | 3 | | | | 9.1 Application Information | | | 4 | 修订历史记录 | | | 9.2 Typical Application | 26 | | 5 | Pin Configuration and Functions | | 10 | Power Supply Recommendations | 30 | | 6 | Specifications | | 11 | Layout | 30 | | · | 6.1 Absolute Maximum Ratings | | | 11.1 Layout Guidelines | 30 | | | 6.2 ESD Ratings | | | 11.2 Layout Example | 32 | | | 6.3 Recommended Operating Conditions | | 12 | 器件和文档支持 | 33 | | | 6.4 Thermal Information | | | 12.1 器件支持 | 33 | | | 6.5 Electrical Characteristics | 5 | | 12.2 文档支持 | 33 | | | 6.6 Switching Characteristics | 8 | | 12.3 接收文档更新通知 | 33 | | | 6.7 Typical Characteristics | | | 12.4 社区资源 | 33 | | 7 | Parameter Measurement Information | 15 | | 12.5 商标 | | | 8 | Detailed Description | 16 | | 12.6 静电放电警告 | 33 | | | 8.1 Overview | | | 12.7 Glossary | | | | 8.2 Functional Block Diagram | 17 | 13 | 机械、封装和可订购信息 | 33 | | | 8.3 Feature Description | 17 | | | | | <b>-</b> 4 1 | 8.3 Feature Description | 17 | | | | | Char | ges from Original (November 2017) to Revision | A | | | Page | # 5 Pin Configuration and Functions **Pin Functions** | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | |---------|-------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | IIFE\' | DESCRIFTION | | BIAS | 12 | PWR | Used for IEC protection. Typically, connect a 2.2- $\mu$ F capacitor and a transient-voltage suppressor (TVS) to ground and 5.1 k $\Omega$ to OUT. | | CS | 6 | 0 | Linear cable compensation current. Connect to divider resistor of front-end dc-dc converter. | | CTL1 | 8 | 1 | Logic-level control input for controlling the charging mode and the signal switches; see the Device Truth Table (TT). | | CTL2 | 9 | 1 | Logic-level control input for controlling the charging mode and the signal switches; see the Device Truth Table (TT). | | DM_IN | 14 | I/O | D– data line to downstream connector | | DM_OUT | 4 | I/O | D– data line to upstream USB host controller | | DP_IN | 13 | I/O | D+ data line to downstream connector | | DP_OUT | 5 | I/O | D+ data line to upstream USB host controller | | EN | 7 | ı | Logic-level control input for turning the power and signal switches on or off. When EN is low, the device is disabled, and the signal and power switches are OFF. | | FAULT | 18 | 0 | Active-low, open-drain output, asserted during overtemperature, overcurrent, and overvoltage conditions. | | GND | 11 | _ | Ground connection; should be connected externally to the thermal pad. | | ILIM_HI | 20 | I | External resistor used to set the high current-limit threshold. | | ILIM_LO | 19 | I | External resistor used to set the low current-limit threshold and the load-detection current threshold. | | IMON | 1 | 0 | This pin sources a scaled-down ratio of current through the internal FET. A resistor from this pin to GND converts current to proportional voltage; used as an analog current monitor. | | IN | 2,3 | PWR | Input supply voltage; connect a 0.1-µF or greater ceramic capacitor from IN to GND as close to the IC as possible. | | OUT | 15,16 | PWR | Power-switch output | #### (1) I = Input, O = Output, I/O = Input and output, PWR = Power ## Pin Functions (continued) | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | |-------------|-----|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | ITPE\' | DESCRIPTION | | OVP_SEL | 10 | I | Logic-level control input for choosing the OUT overvoltage threshold. When OVP_SEL is low, V <sub>(OV_OUT_LOW)</sub> is active. When OVP_SEL is high, V <sub>(OV_OUT_HIGH)</sub> is active. | | STATUS | 17 | 0 | Active-low open-drain output, asserted in load-detect conditions | | Thermal pad | 1 | _ | Thermal pad on the bottom of the package | ## **Specifications** ## 6.1 Absolute Maximum Ratings Voltages are with respect to GND unless otherwise noted (1) | | | MIN | MAX | UNIT | |----------------------------------------------------|------------------------------------------------------------------------|--------------------|--------------------|------| | | CS, CTL1, CTL2, EN, FAULT, ILIM_HI, ILIM_LO, IN, IMON, OVP_SEL, STATUS | -0.3 | 7 | | | Voltage range | DM_OUT, DP_OUT | -0.3 | 5.7 | V | | | BIAS, DM_IN, DP_IN, OUT | -0.3 | 18 | | | Continuous current | DM_IN to DM_OUT or DP_IN to DP_OUT | -100 | 100 | A | | Continuous current | OUT | Internally limited | | mA | | Continuous output source current, I <sub>SRC</sub> | ILIM_HI, ILIM_LO, IMON | Internally limited | | Α | | Continuous sutput sink surrent I | FAULT, STATUS | 25 | | mA | | Continuous output sink current, I <sub>SNK</sub> | CS | Internally limited | | Α | | Operating junction temperature, T <sub>J</sub> | | -40 | Internally limited | °C | | Storage temperature,T <sub>stg</sub> | · | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | | VALUE | UNIT | |-------------|--------------------------------------------------------------|---------------------------------|-------------------------------------|----------------------|------| | | | Human-body model (HBM), per AEC | C Q100-002 <sup>(1)</sup> | ±2000 <sup>(2)</sup> | | | V | , Electrostatic Charged-device model (CDM), per AEC Q100-011 | | | | \/ | | $V_{(ESD)}$ | discharge | IEC 61000-4-2 contact discharge | DP_IN and DM_IN pins <sup>(4)</sup> | ±8000 | V | | | | IEC 61000-4-2 air discharge | DP_IN and DM_IN pins <sup>(4)</sup> | ±15000 | | - AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. - The passing level per AEC-Q100 Classification H2. The passing level per AEC-Q100 Classification C5 - Surges per IEC 61000-4-2, level 4, 1999 applied from DP\_IN and DM\_IN to output ground of the TPS254900Q1EVM-817 (SLUUBIO) evaluation module. ## 6.3 Recommended Operating Conditions Voltages are with respect to GND unless otherwise noted. | | | | MIN | NOM MAX | UNIT | |------------------------|--------------------------------|-------------------------------------|------|---------|------| | $V_{(IN)}$ | Supply voltage | IN | 4.5 | 6.5 | V | | | Input valtage | CTL1, CTL2, EN, OVP_SEL | 0 | 6.5 | V | | | Input voltage | DM_IN, DM_OUT, DP_IN, DP_OUT | 0 | 3.6 | V | | | Output continuous surrent | OUT (-40°C ≤ T <sub>A</sub> ≤ 85°C) | | 3.2 | Α | | I(OUT) | Output continuous current | DM_IN to DM_OUT or DP_IN to DP_OUT | -30 | 30 | mA | | | Continuous output sink current | FAULT, STATUS | | 10 | mA | | R <sub>(ILIM_xx)</sub> | Current-limit-set resistors | | 13.7 | 1000 | kΩ | | TJ | Operating junction temperature | | -40 | 125 | °C | #### 6.4 Thermal Information | | | TPS254900A-Q1 | | |------------------------|----------------------------------------------|---------------|------| | | THERMAL METRIC <sup>(1)</sup> | RVC (WQFN) | UNIT | | | | 20 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 37.9 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 39.9 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 11.9 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.5 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 11.8 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 3.2 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 6.5 Electrical Characteristics Unless otherwise noted, $-40^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 125^{\circ}\text{C}$ and $4.5 \text{ V} \leq \text{V}_{(\text{IN})} \leq 6.5 \text{ V}, \text{V}_{(\text{EN})} = \text{V}_{(\text{CTL1})} = \text{V}_{(\text{CTL2})} = \text{V}_{(\text{IN})}, \text{R}_{(\text{FAULT})} = \text{R}_{(\text{STATUS})} = 10 \text{ k}\Omega, \text{R}_{(\text{ILIM}\_\text{HI})} = 19.1 \text{ k}\Omega, \text{R}_{(\text{ILIM}\_\text{LO})} = 80.6 \text{ k}\Omega.$ Positive currents are into pins. Typical values are at 25°C. All voltages are with respect to GND. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-----------| | OUT – POW | ER SWITCH | | | | ' | | | | | T <sub>J</sub> = 25°C | | 45 | 55 | | | r <sub>DS(on)</sub> | On-resistance <sup>(1)</sup> | -40°C ≤ T <sub>J</sub> ≤ 85°C | | 45 | 69 | $m\Omega$ | | | | -40°C ≤T <sub>J</sub> ≤ 125°C | | 45 | 77 | | | I <sub>lkg</sub> | Reverse leakage current | $V_{OUT} = 6.5 \text{ V}, V_{IN} = V_{EN} = 0 \text{ V}, -40^{\circ}\text{C} \le T_{J} \le 85^{\circ}\text{C},$ measure $I_{(IN)}$ | | 0.01 | 2 | μΑ | | OUT - DISC | HARGE | | | | | | | R <sub>(DCHG)</sub> | Discharge resistance (mode change) | | 400 | 500 | 630 | Ω | | CTL1, CTL2 | , EN, OVP_SEL INPUTS | | | | * | | | | Input pin rising logic threshold voltage | | 0.8 | 1.35 | 2 | V | | | Input pin falling logic threshold voltage | | 0.7 | 1.15 | 1.65 | V | | | Hysteresis (2) | | | 200 | | mV | | | Input current | Pin voltage = 0 V or 6.5 V | -1 | | 1 | μΑ | | CURRENT L | IMIT | | | | · | | | | | $R_{(ILIM\_LO)} = 210 \text{ k}\Omega$ | 190 | 240 | 290 | | | | | $R_{(ILIM\_LO)} = 80.6 \text{ k}\Omega$ | 555 | 620 | 680 | | | | | $R_{(ILIM\_LO)} = 21.5 \text{ k}\Omega$ | 2145 | 2300 | 2460 | | | I <sub>OS</sub> | OUT short-circuit current<br>limit | $R_{(ILIM\_LO)} = 19.1 \text{ k}\Omega$ | 2420 | 2590 | 2760 | mA | | | | $R_{(ILIM\_HI)} = 18.2 \text{ k}\Omega$ | 2545 | 2720 | 2895 | | | | | $R_{(ILIM\_HI)} = 14.3 \text{ k}\Omega$ | 3240 | 3455 | 3670 | | | | | R <sub>(ILIM_HI)</sub> shorted to GND | 5000 | 6500 | 8000 | | | SUPPLY CU | RRENT | | | | | | | I <sub>(IN_OFF)</sub> | Disabled IN supply current | $V_{(EN)} = 0$ V, $V_{(OUT)} = 0$ V, $-40^{\circ}C \le T_{J} \le 85^{\circ}C$ , no 5.1-k $\Omega$ resistor (open) between BIAS and OUT | | 0.1 | 5 | μΑ | | | | SDP mode (CTL1, CTL2 = 0, 1) | | 170 | 250 | | | I <sub>(IN_ON)</sub> | Enabled IN supply current | CDP mode (CTL1, CTL2 = 1, 1) | | 200 | 280 | μΑ | | | | Client mode (CTL1, CTL2 = 0, 0) | | 120 | 210 | | <sup>(1)</sup> Pulse-testing techniques maintain junction temperature close to ambient temperature. Thermal effects must be taken into account separately. <sup>(2)</sup> This parameter is provided for reference only and does not constitute part of TI's published device specifications for purposes of TI's product warranty. ## **Electrical Characteristics (continued)** Unless otherwise noted, $-40^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 125^{\circ}\text{C}$ and $4.5 \text{ V} \leq \text{V}_{\text{(IN)}} \leq 6.5 \text{ V}, \text{V}_{\text{(EN)}} = \text{V}_{\text{(CTL1)}} = \text{V}_{\text{(CTL2)}} = \text{V}_{\text{(IN)}}, \text{R}_{\text{(FAULT)}} = \text{R}_{\text{(STATUS)}} = 10 \text{ k}\Omega, \text{R}_{\text{(ILIM\_LO)}} = 19.1 \text{ k}\Omega, \text{R}_{\text{(ILIM\_LO)}} = 80.6 \text{ k}\Omega.$ Positive currents are into pins. Typical values are at 25°C. All voltages are with respect to GND. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|------------------------------------------------------------|-------------------------------------------------------------------|------|------|------|------| | UNDERVOLTAG | SE LOCKOUT, IN | | | | | | | | | IN rising | 3.9 | 4.1 | 4.3 | | | $V_{(UVLO)}$ | UVLO threshold voltage | IN falling | 3.3 | 3.5 | 3.7 | V | | FAULT | | | - | | | | | | Output low voltage | I <sub>(FAULT)</sub> = 1 mA | | | 100 | mV | | | Off-state leakage | V <sub>(FAULT)</sub> = 6.5 V | | | 2 | μA | | STATUS | | | | | | | | | Output low voltage | I <sub>(STATUS)</sub> = 1 mA | | | 100 | mV | | | Off-state leakage | V <sub>(STATUS)</sub> = 6.5 V | | | 2 | μA | | THERMAL SHU | TDOWN | (4 | | | | | | T <sub>(OTSD2)</sub> | Thermal shutdown threshold | | 155 | | | °C | | T <sub>(OTSD1)</sub> | Thermal shutdown threshold in current-limit | | 135 | | | °C | | | Hysteresis (3) | | | 20 | | °C | | LOAD DETECT | (V <sub>CTL1</sub> = V <sub>CTL2</sub> = V <sub>IN</sub> ) | | 1 | | | | | I <sub>(LD)</sub> | I <sub>OUT</sub> load detection threshold | $R_{(ILIM\_LO)} = 80.6 \text{ k}\Omega$ , rising load current | 585 | 650 | 715 | mA | | | Hysteresis (3) | | | 50 | | mA | | DM_IN AND DP_ | IN OVERVOLTAGE PROTE | CTION | - | | | | | V <sub>(OV_Data)</sub> | Protection trip threshold | DP_IN and DM_IN rising | 3.3 | 3.9 | 4.15 | V | | | Hysteresis (3) | | | 100 | | mV | | | | DP_IN = DM_IN = 18 V, IN = 5 V or 0 V | | 200 | | | | R <sub>(DCHG_Data)</sub> | Discharge resistor after OVP(2) | DP_IN = DM_IN = 5 V, IN = 5 V | | 370 | | kΩ | | , , | OVI (2) | DP_IN = DM_IN = 5 V, IN = 0 | | 390 | | | | OUT OVERVOL | TAGE PROTECTION | | - | | | | | V <sub>(OV_OUT_LOW)</sub> | Protection trip threshold | OUT rising | 5.65 | 6 | 6.35 | V | | | Hysteresis (3) | | | 90 | | mV | | V <sub>(OV_OUT_HIGH)</sub> | Protection trip threshold | OUT rising | 6.6 | 6.95 | 7.3 | V | | , | Hysteresis (3) | | | 130 | | mV | | D. | Disabassa 11 | OUT = 18 V, IN = 5 V | | 55 | 85 | | | R <sub>(DCHG_OUT)</sub> | Discharge resistor | OUT = 18 V, IN = 0 | | 80 | 120 | kΩ | | CABLE COMPE | NSATION | | • | | | | | | | Load = 3.2 A, 2.5 V $\leq$ V <sub>(CS)</sub> $\leq$ 6.5 V | 250 | 262 | 275 | | | | | Load = 3 A, $2.5 \text{ V} \le \text{V}_{(CS)} \le 6.5 \text{ V}$ | 234 | 246 | 258 | | | I <sub>(CS)</sub> | Sink current | Load = 2.4 A, 2.5 V $\leq$ V <sub>(CS)</sub> $\leq$ 6.5 V | 187 | 197 | 207 | μΑ | | , | | Load = 2.1 A, 2.5 V $\leq$ V <sub>(CS)</sub> $\leq$ 6.5 V | 163 | 172 | 181 | | | | | Load = 1 A, 2.5 V $\leq$ V <sub>(CS)</sub> $\leq$ 6.5 V | 77 | 82 | 87 | | <sup>(3)</sup> This parameter is provided for reference only and does not constitute part of TI's published device specifications for purposes of TI's product warranty. ## **Electrical Characteristics (continued)** Unless otherwise noted, $-40^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 125^{\circ}\text{C}$ and $4.5 \text{ V} \leq \text{V}_{\text{(IN)}} \leq 6.5 \text{ V}, \text{V}_{\text{(EN)}} = \text{V}_{\text{(CTL1)}} = \text{V}_{\text{(CTL2)}} = \text{V}_{\text{(IN)}}, \text{R}_{\text{(FAULT)}} = \text{R}_{\text{(STATUS)}} = 10 \text{ k}\Omega, \text{R}_{\text{(ILIM\_LO)}} = 19.1 \text{ k}\Omega, \text{R}_{\text{(ILIM\_LO)}} = 80.6 \text{ k}\Omega.$ Positive currents are into pins. Typical values are at 25°C. All voltages are with respect to GND. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|------|------| | ITOR OUTPUT (IMON) | | | | | | | | Load = 3.2 A, 0 ≤ V <sub>(IMON)</sub> ≤ 2.5 V | 306 | 333 | 359 | | | | Load = 3 A, 0 ≤ V <sub>(IMON)</sub> ≤ 2.5 V | 287 | 312 | 337 | | | | Load = 2.4 A, 0 ≤ V <sub>(IMON)</sub> ≤ 2.5 V | 230 | 250 | 270 | | | Source current | Load = 2.1 A, 0 ≤ V <sub>(IMON)</sub> ≤ 2.5 V | 201 | 218 | 235 | μA | | | Load = 1 A, 0 ≤ V <sub>(IMON)</sub> ≤ 2.5 V | 94 | 104 | 114 | | | | Load = 0.5 A, 0 ≤ V <sub>(IMON)</sub> ≤ 2.5 V | 44 | 52 | 60 | | | TH ANALOG SWITCH | | | | | | | DP and DM switch on- | $V_{(DP\_OUT)} = V_{(DM\_OUT)} = 0 \text{ V}, I_{(DP\_IN)} = I_{(DM\_IN)} = 30 \text{ mA}$ | | 3.2 | 6.5 | 0 | | resistance | $V_{(DP\_OUT)} = V_{(DM\_OUT)} = 2.4 \text{ V}, I_{(DP\_IN)} = I_{(DM\_IN)} = -15 \text{ mA}$ | | 3.8 | 7.6 | Ω | | Switch resistance mismatch | $V_{(DP\_OUT)} = V_{(DM\_OUT)} = 0 \text{ V}, I_{(DP\_IN)} = I_{(DM\_IN)} = 30 \text{ mA}$ | | 0.05 | 0.15 | Ω | | channels | $V_{(DP\_OUT)} = V_{(DM\_OUT)} = 2.4 \text{ V}, I_{(DP\_IN)} = I_{(DM\_IN)} = -15 \text{ mA}$ | | 0.05 | 0.15 | 22 | | DP and DM switch off-state capacitance (4) | $V_{EN} = 0 \text{ V}, V_{(DP\_IN)} = V_{(DM\_IN)} = 0.3 \text{ V}, Vac = 0.03$<br>$V_{PP}, f = 1 \text{ MHz}$ | | 8.8 | | pF | | DP and DM switch on-state capacitance (4) | $V_{(DP\_IN)} = V_{(DM\_IN)} = 0.3 \text{ V, Vac} = 0.03 \text{ V}_{PP}, \text{ f} = 1 \text{ MHz}$ | | 10.9 | | pF | | Off-state isolation(3) | V <sub>(EN)</sub> = 0 V, f = 250 MHz | | 8 | | dB | | On-state cross-channel isolation (4) | f = 250 MHz | | 30 | | dB | | Off-state leakage current | $\begin{array}{l} V_{EN} = 0 \text{ V, } V_{(DP\_IN)} = V_{(DM\_IN)} = 3.6 \text{ V, } V_{(DP\_OUT)} \\ = V_{(DM\_OUT)} = 0 \text{ V, measure } I_{(DP\_OUT)} \text{ and} \\ I_{(DM\_OUT)} \end{array}$ | | 0.1 | 1.5 | μA | | Bandwidth (-3 dB) <sup>(4)</sup> | $R_{(L)} = 50 \Omega$ | | 940 | | MHz | | WNSTREAM PORT DETECT | | | | | | | B14 111 0BB | | 0.5 | 0.6 | 0.7 | V | | DM_IN CDP output voltage | $V_{(DP_{-}IN)} = 0.6 \text{ V}, -250 \mu\text{A} < I_{(DM_{-}IN)} < 0 \mu\text{A}$ | 0.0 | | | | | DM_IN CDP output voltage DP_IN rising lower window threshold for V <sub>(DM_SRC)</sub> activation | $V_{(DP\_IN)} = 0.6 \text{ V}, -250 \mu\text{A} < I_{(DM\_IN)} < 0 \mu\text{A}$ | 0.36 | 0.0 | 0.4 | V | | DP_IN rising lower window threshold for V <sub>(DM_SRC)</sub> | $V_{(DP\_IN)} = 0.6 \text{ V}, -250 \mu\text{A} < I_{(DM\_IN)} < 0 \mu\text{A}$ | | 50 | 0.4 | V | | DP_IN rising lower window threshold for V <sub>(DM_SRC)</sub> activation | $V_{(DP\_IN)} = 0.6 \text{ V}, -250 \mu\text{A} < I_{(DM\_IN)} < 0 \mu\text{A}$ | | | 0.4 | | | DP_IN rising lower window threshold for V <sub>(DM_SRC)</sub> activation Hysteresis <sup>(4)</sup> DP_IN rising upper window threshold for VDM_SRC | $V_{(DP\_IN)} = 0.6 \text{ V}, -250 \mu\text{A} < I_{(DM\_IN)} < 0 \mu\text{A}$ | 0.36 | | | mV | | | Source current DTH ANALOG SWITCH DP and DM switch on- resistance Switch resistance mismatch between DP and DM channels DP and DM switch off-state capacitance (4) DP and DM switch on-state capacitance (4) Off-state isolation(3) On-state cross-channel isolation (4) Off-state leakage current Bandwidth (-3 dB) (4) WNSTREAM PORT DETECT | | Source current | | | <sup>(4)</sup> This parameter is provided for reference only and does not constitute part of TI's published device specifications for purposes of TI's product warranty. ## 6.6 Switching Characteristics Unless otherwise noted $-40^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 125^{\circ}\text{C}$ and $4.5 \text{ V} \leq \text{V}_{\text{(IN)}} \leq 6.5 \text{ V}, \text{V}_{\text{(EN)}} = \text{V}_{\text{(IN)}}, \text{V}_{\text{(CTL1)}} = \text{V}_{\text{(IN)}}. \text{ R}_{\text{(FAULT)}} = \text{R}_{\text{(STATUS)}} = 10 \text{ k}\Omega, \text{ R}_{\text{(ILIM\_HI)}} = 19.1 \text{ k}\Omega, \text{ R}_{\text{(ILIM\_LO)}} = 80.6 \text{ k}\Omega. \text{ Positive currents are into pins. Typical values are at 25°C. All voltages are with respect to GND.}$ | ı | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------|------|------|------| | t <sub>r</sub> | OUT voltage rise time | V 5 V C 4 V F D 400 C | 1.05 | 1.75 | 3.1 | ms | | t <sub>f</sub> | OUT voltage fall time | $I_{(IN)} = 5 \text{ V}, C_{(L)} = 1 \mu\text{F}, R_{(L)} = 100 \Omega$ | 0.27 | 0.47 | 0.82 | ms | | t <sub>on</sub> | OUT voltage turnon time | V 5 V C 4 F D 400 O | | 7.5 | 11 | ms | | t <sub>off</sub> | OUT voltage turnoff time | $V_{(IN)} = 5 \text{ V, } C_{(L)} = 1 \mu\text{F, } R_{(L)} = 100 \Omega$ | · | 2.7 | 5 | ms | | t(DCHG_S) | Discharge hold time (mode change) | Time V <sub>(OUT)</sub> < 0.7 V | 1.1 | 2 | 2.9 | s | | t <sub>(IOS)</sub> | OUT short-circuit response time <sup>(1)</sup> | $V_{(IN)} = 5 \text{ V}, R_{(SHORT)} = 50 \text{ m}\Omega$ | | 2 | | μs | | t(OC_OUT_FAULT) | OUT FAULT deglitch time | Bidirectional deglitch applicable to current-limit condition only (no deglitch assertion for OTSD) | 5.5 | 8.5 | 11.5 | ms | | $t_{pd}$ | Analog switch propagation delay <sup>(1)</sup> | V <sub>(IN)</sub> = 5 V | | 0.14 | | ns | | t <sub>(SK)</sub> | Analog switch skew between opposite transitions of the same port $\left(t_{\text{PHL}} - t_{\text{PLH}}\right)^{(1)}$ | V <sub>(IN)</sub> = 5 V | | 0.02 | | ns | | $t_{(LD\_SET)}$ | Load-detect set time | $V_{(IN)} = 5 V$ | 120 | 210 | 280 | ms | | t <sub>(LD_RESET)</sub> | Load-detect reset time | V <sub>(IN)</sub> = 5 V | 1.8 | 3 | 4.2 | s | | t <sub>(OV_Data)</sub> | DP_IN and DM_IN overvoltage protection response time | | | 5 | | μs | | t <sub>(OV_OUT)</sub> | OUT overvoltage protection response time | | _ | 0.3 | | μs | | t <sub>(OV_D_FAULT)</sub> | DP_IN and DM_IN FAULT-<br>asserted degltich time | | 11 | 16 | 23 | ms | | | OUT FAULT-asserted degltich time | | 11 | 16 | 23 | ms | <sup>(1)</sup> These parameters are provided for reference only and do not constitute part of TI's published device specifications for purposes of TI's product warranty. ## 6.7 Typical Characteristics # TEXAS INSTRUMENTS ## Typical Characteristics (接下页) $T_A = 25$ °C, $V_{(IN)} = 5$ V, $V_{(EN)} = 5$ V, $V_{(CTL1)} = V_{(CTL2)} = 5$ V, $\overline{FAULT}$ and $\overline{STATUS}$ connect to $V_{(IN)}$ via a 10-k $\Omega$ pullup resistor (unless stated otherwise) #### 7 Parameter Measurement Information 图 36. Short-to-Battery System Test Setup ## 8 Detailed Description #### 8.1 Overview The TPS254900A-Q1 device is a USB charging controller and power switch which integrates D+ and D- short-to-battery protection, cable compensation, current monitor (IMON), and IEC ESD protection suitable for automotive USB charging and USB port protection applications. The integrated power distribution switch uses N-channel MOSFETs suitable for applications where short circuits or heavy capacitive loads will be encountered. The device allows the user to adjust the current-limit thresholds using external resistors. The device enters constant-current mode when the load exceeds the current-limit threshold. The TPS254900A-Q1 device provides V<sub>BUS</sub>, D+, and D– short-to-battery protection. This protects the upstream voltage regulator, automotive processor, and hub when these pins are exposed to fault conditions. The device also integrates CDP mode, defined in the BC1.2 specification, to enable up to 1.5-A fast charging of most portable devices during data communication. The TPS254900A-Q1 device integrates a cable compensation (CS) feature to compensate for long-cable voltage drop. This keeps the remote USB port output voltage constant to enhance the user experience under high-current charging conditions. The TPS254900A-Q1 device provides a current-monitor function (IMON) by connecting a resistor from the IMON pin to GND to provide a positive voltage linearly with load current. This can be used for system power or dynamic power management. Additionally, the device provides ESD protection up to $\pm 8$ kV (contact discharge) and $\pm 15$ kV (air discharge) per IEC 61000-4-2 on DP\_IN and DM\_IN. ## 8.2 Functional Block Diagram Copyright © 2016, Texas Instruments Incorporated ## 8.3 Feature Description ## 8.3.1 FAULT Response The device features an active-low, open-drain fault output. $\overline{\text{FAULT}}$ goes low when there is a fault condition. Fault detection includes overtemperature, overcurrent, or overvoltage on V<sub>BUS</sub>, DP\_IN and DM\_IN. Connect a 10-k $\Omega$ pullup resistor from FAULT to IN. 表 1 summarizes the conditions that generate a fault and actions taken by the device. ## Feature Description (接下页) 表 1. Fault Conditions | EVENT | CONDITION | ACTION | |-----------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Overvoltage on the data lines | $V_{(DP\_IN)}$ or $V_{(DM\_IN)} > 3.9 \text{ V}$ | The device immediately shuts off the USB data switches and the internal power switch. The fault indicator asserts with a 16-ms deglitch, and deasserts without deglitch. | | Overvoltage on V <sub>(OUT)</sub> | V <sub>(OUT)</sub> > 6 V or 6.95 V | The device immediately shuts off the internal power switch and the USB data switches. The fault indicator asserts with a 16-ms deglitch and deasserts without deglitch. | | Overcurrent on V <sub>(OUT)</sub> | $I_{(OUT)} > I_{(OS)}$ | The device regulates switch current at I <sub>(OS)</sub> until thermal cycling occurs. The fault indicator asserts and deasserts with an 8-ms deglitch (the device does not assert FAULT on overcurrent in SDP1 mode). | | Overtemperature | $\rm T_{J} > OTSD2$ in non-current-limited or $\rm T_{J} > OTSD1$ in current-limited mode. | The device immediately shuts off the internal power switch and the USB data switches. The fault indicator asserts immediately when the junction temperature exceeds OTSD2 or OTSD1 while in a current-limiting condition. The device has a thermal hysteresis of 20°C. | #### 8.3.2 Cable Compensation When a load draws current through a long or thin wire, there is an IR drop that reduces the voltage delivered to the load. In the vehicle from the voltage regulator 5-V output to the $V_{PD\_IN}$ (input voltage of portable device), the total resistance of power switch $r_{DS(on)}$ and cable resistance causes an IR drop at the PD input. So the charging current of most portable devices is less than their expected maximum charging current. The TPS254900A-Q1 device detects the load current and applies a proportional sink current that can be used to adjust the output voltage of the upstream regulator to compensate for the IR drop in the charging path. The gain $G_{(CS)}$ of the sink current proportional to load current is 82 $\mu$ A/A. 图 38. Cable Compensation Equivalent Circuit #### 8.3.2.1 Design Procedure To start the procedure, the total resistance, including the power switch $r_{DS(on)}$ and wire resistance $R_{(WIRE)}$ , must be known. - 1. Choose $R_{(G)}$ following the voltage-regulator feedback resistor-divider design guideline. - 2. Calculate $R_{(FA)}$ according to 公式 1. $$R_{FA} = (r_{DS(on)} + R_{(WIRE)}) / G_{(CS)}$$ (1) 3. Calculate $R_{(FB)}$ according to 公式 2. $$R_{(FB)} = \frac{V_{(OUT)}}{V_{(FB)}/R_{(G)}} - R_{(G)} - R_{(FA)}$$ (2) 4. $C_{(COMP)}$ in parallel with $R_{(FA)}$ is required to stablilize $V_{(OUT)}$ when $C_{(BUS)}$ is large. Start with $C_{(COMP)} \ge 3 \times G_{(CS)} \times C_{(OUT)}$ , then adjust $C_{(COMP)}$ to optimize the load transient of the voltage regulator output. $V_{(OUT)}$ stability should always be verified in the end application circuit. #### 8.3.3 D+ and D- Protection D+ and D- protection consists of ESD and OVP (overvoltage protection). The DP\_IN and DM\_IN pins provide ESD protection up to ±15 kV (air discharge) and ±8 kV (contact discharge) per IEC 61000-4-2 (see the *ESD Ratings* section for test conditions). The ESD stress seen at DP\_IN and DM\_IN is impacted by many external factors, like the parasitic resistance and inductance between ESD test points and the DP\_IN and DM\_IN pins. For air discharge, the temperature and humidity of the environment can cause some difference, so the IEC performance should always be verified in the end-application circuit. The IEC ESD performance of the TPS254900A-Q1 device depends on the capacitance connected from BIAS to GND. A 2.2- $\mu$ F capacitor placed close to the BIAS pin is recommended. Connect the BIAS pin to OUT using a 5.1-k $\Omega$ resistor as a discharge path for the ESD stress. OVP protection is provided for short-to- $V_{BUS}$ or short-to-battery conditions in the vehicle harness, preventing damage to the upstream USB transceiver or hub. When the voltage on DP\_IN or DM\_IN exceeds 3.9 V (typical), the TPS254900A-Q1 device quickly responds to block the high-voltage reverse connection to DP\_OUT and DM\_OUT. Overcurrent short-to-GND protection for D+ and D- is provided by the upstream USB transceiver. #### 8.3.4 V<sub>BUS</sub> OVP Protection The TPS254900A-Q1 OUT pin can withstand up to 18 V. The internal MOSFET turns off quickly when a short-to-battery condition occurs. The TPS254900A-Q1 device has two OVP thresholds; one is 6 V (typical) and the other is 6.95 V (typical). Set the OVP threshold using the external OVP\_SEL pin. ## 8.3.5 Output and D+ or D- Discharge To allow a charging port to renegotiate current with a portable device, the TPS254900A-Q1 device uses the OUT discharge function. During mode change, the TPS254900A-Q1 device turns off the power switch while discharging OUT with a $500-\Omega$ resistance, then turning back on the power switches to reassert the OUT voltage. When an OVP condition occurs on DP\_IN or DM\_IN, the TPS254900A-Q1 device enables an internal 200-k $\Omega$ discharge resistance from DP\_IN to ground and from DM\_IN to ground. The analog switches are also turned off. The TPS254900A-Q1 device automatically disables the discharge paths and turns on the analog switches once the OVP condition is removed. When an OVP condition occurs on OUT, the TPS254900A-Q1 device turns on an internal discharge path (see 表 2 for the discharge resistance). The TPS254900A-Q1 device automatically turns off the discharge path and turns on the power switch once the OVP condition is removed. | VIN <sup>(1)</sup> | EN <sup>(1)</sup> | OVP <sup>(1)</sup> | OUT DISCHARGE<br>RESISTANCE <sup>(2)</sup> | |--------------------|-------------------|--------------------|--------------------------------------------| | 0 | 0 | 0 | _ | | 0 | 0 | 1 | 80 kΩ | | 0 | 1 | 0 | _ | | 0 | 1 | 1 | 80 kΩ | | 1 | 0 | 0 | 500 Ω | | 1 | 0 | 1 | 500 Ω or 55 kΩ | | 1 | 1 | 0 | _ | | 1 | 1 | 1 | 55 kΩ | 表 2. OUT Discharge Resistance #### 8.3.6 Port Power Management (PPM) PPM is the intelligent and dynamic allocation of power. PPM is for systems that have multiple charging ports but cannot power them all simultaneously. #### 8.3.6.1 Benefits of PPM The benefits of PPM include the following: - Delivers better user experience - Prevents overloading of system power supply - · Allows for dynamic power limits based on system state - Allows every port potentially to be a high-power charging port - Allows for smaller power-supply capacity because loading is controlled #### 8.3.6.2 PPM Details All ports are <u>allowed</u> to broadcast high-current charging. The current limit is based on ILIM\_HI. The system <u>monitors</u> the <u>STATUS</u> pin to see when high-current loads are present. Once the allowed number of ports asserts <u>STATUS</u>, the remaining ports are toggled to a non-charging port. The current limit of the non-charging port is based on the ILIM\_LO <u>setting</u>. The non-charging ports are automatically toggled back to charging ports when a charging port deasserts <u>STATUS</u>. <u>STATUS</u> asserts in a charging port when the load current is above ILIM\_LO + 30 mA for 210 ms (typical). STATUS deasserts in a charging port when the load current is below ILIM\_LO – 20 mA for 3 seconds (typical). <sup>(1)</sup> 0 = inactive, 1 = active <sup>(2) — =</sup> no discharge resistance #### 8.3.6.3 Implementing PPM in a System With Two Charging Ports (CDP and SDP1) 图 39. PPM Between CDP and SDP1 #### 8.3.7 Overcurrent Protection When an overcurrent condition is detected, the device maintains a constant output current and reduces the output voltage accordingly. Two possible overload conditions can occur. In the first condition, the output is shorted before the device is enabled or before the application of $V_{(IN)}$ . The TPS254900A-Q1 device senses the short and immediately switches into a constant-current output. In the second condition, a short or an overload occurs while the device is enabled. At the instant the overload occurs, high currents flow for 1 to 2 $\mu$ s (typical) before the current-limit circuit reacts. The device operates in constant-current mode after the current-limit circuit has responded. Complete shutdown occurs only if the fault is present long enough to activate thermal limiting. The device remains off until the junction temperature cools approximately 20°C and then restarts. The device continues to cycle on and off until the overcurrent condition is removed. #### 8.3.8 Undervoltage Lockout The undervoltage-lockout (UVLO) circuit disables the power switch until the input voltage reaches the UVLO turnon threshold. Built-in hysteresis prevents unwanted oscillations on the output due to input voltage drop from large current surges. #### 8.3.9 Thermal Sensing Two independent thermal-sensing circuits protect the TPS254900A-Q1 device if the temperature exceeds recommended operating conditions. These circuits monitor the operating temperature of the power-distribution switch and disable operation. The power dissipation in the package is proportional to the voltage drop across the power switch, so the junction temperature rises during an overcurrent condition. The first thermal sensor turns off the power switch when the die temperature exceeds 135°C and the device is in current limit. The second thermal sensor turns off the power switch when the die temperature exceeds 155°C regardless of whether the power switch is in current limit. Hysteresis is built into both thermal sensors, and the switch turns on after the device has cooled by approximately 20°C. The switch continues to cycle off and then on until the fault is removed. The open-drain false-reporting output, FAULT, is asserted (low) during an overtemperature shutdown condition. #### 8.3.10 Current-Limit Setting The TPS254900A-Q1 has two independent current-limit settings that are each adjusted externally with a resistor. The ILIM\_HI setting is adjusted with $R_{(ILIM\_HI)}$ connected between ILIM\_HI and GND. The ILIM\_LO setting is adjusted with $R_{(ILIM\_LO)}$ connected between ILIM\_LO and GND. Consult the device truth table (表 3) to see when each current limit is used. Both settings have the same relation between the current limit and the adjusting resistor. The following equation calculates the value of resistor for adjusting the typical current limit: $$I_{OS(nom)} (mA) = \frac{48687 \text{ V}}{R_{(ILIM\_xx)}^{0.9945} \text{ k}\Omega}$$ (3) Many applications require that the current limit meet specific tolerance limits. When designing to these tolerance limits, both the tolerance of the TPS254900A-Q1 current limit and the tolerance of the external adjusting resistor must be taken into account. The following equations approximate the TPS254900A-Q1 minimum and maximum current limits to within a few milliamperes and are appropriate for design purposes. The equations do not constitute part of Tl's published device specifications for purposes of Tl's product warranty. These equations assume an ideal—no variation—external adjusting resistor. To take resistor tolerance into account, first determine the minimum and maximum resistor values based on its tolerance specifications and use these values in the equations. Because of the inverse relation between the current limit and the adjusting resistor, use the maximum resistor value in the $I_{OS(min)}$ equation and the minimum resistor value in the $I_{OS(max)}$ equation. $$I_{OS(min)} (mA) = \frac{46464 \text{ V}}{R_{(ILIM\_xx)}^{0.9974} \text{ k}\Omega} - 32$$ (4) $$I_{OS(max)} (mA) = \frac{51820 \text{ V}}{R_{(ILIM\_xx)}^{0.9987} \text{ k}\Omega} + 38$$ (5) The routing of the traces to the $R_{(ILIM\_xx)}$ resistors should have a sufficiently low resistance so as not to affect the current-limit accuracy. The ground connection for the $R_{(ILIM\_xx)}$ resistors is also very important. The resistors must reference back to the TPS254900A-Q1 GND pin. Follow normal board layout practices to ensure that current flow from other parts of the board does not impact the ground potential between the resistors and the TPS254900A-Q1 GND pin. ## 8.4 Device Functional Modes ## 8.4.1 Device Truth Table (TT) The device truth table (表 3) lists all valid combinations for both control pins (CTL1 and CTL2), and the corresponding charging mode. The TPS254900A-Q1 device monitors the CTL inputs and transitions to the charging mode to which it is commanded. | 201114111141114 | | | | | | | | | | | | |-----------------|------|---------------------------|-------------------------------|------------------------------|---------------------------|--------------------------------|-------------------|-----------------------------------------------------------|--|--|--| | CTL1 | CTL2 | CURRENT LIMIT<br>SELECTED | MODE | STATUS<br>FOR LOAD<br>DETECT | CS FOR CABLE COMPENSATION | IMON FOR<br>CURRENT<br>MONITOR | FAULT<br>REPORT | NOTES | | | | | 0 | 0 | N/A | Client<br>mode <sup>(1)</sup> | OFF | OFF | OFF | OFF | Power switch is disabled, only analog switch is on. | | | | | 0 | 1 | ILIM_LO | SDP | OFF | ON | ОИ | ON | Standard<br>SDP | | | | | 1 | 0 | ILIM_LO | SDP1 (2) | OFF | ON | ON | ON <sup>(3)</sup> | No OUT<br>discharge<br>between CDP<br>and SDP1 for<br>PPM | | | | | 1 | 1 | ILIM_HI | CDP <sup>(2)</sup> | ON | ON | ON | ON | | | | | 表 3. Truth Table - (1) No 5.1-kΩ resistor from BIAS to OUT (open between the pins), or OUT still has 5-V voltage from an external downstream port; client mode is still active. - (2) No OUT discharge when changing from 10 to 11 or from 11 to 10. - (3) A fault only trips OTSD, OUT, DP\_IN, DM\_IN, and OVP. ## 8.4.2 USB BC1.2 Specification Overview The BC1.2 specification includes three different port types: - Standard downstream port (SDP) - Charging downstream port (CDP) - Dedicated charging port (DCP) BC1.2 defines a charging port as a downstream-facing USB port that provides power for charging portable equipment. Under this definition, CDP and DCP are defined as charging ports. 表 4 lists the difference between these port types. 表 4. Operating Modes Table | PORT TYPE | SUPPORTS USB 2.0 COMMUNICATION | MAXIMUM ALLOWABLE CURRENT<br>DRAWN BY PORTABLE EQUIPMENT (A) | |---------------|--------------------------------|--------------------------------------------------------------| | SDP (USB 2.0) | YES | 0.5 | | SDP (USB 3.0) | YES | 0.9 | | CDP | YES | 1.5 | | DCP | NO | 1.5 | #### 8.4.3 Standard Downstream Port (SDP) Mode — USB 2.0 and USB 3.0 An SDP is a traditional USB port that follows the USB 2.0 or USB 3.0 protocol. An SDP supplies a minimum of 500 mA per port for USB 2.0 and 900 mA per port for USB 3.0. USB 2.0 and USB 3.0 communication is supported, and the host controller must be active to allow charging. ## 8.4.4 Charging Downstream Port (CDP) Mode A CDP is a USB port that follows the USB BC1.2 specification and supplies a minimum of 1.5 A per port. A CDP provides power and meets the USB 2.0 requirements for device enumeration. USB 2.0 communication is supported, and the host controller must be active to allow charging. The difference between CDP and SDP is the host-charge handshaking logic that identifies this port as a CDP. A CDP is identifiable by a compliant BC1.2 client device and allows for additional current draw by the client device. The CDP handshaking process occurs in two steps. During the first step, the portable equipment outputs a nominal 0.6-V output on the D+ line and reads the voltage input on the D- line. The portable device detects the connection to an SDP if the voltage is less than the nominal data-detect voltage of 0.3 V. The portable device detects the connection to a CDP if the D- voltage is greater than the nominal data-detect voltage of 0.3 V and optionally less than 0.8 V. The second step is necessary for portable equipment to determine whether the equipment is connected to a CDP or a DCP. The portable device outputs a nominal 0.6-V output on the D– line and reads the voltage input on the D+ line. The portable device concludes the equipment is connected to a CDP if the data line being read remains less than the nominal data detects voltage of 0.3 V. The portable device concludes it is connected to a DCP if the data line being read is greater than the nominal data-detect voltage of 0.3 V. The TPS254900A-Q1 device integrates CDP detection protocol, used at a downstream port as the CDP controller to support CDP portable-device fast charge up to 1.5 A. #### 8.4.5 Client Mode The TPS254900A-Q1 device integrates client mode as shown in ₹ 42. The internal power switch is OFF to block current flow from OUT to IN, and the signal switches are ON. This mode can be used for software upgrades from the USB port. Copyright © 2016, Texas Instruments Incorporated 图 42. Client-Mode Equivalent Circuit Passing the IEC 61000-4-2 test for DP\_IN and DM\_IN requires connecting a discharge resistor to OUT during USB 2.0 high-speed enumeration. In client mode, because the power switch is OFF, OUT must be 5 V so that the device can work normally (usually powered by an external downstream USB port). If the OUT voltage is low, the communication may not work properly. #### 8.4.6 High-Bandwidth Data-Line Switch The D+ and D- data lines pass through the device to enable monitoring and handshaking while supporting the charging operation. A wide-bandwidth signal switch allows data to pass through the device without corrupting signal integrity. The data-line switches are turned on in any of the CDP, SDP or client operating modes. The EN input must be at logic high for the data-line switches to be enabled. 注 - While in CDP mode, the data switches are ON, even during CDP handshaking. - The data switches are only for the USB-2.0 differential pair. In the case of a USB-3.0 host, the super-speed differential pairs must be routed directly to the USB connector without passing through the TPS254900A-Q1 device. - Data switches are OFF during OUT (V<sub>BUS</sub>) discharge. ## 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 9.1 Application Information The TPS254900A-Q1 device is a USB charging-port controller and power switch with cable compensation and short-to-battery protection for $V_{BUS}$ , D+, and D–. The device is typically used for automotive USB port protection and as a USB charging controller. The following design procedure can be used to select components for the TPS254900A-Q1 device. This section presents a simplified discussion of how to choose external components for $V_{BUS}$ , D+, and D– short-to-battery protection. For cable-compensation design information, see the data sheet (SLUSCE3) for the TPS2549-Q1 device, which has features and design considerations very similar to those of the TPS254900A-Q1 device. #### 9.2 Typical Application For an automotive USB charging port, the $V_{BUS}$ , D+, and D- pins are exposed and require a protection device. The protection required includes $V_{BUS}$ overcurrent, D+ and D- ESD protection, and short-to-battery protection. This charging-port device protects the upstream dc-dc converter (bus line) and automotive SOC or hub chips (D+ and D- data lines). An application schematic of this circuit with short-to-battery protection is shown in 8 43. 图 43. Typical Application Schematic: USB Port Charging With Cable Compensation ## Typical Application (接下页) #### 9.2.1 Design Requirements For this design example, use the following as the input parameters. | DESIGN PARAMETER | EXAMPLE VALUE | |-------------------------------------|---------------| | Battery voltage, V <sub>(BAT)</sub> | 18 V | | Short-circuit cable | 0.5 m | #### 9.2.2 Detailed Design Procedure To begin the design process, the designer must know the following: - · The battery voltage - The short-circuit cable length - The maximum continuous output current for the charging port. The minimum current-limit setting of TPS254900A-Q1 device must be higher than this current. - The maximum output current of the upstream dc-dc converter. The maximum current-limit setting of TPS254900A-Q1 device must be lower than this current. - For cable compensation, the total resistance including power switch r<sub>DS(on)</sub>, cable resistance, and connector contact resistance must be specified. ## 9.2.2.1 Input Capacitance Consider the following application situations when choosing the input capacitors. For all applications, TI recommends a 0.1-µF or greater ceramic bypass capacitor between IN and GND, placed as close as possible to the device for local noise decoupling. During output short or hot plug-in of a capacitive load, high current flows through the TPS254900A-Q1 device back to the upstream dc-dc converter until the TPS254900A-Q1 device responds (after $t_{(IOS)}$ ). During this response time, the TPS254900A-Q1 input capacitance and the dc-dc converter output capacitance source current to keep $V_{IN}$ above the UVLO of the TPS254900A-Q1 device and any shared circuits. Size the input capacitance for the expected transient conditions and keep the path between the TPS254900A-Q1 device and the dc-dc converter short to help minimize voltage drops. Input voltage overshoots can be caused by either of two effects. The first cause is an abrupt application of input voltage in conjunction with input power-bus inductance and input capacitance when the IN pin is in the high-impedance state (before turnon). Theoretically, the peak voltage is 2 times the applied voltage. The second cause is due to the abrupt reduction of output short-circuit current when the TPS254900A-Q1 device turns off and energy stored in the input inductance drives the input voltage high. Applications with large input inductance (for example, a connection between the evaluation board and the bench power supply through long cables) may require large input capacitance to prevent the voltage overshoot from exceeding the absolute-maximum voltage of the device. During the short-to-battery (EN = HIGH) condition, the input voltage follows the output voltage until OVP protection is triggered ( $t_{(OV\_OUT)}$ ). After the TPS254900A-Q1 device responds and turns off the power switch, the stored energy in the input inductance can cause ringing. Based on the three situations described, $10-\mu F$ and $0.1-\mu F$ low-ESR ceramic capacitors, placed close to the input, are recommended. #### 9.2.2.2 Output Capacitance Consider the following application situations when choosing the output capacitors. After an output short occurs, the TPS254900A-Q1 device abruptly reduces the OUT current, and the energy stored in the output power-bus inductance causes voltage undershoot and potentially reverse voltage as it discharges. Applications with large output inductance (such as from a cable) benefit from the use of a high-value output capacitor to control the voltage undershoot. For USB port applications, because the $V_{BUS}$ pin is exposed to IEC61000-4-2 level-4 ESD, use a low-ESR capacitance to protect OUT. The TPS254900A-Q1 device is capable of handling up to 18-V battery voltage. When $V_{BUS}$ is shorted to the battery, the LCR tank circuit formed can induce ringing. The peak voltage seen on the OUT pin depends on the short-circuit cable length. The parasitic inductance and resistance varies with length, causing the damping factor and peak voltage to differ. Longer cables with larger resistance reduce the peak current and peak voltage. Consider high-voltage derating for the ceramic capacitor, because the peak voltage can be higher than twice the battery voltage. Based on the three situations described, a $10-\mu F$ , 35-V, X7R, 1210 low-ESR ceramic capacitor placed close to OUT is recommended. If the battery voltage is $16\ V$ and a 16-V transient voltage suppressor (TVS) is used, then the capacitor voltage can be reduced to $25\ V$ . Considering temperature variation, placing an additional 35-V aluminum electrolytic capacitor can lower the peak voltage and make the system more robust. #### 9.2.2.3 BIAS Capacitance The capacitance on the BIAS pin helps the IEC ESD performance on the DM\_IN and DP\_IN pins. When a short to battery on DP\_IN, DM\_IN and/or OUT occurs, high voltage can be seen on the BIAS pin. Place a 2.2- $\mu$ F, 50-V, X7R, 0805, low-ESR ceramic capacitor close to the BIAS pin. The whole current path from BIAS to GND should be as short as possible. Additionally, use a 5.1- $k\Omega$ discharge resistor from BIAS to OUT. ## 9.2.2.4 Output and BIAS TVS The TPS254900A-Q1 device can withstand high transient voltages due to LCR tank ringing, but in order to make OUT, DP\_IN, and DM\_IN robust, place one TVS close to the OUT pin, and another TVS close to the BIAS pin. When choosing the TVS, the reverse standoff voltage $V_R$ depends on the battery voltage (16 V or 18 V). Considering the peak pulse power capability, a 400-W device is recommended such as an SMAJ16 for a 16-V battery or an SMAJ18 for an 18-V battery. #### 9.2.3 Application Curves ## 10 Power Supply Recommendations The TPS254900A-Q1 device is designed for a supply voltage range of 4.5 V $\leq$ V<sub>IN</sub> $\leq$ 6.5 V, with its power switch used for protecting the upstream power supply when a fault such as overcurrent or short to ground occurs on the USB port. Therefore, the power supply should be rated higher than the current-limit setting to avoid voltage drops during overcurrent or short-circuit conditions. ## 11 Layout ## 11.1 Layout Guidelines Layout best practices for the TPS254900A-Q1 device are listed as follows. - Considerations for input and output power traces - Make the power traces as short as possible. - Make the power traces as wide as possible. - · Considerations for input-capacitor traces - For all applications, 10-μF and 0.1-μF low-ESR ceramic capacitors are recommended, placed close to the IN pin. - The resistors attached to the ILIM\_HI and ILIM\_LO pins of the device have several requirements. - It is recommended to use 1% low-temperature-coefficient resistors. - The trace routing between these two pins and GND should be as short as possible to reduce parasitic effects on current limit. These traces should not have any coupling to switching signals on the board. - Locate all TPS254900A-Q1 pullup resistors for open-drain outputs close to their connection pin. Pullup resistors should be 100 kΩ. - If a particular open-drain output is not used or needed in the system, tie it to GND. - ESD considerations - The TPS254900A-Q1 device has built-in ESD protection for DP\_IN and DM\_IN. Keep trace lengths minimal from the USB connector to the DP\_IN and DM\_IN pins on the TPS254900A-Q1 device, and use minimal vias along the traces. - The capacitor on BIAS helps to improve the IEC ESD performance. A 2.2-µF capacitor should be placed close to BIAS, and the current path from BIAS to GND across this capacitor should be as short as possible. Do not use vias along the connection traces. - A 10-μF output capacitor should be placed close to the OUT pin and TVS. - See the ESD Protection Layout Guide (SLVA680) for additional information. - TVS Considerations - For OUT, a TVS like SMAJ18 should be placed near the OUT pin. - For BIAS, a TVS like SMAJ18 should be placed close to the BIAS pin, but behind the 2.2-μF capacitor. ## Layout Guidelines (接下页) - The whole path from OUT to GND or BIAS to GND across the TVS should be as short as possible. - DP\_IN, DM\_IN, DP\_OUT, and DM\_OUT routing considerations - Route these traces as microstrips with nominal differential impedance of 90 $\Omega$ . - Minimize the use of vias on the high-speed data lines. - Keep the reference GND plane devoid from cuts or splits above the differential pairs to prevent impedance discontinuities. - For more USB 2.0 high-speed D+ and D- differential routing information, see the High Speed USB Platform Design Guideline from Intel. - Thermal Considerations - When properly mounted, the thermal-pad package provides significantly greater cooling ability than an ordinary package. To operate at rated power, the thermal pad must be soldered to the board GND plane directly under the device. The thermal pad is at GND potential and can be connected using multiple vias to inner-layer GND. Other planes, such as the bottom side of the circuit board, can be used to increase heat sinking in higher-current applications. See the *PowerPad™ Thermally Enhanced Package* application report (SLMA002) and *PowerPAD™ Made Easy* application brief (SLMA004) for more information on using this thermal pad package. ## 11.2 Layout Example Copyright © 2016, Texas Instruments Incorporated 图 54. TPS254900A-Q1 Layout Diagram ## 12 器件和文档支持 ## 12.1 器件支持 #### 12.1.1 第三方产品免责声明 TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。 ## 12.2 文档支持 #### 12.2.1 相关文档 如需相关文档,请参阅: - 《高速 USB 平台设计指南》, Intel - 《TPS254900AQ1EVM-003 评估模块用户指南》(SLVUB94) - 《TPS254900Q1EVM-817 评估模块用户指南》(SLUUBIO) - 《具有电缆补偿功能的 TPS2549-Q1 汽车类 USB 充电端口控制器和电源开关数据表》(SLUSCE3) #### 12.3 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 12.4 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点:请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 71 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 #### 12.5 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.6 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 #### 12.7 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 13 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是适用于指定器件的最新数据。数据如有变更,恕不另行通知和修订此文档。要获取数据表的浏览器版本,请查看左侧的导航面板。 ## PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |-------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPS254900AIRVCRQ1 | ACTIVE | WQFN | RVC | 20 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 25490AQ | Samples | | TPS254900AIRVCTQ1 | ACTIVE | WQFN | RVC | 20 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 25490AQ | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 # **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Jun-2022 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS254900AIRVCRQ1 | WQFN | RVC | 20 | 3000 | 330.0 | 12.4 | 3.3 | 4.3 | 1.1 | 8.0 | 12.0 | Q1 | | TPS254900AIRVCTQ1 | WQFN | RVC | 20 | 250 | 180.0 | 12.4 | 3.3 | 4.3 | 1.1 | 8.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Jun-2022 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS254900AIRVCRQ1 | WQFN | RVC | 20 | 3000 | 367.0 | 367.0 | 35.0 | | TPS254900AIRVCTQ1 | WQFN | RVC | 20 | 250 | 210.0 | 185.0 | 35.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4209819/B ## 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司