

www.ti.com.cn

DRV201A

ZHCSB58-JUNE 2013

# 用于摄像头自动对焦的音圈电机驱动器

查询样品: DRV201A

### 特性

- 可针对线性或者脉宽调制 (PWM) 模式音圈电机 (VCM) 电流生成进行配置
- 针对 VCM 的高效 PWM 电流控制
- 高级振铃补偿
- 针对 VCM 电流控制的集成型 10 位数模转换器
- 保护
  - 开路和短路检测
  - 欠压闭锁 (UVLO)
  - 过热保护
  - 针对 VCM 驱动器的内部电流限制
  - 4kV 静电放电 (ESD) 人体模型 (HBM)
- I<sup>2</sup>C 接口

- 经改进的 PWM 至线性模式稳定时间与 DRV201 之间的关系
- 经改进的电磁兼容性 (EMC) 性能与 DRV201 间的 关系
- 运行温度范围: -40℃ 至 85℃
- 6 焊球晶圆级芯片 (WCSP) 封装, 焊球间距
  0.4mm
- 最大芯片尺寸: 0.806mm x 1.49mm
- 最大封装高度: 0.3mm

#### 应用范围

- 手机自动调焦
- 数码相机自动对焦
- 虹膜和曝光控制
- 监控摄像机
- 网络和 PC 摄像机
- 传动器控制

说明

DRV201A 是一款用于摄像头自动对焦的高级音圈电机驱动器。 它有一个用于设定 VCM 电流的集成型数模转换器。 VCM 电流由一个固定频率 PWM 控制器或者一个线性模式驱动器控制。 可通过 I<sup>2</sup>C 寄存器选择电流生成。 DRV201A 有一个用于电流调节的集成感测电阻器,并且可通过 I<sup>2</sup>C 对电流进行控制。

当改变 VCM 内的电流时,镜头振铃由高级振铃补偿功能进行补偿。 振铃补偿大大减少了自动对焦所需的时间。 此器件还有一个 VCM 短路和开路保护功能。



53

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

ZHCSB58-JUNE 2013



#### www.ti.com.cn



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------------------|-----------------------|------------------|
| 40%C to 05%C   | YMB (non-coated)       | DRV201AYMBR           | 201A YMDS        |
| -40°C to 85°C  | YMB (coated)           | DRV201AYMBRB          | 201AB YMDS       |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

#### **DEVICE INFORMATION**



The coated package option has a backside polymer coating that is 40µm thick. The final package heights of both the packages are the same for both options. This coating helps minimize edge chipping or die cracking during assembly and manufacturing.

#### TERMINAL FUNCTIONS

| TERM     | TERMINAL |     | DESCRIPTION                                                      |  |  |  |
|----------|----------|-----|------------------------------------------------------------------|--|--|--|
| NAME     | NO.      | I/O | DESCRIPTION                                                      |  |  |  |
| VBAT     | 2A       |     | Power                                                            |  |  |  |
| GND      | 1A       |     | Ground                                                           |  |  |  |
| I_SOURCE | 2B       |     | Voice coil positive terminal                                     |  |  |  |
| I_SINK   | 1B       |     | Voice coil negative terminal                                     |  |  |  |
| SCL      | 2C       | I   | I <sup>2</sup> C serial interface clock input                    |  |  |  |
| SDA      | 1C       | I/O | I <sup>2</sup> C serial interface data input/output (open drain) |  |  |  |



#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                  |                                                         |                            | VALUE       | UNIT |
|------------------|---------------------------------------------------------|----------------------------|-------------|------|
|                  | VBAT, ISOURCE, ISOURCE pin voltage range <sup>(2)</sup> | -0.3 to 5.5                | V           |      |
|                  | Voltage range at SDA, SCL                               |                            | -0.3 to 3.6 | V    |
|                  | Continuous total power dissipation                      | Internally limited         |             |      |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance <sup>(3)</sup>   | 130                        | °C/W        |      |
| TJ               | Operating junction temperature                          |                            | -40 to 125  | °C   |
| T <sub>A</sub>   | Operating ambient temperature                           |                            | -40 to 85   | °C   |
| T <sub>stg</sub> | Storage temperature                                     | -55 to 150                 | °C          |      |
| -                |                                                         | (HBM) Human body model     | ±4000       |      |
|                  | ESD rating                                              | (CDM) Charged device model | ±500        | V    |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

(3) This thermal data is measured with high-K board (4-layer board).

### **ELECTRICAL CHARACTERISTICS**

Over recommended free-air temperature range and over recommended input voltage range (typical at an ambient temperature range of 25°C) (unless otherwise noted)

|                       | PARAMETER                                                       | TEST CONDITIONS               | MIN | TYP   | MAX | UNIT        |
|-----------------------|-----------------------------------------------------------------|-------------------------------|-----|-------|-----|-------------|
| INPUT VOL             | TAGE                                                            |                               |     |       |     |             |
| V <sub>BAT</sub>      | Input supply voltage                                            |                               | 2.5 | 3.7   | 4.8 | V           |
|                       | the demonstration of the set of the                             | V <sub>BAT</sub> rising       |     |       | 2.2 |             |
| V <sub>UVLO</sub>     | Undervoltage lockout threshold                                  | V <sub>BAT</sub> falling      | 2   |       |     | V           |
| V <sub>HYS</sub>      | Undervoltage lockout hysteresis                                 |                               | 50  | 100   | 250 | mV          |
| INPUT CUP             | RRENT                                                           |                               |     |       |     |             |
| I <sub>SHUTDOWN</sub> | Input supply current shutdown, includes switch leakage currents | MAX: $V_{BAT} = 4.4 V$        |     | 0.15  | 1   | μΑ          |
| ISTANDBY              | Input supply current standby, includes switch leakage currents  | MAX: $V_{BAT} = 4.4 V$        |     | 120   | 200 | μA          |
| STARTUP,              | MODE TRANSITIONS, AND SHUTDOW                                   | N                             |     |       |     |             |
| t <sub>1</sub>        | Shutdown to standby                                             |                               |     |       | 100 | μs          |
| t <sub>2</sub>        | Standby to active                                               |                               |     |       | 100 | μs          |
| t <sub>3</sub>        | Active to standby                                               |                               |     |       | 100 | μs          |
| t <sub>4</sub>        | Shutdown time                                                   | Active or standby to shutdown | 0.5 |       | 1   | ms          |
| VCM DRIV              | ER STAGE                                                        |                               |     |       |     |             |
|                       | Resolution                                                      |                               |     | 10    |     | bits        |
| I <sub>RES</sub>      | Relative accuracy                                               |                               | -10 |       | 10  | LSB         |
|                       | Differential nonlinearity                                       |                               | -1  |       | 1   | LOD         |
|                       | Zero code error                                                 |                               |     | 0     |     | mA          |
|                       | Offset error                                                    | At code 32                    |     |       | 3   | mA          |
|                       | Gain error                                                      |                               |     | ±3    |     | % of<br>FSR |
|                       | Gain error drift                                                |                               |     | 0.3   | 0.4 | %/°C        |
|                       | Offset error drift                                              |                               |     | 0.3   | 0.5 | %/°C        |
| I <sub>MAX</sub>      | Maximum output current                                          |                               |     | 102.3 |     | mA          |
| ILIMIT                | Average VCM current limit                                       | See <sup>(1)</sup>            | 110 | 160   | 240 | mA          |

(1) During short circuit condition driver current limit comparator will trip and short is detected and driver goes into STANDBY and short flag is set high in the status register.

www.ti.com.cn

#### ZHCSB58-JUNE 2013

## **ELECTRICAL CHARACTERISTICS (continued)**

Over recommended free-air temperature range and over recommended input voltage range (typical at an ambient temperature range of 25°C) (unless otherwise noted)

| PARAMETER         |                                                  | TEST CONDITIONS                              | MIN | TYP                | MAX | UNIT |
|-------------------|--------------------------------------------------|----------------------------------------------|-----|--------------------|-----|------|
| IDETCODE          | Minimum VCM code for OPEN and<br>SHORT detection | See <sup>(2)</sup>                           | 256 |                    |     | mA   |
| f <sub>SW</sub>   | Switching frequency                              | Selectable through CONTROL register          | 0.5 |                    | 4   | MHz  |
| V <sub>DRP</sub>  | Internal dropout                                 | See <sup>(3)</sup>                           |     |                    | 0.4 | V    |
| L <sub>VCM</sub>  | VCM inductance                                   |                                              | 30  |                    | 150 | μH   |
| R <sub>VCM</sub>  | VCM resistance                                   |                                              | 11  |                    | 22  | Ω    |
| LENS MO           | VEMENT CONTROL                                   |                                              |     |                    |     |      |
| t <sub>set1</sub> | Lens settling time                               | ±10% error band                              |     | 2/f <sub>VCM</sub> |     | ms   |
| t <sub>set2</sub> | Lens settling time                               | ±10% error band                              |     | 1/f <sub>VCM</sub> |     | ms   |
|                   | VCM resonance frequency                          |                                              | 50  |                    | 150 | Hz   |
| f <sub>VCM</sub>  |                                                  | When 1/f <sub>VCM</sub> compensation is used | -10 |                    | 10  | 0/   |
|                   | VCM resonance frequency tolerance                | When 2/f <sub>VCM</sub> compensation is used | -30 |                    | 30  | %    |

(2) When testing VCM open or short this is the recommended minimum VCM code (in dec) to be used.

(3) This is the voltage that is needed for the feedback resistor and high side driver. It should be noted that the maximum VCM resistance is limited by this voltage and supply voltage. E.g. 3-V supply maximum VCM resistance is: R<sub>VCM</sub> = (V<sub>BAT</sub> - V<sub>DRP</sub>)/I<sub>VCM</sub> = (3 V - 0.4 V)/102.3 mA = 25.4 Ω.



www.ti.com.cn

### **ELECTRICAL CHARACTERISTICS (continued)**

Over recommended free-air temperature range and over recommended input voltage range (typical at an ambient temperature range of 25°C) (unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                       | MIN   | ТҮР | MAX  | UNIT |
|----------------------|------------------------------------|---------------------------------------|-------|-----|------|------|
| LOGIC I/C            | os (SDA AND SCL)                   |                                       |       |     |      |      |
|                      |                                    | V = 1.8 V, SCL                        | -4.25 |     | 4.25 |      |
| I <sub>IN</sub>      | Input leakage current              | V = 1.8 V, SDA                        | -1    |     | 1    | μA   |
| R <sub>PullUp</sub>  | I <sup>2</sup> C pull-up resistors | SDA and SCL pins                      |       | 4.7 |      | kΩ   |
| VIH                  | Input high level                   | See <sup>(4)</sup>                    | 1.17  |     | 3.6  | V    |
| VIL                  | Input low level                    | See <sup>(5)</sup>                    | 0     |     | 0.63 | V    |
| t <sub>TIMEOUT</sub> | SCL timeout for shutdown detection |                                       | 0.5   |     | 1    | ms   |
| R <sub>PD</sub>      | Pull down resistor at SCL line     |                                       |       | 500 |      | kΩ   |
| f <sub>SCL</sub>     | I <sup>2</sup> C clock frequency   |                                       |       |     | 400  | kHz  |
| INTERNA              | LOSCILLATOR                        |                                       |       |     |      |      |
| f <sub>OSC</sub>     | Internal oscillator                | $20^{\circ}C \le T_A \le 70^{\circ}C$ | -3    |     | 3    | %    |
|                      | Frequency accuracy                 | -40°C ≤ T <sub>A</sub> ≤ 85°C         | -5    |     | 5    | %    |
| THERMAL              | SHUTDOWN                           |                                       |       |     |      |      |
| T <sub>TRIP</sub>    | Thermal shutdown trip point        |                                       |       | 140 |      | °C   |

TEXAS INSTRUMENTS

ZHCSB58-JUNE 2013

www.ti.com.cn

## PARAMETER MEASUREMENT INFORMATION



List of components:

- C<sub>in</sub> Panasonic ECJ0EB1A105M
- VCM Mitsumi VCM KAF-V85S60
- Actuator size: 8.5 x 8.5 x 3.4 (mm)
- Lens in the VCM: M6 (Pitch: 0.35)
- Weight: 75 mg
- TTL: 4.2 mm
- FB: 1.1 mm



ZHCSB58-JUNE 2013

#### www.ti.com.cn

#### **TYPICAL CHARACTERISTICS**



Figure 1. Lens Positions With and Without Ringing Compensation With 100- $\mu m$  Step on the Lens Position



Figure 3. Lens Positions With and Without Ringing Compensation With 30-µm Step on the Lens Position



Figure 2. Lens Positions With and Without Ringing Compensation With 100-µm Step on the Lens Position, Zoomed In



Figure 4. Lens Positions With and Without Ringing Compensation With 30-µm Step on the Lens Position, Zoomed In



www.ti.com.cn

#### FUNCTIONAL DESCRIPTION

The DRV201A is intended for high performance autofocus in camera modules. It is used to control the current in the voice coil motor (VCM). The current in the VCM generates a magnetic field which forces the lens stack connected to a spring to move. The VCM current and thus the lens position can be controlled via the I<sup>2</sup>C interface and an auto focus function can be implemented.

The DRV201A offers a higher level of performance than the DRV201 in two areas. First, the transition between PWM and linear modes is free of any resonance. This allows faster image capture after achieving focus in the PWM mode. The other performance enhancement is in the area of EMC performance. When operating in PWM mode, transitions were significantly slowed down resulting in lower conducted and radiated noise versus the DRV201.

The device connects to a video processor or image sensor through a standard I<sup>2</sup>C interface which supports up to 400-kbit/s data rate. The digital interface supports IO levels from 1.8 V to 3.3 V. All pins have 4-kV HBM ESD rating.

When SCL is low for at least 0.5 ms, the device enters SHUTDOWN mode. If SCL goes from low to high the driver enters STANDBY mode in less than 100 µs and default register values are set as shown in Figure 5. ACTIVE mode is entered whenever the VCM\_CURRENT register is set to something else than zero.



Figure 5. Power Up and Down Sequence

VCM current can be controlled via an I<sup>2</sup>C interface and VCM\_CURRENT registers. Lens stack is connected to a spring which causes a dampened ringing in the lens position when current is changed. This mechanical ringing is compensated internally by generating an optimized ramp whenever the current value in the VCM\_CURRENT register is changed. This enables a fast autofocus algorithm and pleasant user experience.

Current in the VCM can be generated with a linear or PWM control. In linear mode the high side PMOS is configured as a current source and current is set by the VCM\_CURRENT control register. In PWM control the VCM is driven with a half bridge driver. With PWM control the VCM current is increased by connecting the VCM between  $V_{BAT}$  and GND through the high side PMOS and then released to a 'freewheeling' mode through the sense resistor and low side NMOS. PWM mode switching frequency can be selected from 0.5 MHz up to 4 MHz through a CONTROL register. PWM or linear mode can be selected with the PWM/LIN bit in the MODE register.



www.ti.com.cn

#### MODES OF OPERATION

- **SHUTDOWN** If the driver detects SCL has a DC level below 0.63 V for duration of at least 0.5 ms, the driver will enter shutdown mode. This is the lowest power mode of operation. The driver will remain in shutdown for as long as SCL pin remain low.
- STANDBY If SCL goes from low to high the driver enters STANDBY mode and sets the default register values. In this mode registers can be written to through the I<sup>2</sup>C interface. Device will be in STANDBY mode when VCM\_CURRENT register is set to zero. From ACTIVE mode the device will enter STANDBY if the SW\_RST bit of the CONTROL register is set. In this case all registers will be reset to default values.

STANDBY mode is entered from ACTIVE mode if any of the following faults occur: Over temperature protection fault (OTPF), VCM short (VCMS), or VCM open (VCMO). When STANDBY mode is entered due to a fault condition current register is cleared.

**ACTIVE** The device is in ACTIVE mode whenever the VCM\_CURRENT control is set to something else than zero through the I<sup>2</sup>C interface. In ACTIVE mode VCM driver output stage is enabled all the time resulting in higher power consumption. The device remains in active mode until the SW\_RST bit in the CONTROL register is set, SCL is pulled low for duration of 0.5 ms, VCM\_CURRENT control is set to zero, or any of the following faults occur: Over temperature protection fault (OTPF), VCM short (VCMS), or VCM open (VCMO). If active mode is entered after fault the status register is automatically cleared.



www.ti.com.cn

#### VCM DRIVER OUTPUT STAGE OPERATION

Current in the VCM can be controlled with a linear or PWM mode output stage. Output stage is enabled in ACTIVE mode which can be controlled through VCM\_CURRENT control register and the output stage mode is selected from MODE register bit PWM/LIN.

In linear mode the output PMOS is configured to a high side current source and current can be controlled from a VCM\_CURRENT registers.

In PWM control the VCM is driven with a half bridge driver. With PWM control the VCM current is increased by connecting the VCM between  $V_{BAT}$  and GND through the high side PMOS and then released to a 'freewheeling' mode through the sense resistor and low side NMOS. Current in the VCM is sensed with a 1- $\Omega$  sense resistor which is connected into an error amplifier input where the other input is controlled by the 10-bit DAC output. PWM mode switching frequency can be selected from 0.5 MHz up to 4 MHz through a CONTROL register. PWM or linear mode can be selected with the PWM/LIN bit in the MODE register.

#### **RINGING COMPENSATION**

VCM current can be controlled via an I<sup>2</sup>C interface and VCM\_CURRENT registers. Lens stack is connected to a spring which causes a dampened ringing in the lens position when current is changed. This mechanical ringing is compensated internally by generating an optimized ramp whenever the current value in the VCM\_CURRENT register is changed. This enables a fast auto focus algorithm and pleasant user experience.

Ringing compensation is dependent on the VCM resonance frequency and this can be controlled via VCM\_FREQ register (07h) from 50 Hz up 150 Hz. Table 1 shows the VCM\_FREQ register setting for each resonance frequency in 1-Hz steps. If more accurate resonance frequency is available, the control value can be calculated with Equation 1.

Ringing compensation is designed in a way that it can tolerate  $\pm 30\%$  frequency variation in the VCM resonance frequency when  $2/f_{VCM}$  compensation is used and  $\pm 10\%$  variation with  $1/f_{VCM}$  so only statistical data from the VCM is needed in production.



www.ti.com.cn

ZHCSB58-JUNE 2013

| Table 1. VCM Resonance | Frequency Control | Register (07h) Table |
|------------------------|-------------------|----------------------|
|                        |                   |                      |

| VCM                            | VCM_FREQ[7:0] (07h) |          | VCM                            | VCM_FREQ[7:0] (07h) |          | VCM                            | VCM_FREQ[7:0] (07h) |          |  |
|--------------------------------|---------------------|----------|--------------------------------|---------------------|----------|--------------------------------|---------------------|----------|--|
| Resonance<br>Frequency<br>[Hz] | DEC                 | BIN      | Resonance<br>Frequency<br>[Hz] | DEC                 | BIN      | Resonance<br>Frequency<br>[Hz] | DEC                 | BIN      |  |
| 50                             | 0                   | 0        | 84                             | 154                 | 10011010 | 118                            | 220                 | 11011100 |  |
| 51                             | 7                   | 111      | 85                             | 157                 | 10011101 | 119                            | 222                 | 11011110 |  |
| 52                             | 14                  | 1110     | 86                             | 160                 | 10100000 | 120                            | 223                 | 11011111 |  |
| 53                             | 21                  | 10101    | 87                             | 162                 | 10100010 | 121                            | 224                 | 11100000 |  |
| 54                             | 27                  | 11011    | 88                             | 165                 | 10100101 | 122                            | 226                 | 11100010 |  |
| 55                             | 34                  | 100010   | 89                             | 167                 | 10100111 | 123                            | 227                 | 11100011 |  |
| 56                             | 40                  | 101000   | 90                             | 170                 | 10101010 | 124                            | 228                 | 11100100 |  |
| 57                             | 46                  | 101110   | 91                             | 172                 | 10101100 | 125                            | 229                 | 11100101 |  |
| 58                             | 52                  | 110100   | 92                             | 174                 | 10101110 | 126                            | 231                 | 11100111 |  |
| 59                             | 58                  | 111010   | 93                             | 177                 | 10110001 | 127                            | 232                 | 11101000 |  |
| 60                             | 63                  | 111111   | 94                             | 179                 | 10110011 | 128                            | 233                 | 11101001 |  |
| 61                             | 68                  | 1000100  | 95                             | 181                 | 10110101 | 129                            | 234                 | 11101010 |  |
| 62                             | 73                  | 1001001  | 96                             | 183                 | 10110111 | 130                            | 235                 | 11101011 |  |
| 63                             | 78                  | 1001110  | 97                             | 185                 | 10111001 | 131                            | 236                 | 11101100 |  |
| 64                             | 83                  | 1010011  | 98                             | 187                 | 10111011 | 132                            | 238                 | 11101110 |  |
| 65                             | 88                  | 1011000  | 99                             | 189                 | 10111101 | 133                            | 239                 | 11101111 |  |
| 66                             | 92                  | 1011100  | 100                            | 191                 | 10111111 | 134                            | 240                 | 11110000 |  |
| 67                             | 96                  | 1100000  | 101                            | 193                 | 11000001 | 135                            | 241                 | 11110001 |  |
| 68                             | 101                 | 1100101  | 102                            | 195                 | 11000011 | 136                            | 242                 | 11110010 |  |
| 69                             | 105                 | 1101001  | 103                            | 197                 | 11000101 | 137                            | 243                 | 11110011 |  |
| 70                             | 109                 | 1101101  | 104                            | 198                 | 11000110 | 138                            | 244                 | 11110100 |  |
| 71                             | 113                 | 1110001  | 105                            | 200                 | 11001000 | 139                            | 245                 | 11110101 |  |
| 72                             | 116                 | 1110100  | 106                            | 202                 | 11001010 | 140                            | 246                 | 11110110 |  |
| 73                             | 120                 | 1111000  | 107                            | 204                 | 11001100 | 141                            | 247                 | 11110111 |  |
| 74                             | 124                 | 1111100  | 108                            | 205                 | 11001101 | 142                            | 248                 | 11111000 |  |
| 75                             | 127                 | 1111111  | 109                            | 207                 | 11001111 | 143                            | 249                 | 11111001 |  |
| 76                             | 130                 | 10000010 | 110                            | 208                 | 11010000 | 144                            | 250                 | 11111010 |  |
| 77                             | 134                 | 10000110 | 111                            | 210                 | 11010010 | 145                            | 251                 | 11111011 |  |
| 78                             | 137                 | 10001001 | 112                            | 212                 | 11010100 | 146                            | 251                 | 11111011 |  |
| 79                             | 140                 | 10001100 | 113                            | 213                 | 11010101 | 147                            | 252                 | 11111100 |  |
| 80                             | 143                 | 10001111 | 114                            | 215                 | 11010111 | 148                            | 253                 | 11111101 |  |
| 81                             | 146                 | 10010010 | 115                            | 216                 | 11011000 | 149                            | 254                 | 11111110 |  |
| 82                             | 149                 | 10010101 | 116                            | 217                 | 11011001 | 150                            | 255                 | 11111111 |  |
| 83                             | 152                 | 10011000 | 117                            | 219                 | 11011011 | -                              | -                   | -        |  |

#### ZHCSB58-JUNE 2013

#### User Example 1

In Figure 6, lens settling time and settling window shows how lens control is defined. Below is an example case how the lens is controlled and what settling time is achieved:

Measured VCM resonance frequency = 100 Hz

According to Table 1, VCM\_FREQ[7:0] = '10111111' (reg 0x07h)

VCM resonance frequency, f<sub>VCM</sub>, variation is within ±10% (min 90 Hz ... max 110 Hz)

1/f<sub>VCM</sub> ringing compensation is used : RING\_MODE = '1' (reg 0x06h)

Stepping the lens by 50  $\mu m$ 

The lens is settled into a ±5-µm window within 10 ms (1/f<sub>VCM</sub>)

#### User Example 2

If the case is otherwise exactly the same, but VCM resonance frequency cannot be guaranteed to stay at more than ±30% variation, slower ringing compensation should be used:

Measured VCM resonance frequency = 100 Hz

- According to Table 1, VCM\_FREQ[7:0] = '10111111' (reg 0x07h)
- VCM resonance frequency,  $f_{\text{VCM}},$  variation is within ±30% (min 70 Hz  $\dots$  max 130 Hz)
- 2/f<sub>VCM</sub> ringing compensation is used : RING\_MODE = '0' (reg 0x06h)

Stepping the lens by 50  $\mu m$ 

• The lens is settled into a  $\pm$ 5-µm window within 20 ms (2/f<sub>VCM</sub>)



Time

Figure 6. Lens Settling Time and Settling Window



www.ti.com.cn



## I<sup>2</sup>C BUS OPERATION

The I<sup>2</sup>C bus is a communications link between a controller and a series of slave terminals. The link is established using a two-wired bus consisting of a serial clock signal (SCL) and a serial data signal (SDA). The serial clock is sourced from the controller in all cases where the serial data line is bi-directional for data communication between the controller and the slave terminals. Each device has an open drain output to transmit data on the serial data line. An external pull-up resistor must be placed on the serial data line to pull the drain output high during data transmission.

The DRV201A hosts a slave  $I^2C$  interface that supports data rates up to 400 kbit/s and auto-increment addressing and is compliant to  $I^2C$  standard 3.0.

DRV201A supports four different read and two different write operations; single read from a defined location, single read from a current location, sequential read starting from a defined location, sequential read from current location, single write to a defined location, sequential write starting from a defined location. All different read and write operations are described below.

#### Single Write to a Defined Location

Figure 7 shows the format of a single write to a defined register. First, the master issues a start condition followed by a seven-bit I2C address. Next, the master writes a zero to conduct a write operation. Upon receiving an acknowledge from the slave, the master writes the eight-bit register number across the bus. Following a second acknowledge, DRV201A sets the I<sup>2</sup>C register to a defined value and the master writes the eight-bit data value across the bus. Upon receiving a third acknowledge, DRV201A auto increments the internal I<sup>2</sup>C register number by one and the master issues a stop condition. This action concludes the register write.



SINGLE WRITE TO A DEFINED LOCATION

Figure 7. Single Write

#### Single Read from a Defined Location and Current Location

Figure 8 shows the format of a single read from a defined location. First, the master issues a start condition followed by a seven-bit I<sup>2</sup>C address. Next, the master writes a zero to conduct a write operation. Upon receiving an acknowledge from the slave, the master writes the eight-bit register number across the bus. Following a second acknowledge, DRV201A sets the internal I<sup>2</sup>C register number to a defined value. Then the master issues a repeat start condition and a seven-bit I<sup>2</sup>C address followed by a one to conduct a read operation. Upon receiving a third acknowledge, the master releases the bus to the DRV201A. The DRV201A then writes the eight-bit data value from the register across the bus. The master acknowledges receiving this byte and issues a stop condition. This action concludes the register read.



Figure 8. Single Read from a Defined Location

Figure 9 shows the single read from the current location. If the read command is issued without defining the register number first, DRV201A writes out the data from the current register from the device memory.

NSTRUMENTS

FXAS



Figure 9. Single Read from the Current Location

### **Sequential Read and Write**

Sequential read and write allows simple and fast access to DRV201A registers. Figure 10 shows sequential read from a defined location. If the master doesn't issue a stop condition after giving ACK, DRV201A auto increments the register number and writes the data from the next register.



L bytes of DATA

Figure 10. Sequential Read from a Defined Location

Figure 11 shows the sequential write. If the master doesn't issue a stop condition after giving ACK, DRV201A auto increments it's register by one and the master can write to the next register.



L bytes of DATA

Figure 11. Sequential Write

If read is started without writing the register value first, DRV201A writes out data from the current location. If the master doesn't issue a stop condition after giving ACK, DRV201A auto increments the I<sup>2</sup>C register and writes out the data. This continues until the master issues a stop condition. This is shown in Figure 12.



L bytes of DATA



#### I<sup>2</sup>C Device Address, Start and Stop Condition

Data transmission is initiated with a start bit from the controller as shown in Figure 13. The start condition is recognized when the SDA line transitions from high to low during the high portion of the SCL signal. Upon reception of a start bit, the device will receive serial data on the SDA input and check for valid address and control information. SDA data is latched by DRV201A on the rising edge of the SCL line. If the appropriate device address bits are set for the device, DRV201A issues the ACK by pulling the SDA line low on the next falling edge after 8th bit is latched. SDA is kept low until the next falling edge of the SCL line.



#### www.ti.com.cn

Data transmission is completed by either the reception of a stop condition or the reception of the data word sent to the device. A stop condition is recognized as a low to high transition of the SDA input during the high portion of the SCL signal. All other transitions of the SDA line must occur during the low portion of the SCL signal. An acknowledge is issued after the reception of valid address, sub-address and data words. Reference Figure 14.



Figure 13. I<sup>2</sup>C Start/Stop/Acknowledge Protocol



Figure 14. I<sup>2</sup>C Data Transmission Protocol

Texas Instruments

www.ti.com.cn

#### ZHCSB58-JUNE 2013

### DATA TRANSMISSION TIMING

 $V_{BAT} = 3.6 \text{ V} \pm 5\%$ ,  $T_A = 25^{\circ}\text{C}$ ,  $C_L = 100 \text{ pF}$  (unless otherwise noted)

|                                       | PARAMETER                                      | TEST CONDITIONS | MIN | TYP | MAX  | UNIT |
|---------------------------------------|------------------------------------------------|-----------------|-----|-----|------|------|
| f <sub>(SCL)</sub>                    | Serial clock frequency                         |                 | 100 |     | 400  | KHz  |
|                                       | Due Free Time Detween Step and Start Condition | SCL = 100 KHz   | 4.7 |     |      |      |
| t <sub>BUF</sub>                      | Bus Free Time Between Stop and Start Condition | SCL = 400 KHz   | 1.3 |     |      | μs   |
|                                       | Toloroble only width on hus                    | SCL = 100 KHz   |     |     | 50   | 5    |
| t <sub>SP</sub>                       | Tolerable spike width on bus                   | SCL = 400 KHz   |     |     |      | ns   |
| +                                     | SCL low time                                   | SCL = 100 KHz   | 4.7 |     |      |      |
| t <sub>LOW</sub>                      | SCE low line                                   | SCL = 400 KHz   | 1.3 |     |      | μs   |
|                                       | CCL high time                                  | SCL = 100 KHz   | 4   |     |      | μs   |
| t <sub>HIGH</sub>                     | SCL high time                                  | SCL = 400 KHz   | 600 |     |      | ns   |
|                                       |                                                | SCL = 100 KHz   | 250 |     |      | 5    |
| t <sub>S(DAT)</sub>                   | $SDA \rightarrow SCL$ setup time               | SCL = 400 KHz   | 100 |     |      | ns   |
| t <sub>S(STA)</sub> Start condition s | Ctart condition actus time                     | SCL = 100 KHz   | 4.7 |     |      | μs   |
|                                       | Start condition setup time                     | SCL = 400 KHz   | 600 |     |      | ns   |
|                                       |                                                | SCL = 100 KHz   | 4   |     |      | μs   |
| t <sub>S(STO)</sub>                   | Stop condition setup time                      | SCL = 400 KHz   | 600 |     |      | ns   |
|                                       | CDA CL hold time                               | SCL = 100 KHz   | 0   |     | 3.45 |      |
| t <sub>H(DAT)</sub>                   | $SDA \rightarrow SCL$ hold time                | SCL = 400 KHz   | 0   |     | 0.9  | μs   |
|                                       | Otent een ditien held time                     | SCL = 100 KHz   | 4   |     |      | μs   |
| t <sub>H(STA)</sub>                   | Start condition hold time                      | SCL = 400 KHz   | 600 |     |      | ns   |
|                                       | Disc time of COL Circal                        | SCL = 100 KHz   |     |     | 1000 |      |
| t <sub>r(SCL)</sub>                   | Rise time of SCL Signal                        | SCL = 400 KHz   |     |     | 300  | ns   |
|                                       |                                                | SCL = 100 KHz   |     |     | 300  |      |
| t <sub>f(SCL)</sub>                   | Fall time of SCL Signal                        | SCL = 400 KHz   |     |     | 300  | ns   |
|                                       | Disc time of CDA Circal                        | SCL = 100 KHz   |     |     | 1000 |      |
| t <sub>r(SDA)</sub>                   | Rise time of SDA Signal                        | SCL = 400 KHz   |     |     | 300  | ns   |
|                                       | Disc time of CDA Circal                        | SCL = 100 KHz   |     |     | 300  |      |
| t <sub>f(SDA)</sub>                   | Rise time of SDA Signal                        | SCL = 400 KHz   |     |     | 300  | ns   |

#### **REGISTER ADDRESS MAP**

| REGISTER | ADDRESS (HEX) | NAME            | DEFAULT<br>VALUE | DESCRIPTION                          |
|----------|---------------|-----------------|------------------|--------------------------------------|
| 1        | 01            | not used        |                  |                                      |
| 2        | 02            | CONTROL         | 0000 0010        | Control register                     |
| 3        | 03            | VCM_CURRENT_MSB | 0000 0000        | Voice coil motor MSB current control |
| 4        | 04            | VCM_CURRENT_LSB | 0000 0000        | Voice coil motor LSB current control |
| 5        | 05            | STATUS          | 0000 0000        | Status register                      |
| 6        | 06            | MODE            | 0000 0000        | Mode register                        |
| 7        | 07            | VCM_FREQ        | 1000 0011        | VCM resonance frequency              |

## **CONTROL REGISTER (CONTROL)**

Address - 0x02h

| DATA BIT    | D7       | D6       | D5       | D4       | D3       | D2       | D1      | D0    |
|-------------|----------|----------|----------|----------|----------|----------|---------|-------|
| FIELD NAME  | not used | EN_RING | RESET |
| READ/WRITE  | R        | R        | R        | R        | R        | R        | R/W     | R/W   |
| RESET VALUE | 0        | 0        | 0        | 0        | 0        | 0        | 1       | 0     |

| FIELD NAME | BIT DEFINITION                                                                                                                                    |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
|            | Forced software reset (reset all registers to default values) and device goes into STANDBY. RESET bit is automatically cleared when written high. |
| RESET      | 0 – inactive                                                                                                                                      |
|            | 1 – device goes to STANDBY                                                                                                                        |
|            | Enables ringing compensation.                                                                                                                     |
| EN_RING    | 0 – disabled                                                                                                                                      |
|            | 1 – enabled                                                                                                                                       |

## VCM MSB CURRENT CONTROL REGISTER (VCM\_CURRENT\_MSB)

Address – 0x03h

| DATA BIT    | D7       | D6       | D5       | D4       | D3       | D2       | D1               | D0 |
|-------------|----------|----------|----------|----------|----------|----------|------------------|----|
| FIELD NAME  | not used | VCM_CURRENT[9:8] |    |
| READ/WRITE  | R        | R        | R        | R        | R        | R        | R/W              |    |
| RESET VALUE | 0        | 0        | 0        | 0        | 0        | 0        | 0                | 0  |

| FIELD NAME       | BIT DEFINITION                                                                                                                                                                                               |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  | VCM current control                                                                                                                                                                                          |
|                  | 00 0000 0000b – 0 mA                                                                                                                                                                                         |
|                  | 00 0000 0001b – 0.1 mA                                                                                                                                                                                       |
|                  | 00 0000 0010b – 0.2 mA                                                                                                                                                                                       |
|                  |                                                                                                                                                                                                              |
|                  | 11 1111 1110b – 102.2 mA                                                                                                                                                                                     |
| VCM_CURRENT[9:8] | 11 1111 1111b – 102.3 mA                                                                                                                                                                                     |
|                  | <b>NOTE</b><br>When setting the current in DRV201A both<br>VCM_CURRENT_MSB and VCM_CURRENT_LSB<br>registers have to be updated. DRV201A starts updates the<br>current after LSB register write is completed. |

www.ti.com.cn

## VCM LSB CURRENT CONTROL REGISTER (VCM\_CURRENT\_LSB)

Address – 0x04h

| DATA BIT    | D7 | D6               | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |
|-------------|----|------------------|----|----|----|----|----|----|--|--|--|
| FIELD NAME  |    | VCM_CURRENT[7:0] |    |    |    |    |    |    |  |  |  |
| READ/WRITE  |    | R/W              |    |    |    |    |    |    |  |  |  |
| RESET VALUE | 0  | 0                | 0  | 0  | 0  | 0  | 0  | 0  |  |  |  |

| FIELD NAME       | BIT DEFINITION                                                                                                                                                                                               |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  | VCM current control                                                                                                                                                                                          |
|                  | Am 0 – 0000 0000 – 0 mA                                                                                                                                                                                      |
|                  | 00 0000 0001b – 0.1 mA                                                                                                                                                                                       |
|                  | 00 0000 0010b – 0.2 mA                                                                                                                                                                                       |
|                  |                                                                                                                                                                                                              |
|                  | 11 1111 1110b – 102.2 mA                                                                                                                                                                                     |
| VCM_CURRENT[7:0] | 11 1111 1111b – 102.3 mA                                                                                                                                                                                     |
|                  | <b>NOTE</b><br>When setting the current in DRV201A both<br>VCM_CURRENT_MSB and VCM_CURRENT_LSB<br>registers have to be updated. DRV201A starts updates the<br>current after LSB register write is completed. |

## STATUS REGISTER (STATUS)<sup>(1)</sup>

Address - 0x05h

| DATA BIT    | D7       | D6       | D5       | D4  | D3   | D2   | D1   | D0  |
|-------------|----------|----------|----------|-----|------|------|------|-----|
| FIELD NAME  | not used | not used | not used | TSD | VCMS | VCMO | UVLO | OVC |
| READ/WRITE  | R        | R/WR     | R        | R   | R    | R    | R    | R   |
| RESET VALUE | 0        | 0        | 0        | 0   | 0    | 0    | 0    | 0   |

(1) Status bits are cleared when device changes it's state from standby to active. If TSD was tripped the device goes into Standby and will not allow the transition into Active until the device cools down and TSD is cleared.

| FIELD NAME | BIT DEFINITION                  |
|------------|---------------------------------|
| OVC        | Over current detection          |
| UVLO       | Undervoltage Lockout            |
| VCMO       | Voice coil motor open detected  |
| VCMS       | Voice coil motor short detected |
| TSD        | Thermal shutdown detected       |



www.ti.com.cn

## MODE REGISTER (MODE)

Address – 0x06h

| DATA BIT    | D7       | D6       | D5       | D4 D3 D2      |     | D1  | D0      |               |
|-------------|----------|----------|----------|---------------|-----|-----|---------|---------------|
| FIELD NAME  | not used | not used | not used | PWM_FREQ[2:0] |     |     | PWM/LIN | RING_MOD<br>E |
| READ/WRITE  | R        | R        | R        | R/W           | R/W | R/W | R/W     | R/W           |
| RESET VALUE | 0        | 0        | 0        | 0             | 0   | 0   | 0       | 0             |

| FIELD NAME    | BIT DEFINITION                            |  |  |  |  |  |  |
|---------------|-------------------------------------------|--|--|--|--|--|--|
|               | Ringing compensation settling time        |  |  |  |  |  |  |
| RING_MODE     | $0-2x(1/f_{VCM})$                         |  |  |  |  |  |  |
|               | $1 - 1x(1/f_{VCM})$                       |  |  |  |  |  |  |
|               | Driver output stage in linear or PWM mode |  |  |  |  |  |  |
| PWM/LIN       | 0 – PWM mode                              |  |  |  |  |  |  |
|               | 1 – Linear mode                           |  |  |  |  |  |  |
|               | Output stage PWM switching frequency      |  |  |  |  |  |  |
|               | 000 – 0.5 MHz                             |  |  |  |  |  |  |
|               | 001 – 1 MHz                               |  |  |  |  |  |  |
|               | 010 – N/A                                 |  |  |  |  |  |  |
| PWM_FREQ[2:0] | 011 – 2 MHz                               |  |  |  |  |  |  |
|               | 100 – N/A                                 |  |  |  |  |  |  |
|               | 101 – 4.8 MHz                             |  |  |  |  |  |  |
|               | 110 – 6.0 MHz                             |  |  |  |  |  |  |
|               | 111 – 4 MHz                               |  |  |  |  |  |  |

## VCM RESONANCE FREQUENCY REGISTER (VCM\_FREQ)

Address - 0x07h

| DATA BIT    | D7 | D6            | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |
|-------------|----|---------------|----|----|----|----|----|----|--|--|--|
| FIELD NAME  |    | VCM_FREQ[7:0] |    |    |    |    |    |    |  |  |  |
| READ/WRITE  |    | R/W           |    |    |    |    |    |    |  |  |  |
| RESET VALUE | 1  | 0             | 0  | 0  | 0  | 0  | 1  | 1  |  |  |  |

| FIELD NAME    | BIT DEFINITION                                                                                                                                                                                                     |     |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|               | VCM mechanical ringing frequency for the ringing compensation can be selected with the below formula. The formula gives the VCM_FREQ[7:0] register value in decimal which should be rounded t the nearest integer. | to  |
| VCM_FREQ[7:0] | $VCM\_FREQ = 383 - \frac{19200}{F_{res}} $ (1)                                                                                                                                                                     | (1) |
|               | Default VCM mechanical ringing frequency is 76.4 Hz.                                                                                                                                                               |     |
|               | $VCM\_FREQ = 383 - \frac{19200}{76.4} = 131.69 \Rightarrow 132 \Rightarrow '1000\ 0011'$ (2)                                                                                                                       | (2) |

ZHCSB58-JUNE 2013

**DRV201A** 

www.ti.com.cn

## YMB PACKAGE DIMENSIONS

| DIMENSION                        | MIN   | ТҮР   | MAX   | UNIT |
|----------------------------------|-------|-------|-------|------|
| Length                           |       |       | 1.49  | mm   |
| Width                            |       |       | 0.806 | mm   |
| Height <sup>(1)</sup>            | 0.278 | 0.289 | 0.3   | mm   |
| Ball pitch                       | 0.39  | 0.4   | 0.41  | mm   |
| Ball height                      | 4.8   | 6     | 7.2   | μm   |
| Coating thickness <sup>(2)</sup> | 0.39  | 0.4   | 0.41  | mm   |

Height tolerances valid for both coated and non-coated packages.
 Coating thickness only applies to DRV201AYMBRB (coated) package option.



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| DRV201AYMBR      | ACTIVE        | PICOSTAR     | YMB                | 6    | 3000           | RoHS & Green    | CUNIPD                               | Level-1-260C-UNLIM   | -40 to 85    | 201A                    | Samples |
| DRV201AYMBRB     | ACTIVE        | PICOSTAR     | YMB                | 6    | 3000           | RoHS & Green    | CUNIPD                               | Level-1-260C-UNLIM   | -40 to 85    | 201AB                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

11-Jan-2022

# **MECHANICAL DATA**



This drawing is subject to change without notice.

C. PicoStar™ package configuration.

The package size (Dimension D and E) of a particular device is specified in the device Product Data Sheet version of this drawing, in case it cannot be found in the product data sheet please contact a local TI representative. Reference Product Data Sheet for array population. 2 x 3 matrix pattern is shown for illustration only. F. This package is a Pb-free solder land design.

PicoStar is a trademark of Texas Instruments.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司