

# Precision Clock Conditioner with Integrated PLL

Check for Samples: LMK02000

All trademarks are the property of their respective owners.

#### Features 1

- 20 fs Additive Jitter
- Integrated Integer-N PLL with Outstanding Normalized Phase Noise Contribution of -224 dBc/Hz
- Clock Output Frequency Range of 1 to 800 MHz
- 3 LVDS and 5 LVPECL Clock Outputs
- Dedicated Divider and Delay Blocks on Each Clock Output
- Pin Compatible Family of Clocking Devices
- 3.15 to 3.45 V Operation
- Package: 48 Pin WQFN (7.0 x 7.0 x 0.8 mm)

#### Target Applications 2

- Data Converter Clocking
- Networking, SONET/SDH, DSLAM
- Wireless Infrastructure
- Medical
- Test and Measurement
- Military / Aerospace

### 3 Description

The LMK02000 precision clock conditioner combines the functions of jitter cleaning/reconditioning, multiplication, and distribution of a reference clock. The device integrates a high performance Integer-N Phase Locked Loop (PLL), three LVDS, and five LVPECL clock output distribution blocks.

Each clock distribution block includes а programmable divider, a phase synchronization circuit, a programmable delay, a clock output mux, and an LVDS or LVPECL output buffer. This allows multiple integer-related and phase-adjusted copies of the reference to be distributed to eight system components.

The clock conditioner comes in a 48-pin WQFN package and is footprint compatible with other clocking devices in the same family.



TEXAS INSTRUMENTS

www.ti.com

#### 3.1 Functional Block Diagram





#### 3.2 Connection Diagram



#### **Pin Descriptions**

| Pin #                                                   | Pin Name                                                                                   | I/O | Description                                |
|---------------------------------------------------------|--------------------------------------------------------------------------------------------|-----|--------------------------------------------|
| 1, 25                                                   | GND                                                                                        | -   | Ground                                     |
| 2, 7                                                    | NC                                                                                         | -   | No Connection to these pins                |
| 3, 8, 13, 16, 19, 22, 26,<br>30, 31, 33, 37, 40, 43, 46 | Vcc1, Vcc2, Vcc3, Vcc4, Vcc5, Vcc6, Vcc7, Vcc8,<br>Vcc9, Vcc10, Vcc11, Vcc12, Vcc13, Vcc14 | I   | Power Supply                               |
| 4                                                       | CLKuWire                                                                                   | -   | MICROWIRE Clock Input                      |
| 5                                                       | DATAuWire                                                                                  | Ι   | MICROWIRE Data Input                       |
| 6                                                       | LEuWire                                                                                    | Ι   | MICROWIRE Latch Enable Input               |
| 9, 10                                                   | LDObyp1, LDObyp2                                                                           | -   | LDO Bypass                                 |
| 11                                                      | GOE                                                                                        | -   | Global Output Enable                       |
| 12                                                      | LD                                                                                         | 0   | Lock Detect and Test Output                |
| 14, 15                                                  | CLKout0, CLKout0*                                                                          | 0   | LVDS Clock Output 0                        |
| 17, 18                                                  | CLKout1, CLKout1*                                                                          | 0   | LVDS Clock Output 1                        |
| 20, 21                                                  | CLKout2, CLKout2*                                                                          | 0   | LVDS Clock Output 2                        |
| 23, 24                                                  | CLKout3, CLKout3*                                                                          | 0   | LVPECL Clock Output 3                      |
| 27                                                      | SYNC*                                                                                      | Ι   | Global Clock Output Synchronization        |
| 28, 29                                                  | OSCin, OSCin*                                                                              | Ι   | Oscillator Clock Input; Must be AC coupled |



### **Connection Diagram (continued)**

#### **Pin Descriptions (continued)**

|        |                   |     | •                                   |
|--------|-------------------|-----|-------------------------------------|
| Pin #  | Pin Name          | I/O | Description                         |
| 32     | CPout             | 0   | Charge Pump Output                  |
| 34, 35 | Fin, Fin*         | Ι   | Frequency Input; Must be AC coupled |
| 36     | Bias              | Ι   | Bias Bypass                         |
| 38, 39 | CLKout4, CLKout4* | 0   | LVPECL Clock Output 4               |
| 41, 42 | CLKout5, CLKout5* | 0   | LVPECL Clock Output 5               |
| 44, 45 | CLKout6, CLKout6* | 0   | LVPECL Clock Output 6               |
| 47, 48 | CLKout7, CLKout7* | 0   | LVPECL Clock Output 7               |
| DAP    | DAP               | -   | Die Attach Pad is Ground            |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 4 Absolute Maximum Ratings <sup>(1)(2)(3)</sup>

| Parameter                     | Symbol           | Ratings                         | Units |
|-------------------------------|------------------|---------------------------------|-------|
| Power Supply Voltage          | V <sub>CC</sub>  | -0.3 to 3.6                     | V     |
| Input Voltage                 | V <sub>IN</sub>  | -0.3 to (V <sub>CC</sub> + 0.3) | V     |
| Storage Temperature Range     | T <sub>STG</sub> | -65 to 150                      | °C    |
| Lead Temperature (solder 4 s) | TL               | +260                            | °C    |
| Junction Temperature          | TJ               | 125                             | °C    |

(1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions.

(2) This device is a high performance integrated circuit with ESD handling precautions. Handling of this device should only be done at ESD protected work stations. The device is rated to a HBM-ESD of > 2 kV, a MM-ESD of > 200 V, and a CDM-ESD of > 1.2 kV.

(3) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

### 5 Recommended Operating Conditions

| Parameter            | Symbol          | Min  | Тур | Max  | Units |
|----------------------|-----------------|------|-----|------|-------|
| Ambient Temperature  | T <sub>A</sub>  | -40  | 25  | 85   | °C    |
| Power Supply Voltage | V <sub>CC</sub> | 3.15 | 3.3 | 3.45 | V     |

#### 6 Package Thermal Resistance

| Package          | θ <sub>JA</sub> | $	heta_{	extsf{J}}$ -PAD (Thermal Pad) |
|------------------|-----------------|----------------------------------------|
| 48-Lead WQFN (1) | 27.4° C/W       | 5.8° C/W                               |

(1) Specification assumes 16 thermal vias connect the die attach pad to the embedded copper plane on the 4-layer JEDEC board. These vias play a key role in improving the thermal performance of the WQFN. It is recommended that the maximum number of vias be used in the board layout.



## 7 Electrical Characteristics <sup>(1)</sup>

 $(3.15 \text{ V} \le \text{Vcc} \le 3.45 \text{ V}, -40 \text{ °C} \le \text{T}_{\text{A}} \le 85 \text{ °C}$ , Differential Inputs/Outputs; except as specified. Typical values represent most likely parametric norms at Vcc = 3.3 V, T<sub>A</sub> = 25 °C, and at the Recommended Operation Conditions at the time of product characterization and are not specified).

| Symbol                    | Parameter                                                             | Conditions                                                   | Min                   | Тур   | Max | Units  |
|---------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------|-----------------------|-------|-----|--------|
|                           | C                                                                     | current Consumption                                          |                       |       |     |        |
|                           | Power Supply Current                                                  | Entire device; CLKout0 & CLKout4<br>enabled in Bypass Mode   |                       | 145.8 |     |        |
| ICC                       | (2)                                                                   | Entire device; All Outputs Off (no emitter resistors placed) |                       | 70    |     | - mA   |
| I <sub>CC</sub> PD        | Power Down Current                                                    | POWERDOWN = 1                                                |                       | 1     |     | mA     |
|                           | I                                                                     | Reference Oscillator                                         | ·                     |       |     |        |
| f <sub>OSCin</sub> square | Reference Oscillator Input Frequency<br>Range for Square Wave         | AC coupled: Differential ()/                                 | 1                     |       | 200 | MHz    |
| V <sub>OSCin</sub> square | Square Wave Input Voltage for OSCin and OSCin*                        | AC coupled; Differential (V <sub>OD</sub> )                  | 0.2                   |       | 1.6 | Vpp    |
|                           |                                                                       | Frequency Input                                              |                       |       |     |        |
| f <sub>Fin</sub>          | Frequency Input Frequency Range                                       |                                                              | 1                     |       | 800 | MHz    |
| SLEW <sub>Fin</sub>       | Frequency Input Slew Rate                                             |                                                              | <sup>(3)(4)</sup> 0.5 |       |     | V/ns   |
| DUTY <sub>Fin</sub>       | Frequency Input Duty Cycle                                            |                                                              | 40                    |       | 60  | %      |
| P <sub>Fin</sub>          | Input Power Range for Fin or Fin*                                     | AC coupled                                                   | -13                   |       | 8   | dBm    |
|                           |                                                                       | PLL                                                          |                       |       |     |        |
| f <sub>COMP</sub>         | Phase Detector Frequency                                              |                                                              |                       |       | 40  | MHz    |
|                           |                                                                       | V <sub>CPout</sub> = Vcc/2, PLL_CP_GAIN = 1x                 |                       | 100   |     |        |
| Iss C Pout                | Charge Pump Source Current                                            | $V_{CPout} = Vcc/2$ , PLL_CP_GAIN = 4x                       |                       | 400   |     |        |
| I <sub>SRCE</sub> CPout   | Charge Fump Source Current                                            | V <sub>CPout</sub> = Vcc/2, PLL_CP_GAIN = 16x                |                       | 1600  |     | μA     |
|                           |                                                                       | V <sub>CPout</sub> = Vcc/2, PLL_CP_GAIN = 32x                |                       | 3200  |     |        |
|                           |                                                                       | V <sub>CPout</sub> = Vcc/2, PLL_CP_GAIN = 1x                 |                       | -100  |     |        |
| I <sub>SINK</sub> CPout   | Charge Pump Sink Current                                              | $V_{CPout} = Vcc/2$ , PLL_CP_GAIN = 4x                       |                       | -400  |     | μA     |
| ISINKOI UUI               | Charge I unip Sink Current                                            | V <sub>CPout</sub> = Vcc/2, PLL_CP_GAIN = 16x                |                       | -1600 |     | μΛ     |
|                           |                                                                       | $V_{CPout} = Vcc/2$ , PLL_CP_GAIN = 32x                      |                       | -3200 |     |        |
| I <sub>CPout</sub> TRI    | Charge Pump TRI-STATE Current                                         | 0.5 V < V <sub>CPout</sub> < Vcc - 0.5 V                     |                       | 2     | 10  | nA     |
| I <sub>CPout</sub> %MIS   | Magnitude of Charge Pump<br>Sink vs. Source Current Mismatch          | $V_{CPout} = Vcc / 2$<br>$T_A = 25^{\circ}C$                 |                       | 3     |     | %      |
| I <sub>CPout</sub> VTUNE  | Magnitude of Charge Pump<br>Current vs. Charge Pump Voltage Variation | $0.5 V < V_{CPout} < Vcc - 0.5 V$<br>$T_A = 25^{\circ}C$     |                       | 4     |     | %      |
| I <sub>CPout</sub> TEMP   | Magnitude of Charge Pump Current vs.<br>Temperature Variation         |                                                              |                       | 4     |     | %      |
|                           | PLL 1/f Noise at 10 kHz Offset (5)                                    | PLL_CP_GAIN = 1x                                             |                       | -117  |     | dBo/L- |
| PN10kHz                   | Normalized to 1 GHz Output Frequency                                  | PLL_CP_GAIN = 32x                                            |                       | -122  |     | dBc/Hz |

(1) The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.

(2) See CURRENT CONSUMPTION / POWER DISSIPATION CALCULATIONS for more current consumption / power dissipation calculation information.

- (3) For all frequencies the slew rate, SLEW<sub>Fin</sub>, is measured between 20% and 80%.
- (4) Specification is ensured by characterization and is not tested in production.
- (5) A specification in modeling PLL in-band phase noise is the 1/f flicker noise, L<sub>PLL\_flicker</sub>(f), which is dominant close to the carrier. Flicker noise has a 10 dB/decade slope. PN10kHz is normalized to a 10 kHz offset and a 1 GHz carrier frequency. PN10kHz = L<sub>PLL\_flicker</sub>(10 kHz) 20log(Fout / 1 GHz), where L<sub>PLL\_flicker</sub>(f) is the single side band phase noise of only the flicker noise's contribution to total noise, L(f). To measure L<sub>PLL\_flicker</sub>(f) it is important to be on the 10 dB/decade slope close to the carrier. A high phase detector frequency and a clean crystal are important to isolating this noise source from the total phase noise, L(f). L<sub>PLL\_flicker</sub>(f) can be masked by the reference oscillator performance if a low power or noisy source is used. The total PLL inband phase noise performance is the sum of L<sub>PLL\_flicker</sub>(f) and L<sub>PLL\_flic</sub>(f).

Copyright © 2006–2007, Texas Instruments Incorporated

www.ti.com

## Electrical Characteristics <sup>(1)</sup> (continued)

 $(3.15 \text{ V} \le \text{Vcc} \le 3.45 \text{ V}, -40 \text{ °C} \le \text{T}_{\text{A}} \le 85 \text{ °C}$ , Differential Inputs/Outputs; except as specified. Typical values represent most likely parametric norms at Vcc = 3.3 V,  $\text{T}_{\text{A}} = 25 \text{ °C}$ , and at the Recommended Operation Conditions at the time of product characterization and are not specified).

| Symbol                             | Parameter                                                              | Min                                                               | Тур                                            | Max          | Units         |       |           |
|------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------|--------------|---------------|-------|-----------|
|                                    | Normalized Phase Noise Contribution                                    | PLL_CP_GAIN = 1x                                                  |                                                |              | -219          |       | dD = // / |
| PN1Hz                              | (6)                                                                    | PLL_CP_GAIN = 32                                                  | х                                              |              | -224          |       | dBc/H     |
|                                    | Clock Distribution Sectio                                              | n <sup>(7)</sup> - LVDS Clock Out                                 | outs (CLKout0 to CI                            | Kout2)       |               |       |           |
|                                    |                                                                        | $R_L = 100 \Omega$                                                | CLKoutX_MUX =<br>Bypass                        |              | 20            |       |           |
| Jitter <sub>ADD</sub>              | Additive RMS Jitter <sup>(7)</sup>                                     | Distribution Path =<br>800 MHz<br>Bandwidth =<br>12 kHz to 20 MHz | CLKoutX_MUX =<br>Divided<br>CLKoutX_DIV =<br>4 |              | 75            |       | fs        |
| t <sub>SKEW</sub>                  | CLKoutX to CLKoutY <sup>(4)</sup>                                      | Equal loading and ic configuration $R_L = 100 \Omega$             | lentical clock                                 | -30          | ±4            | 30    | ps        |
| V <sub>OD</sub>                    | Differential Output Voltage                                            | $R_L = 100 \Omega$                                                |                                                | 250          | 350           | 450   | mV        |
| $\Delta V_{OD}$                    | Change in magnitude of V <sub>OD</sub> for complementary output states |                                                                   | -50                                            |              | 50            | mV    |           |
| V <sub>OS</sub>                    | Output Offset Voltage                                                  | $R_L = 100 \ \Omega$                                              |                                                | 1.070        | 1.25          | 1.370 | V         |
| $\Delta V_{OS}$                    | Change in magnitude of V <sub>OS</sub> for complementary output states |                                                                   | -35                                            |              | 35            | mV    |           |
| I <sub>SA</sub><br>I <sub>SB</sub> | Clock Output Short Circuit Current<br>single ended                     | s shorted to GND                                                  | -24                                            |              | 24            | mA    |           |
| I <sub>SAB</sub>                   | Clock Output Short Circuit Current differential                        | Complementary out                                                 | outs tied together                             | -12          |               | 12    | mA        |
|                                    | Clock Distribution Section                                             | (7) - LVPECL Clock Ou                                             | tputs (CLKout3 to 0                            | LKout7)      |               |       |           |
|                                    |                                                                        | $R_L = 100 \Omega$<br>Distribution Path =                         | CLKoutX_MUX =<br>Bypass                        |              | 20            |       |           |
| Jitter <sub>ADD</sub>              | Additive RMS Jitter <sup>(7)</sup>                                     | 800 MHz<br>Bandwidth =<br>12 kHz to 20 MHz                        | CLKoutX_MUX =<br>Divided<br>CLKoutX_DIV =<br>4 |              | 75            |       | fs        |
| t <sub>SKEW</sub>                  | CLKoutX to CLKoutY <sup>(4)</sup>                                      | Equal loading and ic configuration Termination = 50 $\Omega$      |                                                | -30          | ±3            | 30    | ps        |
| V <sub>OH</sub>                    | Output High Voltage                                                    |                                                                   |                                                |              | Vcc -<br>0.98 |       | V         |
| V <sub>OL</sub>                    | Output Low Voltage                                                     | Termination = 50 $\Omega$                                         | to Vcc - 2 V                                   |              | Vcc -<br>1.8  |       | V         |
| V <sub>OD</sub>                    | Differential Output Voltage                                            |                                                                   |                                                | 660          | 810           | 965   | mV        |
|                                    | D                                                                      | igital LVTTL Interfaces                                           | (8)                                            |              |               |       |           |
| V <sub>IH</sub>                    | High-Level Input Voltage                                               |                                                                   |                                                | 2.0          |               | Vcc   | V         |
| V <sub>IL</sub>                    | Low-Level Input Voltage                                                |                                                                   |                                                |              |               | 0.8   | V         |
| I <sub>IH</sub>                    | High-Level Input Current                                               | V <sub>IH</sub> = Vcc                                             |                                                | -5.0         |               | 5.0   | μA        |
| IIL                                | Low-Level Input Current                                                | $V_{IL} = 0$                                                      |                                                | -40.0        |               | 5.0   | μA        |
| V <sub>OH</sub>                    | High-Level Output Voltage                                              | I <sub>OH</sub> = +500 μA                                         |                                                | Vcc -<br>0.4 |               |       | V         |
| -                                  |                                                                        |                                                                   |                                                |              |               |       |           |

(6) A specification in modeling PLL in-band phase noise is the Normalized Phase Noise Contribution, L<sub>PLL\_flat</sub>(f), of the PLL and is defined as PN1Hz = L<sub>PLL\_flat</sub>(f) – 20log(N) – 10log(f<sub>COMP</sub>). L<sub>PLL\_flat</sub>(f) is the single side band phase noise measured at an offset frequency, f, in a 1 Hz Bandwidth and f<sub>COMP</sub> is the phase detector frequency of the synthesizer. L<sub>PLL\_flat</sub>(f) contributes to the total noise, L(f). To measure L<sub>PLL\_flat</sub>(f) the offset frequency, f, must be chosen sufficiently smaller then the loop bandwidth of the PLL, and yet large enough to avoid a substantial noise contribution from the reference and flicker noise. L<sub>PLL\_flat</sub>(f) can be masked by the reference oscillator performance if a low power or noisy source is used.

(7) The Clock Distribution Section includes all parts of the device except the PLL section. Typical Additive Jitter specifications apply to the clock distribution section only.

(8) Applies to GOE, LD, and SYNC\*.

6 Submit Documentation Feedback



## Electrical Characteristics <sup>(1)</sup> (continued)

 $(3.15 \text{ V} \le \text{Vcc} \le 3.45 \text{ V}, -40 \text{ °C} \le \text{T}_{\text{A}} \le 85 \text{ °C}$ , Differential Inputs/Outputs; except as specified. Typical values represent most likely parametric norms at Vcc = 3.3 V, T<sub>A</sub> = 25 °C, and at the Recommended Operation Conditions at the time of product characterization and are not specified).

| Symbol           | Parameter                   | Conditions                                | Min  | Тур | Max | Units |
|------------------|-----------------------------|-------------------------------------------|------|-----|-----|-------|
| V <sub>OL</sub>  | Low-Level Output Voltage    | I <sub>OL</sub> = -500 μA                 |      |     | 0.4 | V     |
|                  | Dig                         | jital MICROWIRE Interfaces <sup>(9)</sup> |      |     |     |       |
| V <sub>IH</sub>  | High-Level Input Voltage    |                                           | 1.6  |     | Vcc | V     |
| V <sub>IL</sub>  | Low-Level Input Voltage     |                                           |      |     | 0.4 | V     |
| I <sub>IH</sub>  | High-Level Input Current    | V <sub>IH</sub> = Vcc                     | -5.0 |     | 5.0 | μA    |
| IIL              | Low-Level Input Current     | $V_{IL} = 0$                              | -5.0 |     | 5.0 | μA    |
|                  | - ·                         | MICROWIRE Timing                          |      |     |     |       |
| t <sub>CS</sub>  | Data to Clock Set Up Time   | See Data Input Timing                     | 25   |     |     | ns    |
| t <sub>CH</sub>  | Data to Clock Hold Time     | See Data Input Timing                     | 8    |     |     | ns    |
| t <sub>CWH</sub> | Clock Pulse Width High      | See Data Input Timing                     | 25   |     |     | ns    |
| t <sub>CWL</sub> | Clock Pulse Width Low       | See Data Input Timing                     | 25   |     |     | ns    |
| t <sub>ES</sub>  | Clock to Enable Set Up Time | See Data Input Timing                     | 25   |     |     | ns    |
| t <sub>CES</sub> | Enable to Clock Set Up Time | See Data Input Timing                     | 25   |     |     | ns    |
| t <sub>EWH</sub> | Enable Pulse Width High     | See Data Input Timing                     | 25   |     |     | ns    |

(9) Applies to CLKuWire, DATAuWire, and LEuWire.



www.ti.com

## 8 Serial Data Timing Diagram



Data bits set on the DATAuWire signal are clocked into a shift register, MSB first, on each rising edge of the CLKuWire signal. On the rising edge of the LEuWire signal, the data is sent from the shift register to the addressed register determined by the LSB bits. After the programming is complete the CLKuWire, DATAuWire, and LEuWire signals should be returned to a low state.



### 9 Charge Pump Current Specification Definitions



I1 = Charge Pump Sink Current at V<sub>CPout</sub> = Vcc -  $\Delta$ V

I2 = Charge Pump Sink Current at  $V_{CPout} = Vcc/2$ 

I3 = Charge Pump Sink Current at  $V_{CPout} = \Delta V$ 

I4 = Charge Pump Source Current at  $V_{CPout} = Vcc - \Delta V$ 

I5 = Charge Pump Source Current at  $V_{CPout} = Vcc/2$ 

I6 = Charge Pump Source Current at  $V_{CPout} = \Delta V$ 

 $\Delta V$  = Voltage offset from the positive and negative supply rails. Defined to be 0.5 V for this device.

Charge Pump Output Current Magnitude Variation vs. Charge Pump Output Voltage

$$V_{CPout}$$
 Vs  $V_{CPout} = \frac{||1| - ||3|}{||1| + ||3|} \times 100\%$   
=  $\frac{||4| - ||6|}{||4| + ||6|} \times 100\%$ 

Charge Pump Sink Current vs. Charge Pump Output Source Current Mismatch

 $I_{CPout}$  Sink Vs  $I_{CPout}$  Source =  $\frac{||2| - ||5|}{||2| + ||5|} \times 100\%$ 

### Charge Pump Output Current Magnitude Variation vs. Temperature

# Charge Pump Current Specification Definitions (continued)

$$I_{CPout} V_{S} T_{A} = \frac{|I_{2}||_{T_{A}} - |I_{2}||_{T_{A}} - 25^{\circ}C}{|I_{2}||_{T_{A}} - 25^{\circ}C} \times 100\%$$
$$= \frac{|I_{5}||_{T_{A}} - |I_{5}||_{T_{A}} - 25^{\circ}C}{|I_{5}||_{T_{A}} - 25^{\circ}C} \times 100\%$$

www.ti.com



#### www.ti.com

#### **10** Functional Description

The LMK02000 precision clock conditioner combines the functions of jitter cleaning/reconditioning, multiplication, and distribution of a reference clock. The device integrates a high performance Integer-N Phase Locked Loop (PLL), three LVDS, and five LVPECL clock output distribution blocks.

Each clock distribution block includes a programmable divider, a phase synchronization circuit, a programmable delay, a clock output mux, and an LVDS or LVPECL output buffer. This allows multiple integer-related and phase-adjusted copies of the reference to be distributed to eight system components.

The clock conditioner comes in a 48-pin WQFN package and is footprint compatible with other clocking devices in the same family.

#### 10.1 BIAS PIN

To properly use the device, bypass Bias (pin 36) with a low leakage 1 µF capacitor connected to Vcc. This is important for low noise performance.

#### 10.2 LDO BYPASS

To properly use the device, bypass LDObyp1 (pin 9) with a 10  $\mu$ F capacitor and LDObyp2 (pin 10) with a 0.1  $\mu$ F capacitor.

### 10.3 OSCILLATOR INPUT PORT (OSCin, OSCin\*)

The purpose of OSCin is to provide the PLL with a reference signal. The OSCin port must be AC coupled, refer to the System Level Diagram in the Application Information section. The OSCin port may be driven single endedly by AC grounding OSCin\* with a 0.1  $\mu$ F capacitor.

#### **10.4 FREQUENCY INPUT PORT (Fin, Fin\*)**

The purpose of Fin is to provide the PLL with a feedback signal from an external oscillator. The Fin port may be driven single endedly by AC grounding Fin\*.

#### 10.5 CLKout DELAYS

Each individual clock output includes a delay adjustment. Clock output delay registers (CLKoutX\_DLY) support a 150 ps step size and range from 0 to 2250 ps of total delay.

#### 10.6 LVDS/LVPECL OUTPUTS

Each LVDS or LVPECL output may be disabled individually by programming the CLKoutX\_EN bits. All the outputs may be disabled simultaneously by pulling the GOE pin low or programming EN\_CLKout\_Global to 0.

#### 10.7 GLOBAL CLOCK OUTPUT SYNCHRONIZATION

The SYNC\* pin synchronizes the clock outputs. When the SYNC\* pin is held in a logic low state, the divided outputs are also held in a logic low state. When the SYNC\* pin goes high, the divided clock outputs are activated and will transition to a high state simultaneously. Clocks in the bypassed state are not affected by SYNC\* and are always synchronized with the divided outputs.

The SYNC<sup>\*</sup> pin must be held low for greater than one clock cycle of the Frequency Input port, also known as the distribution path. Once this low event has been registered, the outputs will not reflect the low state for four more cycles. Similarly once the SYNC<sup>\*</sup> pin becomes high, the outputs will not simultaneously transition high until four more distribution path clock cycles have passed. See the timing diagram below for further detail. In the timing diagram below the clocks are programmed as CLKout0\_MUX = Bypassed, CLKout1\_MUX = Divided, CLKout1\_DIV = 2, CLKout2\_MUX = Divided, and CLKout2\_DIV = 4.



#### 10.8 SYNC\* Timing Diagram



The SYNC\* pin provides an internal pull-up resistor as shown on the functional block diagram. If the SYNC\* pin is not terminated externally the clock outputs will operate normally. If the SYNC\* function is not used, clock output synchronization is not specified.

### 10.9 CLKout OUTPUT STATES

Each clock output may be individually enabled with the CLKoutX\_EN bits. Each individual output enable control bit is gated with the Global Output Enable input pin (GOE) and the Global Output Enable bit (EN\_CLKout\_Global).

All clock outputs can be disabled simultaneously if the GOE pin is pulled low by an external signal or EN\_CLKout\_Global is set to 0.

| CLKoutX<br>_EN bit | EN_CLKout<br>_Global bit | GOE pin           | Clock X Output State |
|--------------------|--------------------------|-------------------|----------------------|
| 1                  | 1                        | Low               | Low                  |
| Don't care         | 0                        | Don't care        | Off                  |
| 0                  | Don't care               | Don't care        | Off                  |
| 1                  | 1                        | High / No Connect | Enabled              |

When an LVDS output is in the Off state, the outputs are at a voltage of approximately 1.5 volts. When an LVPECL output is in the Off state, the outputs are at a voltage of approximately 1 volt.

#### 10.10 GLOBAL OUTPUT ENABLE AND LOCK DETECT

The GOE pin provides an internal pull-up resistor. If it is not terminated externally, the clock output states are determined by the Clock Output Enable bits (CLKoutX\_EN) and the EN\_CLKout\_Global bit.

By programming the PLL\_MUX register to Digital Lock Detect Active High (See PLL\_MUX[3:0] -- Multiplexer Control for LD Pin), the Lock Detect (LD) pin can be connected to the GOE pin in which case all outputs are set low automatically if the synthesizer is not locked.

### 10.11 POWER ON RESET

When supply voltage to the device increases monotonically from ground to Vcc, the power on reset circuit sets all registers to their default values, see RESET Bit -- R0 only for more information on default register values. Voltage should be applied to all Vcc pins simultaneously.

### 10.12 General Programming Information

The LMK02000 device is programmed using several 32-bit registers which control the device's operation. The registers consist of a data field and an address field. The last 4 register bits, ADDR[3:0] form the address field. The remaining 28 bits form the data field DATA[27:0].



#### www.ti.com

#### **General Programming Information (continued)**

During programming, LEuWire is low and serial data is clocked in on the rising edge of clock (MSB first). When LEuWire goes high, data is transferred to the register bank selected by the address field. Only registers R0 to R7, R11, R14, and R15 need to be programmed for proper device operation.

It is required to program register R14.

#### 10.12.1 RECOMMENDED PROGRAMMING SEQUENCE

The recommended programming sequence involves programming R0 with the reset bit set (RESET = 1) to ensure the device is in a default state. It is not necessary to program R0 again, but if R0 is programmed again, the reset bit is programmed clear (RESET = 0). Registers are programmed in order with R15 being the last register programmed. An example programming sequence is shown below.

- Program R0 with the reset bit set (RESET = 1). This ensures the device is in a default state. When the reset bit is set in R0, the other R0 bits are ignored.
  - If R0 is programmed again, the reset bit is programmed clear (RESET = 0).
- Program R0 to R7 as necessary with desired clocks with appropriate enable, mux, divider, and delay settings.
- Program R11 with DIV4 setting if necessary.
- Program R14 with global clock output bit, power down setting, PLL mux setting, and PLL R divider. It is required to program register R14.
  - R14 must be programmed in accordance with the register map as shown in the register map (see Table 1).
- Program R15 with PLL charge pump gain, and PLL N divider.

#### LMK02000



www.ti.com

#### SNAS390D-NOVEMBER 2006-REVISED SEPTEMBER 2007

Table 1. LMK02000 REGISTER MAP

| Re<br>gist<br>er | 31            | 30 | 29 | 28 | 27                                   | 26                        | 25                        | 24                         | 23 | 22         | 21          | 20 | 19          | 18 17                                                                                         | 16                               | 15                   | 14 | 13                       | 12          | 1'           | 1 10 | 9                                            | 8 | 7                    | 6                    | 5            | 4  | 3  | 2  | 1 | 0 |
|------------------|---------------|----|----|----|--------------------------------------|---------------------------|---------------------------|----------------------------|----|------------|-------------|----|-------------|-----------------------------------------------------------------------------------------------|----------------------------------|----------------------|----|--------------------------|-------------|--------------|------|----------------------------------------------|---|----------------------|----------------------|--------------|----|----|----|---|---|
|                  |               |    |    |    |                                      |                           | 1                         |                            |    |            | 1           |    | Data [27:0] |                                                                                               |                                  |                      |    |                          |             |              |      |                                              |   |                      |                      | A3           | A2 | A1 | A0 |   |   |
| R0               | RE<br>SE<br>T | 0  | 0  | 0  | 0                                    | 0                         | 0                         | 0                          | 0  | 0          | 0           | 0  | 0           | 0 CLKout0 CL<br>MUX<br>[1:0] CL<br>Kou<br>t0_<br>EN CLKout0_DIV<br>[7:0] CLKout0_DLY<br>[3:0] |                                  |                      |    | u CLKout0_DIV<br>_ [7:0] |             |              |      |                                              |   | Y                    | 0                    | 0            | 0  | 0  |    |   |   |
| R1               | 0             | 0  | 0  | 0  | 0                                    | 0                         | 0                         | 0                          | 0  | 0          | 0           | 0  | 0           | CLKout1<br>_MUX<br>[1:0]                                                                      | CL<br>Kou<br>t1_<br>EN           |                      |    | (                        | CLKou<br>[7 | ut1_<br>':0] | DIV  |                                              |   | C                    |                      | t1_DL<br>:0] | Y  | 0  | 0  | 0 | 1 |
| R2               | 0             | 0  | 0  | 0  | 0                                    | 0                         | 0                         | 0                          | 0  | 0          | 0           | 0  | 0           | CLKout2<br>_MUX<br>[1:0]                                                                      | CL<br>Kou<br>t2_<br>EN           |                      |    | (                        | CLKou<br>[7 | ut2_<br>':0] | DIV  |                                              |   | C                    | CLKout2_DLY<br>[3:0] |              |    |    | 0  | 1 | 0 |
| R3               | 0             | 0  | 0  | 0  | 0                                    | 0                         | 0                         | 0                          | 0  | 0          | 0           | 0  | 0           | CLKout3<br>_MUX<br>[1:0]                                                                      | CL<br>Kou<br>t3_<br>EN           | L CLKout3_DIV        |    |                          |             |              |      | Kou CLKout3_DIV CLKout3_DLY<br>3 [7:0] [3:0] |   |                      |                      | Y            | 0  | 0  | 1  | 1 |   |
| R4               | 0             | 0  | 0  | 0  | 0                                    | 0                         | 0                         | 0                          | 0  | 0          | 0           | 0  | 0           | CLKout4<br>_MUX<br>[1:0]                                                                      | _MUX KOU CLKout4_DIV CLKout4_DLY |                      |    |                          |             |              |      |                                              |   | Y                    | 0                    | 1            | 0  | 0  |    |   |   |
| R5               | 0             | 0  | 0  | 0  | 0                                    | 0                         | 0                         | 0                          | 0  | 0          | 0           | 0  | 0           | CLKout5<br>_MUX<br>[1:0]                                                                      | CL<br>Kou<br>t5_<br>EN           |                      |    | (                        | CLKou<br>[7 | ut5_<br>':0] | DIV  |                                              |   | CLKout5_DLY<br>[3:0] |                      |              | Y  | 0  | 1  | 0 | 1 |
| R6               | 0             | 0  | 0  | 0  | 0                                    | 0                         | 0                         | 0                          | 0  | 0          | 0           | 0  | 0           | CLKout6<br>_MUX<br>[1:0]                                                                      | CL<br>Kou<br>t6_<br>EN           |                      |    | (                        | CLKou<br>[7 | ut6_<br>':0] | DIV  |                                              |   | CLKout6_DLY<br>[3:0] |                      |              | Y  | 0  | 1  | 1 | 0 |
| R7               | 0             | 0  | 0  | 0  | 0                                    | 0                         | 0                         | 0                          | 0  | 0          | 0           | 0  | 0           | CLKout7<br>_MUX<br>[1:0]                                                                      | CL<br>Kou<br>t7_<br>EN           | CLKout7_DIV<br>[7:0] |    |                          |             |              |      |                                              | C | CLKou<br>[3          | t7_DL<br>:0]         | Y            | 0  | 1  | 1  | 1 |   |
| R11              | 0             | 0  | 0  | 0  | 0                                    | 0                         | 0                         | 0                          | 1  | 0          | 0           | 0  | 0           | 0 1                                                                                           | 0                                | DIV<br>4             | 0  | 0                        | 0           | 0            | 0    | 0                                            | 0 | 0                    | 0                    | 0            | 0  | 1  | 0  | 1 | 1 |
| R14              | 0             | 0  | 1  | 0  | EN<br>_CL<br>Kou<br>t_GI<br>oba<br>I | PO<br>WE<br>RD<br>OW<br>N | TRI<br>-<br>ST<br>AT<br>E | PLL<br>_C<br>P_<br>PO<br>L |    | PLL_<br>[3 | _MUX<br>:0] |    |             | 1                                                                                             |                                  | PLL_R<br>[11:0]      |    |                          |             |              |      | 0                                            | 0 | 0                    | 0                    | 1            | 1  | 1  | 0  |   |   |

SNAS390D-NOVEMBER 2006-REVISED SEPTEMBER 2007

| Table 1. LMK02000 REGISTER MAP | (continued) |
|--------------------------------|-------------|
|--------------------------------|-------------|

| Re<br>gist<br>er | 31      | 30                      | 29 | 28 | 27 | 26 | 25 | 24              | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------------------|---------|-------------------------|----|----|----|----|----|-----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| R15              | C<br>G/ | LL_<br>P_<br>AIN<br>:0] | 0  | 0  | 0  | 0  |    | PLL_N<br>[17:0] |    |    |    |    |    |    |    |    |    | 0  | 0  | 0  | 0  | 1  | 1 | 1 | 1 |   |   |   |   |   |   |   |



#### 10.12.2 REGISTER R0 to R7

Registers R0 through R7 control the eight clock outputs. Register R0 controls CLKout0, Register R1 controls CLKout1, and so on. There is one additional bit in register R0 called RESET. Aside from this, the functions of these bits are identical. The X in CLKoutX\_MUX, CLKoutX\_DIV, CLKoutX\_DLY, and CLKoutX\_EN denote the actual clock output which may be from 0 to 7.

#### 10.12.2.1 RESET Bit -- R0 only

This bit is only in register R0. The use of this bit is optional and it should be set to '0' if not used. Setting this bit to a '1' forces all registers to their power on reset condition and therefore automatically clears this bit. If this bit is set, all other R0 bits are ignored and R0 needs to be programmed again if used with its proper values and RESET = 0.

| Bit Name         | Default<br>Bit Value | Bit State                  | Bit Description                | Register | Bit<br>Location |
|------------------|----------------------|----------------------------|--------------------------------|----------|-----------------|
| RESET            | 0                    | No reset, normal operation | Reset to power on defaults     | R0       | 31              |
| CLKoutX_MUX      | 0                    | Bypassed                   | CLKoutX mux mode               |          | 18:17           |
| CLKoutX_EN       | 0                    | Disabled                   | CLKoutX enable                 |          | 16              |
| CLKoutX_DIV      | 1                    | Divide by 2                | CLKoutX clock divide           | R0 to R7 | 15:8            |
| CLKoutX_DLY      | 0                    | 0 ps                       | CLKoutX clock delay            |          | 7:4             |
| DIV4             | 0                    | PDF ≤ 20 MHz               | Phase Detector Frequency       | R11      | 15              |
| EN_CLKout_Global | 1                    | Normal - CLKouts normal    | Global clock output enable     |          | 27              |
| POWERDOWN 0      |                      | Normal - Device active     | Device power down              |          | 26              |
| PLL_CP_TRI 0     |                      | Normal - PLL active        | TRI-STATE PLL charge pump      | D44      | 25              |
| PLL_CP_POL       | PLL_CP_POL 0         |                            | Polarity of charge pump        | R14      | 24              |
| PLL_MUX          | 0                    | Disabled                   | Multiplexer control for LD pin |          | 23:20           |
| PLL_R            | 10                   | R divider = 10             | PLL R divide value             |          | 19:8            |
| PLL_CP_GAIN      | 0                    | 100 uA                     | Charge pump current            | DAG      | 31:30           |
| PLL_N            | 760                  | N divider = 760            | PLL N divide value             | R15      | 25:8            |

#### 10.12.2.2 CLKoutX\_MUX[1:0] -- Clock Output Multiplexers

These bits control the Clock Output Multiplexer for each clock output. Changing between the different modes changes the blocks in the signal path and therefore incurs a delay relative to the bypass mode. The different MUX modes and associated delays are listed below.

| CLKoutX_MUX[1:0] | Mode                | Added Delay Relative to Bypass Mode             |
|------------------|---------------------|-------------------------------------------------|
| 0                | Bypassed (default)  | 0 ps                                            |
| 1                | Divided             | 100 ps                                          |
| 2                | Delayed             | 400 ps<br>(In addition to the programmed delay) |
| 3                | Divided and Delayed | 500 ps<br>(In addition to the programmed delay) |

#### 10.12.2.3 CLKoutX\_DIV[7:0] -- Clock Output Dividers

These bits control the clock output divider value. In order for these dividers to be active, the respective CLKoutX\_MUX (See CLKoutX\_MUX[1:0] -- Clock Output Multiplexers) bit must be set to either "Divided" or "Divided and Delayed" mode. After all the dividers are programed, the SYNC\* pin must be used to ensure that all edges of the clock outputs are aligned (See GLOBAL CLOCK OUTPUT SYNCHRONIZATION). By adding the divider block to the output path a fixed delay of approximately 100 ps is incurred.

The actual Clock Output Divide value is twice the binary value programmed as listed in the table below.

#### SNAS390D-NOVEMBER 2006-REVISED SEPTEMBER 2007

| CLKoutX_DIV[7:0] |   |   |   |   |   |   |   | Clock Output Divider value |
|------------------|---|---|---|---|---|---|---|----------------------------|
| 0                | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Invalid                    |
| 0                | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 2 (default)                |
| 0                | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 4                          |
| 0                | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 6                          |
| 0                | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 8                          |
| 0                | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 10                         |
|                  |   |   |   |   |   |   |   |                            |
| 1                | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 510                        |

### 10.12.2.4 CLKoutX\_DLY[3:0] -- Clock Output Delays

These bits control the delay stages for each clock output. In order for these delays to be active, the respective CLKoutX\_MUX (See CLKoutX\_MUX[1:0] -- Clock Output Multiplexers) bit must be set to either "Delayed" or "Divided and Delayed" mode. By adding the delay block to the output path a fixed delay of approximately 400 ps is incurred in addition to the delay shown in the table below.

| CLKoutX_DLY[3:0] | Delay (ps)  |  |  |
|------------------|-------------|--|--|
| 0                | 0 (default) |  |  |
| 1                | 150         |  |  |
| 2                | 300         |  |  |
| 3                | 450         |  |  |
| 4                | 600         |  |  |
| 5                | 750         |  |  |
| 6                | 900         |  |  |
| 7                | 1050        |  |  |
| 8                | 1200        |  |  |
| 9                | 1350        |  |  |
| 10               | 1500        |  |  |
| 11               | 1650        |  |  |
| 12               | 1800        |  |  |
| 13               | 1950        |  |  |
| 14               | 2100        |  |  |
| 15               | 2250        |  |  |

#### 10.12.2.5 CLKoutX\_EN bit -- Clock Output Enables

These bits control whether an individual clock output is enabled or not. If the EN\_CLKout\_Global bit (See EN\_CLKout\_Global Bit -- Global Clock Output Enable) is set to zero or if GOE pin is held low, all CLKoutX\_EN bit states will be ignored and all clock outputs will be disabled. See CLKout OUTPUT STATES for more information on CLKout states.

| CLKoutX_EN bit | Conditions                    | CLKoutX State      |
|----------------|-------------------------------|--------------------|
| 0              | EN_CLKout_Global bit = 1      | Disabled (default) |
| 1              | GOE pin = High / No Connect 1 | Enabled            |

### 10.12.3 REGISTER R11

This register only has one bit and only needs to be programmed in the case that the phase detector frequency is greater than 20 MHz and digital lock detect is used. Otherwise, it is automatically defaulted to the correct values.

#### 10.12.3.1 DIV4

This bit divides the frequency presented to the digital lock detect circuitry by 4. It is necessary to get a reliable output from the digital lock detect output in the case of a phase detector frequency greater than 20 MHz.

Copyright © 2006–2007, Texas Instruments Incorporated

| DIV4 | Digital Lock Detect Circuitry Mode                            |
|------|---------------------------------------------------------------|
| 0    | Not divided; Phase detector frequency $\leq$ 20 MHz (default) |
| 1    | Divided by 4; Phase detector frequency > 20 MHz               |

#### 10.12.4 **REGISTER R14**

The LMK02000 requires register R14 to be programmed as shown in the register map (see Table 1).

#### 10.12.4.1 PLL\_R[11:0] -- R Divider Value

These bits program the PLL R Divider and are programmed in binary fashion.

|   | PLL_R[11:0] |   |   |   |   |   |   |   | PLL R Divide Value |   |   |              |
|---|-------------|---|---|---|---|---|---|---|--------------------|---|---|--------------|
| 0 | 0           | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0                  | 0 | 0 | Invalid      |
| 0 | 0           | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0                  | 0 | 1 | 1            |
| 0 | 0           | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0                  | 1 | 0 | 2            |
|   | -           | - | - | - |   | - | - | - | -                  | - | - |              |
| 0 | 0           | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0                  | 1 | 0 | 10 (default) |
|   | -           | - | - | - |   | - | - | - | -                  | - | - |              |
| 1 | 1           | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1                  | 1 | 1 | 4095         |

### 10.12.4.2 PLL\_MUX[3:0] -- Multiplexer Control for LD Pin

These bits set the output mode of the LD pin. The table below lists several different modes.

| PLL_MUX[3:0] | Output Type                            | LD Pin Function                     |  |
|--------------|----------------------------------------|-------------------------------------|--|
| 0            | Hi-Z                                   | Disabled (default)                  |  |
| 1            | Push-Pull                              | Logic High                          |  |
| 2            | Push-Pull                              | Logic Low                           |  |
| 3            | Push-Pull                              | Digital Lock Detect (Active High)   |  |
| 4            | Push-Pull                              | Digital Lock Detect (Active Low)    |  |
| 5            | Push-Pull                              | Analog Lock Detect                  |  |
| 6            | Open Drain NMOS                        | Analog Lock Detect                  |  |
| 7            | Open Drain PMOS                        | Analog Lock Detect                  |  |
| 8            |                                        | Invalid                             |  |
| 9            | Push-Pull                              | N Divider Output/2 (50% Duty Cycle) |  |
| 10           | Invalid                                |                                     |  |
| 11           | Push-Pull R Divider Output/2 (50% Duty |                                     |  |
| 12 to 15     | Invalid                                |                                     |  |

#### 10.12.4.3 POWERDOWN Bit -- Device Power Down

This bit can power down the device. Enabling this bit powers down the entire device and all blocks, regardless of the state of any of the other bits or pins.

| POWERDOWN bit | Mode                       |
|---------------|----------------------------|
| 0             | Normal Operation (default) |
| 1             | Entire Device Powered Down |

### 10.12.4.4 EN\_CLKout\_Global Bit -- Global Clock Output Enable

This bit overrides the individual CLKoutX\_EN bits (See CLKoutX\_EN bit -- Clock Output Enables). When this bit is set to 0, all clock outputs are disabled, regardless of the state of any of the other bits or pins. See CLKout OUTPUT STATES for more information on CLKout states.

www.ti.com



SNAS390D-NOVEMBER 2006-REVISED SEPTEMBER 2007

| EN_CLKout_Global bit | Clock Outputs              |
|----------------------|----------------------------|
| 0                    | All Off                    |
| 1                    | Normal Operation (default) |

#### 10.12.4.5 PLL\_CP\_TRI Bit -- PLL Charge Pump TRI-STATE

This bit sets the PLL charge pump TRI-STATE.

| PLL_CP_TRI | PLL Charge Pump            |
|------------|----------------------------|
| 0          | Normal operation (default) |
| 1          | TRI-STATE                  |

#### 10.12.4.6 PLL\_CP\_POLBbit -- PLL Charge Pump Polarity

This bit sets the polarity of the charge pump to either negative or positive. A negative charge pump is used with a VCO or VCXO which decreases frequency with increasing tuning voltage. A positive charge pump is used with a VCO or VCXO which increases frequency with increasing tuning voltage.

| PLL_CP_POL | PLL Charge Pump Polarity |
|------------|--------------------------|
| 0          | Negative (default)       |
| 1          | Positive                 |

#### 10.12.5 Register R15

#### 10.12.5.1 PLL\_N[17:0] -- PLL N Divider

These bits program the divide value for the PLL N Divider. The PLL N Divider precedes the PLL phase detector. The VCO or VCXO frequency is calculated as,  $f_{VCO} = f_{OSCin} \times PLL$  N Divider / PLL R Divider. Since the PLL N divider is a pure binary counter, there are no illegal divide values for PLL\_N[17:0] except for 0.

| PLL_N[17:0] |   |   |   |   |   |   |   |   |   |   |   |   |   | PLL N Divider Value |   |   |   |               |
|-------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---------------------|---|---|---|---------------|
| 0           | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0                   | 0 | 0 | 0 | Invalid       |
| 0           | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0                   | 0 | 0 | 1 | 1             |
|             |   |   |   |   |   |   |   |   |   |   |   |   |   |                     |   |   |   |               |
| 0           | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1                   | 0 | 0 | 0 | 760 (default) |
|             | - | - | - | - |   | - | - |   |   |   | - |   | - |                     |   | - |   |               |
| 1           | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1                   | 1 | 1 | 1 | 262143        |

#### 10.12.5.2 PLL\_CP\_GAIN[1:0] -- PLL Charge Pump Gain

These bits set the charge pump gain of the PLL.

| PLL_CP_GAIN[1:0] | Charge Pump Gain |
|------------------|------------------|
| 0                | 1x (default)     |
| 1                | 4x               |
| 2                | 16x              |
| 3                | 32x              |

**EXAS** 

## **11** Application Information

## 11.1 SYSTEM LEVEL DIAGRAM

The following shows the LMK02000 in a typical application. In this setup the clock may be multiplied, reconditioned, and redistributed.



Figure 2. Typical Application

## 11.2 BIAS PIN

To properly use the device, bypass Bias (pin 36) with a low leakage 1  $\mu$ F capacitor connected to Vcc. This is important for low noise performance.

## 11.3 LDO BYPASS

To properly use the device, bypass LDObyp1 (pin 9) with a 10  $\mu F$  capacitor and LDObyp2 (pin 10) with a 0.1  $\mu F$  capacitor.

## 11.4 CURRENT CONSUMPTION / POWER DISSIPATION CALCULATIONS

Due to the myriad of possible configurations the following table serves to provide enough information to allow the user to calculate estimated current consumption of the LMK02000. Unless otherwise noted Vcc = 3.3 V, T<sub>A</sub> = 25 °C.



#### www.ti.com

### **CURRENT CONSUMPTION / POWER DISSIPATION CALCULATIONS (continued)**

| Block                           | Condition                                                                               | Current<br>Consumption at<br>3.3 V (mA) | Power Dissipated<br>in device (mW) | Power Dissipated in<br>LVPECL emitter<br>resistors (mW) |  |
|---------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------|------------------------------------|---------------------------------------------------------|--|
| Entire device, core current     | All outputs off; No LVPECL emitter resistors<br>connected                               | 70                                      | 231                                | -                                                       |  |
| Low clock buffer (internal)     | The low clock buffer is enabled anytime one of<br>CLKout0 through CLKout3 are enabled   | 9                                       | 29.7                               | -                                                       |  |
| High clock buffer<br>(internal) | The high clock buffer is enabled anytime one of the CLKout4 through CLKout7 are enabled | 9                                       | 29.7                               | -                                                       |  |
|                                 | LVDS output, bypass mode                                                                | 17.8                                    | 58.7                               | -                                                       |  |
|                                 | LVPECL output, bypass mode (includes 120 $\Omega$ emitter resistors)                    | 40                                      | 72                                 | 60                                                      |  |
| Output buffers                  | LVPECL output, disabled mode (includes 120 $\Omega$ emitter resistors)                  | 17.4                                    | 38.3                               | 19.1                                                    |  |
|                                 | LVPECL output, disabled mode. No emitter resistors placed; open outputs                 | 0                                       | 0                                  | -                                                       |  |
| Divide circuitry                | Divide enabled, divide = 2                                                              | 5.3                                     | 17.5                               | -                                                       |  |
| per output                      | Divide enabled, divide > 2                                                              | 8.5                                     | 28.0                               | -                                                       |  |
| Delay circuitry per             | Delay enabled, delay < 8                                                                | 5.8                                     | 19.1                               | -                                                       |  |
| output                          | Delay enabled, delay > 7                                                                | 9.9                                     | 32.7                               | -                                                       |  |
| Entire device                   | CLKout0 & CLKout4 enabled in bypass mode                                                | 145.8                                   | 421.1                              | 60                                                      |  |

#### **Table 2. Block Current Consumption**

From Table 2 the current consumption can be calculated in any configuration. For example, the current for the entire device with 1 LVDS (CLKout0) & 1 LVPECL (CLKout4) output in bypass mode can be calculated by adding up the following blocks: core current, low clock buffer, high clock buffer, one LVDS output buffer current, and one LVPECL output buffer current. There will also be one LVPECL output drawing emitter current, but some of the power from the current draw is dissipated in the external 120  $\Omega$  resistors which doesn't add to the power dissipation budget for the device. If delays or divides are switched in, then the additional current for these stages needs to be added as well.

For power dissipated by the device, the total current entering the device is multiplied by the voltage at the device minus the power dissipated in any emitter resistors connected to any of the LVPECL outputs. If no emitter resistors are connected to the LVPECL outputs, this power will be 0 watts. For example, in the case of 1 LVDS (CLKout0) & 1 LVPECL (CLKout4) operating at 3.3 volts, we calculate  $3.3 \vee (70 + 9 + 9 + 17.8 + 40) \text{ mA} = 3.3 \vee 145.8 \text{ mA} = 481.1 \text{ mW}$ . Because the LVPECL output (CLKout4) has the emitter resistors hooked up and the power dissipated by these resistors is 60 mW, the total device power dissipation is 481.1 mW - 60 mW = 421.1 mW.

When the LVPECL output is active, ~1.9 V is the average voltage on each output as calculated from the LVPECL Voh & Vol typical specification. Therefore the power dissipated in each emitter resistor is approximately  $(1.9 \text{ V})^2 / 120 \Omega = 30 \text{ mW}$ . When the LVPECL output is disabled, the emitter resistor voltage is ~1.07 V. Therefore the power dissipated in each emitter resistor is approximately  $(1.07 \text{ V})^2 / 120 \Omega = 9.5 \text{ mW}$ .

#### 11.5 THERMAL MANAGEMENT

Power consumption of the LMK02000 can be high enough to require attention to thermal management. For reliability and performance reasons the die temperature should be limited to a maximum of 125 °C. That is, as an estimate,  $T_A$  (ambient temperature) plus device power consumption times  $\theta_{JA}$  should not exceed 125 °C.

The package of the device has an exposed pad that provides the primary heat removal path as well as excellent electrical grounding to the printed circuit board. To maximize the removal of heat from the package a thermal land pattern including multiple vias to a ground plane must be incorporated on the PCB within the footprint of the package. The exposed pad must be soldered down to ensure adequate heat conduction out of the package. A recommended land and via pattern is shown in Figure 3. More information on soldering WQFN packages can be obtained at www.ti.com.

Copyright © 2006–2007, Texas Instruments Incorporated



#### **THERMAL MANAGEMENT (continued)**



To minimize junction temperature it is recommended that a simple heat sink be built into the PCB (if the ground plane layer is not exposed). This is done by including a copper area of about 2 square inches on the opposite side of the PCB from the device. This copper area may be plated or solder coated to prevent corrosion but should not have conformal coating (if possible), which could provide thermal insulation. The vias shown in Figure 3 should connect these top and bottom copper layers and to the ground layer. These vias act as "heat pipes" to carry the thermal energy away from the device side of the board to where it can be more effectively dissipated.



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                      |              |                         |         |
| LMK02000ISQ/NOPB | ACTIVE        | WQFN         | RHS                | 48   | 250            | RoHS & Green    | SN                            | Level-3-260C-168 HR  | -40 to 85    | K02000 I                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



TEXAS

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



|   | *All dimensions are nominal |      |                    |    |     |                          |                          |            |            |            |            |           |                  |
|---|-----------------------------|------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|   | Device                      |      | Package<br>Drawing |    | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| ĺ | LMK02000ISQ/NOPB            | WQFN | RHS                | 48 | 250 | 178.0                    | 16.4                     | 7.3        | 7.3        | 1.3        | 12.0       | 16.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| LMK02000ISQ/NOPB | WQFN         | RHS             | 48   | 250 | 208.0       | 191.0      | 35.0        |

# **RHS 48**

7 x 7 mm, 0.5 mm pitch

# GENERIC PACKAGE VIEW

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4205855/C

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated