













# ADS8881C, ADS88811

ZHCS147D-MAY 2013-REVISED AUGUST 2015

# **ADS8881x 18** 位、**1MSPS**、串行接口、微功耗、微型、 真正差分输入、逐次逼近寄存器 (SAR) 模数转换器

### 特性

- 采样速率: 1MHz
- 无延迟输出
- 单极,真正的差分输入范围: -V<sub>REF</sub> 至 +V<sub>REF</sub>
- 宽共模电压范围: OV 至 V<sub>REF</sub>(共模抑制比 (CMRR) 最小值为
- SPI™兼容串行接口,此接口具有 菊花链选项
- 出色的交流和直流性能:
  - ADS8881C: 积分非线性 (INL): ±1 LSB (典型值), ±2.0 LSB (最大值) 微分非线性 (DNL): ±1.0 LSB (最大值), 18 位无丟码 (NMC) 信噪比 (SNR): 100dB,总谐波失真 (THD): -115dB
  - ADS8881I: INL: ±1.5 LSB(典型值), ±3.0 LSB(最大 DNL: ±1.5 和 -1 LSB (最大值), 18 位 NMC SNR: 100dB, THD: -115dB
- 宽工作电压范围:
  - AVDD: 2.7V 至 3.6V
  - DVDD: 2.7V 至 3.6V (与 AVDD 无关)
  - REF: 2.5V 至 5V (与 AVDD 无关)
  - 工作温度: ADS8881C: 0°C 至 +70°C ADS8881I: -40°C 至 +85°C
- 低功率耗散:
  - 1MSPS 时为 5.5mW
  - 100kSPS 时为 0.55mW
  - 10kSPS 时为 55µW
- 断电电流 (AVDD): 50nA

- 满量程阶跃稳定至 18 位: 290ns
- 封装: MSOP-10 和 VSON-10

#### 2 应用

- 自动测试设备 (ATE)
- 仪表和处理卡
- 精密医疗设备
- 低功耗、电池供电类仪器

#### 3 说明

ADS8881 是一款 18 位, 1MSPS, 真差分输入, 模数 转换器 (ADC)。此器件以 2.5V 至 5V 的外部基准运 行,从而在无需额外的信号调节情况下提供宽信号范 围。此基准电压设置独立于,并且可超过,模拟电源电 压 (AVDD)。

该器件提供一个兼容的 SPI 串口。该串口也支持菊花 链操作以实现多个器件级联。一个可选的繁忙指示器位 可轻松实现与数字主机的同步。

该器件支持单极真正差分模拟输入信号,差分输入摆幅 为 -V<sub>REF</sub> 至 V<sub>REF</sub>。这一真正的差分模拟输入结构可使 共模电压达到 OV 至 V<sub>REF</sub> 范围内的任意值(当两路输 入均在 -0.1V 至  $V_{REF} + 0.1V$  的输入工作电压范围 内)。

器件运行针对极低功耗运行进行了优化。功耗直接与速 度成比例。该特性使得 ADS8881 非常适合低速 应 用。

#### 器件信息<sup>(1)</sup>

| 产品型号     | 封装         | 封装尺寸 (标称值)      |  |
|----------|------------|-----------------|--|
| AD00004v | VSSOP (10) | 3.00mm × 3.00mm |  |
| ADS8881x | VSON (10)  | 3.00mm x 3.00mm |  |

(1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。



# 真正的差分输入范围





| 1 | 特性1                                                               |    | 9.2 Functional Block Diagram   | 21 |
|---|-------------------------------------------------------------------|----|--------------------------------|----|
| 2 | 应用 1                                                              |    | 9.3 Feature Description        | 21 |
| 3 | 说明 1                                                              |    | 9.4 Device Functional Modes    | 24 |
| 4 | 修订历史记录                                                            | 10 | Application and Implementation | 33 |
| 5 | 推荐的器件和设计                                                          |    | 10.1 Application Information   | 33 |
| 6 | Pin Configurations and Functions 6                                |    | 10.2 Typical Applications      | 36 |
| - | _                                                                 | 11 | Power-Supply Recommendations   | 45 |
| 7 | Specifications                                                    |    | 11.1 Power-Supply Decoupling   | 45 |
|   | 7.1 Absolute Maximum Ratings                                      |    | 11.2 Power Saving              | 45 |
|   | 7.2 ESD Ratings                                                   | 12 | Layout                         | 47 |
|   | 7.4 Thermal Information                                           |    | 12.1 Layout Guidelines         |    |
|   | 7.5 Electrical Characteristics                                    |    | 12.2 Layout Example            | 47 |
|   | 7.6 Timing Requirements: 3-Wire Operation                         | 13 | 器件和文档支持                        | 48 |
|   | 7.7 Timing Requirements: 4-Wire Operation                         |    | 13.1 文档支持                      |    |
|   | 7.8 Timing Requirements: Daisy-Chain                              |    | 13.2 相关链接                      | 48 |
|   | 7.9 Typical Characteristics                                       |    | 13.3 社区资源                      | 48 |
| 8 | Parametric Measurement Information                                |    | 13.4 商标                        | 48 |
| O | 8.1 Equivalent Circuits                                           |    | 13.5 静电放电警告                    | 49 |
| ^ | ·                                                                 |    | 13.6 Glossary                  | 49 |
| 9 | Detailed Description         21           9.1 Overview         21 | 14 | 机械、封装和可订购信息                    | 49 |
|   | 9.1 Overview21                                                    |    |                                |    |

**4** 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。

| CI | nanges from Revision C (July 2014) to Revision D                                                                                                                                                                      | Page           |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| •  | 已添加推荐器件和设计部分                                                                                                                                                                                                          | 5              |
| •  | 已更改器件比较表的标题并移至推荐器件和设计部分                                                                                                                                                                                               | 5              |
| •  | Changed ESD Ratings table to current standards, added HBM and CDM data                                                                                                                                                | <mark>7</mark> |
| •  | Added timing specifications for different operating temperature ranges for the t <sub>conv</sub> , t <sub>d-CK-DO</sub> , and t <sub>quiet</sub> parameters in the <i>Timing Requirements: 3-Wire Operation</i> table | 10             |
| •  | Added timing specifications for different operating temperature ranges for the t <sub>conv</sub> parameter in <i>Timing</i> Requirements: 4-Wire Operation table                                                      | 11             |
| •  | Added timing specifications for different operating temperature ranges for the t <sub>conv</sub> parameter in <i>Timing</i> Requirements: Daisy-Chain table                                                           | 12             |
| •  | 添加了社区资源部分                                                                                                                                                                                                             | 48             |



| Cr | nanges from Revision B (December 2014) to Revision C                                                                                                        | Page |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | 已更改格式以符合最新的数据表标准;已添加新内容并移动现有部分                                                                                                                              | 1    |
| •  | 已更改 ADS8881 至 ADS8881C 并添加 ADS8881I                                                                                                                         | 1    |
| •  | 己将 ADS8881C 和 ADS8881I 的技术规格分为两项列出(出色的交流和直流性能 特性 要点中)                                                                                                       | 1    |
| •  | 已更改器件信息表以符合最新标准                                                                                                                                             | 1    |
| •  | 己更新系列信息表并更改脚注                                                                                                                                               | 5    |
| •  | Added Recommended Operating Conditions table                                                                                                                | 7    |
| •  | Changed LSB footnote to include how to convert LSB to ppm                                                                                                   | 8    |
| •  | Changed f <sub>SCLK</sub> parameter maximum specification from 66.6 MHz to 70 MHz in Timing Requirements: 3-Wire Operation table.                           | 10   |
| •  | Changed t <sub>SCLK</sub> parameter minimum specification from 15 ns to 14.3 ns in Timing Requirements: 3-Wire Operation table.                             | 10   |
| •  | Added more information about validity of data on SCLK edges in all interface modes                                                                          | 25   |
| •  | Changed diagrams and text for better explanation of the daisy-chain feature in the Daisy-Chain Mode section                                                 | 30   |
| •  | Changed Equation 2 and Equation 3                                                                                                                           | 34   |
| •  | Added Layout Guidelines section                                                                                                                             | 47   |
| Cł | nanges from Revision A (July 2013) to Revision B                                                                                                            | Page |
| •  | 已更改 宽共模电压范围 特性 要点)                                                                                                                                          | 1    |
| •  | 已添加注 2 至系列信息表                                                                                                                                               | 5    |
| •  | Changed External Reference Input, Reference input current parameter typical specification from 350 to 300                                                   | 8    |
| •  | Added External Reference Input, Reference leakage current parameter to Electrical Characteristics                                                           | 8    |
| •  | Changed Power-Supply Requirements, <i>Power-supply voltage</i> parameter digital interface supply range as a function of SCLK in Electrical Characteristics |      |
| •  | Added Digital Inputs, Digital input leakage current parameter to Electrical Characteristics                                                                 | 9    |
| •  | Added true-differential input feature details to Analog Input section                                                                                       | 22   |
| •  | Deleted shading from Figure 64                                                                                                                              | 35   |
| •  | Deleted shading from Figure 65                                                                                                                              | 36   |
| •  | Deleted shading from Figure 67                                                                                                                              | 38   |
| •  | Deleted shading from Figure 69                                                                                                                              | 40   |
| •  | Deleted shading from Figure 70                                                                                                                              | 40   |
| •  | Deleted shading from Figure 72                                                                                                                              | 43   |
| •  | Added power scaling with throughput feature details to Power Saving section                                                                                 | 45   |
| Cŀ | nanges from Original (May 2013) to Revision A                                                                                                               | Page |
| •  | 已更改 文档状态至"量产数据";通篇进行 pre-RTM 修改                                                                                                                             | 1    |



# 5 推荐的器件和设计

表 1. 器件比较

| 吞吐量     | 18 位,真正差分 | 16 位,单端                | 16 位,真正差分                 |  |
|---------|-----------|------------------------|---------------------------|--|
| 100kSPS | ADS8887   | ADS8866                | ADS8867                   |  |
| 250kSPS | _         | ADS8339 <sup>(1)</sup> | _                         |  |
| 400kSPS | ADS8885   | ADS8864                | ADS8865                   |  |
| 500kSPS | _         | ADS8319 <sup>(1)</sup> | ADS8318 <sup>(1)(2)</sup> |  |
| 680kSPS | ADS8883   | ADS8862                | ADS8863                   |  |
| 1MSPS   | ADS8881   | ADS8860                | ADS8861                   |  |

- (1) 引脚兼容器件 (AVDD = 5V)。(2) 符合完全差分输入的相关标准。

#### 表 2. 配套器件

| 衣 4. 能長命件 |                                           |  |  |
|-----------|-------------------------------------------|--|--|
| 器件        | 说明                                        |  |  |
| 精密放大器     |                                           |  |  |
| 低功耗放大器    |                                           |  |  |
| OPA313    | 1MHz 微功耗、低噪声、轨到轨 I/O 1.8V 运算放大器           |  |  |
| OPA333    | 1.8V、17μA、微功耗、高精度、零漂移 CMOS 运算放大器          |  |  |
| 低失真放大器    |                                           |  |  |
| OPA625    | 具有功率调节功能的高带宽、高精度、低噪声且失真较低的放大器 SAR ADC 驱动器 |  |  |
| OPA350    | MicroAmplifier™ 系列高速、单电源、轨到轨运算放大器         |  |  |
| OPA320    | 高精度 20MHz 0.9pA lb、RRIO CMOS 运算放大器        |  |  |
| THS4521   | 超低功耗、轨到轨输出、完全差分放大器                        |  |  |
| 高速放大器     |                                           |  |  |
| THS4281   | 超低功耗、高速、轨到轨输入/输出、电压反馈运算放大器                |  |  |
| THS4031   | 100MHz 低噪声电压反馈放大器                         |  |  |
| PGA 和仪表放大 | - <del></del>                             |  |  |
| INA333    | 低功耗精密仪表放大器                                |  |  |
| INA826    | 高精度、200µA 电源电流、36V 电源仪表放大器                |  |  |
| 精密基准      |                                           |  |  |
| REF50xx   | 低噪声、极低漂移、高精度电压基准                          |  |  |
| REF33xx   | 30ppm/°C 漂移、3.9μA、SOT23-3、SC70-3 电压基准     |  |  |
| REF20xx   | 低漂移、低功耗、双输出 Vref 和 Vref/2 电压基准            |  |  |

# 表 3. 推荐的 TI 设计

| 设计      | 说明                                        |
|---------|-------------------------------------------|
| TIPD112 | 适用于多路复用器和步进输入的数据采集(18 位、1µs 满量程响应)参考设计    |
| TIPD113 | 数据采集参考设计(10kHz 交流、35mW、18 位、1MSPS)        |
| TIPD114 | 数据采集参考设计(1kHz 交流、1mW、18 位、1MSPS)          |
| TIPD115 | 针对最低失真和最低噪声进行优化的 18 位、1MSPS 数据采集参考设计      |
| TIPD116 | 适用于 ECG 系统的数据采集模块(离散 LEAD I ECG 实施方案)参考设计 |



# 表 4. 相关文档

| Precision Hub 博客               |
|--------------------------------|
| 使用 SAR ADC TINA 模型:静态特性,功率调节   |
| 使用 SAR ADC TINA 模型: 关于稳定性的诸多问题 |
| SAR ADC 响应时间: 迅速响应,迅速控制        |
| SAR ADC 输入的相关注意事项              |

# 表 5. 工具与支持

| TINA 模型              | IBIS 模型         | 评估模型           |  |
|----------------------|-----------------|----------------|--|
| ADS8881 TINA-TI 参考设计 | ADS8881 IBIS 模型 | ADS8881EVM-PDK |  |

# 6 Pin Configurations and Functions



# **Pin Functions**

| PIN          |    |                 |                                                                                                                                                                                                                                                                                                                          |  |
|--------------|----|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME NO. I/O |    | I/O             | DESCRIPTION                                                                                                                                                                                                                                                                                                              |  |
| AINN         | 4  | Analog input    | Inverting analog signal input                                                                                                                                                                                                                                                                                            |  |
| AINP         | 3  | Analog input    | Noninverting analog signal input                                                                                                                                                                                                                                                                                         |  |
| AVDD         | 2  | Analog          | Analog power supply. This pin must be decoupled to GND with a 1-µF capacitor.                                                                                                                                                                                                                                            |  |
| CONVST       | 6  | Digital input   | Convert input. This pin also functions as the $\overline{\text{CS}}$ input in 3-wire interface mode; see the<br>Description and Timing Requirements sections for more details.                                                                                                                                           |  |
| DIN          | 9  | Digital input   | Serial data input. The DIN level at the start of a conversion selects the mode of operation such as $\overline{\text{CS}}$ or daisy-chain mode). This pin also serves as the $\overline{\text{CS}}$ input in 4-wire interface mode; see the <i>Description</i> and <i>Timing Requirements</i> sections for more details. |  |
| DOUT         | 7  | Digital output  | Serial data output                                                                                                                                                                                                                                                                                                       |  |
| DVDD         | 10 | Power supply    | Digital interface power supply. This pin must be decoupled to GND with a 1-µF capacitor.                                                                                                                                                                                                                                 |  |
| GND          | 5  | Analog, digital | Device ground. Note that this pin is a common ground pin for both the analog power supply (AVDD) and digital I/O supply (DVDD). The reference return line is also internally connected to this pin.                                                                                                                      |  |
| REF          | 1  | Analog          | Positive reference input. This pin must be decoupled with a 10-µF or larger capacitor.                                                                                                                                                                                                                                   |  |
| SCLK         | 8  | Digital input   | Clock input for serial interface. Data output (on DOUT) are synchronized with this clock.                                                                                                                                                                                                                                |  |
| Thermal pad  | _  | Thermal pad     | Exposed thermal pad <b>(only for the DRC package option)</b> . Texas Instruments recommends connecting the thermal pad to the printed circuit board (PCB) ground.                                                                                                                                                        |  |



# 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                       |          | MIN  | MAX        | UNIT |
|---------------------------------------|----------|------|------------|------|
| AINP to GND or AINN to GND            |          | -0.3 | REF + 0.3  | V    |
| AVDD to GND or DVDD to GND            |          | -0.3 | 4          | V    |
| REF to GND                            |          | -0.3 | 5.7        | V    |
| Digital input voltage to GND          |          | -0.3 | DVDD + 0.3 | V    |
| Digital output to GND                 |          | -0.3 | DVDD + 0.3 | V    |
| Operating temperature, T <sub>A</sub> | ADS8881C | 0    | 70         | 90   |
|                                       | ADS8881I | -40  | 85         | °C   |
| Storage temperature, T <sub>stg</sub> |          | -65  | 150        | °C   |

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V    |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|           |                      | MIN | NOM | MAX | UNIT |
|-----------|----------------------|-----|-----|-----|------|
| AVDD      | Analog power supply  |     | 3   |     | V    |
| DVDD      | Digital power supply |     | 3   |     | V    |
| $V_{REF}$ | Reference voltage    |     | 5   |     | V    |

### 7.4 Thermal Information

|                       |                                              | ADS         | ADS8881    |      |  |  |
|-----------------------|----------------------------------------------|-------------|------------|------|--|--|
|                       | THERMAL METRIC                               | DGS (VSSOP) | DRC (VSON) | UNIT |  |  |
|                       |                                              | 10 PINS     | 10 PINS    |      |  |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 151.9       | 111.1      | °C/W |  |  |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 45.4        | 46.4       | °C/W |  |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 72.2        | 45.9       | °C/W |  |  |
| ΨЈТ                   | Junction-to-top characterization parameter   | 3.3         | 3.5        | °C/W |  |  |
| ΨЈВ                   | Junction-to-board characterization parameter | 70.9        | 45.5       | °C/W |  |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A         | N/A        | °C/W |  |  |



#### 7.5 Electrical Characteristics

All minimum and maximum specifications are at AVDD = 3 V, DVDD = 3 V,  $V_{REF}$  = 5 V,  $V_{CM}$  =  $V_{REF}$  / 2 V, and  $f_{SAMPLE}$  = 1 MSPS, over the operating free-air temperature range, unless otherwise noted. Typical specifications are at  $T_A$  = 25°C, AVDD = 3 V, and DVDD = 3 V.

|                  | PARAMETER                                       | TEST CONDITIONS                                    | MIN               | TYP                  | MAX                    | UNIT               |
|------------------|-------------------------------------------------|----------------------------------------------------|-------------------|----------------------|------------------------|--------------------|
| ANALOG           | G INPUT                                         |                                                    |                   |                      |                        |                    |
|                  | Full-scale input span (1)(2)                    | AINP – AINN                                        | -V <sub>REF</sub> |                      | $V_{REF}$              | V                  |
|                  | 0 (1)(2)                                        | AINP                                               | -0.1              |                      | V <sub>REF</sub> + 0.1 | .,                 |
|                  | Operating input range <sup>(1)(2)</sup>         | AINN                                               | -0.1              |                      | V <sub>REF</sub> + 0.1 | V                  |
| $V_{CM}$         | Input common-mode range                         |                                                    | 0                 | V <sub>REF</sub> / 2 | $V_{REF}$              | V                  |
| C <sub>I</sub>   | Input capacitance                               | AINP and AINN terminal to GND                      |                   | 59                   |                        | pF                 |
| EXTERN           | IAL REFERENCE INPUT                             |                                                    |                   |                      |                        |                    |
| $V_{REF}$        | Input range                                     | ADS8881C                                           | 3                 |                      | 5                      | V                  |
|                  |                                                 | ADS8881I                                           | 2.5               |                      | 5                      | V                  |
|                  | Reference input current                         | During conversion, 1-MHz sample rate, mid-<br>code |                   | 300                  |                        | μA                 |
|                  | Reference leakage current                       |                                                    |                   | 250                  |                        | nA                 |
| C <sub>REF</sub> | Decoupling capacitor at the REF input           |                                                    | 10                | 22                   |                        | μF                 |
|                  | Input leakage current                           | During acquisition for dc input                    |                   | 5                    |                        | nA                 |
| SYSTEM           | I PERFORMANCE                                   |                                                    |                   |                      |                        |                    |
|                  | Resolution                                      |                                                    |                   | 18                   |                        | Bits               |
| NMC              | No missing codes                                |                                                    | 18                |                      |                        | Bits               |
| DNII             | Differential linearity                          | ADS8881C                                           | -0.99             | ±0.6                 | 1                      | LSB <sup>(3)</sup> |
| DNL              |                                                 | ADS8881I                                           | -0.99             | ±0.7                 | 1.5                    | LSB(e)             |
| INII             | Into and line a site (4)                        | ADS8881C                                           | -2                | ±1.2                 | 2                      | LSB <sup>(3)</sup> |
| INL              | Integral linearity (4)                          | ADS8881I                                           | -3                | ±1.5                 | 3                      | LSB                |
| E <sub>O</sub>   | Offset error <sup>(5)</sup>                     |                                                    | -4                | ±1                   | 4                      | mV                 |
|                  | Offset error drift with temperature             |                                                    |                   | ±1.5                 |                        | μV/°C              |
| E <sub>G</sub>   | Gain error                                      |                                                    | -0.01             | ±0.005               | 0.01                   | %FSR               |
|                  | Gain error drift with temperature               |                                                    |                   | ±0.15                |                        | ppm/°C             |
| CMRR             | Common-mode rejection ratio                     |                                                    | 90                | 100                  |                        | dB                 |
| PSRR             | Power-supply rejection ratio                    | At mid-code                                        |                   | 80                   |                        | dB                 |
|                  | Transition noise                                |                                                    |                   | 0.7                  |                        | LSB                |
| SAMPLII          | NG DYNAMICS                                     |                                                    |                   |                      |                        |                    |
| $t_{conv}$       | Conversion time                                 |                                                    | 500               |                      | 710                    | ns                 |
| t <sub>ACQ</sub> | Acquisition time                                |                                                    | 290               |                      |                        | ns                 |
|                  | Maximum throughput rate with or without latency |                                                    |                   |                      | 1000                   | kHz                |
|                  | Aperture delay                                  |                                                    |                   | 4                    |                        | ns                 |
|                  | Aperture jitter, RMS                            |                                                    |                   | 5                    |                        | ps                 |
|                  | Step response                                   | Settling to 18-bit accuracy                        |                   | 290                  |                        | ns                 |
|                  | Overvoltage recovery                            | Settling to 18-bit accuracy                        |                   | 290                  |                        | ns                 |

- (1) Ideal input span, does not include gain or offset error.
- (2) Specified for  $V_{CM} = V_{REF} / 2$ ; see the *Analog Input* section for the effect of  $V_{CM}$  on the full-scale input range.
- (3) LSB = least significant bit. 1 LSB at 18-bits is approximately 3.8 ppm.
- (4) This parameter is the endpoint INL, not best-fit.
- (5) Measured relative to actual measured reference.



# **Electrical Characteristics (continued)**

All minimum and maximum specifications are at AVDD = 3 V, DVDD = 3 V,  $V_{REF}$  = 5 V,  $V_{CM}$  =  $V_{REF}$  / 2 V, and  $f_{SAMPLE}$  = 1 MSPS, over the operating free-air temperature range, unless otherwise noted. Typical specifications are at  $T_A$  = 25°C, AVDD = 3 V, and DVDD = 3 V.

|                    | PARAMETER                                   |                    | TEST CONDITIONS                                          | MIN        | TYP  | MAX        | UNIT |  |
|--------------------|---------------------------------------------|--------------------|----------------------------------------------------------|------------|------|------------|------|--|
| DYNAM              | IC CHARACTERISTI                            | cs                 |                                                          |            |      |            |      |  |
|                    | Signal-to-noise + distortion <sup>(6)</sup> |                    | At 1 kHz, V <sub>REF</sub> = 5 V                         | 98         | 99.9 |            |      |  |
| SINAD              |                                             |                    | At 10 kHz, V <sub>REF</sub> = 5 V                        |            | 98.7 |            | dB   |  |
|                    |                                             |                    | At 100 kHz, V <sub>REF</sub> = 5 V                       |            | 93.3 |            |      |  |
|                    |                                             |                    | At 1 kHz, V <sub>REF</sub> = 5 V                         | 98.5       | 100  |            |      |  |
| SNR                | Signal-to-noise rat                         | io <sup>(6)</sup>  | At 10 kHz, V <sub>REF</sub> = 5 V                        |            | 99.5 |            | dB   |  |
|                    |                                             |                    | At 100 kHz, V <sub>REF</sub> = 5 V                       |            | 93.5 |            |      |  |
|                    |                                             |                    | At 1 kHz, V <sub>REF</sub> = 5 V                         |            | -115 |            |      |  |
| THD                | Total harmonic dis                          | tortion (6)(7)     | At 10 kHz, V <sub>REF</sub> = 5 V                        |            | -112 |            | dB   |  |
|                    |                                             |                    | At 100 kHz, V <sub>REF</sub> = 5 V                       |            | -102 |            |      |  |
|                    |                                             |                    | At 1 kHz, V <sub>REF</sub> = 5 V                         |            | 115  |            |      |  |
| SFDR               | Spurious-free dyna range (6)                | amic               | At 10 kHz, V <sub>REF</sub> = 5 V                        |            | 112  |            | dB   |  |
|                    | range                                       |                    | At 100 kHz, V <sub>REF</sub> = 5 V                       |            | 102  |            |      |  |
| BW <sub>-3dB</sub> | -3-dB small-signal                          | bandwidth          | · · · · · · · · · · · · · · · · · · ·                    |            | 30   |            | MHz  |  |
|                    | -SUPPLY REQUIRE                             |                    |                                                          |            |      |            |      |  |
|                    | Power-supply                                | AVDD               | Analog supply                                            | 2.7        | 3    | 3.6        | V    |  |
|                    |                                             | DVDD Digital suppl | Digital supply range for SCLK > 40 MHz                   | 2.7        | 3    | 3.6        |      |  |
|                    | voltage                                     |                    | Digital supply range for SCLK < 40 MHz                   | 1.65       | 1.8  | 3.6        |      |  |
|                    | Supply current                              | AVDD               | 1-MHz sample rate, AVDD = 3 V                            |            | 1.8  | 2.4        | mA   |  |
|                    | ,,,,                                        | +                  | 1-MHz sample rate, AVDD = 3 V                            |            | 5.5  | 7.2        |      |  |
| $P_{VA}$           | Power dissipation                           |                    | 100-kHz sample rate, AVDD = 3 V                          |            | 0.55 |            | mW   |  |
|                    |                                             |                    | 10-kHz sample rate, AVDD = 3 V                           |            | 55   |            | μW   |  |
| IA <sub>PD</sub>   | Device power-dow<br>current <sup>(8)</sup>  | 'n                 |                                                          |            | 50   |            | nA   |  |
| DIGITAL            | INPUTS: LOGIC FA                            | MILY (CMC          | OS)                                                      | •          |      |            |      |  |
| .,                 | 18 1 1 12 4                                 | 1.                 | 1.65 V < DVDD < 2.3 V                                    | 0.8 × DVDD |      | DVDD + 0.3 | .,   |  |
| $V_{IH}$           | High-level input vo                         | oltage             | 2.3 V < DVDD < 3.6 V                                     | 0.7 × DVDD |      | DVDD + 0.3 | V    |  |
|                    |                                             |                    | 1.65 V < DVDD < 2.3 V                                    | -0.3       |      | 0.2 × DVDD |      |  |
| $V_{IL}$           | Low-level input vol                         | ltage              | 2.3 V < DVDD < 3.6 V                                     | -0.3       |      | 0.3 × DVDD | V    |  |
| I <sub>LK</sub>    | Digital input leakage current               |                    |                                                          |            | ±10  | ±100       | nA   |  |
| DIGITAL            | OUTPUTS: LOGIC                              | FAMILY (C          | MOS)                                                     |            |      |            |      |  |
| V <sub>OH</sub>    | High-level output voltage                   |                    | $I_O = 500$ - $\mu$ A source, $C_{LOAD} = 20 \text{ pF}$ | 0.8 × DVDD |      | DVDD       | V    |  |
| V <sub>OL</sub>    | Low-level output voltage                    |                    | $I_O = 500$ - $\mu$ A sink, $C_{LOAD} = 20 \text{ pF}$   | 0          |      | 0.2 × DVDD | V    |  |
|                    | RATURE RANGE                                |                    |                                                          | 1          |      |            |      |  |
| _                  | Operating free-air                          |                    | ADS8881C                                                 | 0          |      | 70         |      |  |
| $T_A$              | temperature                                 |                    | ADS8881I                                                 | -40        |      | 85         | °C   |  |

<sup>(6)</sup> All specifications expressed in decibels (dB) refer to the full-scale input (FSR) and are tested with an input signal 0.5 dB below full-scale, unless otherwise specified.

<sup>(7)</sup> Calculated on the first nine harmonics of the input frequency.

<sup>(8)</sup> The device automatically enters a power-down state at the end of every conversion, and remains in power-down during the acquisition phase.



#### 7.6 Timing Requirements: 3-Wire Operation

All specifications are at AVDD = 3 V, DVDD = 3 V, and over the operating free-air temperature range, unless otherwise noted.

|                         |                                                                               |                                           | MIN  | TYP MAX | UNIT              |
|-------------------------|-------------------------------------------------------------------------------|-------------------------------------------|------|---------|-------------------|
| t <sub>ACQ</sub>        | Acquisition time                                                              |                                           | 290  |         | ns                |
|                         | Conversion time                                                               | T <sub>A</sub> in the range –40°C to 85°C | 500  | 500 710 |                   |
| t <sub>conv</sub>       | Conversion time                                                               | T <sub>A</sub> in the range 0°C to 70°C   | 500  | 700     | ns                |
| t <sub>conv</sub>       | Conversion time                                                               |                                           | 500  |         | ns                |
| 1/f <sub>sample</sub>   | Time between conversions                                                      |                                           | 1000 |         | ns                |
| t <sub>wh-CNV</sub>     | Pulse duration: CONVST high                                                   |                                           | 10   |         | ns                |
| f <sub>SCLK</sub>       | SCLK frequency                                                                |                                           |      | 70      | MHz               |
| t <sub>SCLK</sub>       | SCLK period                                                                   | SCLK period                               |      |         | ns                |
| t <sub>clkl</sub>       | SCLK low time                                                                 |                                           | 0.45 | 0.55    | t <sub>SCLK</sub> |
| t <sub>clkh</sub>       | SCLK high time                                                                |                                           | 0.45 | 0.55    | t <sub>SCLK</sub> |
| t <sub>h-CK-DO</sub>    | SCLK falling edge to current data invalid                                     |                                           | 3    |         | ns                |
|                         |                                                                               | T <sub>A</sub> in the range –40°C to 85°C |      | 13.4    |                   |
| t <sub>d-CK-DO</sub>    | SCLK falling edge to next data valid delay                                    | T <sub>A</sub> in the range 0°C to 70°C   |      | 11.7    | ns                |
|                         |                                                                               | T <sub>A</sub> in the range 25°C to 50°C  |      | 10.7    |                   |
| t <sub>d-CNV-DO</sub>   | Enable time: CONVST low to MSB valid                                          |                                           |      | 12.3    | ns                |
| t <sub>d-CNV-DOhz</sub> | Disable time: CONVST high or last SCLK falling edge to DOUT 3-state (CS mode) |                                           |      | 13.2    | ns                |
|                         | Out at time                                                                   | T <sub>A</sub> in the range –40°C to 85°C | 20   |         |                   |
| t <sub>quiet</sub>      | Quiet time                                                                    | T <sub>A</sub> in the range 0°C to 70°C   | 13   |         | ns                |



Figure 1. 3-Wire Operation: CONVST Functions as Chip Select

NOTE: Figure 1 shows the timing diagram for the 3-Wire CS Mode Without a Busy Indicator interface option. However, the timing parameters specified in Timing Requirements: 3-Wire Operation are also applicable for the 3-Wire CS Mode With a Busy Indicator interface option, unless otherwise specified; see the Device Functional Modes section for specific details for each interface option.



# 7.7 Timing Requirements: 4-Wire Operation

All specifications are at AVDD = 3 V, DVDD = 3 V, and over the operating free-air temperature range, unless otherwise noted.

|                        |                                                                |                                           | MIN  | TYP MAX | UNIT |
|------------------------|----------------------------------------------------------------|-------------------------------------------|------|---------|------|
| t <sub>ACQ</sub>       | Acquisition time                                               |                                           | 290  |         | ns   |
| 4                      | Conversion time                                                | T <sub>A</sub> in the range –40°C to 85°C | 500  | 710     |      |
| t <sub>conv</sub>      |                                                                | T <sub>A</sub> in the range 0°C to 70°C   | 500  | 700     | ns   |
| t <sub>conv</sub>      | Conversion time                                                | Conversion time                           |      |         | ns   |
| 1/f <sub>sample</sub>  | Time between conversions                                       |                                           | 1000 |         | ns   |
| t <sub>wh-DI</sub>     | Pulse duration: DIN high                                       |                                           | 10   |         | ns   |
| t <sub>wl-CNV</sub>    | Pulse width: CONVST low                                        |                                           | 20   |         | ns   |
| t <sub>d-DI-DO</sub>   | Delay time: DIN low to MSB valid                               |                                           |      | 12.3    | ns   |
| t <sub>d-DI-DOhz</sub> | Delay time: DIN high or last SCLK falling edge to DOUT 3-state |                                           |      | 13.2    | ns   |
| t <sub>su-DI-CNV</sub> | Setup time: DIN high to CONVST rising edge                     |                                           | 7.5  |         | ns   |
| t <sub>h-DI-CNV</sub>  | Hold time: DIN high from CONVST rising edge (see Figure 63)    |                                           | 0    | ·       | ns   |



Figure 2. 4-Wire Operation: DIN Functions as Chip Select

NOTE: Figure 2 shows the timing diagram for the 4-Wire CS Mode Without a Busy Indicator interface option. However, the timing parameters specified in Timing Requirements: 4-Wire Operation are also applicable for the 4-Wire CS Mode With a Busy Indicator interface option, unless otherwise specified; see the Device Functional Modes section for specific details for each interface option.



# 7.8 Timing Requirements: Daisy-Chain

All specifications are at AVDD = 3 V, DVDD = 3 V, and over the operating free-air temperature range, unless otherwise noted.

|                        |                                                            |                                           | MIN | TYP MAX | UNIT |
|------------------------|------------------------------------------------------------|-------------------------------------------|-----|---------|------|
| t <sub>ACQ</sub>       | Acquisition time                                           |                                           | 290 |         | ns   |
|                        | Conversion time                                            | T <sub>A</sub> in the range -40°C to 85°C | 500 | 500 710 |      |
| t <sub>conv</sub>      | Conversion time                                            | T <sub>A</sub> in the range 0°C to 70°C   | 500 | 700     | ns   |
| t <sub>conv</sub>      | Conversion time                                            |                                           | 500 |         | ns   |
| 1/f <sub>sample</sub>  | Time between conversions                                   |                                           |     |         | ns   |
| t <sub>su-CK-CNV</sub> | Setup time: SCLK valid to CONVST rising edge               |                                           |     |         | ns   |
| t <sub>h-CK-CNV</sub>  | Hold time: SCLK valid from CONVST rising edge              |                                           |     |         | ns   |
| t <sub>su-DI-CNV</sub> | Setup time: DIN low to CONVST rising edge (see Figure 2)   |                                           |     |         | ns   |
| t <sub>h-DI-CNV</sub>  | Hold time: DIN low from CONVST rising edge (see Figure 63) |                                           |     |         | ns   |
| t <sub>su-DI-CK</sub>  | Setup time: DIN valid to SCLK falling edge                 |                                           |     |         | ns   |



Figure 3. Daisy-Chain Operation: Two Devices

NOTE: Figure 3 shows the timing diagram for the *Daisy-Chain Mode Without a Busy Indicator* interface option. However, the timing parameters specified in Timing Requirements: Daisy-Chain are also applicable for the *Daisy-Chain Mode With a Busy Indicator* interface option, unless otherwise specified; see the *Device Functional Modes* section for specific details for each interface option.



# 7.9 Typical Characteristics



# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**



# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**



# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**





Figure 40. Typical Distribution of Offset Error

Figure 41. Typical Distribution of Differential Nonlinearity (Minimum and Maximum)



Figure 42. Typical Distribution of Integral Nonlinearity (Minimum and Maximum)



# 8 Parametric Measurement Information

# 8.1 Equivalent Circuits



Figure 43. Load Circuit for Digital Interface Timing



Figure 44. Voltage Levels for Timing



#### 9 Detailed Description

#### 9.1 Overview

The ADS8881 is a high-speed, successive approximation register (SAR), analog-to-digital converter (ADC) from a 16- and 18-bit device family. This compact device features high performance. Power consumption is inherently low and scales linearly with sampling speed. The architecture is based on charge redistribution that inherently includes a sample-and-hold (S/H) function.

The ADS8881 supports a true-differential analog input across two pins (INP and INN). When a conversion is initiated, the differential input on these pins is sampled on the internal capacitor array. While a conversion is in progress, both the INP and INN inputs are disconnected from the internal circuit.

The ADS8881 uses an internal clock to perform conversions. The device reconnects the sampling capacitors to the INP and INN pins after conversion and then enters an acquisition phase. During the acquisition phase, the device is powered down and the conversion result can be read.

The device digital output is available in SPI-compatible format, thus making interfacing with microprocessors, digital signal processors (DSPs), or field-programmable gate arrays (FPGAs) easy.

#### 9.2 Functional Block Diagram

Figure 45 shows the detailed functional block diagram for the device.



Figure 45. Detailed Block Diagram

#### 9.3 Feature Description

#### 9.3.1 Analog Input

As shown in Figure 45, the device features a differential analog input. Both positive and negative inputs are individually sampled on 55-pF sampling capacitors and the device converts for the voltage difference between the two sampled values:  $V_{\text{INP}} - V_{\text{INN}}$ .



#### **Feature Description (continued)**

Most differential input SAR ADCs prohibit the input common-mode voltage,  $V_{CM}$  (that is, the average voltage between the inputs), at AINP or AINM from varying more than approximately 10% beyond the mid-scale input value. As shown in Figure 46, the device has a unique common-mode voltage detection and rejection block that does not have this restriction and thus allows  $V_{CM}$  to be set to any value between 0 V and  $V_{REF}$  without degrading device performance.



Figure 46. Conceptual Diagram: True Differential Input Structure

Table 6 shows the full-scale input range of the device as a function of input common-mode voltage. The device offers a maximum dynamic range for  $V_{CM} = V_{REF} / 2$ . The differential input with wide common-mode range allows connecting differential signals from sensors without any signal conditioning.

Table 6. Full-Scale Input Range

| V                      | ABSOLUTE II                                | NPUT RANGE                                 | FULL SCALE INDUT DANCE (V. )                                        |
|------------------------|--------------------------------------------|--------------------------------------------|---------------------------------------------------------------------|
| V <sub>CM</sub>        | V <sub>AINP</sub>                          | V <sub>AINN</sub>                          | FULL SCALE INPUT RANGE (V <sub>FS</sub> )                           |
| $V_{CM} < V_{REF} / 2$ | 0 to 2 × V <sub>CM</sub>                   | 0 to 2 × V <sub>CM</sub>                   | $(-2 \times V_{CM})$ to $(2 \times V_{CM})$                         |
| $V_{CM} = V_{REF} / 2$ | 0 to V <sub>REF</sub>                      | 0 to V <sub>REF</sub>                      | (-V <sub>REF</sub> ) to (V <sub>REF</sub> )                         |
| $V_{CM} > V_{REF} / 2$ | $(2 \times V_{CM} - V_{REF})$ to $V_{REF}$ | $(2 \times V_{CM} - V_{REF})$ to $V_{REF}$ | $[-2 \times (V_{CM} - V_{REF})]$ to $[2 \times (V_{CM} - V_{REF})]$ |

Figure 47 shows an equivalent circuit of the input sampling stage. The sampling switch is represented by a 96- $\Omega$  resistance in series with the ideal switch; see the *ADC Input Driver* section for more details on the recommended driving circuits.



Figure 47. Input Sampling Stage Equivalent Circuit

Figure 45 and Figure 47 illustrate electrostatic discharge (ESD) protection diodes to REF and GND from both analog inputs. Make sure that these diodes do not turn on by keeping the analog inputs within the specified range.



#### 9.3.2 Reference

The device operates with an external reference voltage and switches binary-weighted capacitors onto the reference terminal (REF pin) during the conversion process. The switching frequency is proportional to the internal conversion clock frequency but the dynamic charge requirements are a function of the absolute value of the input voltage and reference voltage. This dynamic load must be supported by a reference driver circuit without degrading the noise and linearity performance of the device. During the acquisition process, the device automatically powers down and does not take any dynamic current from the external reference source. The basic circuit diagram for such a reference driver circuit for precision ADCs is shown in Figure 48; see the ADC Reference Driver section for more details on the application circuits.



Figure 48. Reference Driver Schematic

#### 9.3.3 Clock

The device uses an internal clock for conversion. Conversion duration may vary but is bounded by the minimum and maximum value of  $t_{conv}$ , as specified in the *Timing Requirements* section. An external SCLK is only used for a serial data read operation. Data are read after a conversion completes and when the device is in acquisition phase for the next sample.



#### 9.3.4 ADC Transfer Function

The ADS8881 is a unipolar, differential input device. The device output is in twos compliment format.

Figure 49 shows ideal characteristics for the device. The full-scale range for the ADC input (AINP – AINN) is equal to twice the reference input voltage to the ADC ( $2 \times V_{REF}$ ). The LSB for the ADC is given by Equation 1.



Figure 49. Differential Transfer Characteristics

#### 9.4 Device Functional Modes

The ADS8881 is a low pin-count device. However, the device offers six different options for interfacing with the digital host.

These options can be broadly classified as being either  $\overline{CS}$  mode (in either a 3- or 4-wire interface) or daisy-chain mode. The device operates in  $\overline{CS}$  mode if DIN is high at the CONVST rising edge. If DIN is low at the CONVST rising edge, or if DIN and CONVST are connected together, the device operates in daisy-chain mode. In both modes, the device can either operate with or without a busy indicator, where the busy indicator is a bit preceding the output data bits that can be used to interrupt the digital host and trigger the data transfer.

The 3-wire interface in  $\overline{CS}$  mode is useful for applications that need galvanic isolation on-board. The 4-wire interface in  $\overline{CS}$  mode allows the user to sample the analog input independent of the serial interface timing and, therefore, allows easier control of an individual device while having multiple, similar devices on-board. The daisy-chain mode is provided to hook multiple devices in a chain similar to a shift register and is useful in reducing component count and the number of signal traces on the board.

#### 9.4.1 **CS** Mode

CS mode is selected if DIN is high at the CONVST rising edge. There are four different interface options available in this mode: 3-wire CS mode without a busy indicator, 3-wire CS mode with a busy indicator, 4-wire CS mode without a busy indicator, and 4-wire CS mode with a busy indicator. The following sections discuss these interface options in detail.



#### 9.4.1.1 3-Wire CS Mode Without a Busy Indicator

This interface option is most useful when a single ADC is connected to an SPI-compatible digital host. In this interface option, DIN can be connected to DVDD and CONVST functions as  $\overline{CS}$  (as shown in Figure 50). As shown in Figure 51, a CONVST rising edge forces DOUT to 3-state, samples the input signal, and causes the device to enter a conversion phase. Conversion is done with the internal clock and continues regardless of the state of CONVST. As a result, CONVST (functioning as  $\overline{CS}$ ) can be pulled low after the start of the conversion to select other devices on the board. However, CONVST must return high before the minimum conversion time ( $t_{conv-min}$ ) elapses and is held high until the maximum possible conversion time ( $t_{conv-max}$ ) elapses. A high level on CONVST at the end of the conversion ensures the device does not generate a busy indicator.



Figure 50. Connection Diagram: 3-Wire CS Mode Without a Busy Indicator (DIN = 1)



Figure 51. Interface Timing Diagram: 3-Wire CS Mode (DIN = 1)

When conversion is complete, the device enters an acquisition phase and powers down. CONVST (functioning as  $\overline{\text{CS}}$ ) can be brought low after the maximum conversion time ( $t_{\text{conv-max}}$ ) elapses. On the CONVST falling edge, DOUT comes out of 3-state and the device outputs the MSB of the data. The lower data bits are output on subsequent SCLK falling edges. Fast sampling rates require high frequency SCLK and data must be read at SCLK falling edges. For slow sampling rates and SCLK frequency  $\leq$  36 MHz, data can be read at either SCLK falling or rising edges. Note that with any SCLK frequency, reading data at SCLK falling edge requires the digital host to clock in the data during the  $t_{h_{\text{CK}}\text{DO-min}}$  time frame. DOUT goes to 3-state after the 18th SCLK falling edge or when CONVST goes high, whichever occurs first.



#### 9.4.1.2 3-Wire CS Mode With a Busy Indicator

This interface option is most useful when a single ADC is connected to an SPI-compatible digital host and an interrupt-driven data transfer is desired. In this interface option, DIN can be connected to DVDD and CONVST functions as  $\overline{CS}$  (as shown in Figure 52). The pull-up resistor on the DOUT pin ensures that the  $\overline{IRQ}$  pin of the digital host is held high when DOUT goes to 3-state. As shown in Figure 53, a CONVST rising edge forces DOUT to 3-state, samples the input signal, and causes the device to enter a conversion phase. Conversion is done with the internal clock and continues regardless of the state of CONVST. As a result, CONVST (functioning as  $\overline{CS}$ ) can be pulled low after the start of the conversion to select other devices on the board. However, CONVST must be pulled low before the minimum conversion time ( $t_{conv-min}$ ) elapses and must remain low until the maximum possible conversion time ( $t_{conv-max}$ ) elapses. A low level on the CONVST input at the end of a conversion ensures the device generates a busy indicator.



Figure 52. Connection Diagram: 3-Wire CS Mode With a Busy Indicator



Figure 53. Interface Timing Diagram: 3-Wire CS Mode With a Busy Indicator (DIN = 1)

When conversion is complete, the device enters an acquisition phase and powers down, DOUT comes out of 3-state, and the device outputs a busy indicator bit (low level) on the DOUT pin. This configuration provides a high-to-low transition on the IRQ pin of the digital host. The data bits are clocked out, MSB first, on the subsequent SCLK falling edges. Fast sampling rates require high frequency SCLK and data must be read at SCLK falling edges. For slow sampling rates and SCLK frequency  $\leq$  36 MHz, data can be read at either SCLK falling or rising edges. Note that with any SCLK frequency, reading data at SCLK falling edge requires the digital host to clock in the data during the  $t_{h\_CK\_DO-min}$  time frame. DOUT goes to 3-state after the 19th SCLK falling edge or when CONVST goes high, whichever occurs first.



#### 9.4.1.3 4-Wire CS Mode Without a Busy Indicator

This interface option is useful when one or more ADCs are connected to an SPI-compatible digital host. Figure 54 shows the connection diagram for single ADC; see Figure 56 for the connection diagram for two ADCs.



Figure 54. Connection Diagram: Single ADC With 4-Wire CS Mode Without a Busy Indicator

In this interface option, DIN is controlled by the digital host and functions as  $\overline{CS}$ . As shown in Figure 55, with DIN high, a CONVST rising edge selects  $\overline{CS}$  mode, forces DOUT to 3-state, samples the input signal, and causes the device to enter a conversion phase. In this interface option, CONVST must be held at a high level from the start of the conversion until all data bits are read. Conversion is done with the internal clock and continues regardless of the state of DIN. As a result, DIN (functioning as  $\overline{CS}$ ) can be pulled low to select other devices on the board. However, DIN must be pulled high before the minimum conversion time ( $t_{conv-min}$ ) elapses and remains high until the maximum possible conversion time ( $t_{conv-max}$ ) elapses. A high level on DIN at the end of the conversion ensures the device does not generate a busy indicator.



Figure 55. Interface Timing Diagram: Single ADC With 4-Wire CS Mode



When conversion is complete, the device enters acquisition phase and powers down. DIN (functioning as  $\overline{\text{CS}}$ ) can be brought low after the maximum conversion time ( $t_{\text{conv-max}}$ ) elapses. On the DIN falling edge, DOUT comes out of 3-state and the device outputs the MSB of the data. The lower data bits are output on subsequent SCLK falling edges. Fast sampling rates require high frequency SCLK and data must be read at SCLK falling edges. For slow sampling rates and SCLK frequency  $\leq$  36 MHz, data can be read at either SCLK falling or rising edges. Note that with any SCLK frequency, reading data at SCLK falling edge requires the digital host to clock in the data during the  $t_{h_{\text{CK}},\text{DO-min}}$  time frame. DOUT goes to 3-state after the 18th SCLK falling edge or when DIN goes high, whichever occurs first.

As shown in Figure 56, multiple devices can be hooked together on the same data bus. In this case, as shown in Figure 57, the DIN of the second device (functioning as  $\overline{CS}$  for the second device) can go low after the first device data are read and the DOUT of the first device is in 3-state.

Care must be taken so that CONVST and DIN are not both low together at any time during the cycle.



Figure 56. Connection Diagram: Two ADCs With 4-Wire CS Mode Without a Busy Indicator



Figure 57. Interface Timing Diagram: Two ADCs With 4-Wire CS Mode



#### 9.4.1.4 4-Wire CS Mode With a Busy Indicator

This interface option is most useful when a single ADC is connected to an SPI-compatible digital host and an interrupt-driven data transfer is desired. In this interface option, the analog sample is least affected by clock jitter because the CONVST signal (used to sample the input) is independent of the data read operation. In this interface option, DIN is controlled by the digital host and functions as  $\overline{\text{CS}}$  (as shown in Figure 58). The pull-up resistor on the DOUT pin ensures that the  $\overline{\text{IRQ}}$  pin of the digital host is held high when DOUT goes to 3-state. As shown in Figure 59, when DIN is high, a CONVST rising edge selects  $\overline{\text{CS}}$  mode, forces DOUT to 3-state, samples the input signal, and causes the device to enter a conversion phase. In this interface option, CONVST must be held high from the start of the conversion until all data bits are read. Conversion is done with the internal clock and continues regardless of the state of DIN. As a result, DIN (acting as  $\overline{\text{CS}}$ ) can be pulled low to select other devices on the board. However, DIN must be pulled low before the minimum conversion time ( $t_{\text{conv-min}}$ ) elapses and remains low until the maximum possible conversion time ( $t_{\text{conv-max}}$ ) elapses. A low level on the DIN input at the end of a conversion ensures the device generates a busy indicator.



Figure 58. Connection Diagram: 4-Wire CS Mode With a Busy Indicator



Figure 59. Interface Timing Diagram: 4-Wire CS Mode With a Busy Indicator



When conversion is complete, the device enters an acquisition phase and powers down, DOUT comes out of 3-state, and the device outputs a busy indicator bit (low level) on the DOUT pin. This configuration provides a high-to-low transition on the  $\overline{IRQ}$  pin of the digital host. The data bits are clocked out, MSB first, on the subsequent SCLK falling edges. Fast sampling rates require high frequency SCLK and data must be read at SCLK falling edges. For slow sampling rates and SCLK frequency  $\leq$  36 MHz, data can be read at either SCLK falling or rising edges. Note that with any SCLK frequency, reading data at SCLK falling edge requires the digital host to clock in the data during the  $t_{h_{CK_DO-min}}$  time frame. DOUT goes to 3-state after the 19th SCLK falling edge or when DIN goes high, whichever occurs first. Care must be taken so that CONVST and DIN are not both low together at any time during the cycle.

#### 9.4.2 Daisy-Chain Mode

Daisy-chain mode is selected if  $\overline{\text{DIN}}$  is low at the time of a CONVST rising edge or if DIN and CONVST are connected together. Similar to  $\overline{\text{CS}}$  mode, this mode features operation with or without a busy indicator. The following sections discuss these interface modes in detail.

#### 9.4.2.1 Daisy-Chain Mode Without a Busy Indicator

This interface option is most useful in applications where multiple ADC devices are used but the digital host has limited interfacing capability. Figure 60 shows a connection diagram with *N* ADCs connected in the daisy-chain. The CONVST pins of all ADCs in the chain are connected together and are controlled by a single pin of the digital host. Similarly, the SCLK pins of all ADCs in the chain are connected together and are controlled by a single pin of the digital host. The DIN pin for ADC 1 (DIN-1) is connected to GND. The DOUT pin of ADC 1 (DOUT-1) is connected to the DIN pin of ADC 2 (DIN-2), and so on. The DOUT pin of the last ADC in the chain (DOUT-N) is connected to the SDI pin of the digital host.



Figure 60. Connection Diagram: Daisy-Chain Mode Without a Busy Indicator (DIN = 0)



As shown in Figure 61, the device DOUT pin is driven low when DIN and CONVST are low together. With DIN low, a CONVST rising edge selects daisy-chain mode, samples the analog input, and causes the device to enter a conversion phase. In this interface option, CONVST must remain high from the start of the conversion until all data bits are read. When started, the conversion continues regardless of the state of SCLK, however SCLK must be low at the CONVST rising edge so that the device does not generate a busy indicator at the end of the conversion.



Figure 61. Interface Timing Diagram: For Two Devices in Daisy-Chain Mode

At the end of conversion, every ADC in the chain loads its own conversion result into the internal, 18-bit, shift register and also outputs the MSB bit of this conversion result on its own DOUT pin. All ADCs enter an acquisition phase and power-down. On every subsequent SCLK falling edge, the internal shift register of each ADC latches the data available on its DIN pin and shifts out the next bit of data on its DOUT pin. Therefore, the digital host receives the data of ADC N, followed by the data of ADC N–1, and so on (in MSB-first fashion). A total of 18 x N SCLK falling edges are required to capture the outputs of all N devices in the chain. Fast sampling rates require high frequency SCLK and data must be read at SCLK falling edges. For slow sampling rates and SCLK frequency  $\leq$  36 MHz, data can be read at either SCLK falling or rising edges. Note that with any SCLK frequency, reading data at SCLK falling edge requires the digital host to clock in the data during the  $t_{h_{CK_DO-min}}$  time frame.



#### 9.4.2.2 Daisy-Chain Mode With a Busy Indicator

This interface option is most useful in applications where multiple ADC devices are used but the digital host has limited interfacing capability and an interrupt-driven data transfer is desired. Figure 62 shows a connection diagram with *N* ADCs connected in the daisy-chain. The CONVST pins of all ADCs in the chain are connected together and are controlled by a single pin of the digital host. Similarly, the SCLK pins of all ADCs in the chain are connected together and are controlled by a single pin of the digital host. The DIN pin for ADC 1 (DIN-1) is connected to its CONVST. The DOUT pin of ADC 1 (DOUT-1) is connected to the DIN pin of ADC 2 (DIN-2), and so on. The DOUT pin of the last ADC in the chain (DOUT-N) is connected to the SDI and IRQ pins of the digital host.



Figure 62. Connection Diagram: Daisy-Chain Mode With a Busy Indicator (DIN = 0)

As shown in Figure 63, the device DOUT pin is driven low when DIN and CONVST are low together. A CONVST rising edge selects daisy-chain mode, samples the analog input, and causes the device to enter a conversion phase. In this interface option, CONVST must remain high from the start of the conversion until all data bits are read. When started, the conversion continues regardless of the state of SCLK, however SCLK must be high at the CONVST rising edge so that the device generates a busy indicator at the end of the conversion.



Figure 63. Interface Timing Diagram: For Two Devices in Daisy-Chain Mode With a Busy Indicator



At the end of conversion, every ADC in the chain loads its own conversion result into the internal, 18-bit, shift register and also forces its DOUT pin high, thereby providing a low-to-high transition on the IRQ pin of the digital host. All ADCs enter an acquisition phase and power-down. On every subsequent SCLK falling edge, the internal shift register of each ADC latches the data available on its DIN pin and shifts out the next bit of data on its DOUT pin. Therefore, the digital host receives the interrupt signal followed by the data of ADC N followed by the data of ADC N-1, and so on (in MSB-first fashion). A total of  $(18 \times N) + 1$  SCLK falling edges are required to capture the outputs of all *N* devices in the chain. Fast sampling rates require a high-frequency SCLK and data must be read at the SCLK falling edges. For slow sampling rates and SCLK frequency  $\leq$  36 MHz, data can be read at either SCLK falling or rising edges. Note that with any SCLK frequency, reading data at the SCLK falling edge requires the digital host to clock in the data during the  $t_{h_{CK_DO-min}}$  time frame. Note that the busy indicator bits of ADC 1 to ADC N-1 do not propagate to the next device in the chain.

NOTE: For SCLK  $\leq$  36 MHz, SPI mode-3 (CPOL = 1, CPHA = 1) allows reading the conversion results of N ADCs in 18  $\times$  N SCLK cycles because the busy indicator bit is not clocked in by the host.

# 10 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **10.1** Application Information

The two primary circuits required to maximize the performance of a high-precision, successive approximation register (SAR), analog-to-digital converter (ADC) are the input driver and the reference driver circuits. This section details some general principles for designing these circuits, followed by some application circuits designed using the ADS8881.

#### 10.1.1 ADC Reference Driver

The external reference source to the ADS8881 must provide low-drift and very accurate voltage for the ADC reference input and support the dynamic charge requirements without affecting the noise and linearity performance of the device. The output broadband noise of most references can be in the order of a few hundred  $\mu V_{RMS}$ . Therefore, to prevent any degradation in the noise performance of the ADC, the output of the voltage reference must be appropriately filtered by using a low-pass filter with a cutoff frequency of a few hundred hertz.

After band-limiting the noise of the reference circuit, the next important step is to design a reference buffer that can drive the dynamic load posed by the reference input of the ADC. The reference buffer must regulate the voltage at the reference pin such that the value of  $V_{REF}$  stays within the 1-LSB error at the start of each conversion. This condition necessitates the use of a large capacitor,  $C_{BUF\_FLT}$  (see Figure 48) for regulating the voltage at the reference input of the ADC. The amplifier selected to drive the reference pin must have an extremely low offset and temperature drift with a low output impedance to drive the capacitor at the ADC reference pin without any stability issues.

#### 10.1.2 ADC Input Driver

The input driver circuit for a high-precision ADC mainly consists of two parts: a driving amplifier and a fly-wheel RC filter. The amplifier is used for signal conditioning of the input voltage and its low output impedance provides a buffer between the signal source and the switched capacitor inputs of the ADC. The RC filter helps attenuate the sampling charge injection from the switched-capacitor input stage of the ADC and functions as an antialiasing filter to band-limit the wideband noise contributed by the front-end circuit. Careful design of the front-end circuit is critical to meet the linearity and noise performance of a high-precision, 18-bit ADC such as the ADS8881.



# **Application Information (continued)**

#### 10.1.2.1 Input Amplifier Selection

Selection criteria for the input amplifiers is highly dependent on the input signal type as well as the performance goals of the data acquisition system. Some key amplifier specifications to consider while selecting an appropriate amplifier to drive the inputs of the ADC are:

Small-signal bandwidth. Select the small-signal bandwidth of the input amplifiers to be as high as possible
after meeting the power budget of the system. Higher bandwidth reduces the closed-loop output impedance
of the amplifier, thus allowing the amplifier to more easily drive the low cutoff frequency RC filter (see the
Antialiasing Filter section) at the inputs of the ADC. Higher bandwidth also minimizes the harmonic distortion
at higher input frequencies. In order to maintain the overall stability of the input driver circuit, select the
amplifier bandwidth as described in Equation 2:

$$Unity - Gain \ Bandwidth \ge 4 \times \left(\frac{1}{2\pi \times (R_{FLT} + R_{FLT}) \times C_{FLT}}\right)$$
(2)

 Noise. Noise contribution of the front-end amplifiers must be as low as possible to prevent any degradation in SNR performance of the system. As a rule of thumb, to ensure that the noise performance of the data acquisition system is not limited by the front-end circuit, the total noise contribution from the front-end circuit must be kept below 20% of the input-referred noise of the ADC. Noise from the input driver circuit is bandlimited by designing a low cutoff frequency RC filter, as explained in Equation 3.

$$N_G \times \sqrt{2} \times \sqrt{\left(\frac{V_{1_f-AMP\_PP}}{6.6}\right)^2 + e_{n\_RMS}^2 \times \frac{\pi}{2} \times f_{-3dB}} \quad \leq \quad \frac{1}{5} \times \frac{V_{REF}}{\sqrt{2}} \times 10^{-\left(\frac{SNR(dB)}{20}\right)}$$

where:

- $V_{1/f\_AMP\_PP}$  is the peak-to-peak flicker noise in  $\mu V$ ,
- $e_{n \text{ RMS}}$  is the amplifier broadband noise density in  $nV/\sqrt{Hz}$ ,
- f<sub>-3dB</sub> is the 3-dB bandwidth of the RC filter, and
- N<sub>G</sub> is the noise gain of the front-end circuit, which is equal to 1 in a buffer configuration.
- Distortion. Both the ADC and the input driver introduce nonlinearity in a data acquisition block. As a rule of thumb, to ensure that the distortion performance of the data acquisition system is not limited by the front-end circuit, the distortion of the input driver must be at least 10 dB lower than the distortion of the ADC, as shown in Equation 4.

$$THD_{AMP} \leq THD_{ADC} - 10 (dB)$$

Settling Time. For dc signals with fast transients that are common in a multiplexed application, the input signal
must settle within an 18-bit accuracy at the device inputs during the acquisition time window. This condition is
critical to maintain the overall linearity performance of the ADC. Typically, the amplifier data sheets specify
the output settling performance only up to 0.1% to 0.001%, which may not be sufficient for the desired 18-bit
accuracy. Therefore, always verify the settling behavior of the input driver by TINA™-SPICE simulations
before selecting the amplifier.

#### 10.1.2.2 Antialiasing Filter

Converting analog-to-digital signals requires sampling an input signal at a constant rate. Any higher frequency content in the input signal beyond half the sampling frequency is digitized and folded back into the low-frequency spectrum. This process is called *aliasing*. Therefore, an analog, antialiasing filter must be used to remove the harmonic content from the input signal before being sampled by the ADC. An antialiasing filter is designed as a low-pass, RC filter, for which the 3-dB bandwidth is optimized based on specific application requirements. For dc signals with fast transients (including multiplexed input signals), a high-bandwidth filter is designed to allow accurately settling the signal at the inputs of the ADC during the small acquisition time window. For ac signals, keep the filter bandwidth low to band-limit the noise fed into the input of the ADC, thereby increasing the signal-to-noise ratio (SNR) of the system.



#### Application Information (continued)

Besides filtering the noise from the front-end drive circuitry, the RC filter also helps attenuate the sampling charge injection from the switched-capacitor input stage of the ADC. A differential filter capacitor,  $C_{FLT}$ , is connected across the inputs of the ADC (as shown in Figure 64). This capacitor helps reduce the sampling charge injection and provides a charge bucket to quickly charge the internal sample-and-hold capacitors during the acquisition process. As a rule of thumb, the value of this capacitor must be at least 10 times the specified value of the ADC sampling capacitance. For the ADS8881, the input sampling capacitance is equal to 59 pF, thus the value of  $C_{FLT}$  must be greater than 590 pF. The capacitor must be a COG- or NPO-type because these capacitor types have a high-Q, low-temperature coefficient, and stable electrical characteristics under varying voltages, frequency, and time.



Figure 64. Antialiasing Filter

Note that driving capacitive loads can degrade the phase margin of the input amplifiers, thus making the amplifier marginally unstable. To avoid amplifier stability issues, series isolation resistors ( $R_{FLT}$ ) are used at the output of the amplifiers. A higher value of  $R_{FLT}$  is helpful from the amplifier stability perspective, but adds distortion as a result of interactions with the nonlinear input impedance of the ADC. Distortion increases with source impedance, input signal frequency, and input signal amplitude. Therefore, the selection of  $R_{FLT}$  requires balancing the stability and distortion of the design. For the ADS8881, TI recommends limiting the value of  $R_{FLT}$  to a maximum of 22  $\Omega$  in order to avoid any significant degradation in linearity performance. The tolerance of the selected resistors can be chosen as 1% because the use of a differential capacitor at the input balances the effects resulting from any resistor mismatch.

The input amplifier bandwidth must be much higher than the cutoff frequency of the antialiasing filter. TI strongly recommends performing a SPICE simulation to confirm that the amplifier has more than 40° phase margin with the selected filter. Simulation is critical because even with high-bandwidth amplifiers, some amplifiers might require more bandwidth than others to drive similar filters. If an amplifier has less than a 40° phase margin with  $22-\Omega$  resistors, using a different amplifier with higher bandwidth or reducing the filter cutoff frequency with a larger differential capacitor is advisable.

This section describes some common application circuits using the ADS8881. These data acquisition (DAQ) blocks are optimized for specific input types and performance requirements of the system. For simplicity, power-supply decoupling capacitors are not shown in these circuit diagrams; see the *Power Supply* section for suggested guidelines.

#### 10.2 Typical Applications

#### 10.2.1 DAQ Circuit for a 1-µs, Full-Scale Step Response



Figure 65. DAQ Circuit for a 1-µs, Full-Scale Step Response

#### 10.2.1.1 Design Requirements

Step input signals are common in multiplexed applications when switching between different channels. In a worst-case scenario, one channel is at the negative full-scale (NFS) and the other channel is at the positive full-scale (PFS) voltage, in which case the step size is the full-scale range (FSR) of the ADC when the MUX channel is switched.

Design an application circuit optimized for using the ADS8881 to achieve

- · full-scale step input settling to 18-bit accuracy and
- INL of < ±2 LSB and</li>
- maximum specified throughput of 1 MSPS

#### 10.2.1.2 Detailed Design Procedure

The application circuit is shown in Figure 65.

In such applications, the primary design requirement is to ensure that the full-scale step input signal settles to 18-bit accuracy at the ADC inputs. This condition is critical to achieve the excellent linearity specifications of the ADC. Therefore, the bandwidth of the antialiasing RC filter must be large enough to allow optimal settling of the input signal during the ADC acquisition time. The filter capacitor helps reduce the sampling charge injection at the ADC inputs, but degrades the phase margin of the driving amplifier, thereby leading to stability issues. Amplifier stability is maintained by the series isolation resistor.

The application circuit in Figure 65 shows the schematic of a complete reference driver circuit that generates a voltage of 4.5 V dc using a single 5-V supply. This circuit is suitable to drive the reference of the ADS8881 at higher sampling rates up to 1 MSPS. The reference voltage of 4.5 V in this design is generated by the high-precision, low-noise REF5045 circuit. The output broadband noise of the reference is heavily filtered by a low-pass filter with a 3-dB cutoff frequency of 160 Hz.



## **Typical Applications (continued)**

The reference buffer is designed with the THS4281 and OPA333 in a composite architecture to achieve superior dc and ac performance at a reduced power consumption, compared to using a single high-performance amplifier. The THS4281 is a high-bandwidth amplifier with a very low output impedance of 1  $\Omega$  at a frequency of 1 MHz. The low output impedance makes the THS4281 a good choice for driving a high capacitive load to regulate the voltage at the reference input of the ADC. The high offset and drift specifications of the THS4281 are corrected by using a dc-correcting amplifier (OPA333) inside the feedback loop. The composite scheme inherits the extremely low offset and temperature drift specifications of the OPA333.

For the input driving amplifiers, key specifications include rail-to-rail input and output swing, high bandwidth, high slew rate, and fast settling time. The OPA350 CMOS amplifier meets all these specification requirements for this circuit with a single-supply and low quiescent current. The component values of the antialiasing filter are selected to meet the settling requirements of the system as well as to maintain the stability of the input driving amplifiers.

## 10.2.1.3 Application Curve



18-bit INL
Figure 66. Limited Point Linearity



For step-by-step design procedure, circuit schematics, bill of materials, PCB files, simulation results, and test results, see 18-Bit Data Acquisition (DAQ) Block Optimized for 1-µs Full-Scale Step Response (TIDU012).

#### 10.2.2 Low-Power DAQ Circuit for Excellent Dynamic Performance at 1 MSPS



Figure 67. DAQ Circuit for Lowest Power and Excellent Dynamic Performance at 1 MSPS

#### 10.2.2.1 Design Requirements

Design an application circuit optimized for using the ADS8881 to achieve

- ENOB > 17 bits and
- < 35 mW of total power consumption and</li>
- maximum specified throughput of 1 MSPS

#### 10.2.2.2 Detailed Design Procedure

The application circuit in Figure 67 shows the schematic of a complete reference driver circuit that generates a voltage of 4.5 V dc using a single 5-V supply. This circuit is suitable to drive the reference of the ADS8881 at higher sampling rates up to 1 MSPS. The reference voltage of 4.5 V in this design is generated by the high-precision, low-noise REF5045 circuit. The output broadband noise of the reference is heavily filtered by a low-pass filter with a 3-dB cutoff frequency of 160 Hz.

The reference buffer is designed with the THS4281 and OPA333 in a composite architecture to achieve superior dc and ac performance at a reduced power consumption, compared to using a single high-performance amplifier. The THS4281 is a high-bandwidth amplifier with a very low output impedance of 1  $\Omega$  at a frequency of 1 MHz. The low output impedance makes the THS4281 a good choice for driving a high capacitive load to regulate the voltage at the reference input of the ADC. The high offset and drift specifications of the THS4281 are corrected by using a dc-correcting amplifier (OPA333) inside the feedback loop. The composite scheme inherits the extremely low offset and temperature drift specifications of the OPA333.

In such applications, the input driver must be low in power and noise as well as able to support rail-to-rail input and output swing with a single supply. A high amplifier bandwidth is also preferred to help attenuate high-frequency distortion. However, oftentimes bandwidth and noise are traded off with the power consumption of the amplifier. This circuit uses the OPA320 as the front-end driving amplifier because this device has a relatively low noise density of  $7 \text{ nV}/\sqrt{\text{Hz}}$  for a maximum-specified quiescent current of 1.45 mA per channel.

The noise contribution from the front-end amplifier is band-limited by the 3-dB bandwidth of the RC filter and is designed to be 1.65 MHz in this application. Again, the component values of the antialiasing filter are carefully selected to maintain the stability of the input driving amplifiers.



# 10.2.2.3 Application Curve



 $V_{diff}$  close to 0 V, 32768 data points, standard deviation = 0.82 bits, ENOB (dc) = 17.18 bits

Figure 68. DC Input Histogram



For step-by-step design procedure, circuit schematics, bill of materials, PCB files, simulation results, and test results, see 18-Bit, 1-MSPS Data Acquisition (DAQ) Block Optimized for Lowest Power (SLAU513).

#### 10.2.3 DAQ Circuit for Lowest Distortion and Noise Performance at 1 MSPS



Figure 69. Differential Input DAQ Circuit for Lowest Distortion and Noise at 1 MSPS



Figure 70. Single-Ended to Differential DAQ Circuit for Lowest Distortion and Noise at 1 MSPS



#### 10.2.3.1 Design Requirements

Design an application circuit optimized for using the ADS8881 to achieve

- > 98.5-dB SNR, < –110-dB THD and</li>
- ± 1.5-LSB linearity and
- maximum specified throughput of 1 MSPS

#### 10.2.3.2 Detailed Design Procedure

The application circuits are shown in Figure 69 and Figure 70. In both applications, the input signal is processed through a high-bandwidth, low-distortion, fully-differential amplifier (FDA) designed in an inverting gain configuration and a low-pass RC filter before being fed into the ADC.

The reference driver circuit, shown in Figure 69 and Figure 70, generates a voltage of 4.5 V dc using a single 5-V supply. This circuit is suitable to drive the reference of the ADS8881 at higher sampling rates up to 1 MSPS. The reference voltage of 4.5 V in this design is generated by the high-precision, low-noise REF5045 circuit. The output broadband noise of the reference is heavily filtered by a low-pass filter with a 3-dB cutoff frequency of 160 Hz.

The reference buffer is designed with the THS4281 and OPA333 in a composite architecture to achieve superior dc and ac performance at a reduced power consumption, compared to using a single high-performance amplifier. The THS4281 is a high-bandwidth amplifier with a very low output impedance of 1  $\Omega$  at a frequency of 1 MHz. The low output impedance makes the THS4281 a good choice for driving a high capacitive load to regulate the voltage at the reference input of the ADC. The high offset and drift specifications of the THS4281 are corrected by using a dc-correcting amplifier (OPA333) inside the feedback loop. The composite scheme inherits the extremely low offset and temperature drift specifications of the OPA333.

As a rule of thumb, the distortion from the input driver must be at least 10 dB less than the ADC distortion. The distortion resulting from variation in the common-mode signal is eliminated by using the FDA in an inverting gain configuration that establishes a fixed common-mode level for the circuit. This configuration also eliminates the requirement of a rail-to-rail swing at the amplifier input. Therefore, these circuits use the low-power THS4521 as an input driver that provides exceptional ac performance because of its extremely low-distortion and high-bandwidth specifications.

In addition, the components of the antialiasing filter are such that the noise from the front-end circuit is kept low without adding distortion to the input signal.

The circuit in Figure 69 shows a fully-differential DAQ block optimized for low distortion and noise using the THS4521 and ADS8881. This front-end circuit configuration requires a differential signal at the input of the FDA and provides a differential output to drive the ADC inputs. The common-mode voltage of the input signal provided to the ADC is set by the  $V_{\rm OCM}$  pin of the THS4521 (not shown in Figure 69). To use the complete dynamic range of the ADC,  $V_{\rm OCM}$  can be set to  $V_{\rm REF}$  / 2 by using a simple resistive divider. However, note that the ADS8881 allows the common-mode input voltage ( $V_{\rm CM}$ ) to be set to any value in the range of 0 V to  $V_{\rm REF}$ .

The circuit in Figure 70 shows a single-ended to differential DAQ block optimized for low distortion and noise using the THS4521 and the ADS8881. This front-end circuit configuration requires a single-ended ac signal at the input of the FDA and provides a fully-differential output to drive the ADC inputs. The common-mode voltage of the input signal provided to the ADC is set by the  $V_{OCM}$  pin of the THS4521 (not shown in Figure 70). To use the complete dynamic range of the ADC,  $V_{OCM}$  can be set to  $V_{REF}$  / 2 by using a simple resistive divider. However, note that the ADS8881 allows the common-mode input voltage ( $V_{CM}$ ) to be set to any value in the range of 0 V to  $V_{REF}$ .

# TEXAS INSTRUMENTS

# 10.2.3.3 Application Curve



 $f_{IN}$  = 10 kHz, SNR = 99 dB, THD = -112 dB Figure 71. FFT Plot



For step-by-step design procedure, circuit schematics, bill of materials, PCB files, simulation results, and test results, see 18-Bit, 1-MSPS Data Acquisition (DAQ) Block Optimized for Lowest Distortion and Noise (SLAU515).



#### 10.2.4 Ultralow-Power DAQ Circuit at 10 kSPS



Figure 72. Ultralow-Power DAQ Circuit at 10 kSPS

#### 10.2.4.1 Design Requirements

Portable and battery-powered applications require ultralow-power consumption and do not need very high throughput from the ADC.

Design a single-supply, data acquisition circuit optimized for using the ADS8881 to achieve

- ENOB > 16 bits and
- Ultralow-power consumption of < 1 mW at throughput of 10 kSPS.</li>

### 10.2.4.2 Detailed Design Procedure

The application circuit in Figure 72 shows the schematic of a complete reference driver circuit that generates a voltage of 2.5 V dc using a single 3.3-V supply. This ultralow power reference block is suitable to drive the ADS8881 for power-sensitive applications at a relatively lower throughput. This design uses the high-precision REF3325 circuit that provides an accurate 2.5-V reference voltage at an extremely low quiescent current of 5  $\mu$ A. The output broadband noise of the reference is heavily filtered by a low-pass filter with a 3-dB cutoff frequency of 16 Hz.

The reference buffer is designed with the low-power OPA313 that can operate from a 3.3-V supply at an extremely low quiescent current of 50  $\mu$ A. The wideband noise contribution from the amplifier is limited by a lowpass filter of a cutoff frequency equal to 1.5 kHz, formed by a 4.7- $\Omega$  resistor in combination with a 22- $\mu$ F capacitor. The 4.7- $\Omega$  series resistor creates an additional drop in the reference voltage that is corrected by a dual-feedback configuration.



The input driver circuit uses extremely low-power, dual amplifiers (such as the OPA2333) with a maximum quiescent current of 28  $\mu$ A per channel to drive the ADC inputs. The input amplifiers are configured in a modified unity-gain buffer configuration. The filter capacitor at the ADC inputs attenuates the sampling charge-injection noise from the ADC but effects the stability of the input amplifiers by degrading the phase margin. This attenuation requires a series isolation resistor to maintain amplifier stability. The value of the series resistor is directly proportional to the open-loop output impedance of the driving amplifier to maintain stability, which is high (in the order of k $\Omega$ ) in the case of low-power amplifiers such as the OPA333. Therefore, a high value of 1 k $\Omega$  is selected for the series resistor at the ADC inputs. However, this series resistor creates an additional voltage drop in the signal path, thereby leading to linearity and distortion issues. The dual-feedback configuration used in Figure 72 corrects for this additional voltage drop and maintains system performance at ultralow-power consumption.

#### 10.2.4.3 Application Curve



 $V_{diff}$  close to 0 V, 32768 data points, standard deviation = 1.7 bits, ENOB (dc) = 16.3 bits

Figure 73. DC Input Histogram



For step-by-step design procedure, circuit schematics, bill of materials, PCB files, simulation results, and test results, see 18-Bit, 10kSPS Data Acquisition (DAQ) Block Optimized for Ultra Low Power < 1mW (SLAU514).



# 11 Power-Supply Recommendations

The device has two separate power supplies: AVDD and DVDD. The internal circuits of the device operate on AVDD; DVDD is used for the digital interface. AVDD and DVDD can be independently set to any value within the permissible range.

## 11.1 Power-Supply Decoupling

Decouple the AVDD and DVDD pins with GND, using individual 1-μF decoupling capacitors placed in close proximity to the pin, as shown in Figure 74.



Figure 74. Supply Decoupling

### 11.2 Power Saving

The device has an auto power-down feature that powers down the internal circuitry at the end of every conversion. Referring to Figure 75, the input signal is acquired on the sampling capacitors when the device is in a power-down state  $(t_{acq})$ ; at the same time, the result for the previous conversion is available for reading. The device powers up on the start of the next conversion. During conversion phase  $(t_{conv})$ , the device also consumes current from the reference source (connected to the REF pin).



Figure 75. Power Scaling With Throughput



# **Power Saving (continued)**

The conversion time,  $t_{conv}$ , is independent of the SCLK frequency. When operating the device at speeds lower than the maximum rated throughput, the conversion time,  $t_{conv}$ , does not change; the device spends more time in power-down state. Therefore, as shown in Figure 76, the device power consumption from the AVDD supply and the external reference source is directly proportional to the speed of operation. Extremely low AVDD power-down current (50 nA, typical) and extremely low external reference leakage current (250 nA, typical), make this device ideal for very low throughput applications (such as pulsed measurements).



Figure 76. Power Scaling With Throughput



## 12 Layout

# 12.1 Layout Guidelines

Figure 77 shows a board layout example for the device. Appropriate layout that interconnects accompanying capacitors and converters with low inductance is critical for achieving optimum performance. Thus, a PCB board with at least four layers is recommended to keep all critical components on the top layer and interconnected to a solid (low inductance) analog ground plane at the subsequent inner layer using 15-mil vias. Avoid crossing digital lines with the analog signal path and keep the analog input signals and the reference input signals away from noise sources. As shown in Figure 77, the analog input and reference signals are routed on the left side of the board and the digital connections are routed on the right side of the device.

As a result of dynamic currents during conversion and data transfer, each supply pin (AVDD and DVDD) must have a decoupling capacitor to keep the supply voltage stable. To maximize decoupling capabilities, inductance between each supply capacitor and the supply pin of the converter is kept less than 5 nH by placing the capacitor within 0.2-inches from the pin and connecting it with 20-mil traces and a 15-mil grounding via, as shown in Figure 77. TI recommends using one 1-µF ceramic capacitor at each supply pin. Avoid placing vias between the supply pin and its decoupling capacitor.

Dynamic currents are also present at the REF pin during the conversion phase and very good decoupling is critical to achieve optimum performance. The inductance between the reference capacitor and the REF pin is kept less than 2 nH by placing the capacitor within 0.1-inches from the pin and connecting it with 20-mil traces and multiple 15-mil grounding vias, as shown in Figure 77. A single, 10- $\mu$ F, X7R-grade, 0805-size, ceramic capacitor with at least a 10-V rating is recommended for good performance over the rated temperature range. Avoid using additional lower value capacitors because the interactions between multiple capacitors may affect the ADC performance at higher sampling rates. A small, 0.1- $\Omega$  to 0.47- $\Omega$ , 0603-size resistor placed in series with the reference capacitor (as shown in Figure 77) keeps the overall impedance low and constant, especially at very high frequencies.

The fly-wheel RC filters are placed immediately next to the input pins. Among ceramic surface-mount capacitors, COG (NPO) ceramic capacitors provide the best capacitance precision. The type of dielectric used in COG (NPO) ceramic capacitors provides the most stable electrical properties over voltage, frequency, and temperature changes.

#### 12.2 Layout Example



Figure 77. Recommended Layout



## 13 器件和文档支持

#### 13.1 文档支持

#### 13.1.1 相关文档

- TIPD117 验证设计参考指南: 《适用于多路复用器和步进输入的数据采集(18 位、1μs 满量程响应)参考设计》,TIDU012
- TIPD113 验证设计参考指南: 《数据采集参考设计(10kHz 交流、35mW、18 位、1MSPS)》, SLAU513
- TIPD114 验证设计参考指南: 《数据采集参考设计(1kHz 交流、1mW、18 位、1MSPS)》, SLAU514
- TIPD115 验证设计参考指南:《针对最低失真和最低噪声进行优化的 18 位、1MSPS 数据采集参考设计》,SLAU515
- TIPD116 验证设计参考指南: 《适用于 ECG 系统的数据采集模块(离散 LEAD I ECG 实施方案)参考设计》, SLAU516
- 《OPA313 数据表》, SBOS649
- 《OPA333、OPA2333 数据表》, SBOS351
- 《OPA350 数据表》, SBOS099
- 《THS4521 数据表》, SBOS458
- 《THS4281 数据表》(文献编号 SLOS432)
- Precision Hub:
  - 使用 SAR ADC TINA 模型:静态特性,功率调节
  - 使用 SAR ADC TINA 模型: 关于稳定性的诸多问题
  - SAR ADC 响应时间:迅速响应,迅速控制
  - SAR ADC 输入的相关注意事项

#### 13.2 相关链接

以下表格列出了快速访问链接。范围包括技术文档、支持与社区资源、工具和软件,并且可以快速访问样片或购买链接。

表 7. 相关链接

| 器件       | 产品文件夹 | 样片与购买 | 技术文档  | 工具与软件 | 支持与社区 |
|----------|-------|-------|-------|-------|-------|
| ADS8881C | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| ADS8881I | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |

#### 13.3 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

# 13.4 商标

E2E is a trademark of Texas Instruments.

TINA is a trademark of Texas Instruments Inc..

SPI is a trademark of Motorola Inc.

All other trademarks are the property of their respective owners.



### 13.5 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

**ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

# 13.6 Glossary

# SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 14 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| ADS8881CDGS      | ACTIVE     | VSSOP        | DGS                | 10   | 80             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | 8881C                | Samples |
| ADS8881CDGSR     | ACTIVE     | VSSOP        | DGS                | 10   | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | 8881C                | Samples |
| ADS8881CDRCR     | ACTIVE     | VSON         | DRC                | 10   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | 8881C                | Samples |
| ADS8881CDRCT     | ACTIVE     | VSON         | DRC                | 10   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | 8881C                | Samples |
| ADS8881IDGS      | ACTIVE     | VSSOP        | DGS                | 10   | 80             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 8881                 | Samples |
| ADS8881IDGSR     | ACTIVE     | VSSOP        | DGS                | 10   | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 8881                 | Samples |
| ADS8881IDRCR     | ACTIVE     | VSON         | DRC                | 10   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 8881                 | Samples |
| ADS8881IDRCT     | ACTIVE     | VSON         | DRC                | 10   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 8881                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com 5-Jan-2022

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADS8881CDGSR | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| ADS8881CDRCR | VSON            | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| ADS8881CDRCT | VSON            | DRC                | 10 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| ADS8881IDGSR | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| ADS8881IDRCR | VSON            | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| ADS8881IDRCT | VSON            | DRC                | 10 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 5-Jan-2022



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADS8881CDGSR | VSSOP        | DGS             | 10   | 2500 | 367.0       | 367.0      | 35.0        |
| ADS8881CDRCR | VSON         | DRC             | 10   | 3000 | 367.0       | 367.0      | 35.0        |
| ADS8881CDRCT | VSON         | DRC             | 10   | 250  | 210.0       | 185.0      | 35.0        |
| ADS8881IDGSR | VSSOP        | DGS             | 10   | 2500 | 367.0       | 367.0      | 35.0        |
| ADS8881IDRCR | VSON         | DRC             | 10   | 3000 | 367.0       | 367.0      | 35.0        |
| ADS8881IDRCT | VSON         | DRC             | 10   | 250  | 210.0       | 185.0      | 35.0        |

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

# **TUBE**



#### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| ADS8881CDGS | DGS          | VSSOP        | 10   | 80  | 330.2  | 6.6    | 3005   | 1.88   |
| ADS8881IDGS | DGS          | VSSOP        | 10   | 80  | 330.2  | 6.6    | 3005   | 1.88   |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



3 x 3, 0.5 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



INSTRUMENTS www.ti.com



PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司