**SN74LV165A** ZHCSQR1Q - APRIL 1998 - REVISED DECEMBER 2022 # SN74LV165A 8 位并联负载移位寄存器 # 1 特性 - 2 V 至 5.5 V V<sub>CC</sub> 运行 - 5V 时 t<sub>pd</sub> 最大值为 10.5 ns - 所有端口上均支持以混合模式 电压运行 - loff 支持局部关断模式运行 - 闩锁性能超过 250mA,符合 JESD 17 规范 # 2 应用 • 增加微控制器上的输入数 ### 3 说明 SN74LV165A 器件是 8 位并行负载移位寄存器,专为 2V 至 5.5V V<sub>CC</sub> 操作而设计。 器件计时时,数据通过串行输出 QH 传输。当移位/负 载 (SH/LD) 输入为低电平时,可支持八个单独的直接 数据输入,从而实现在每个级的并行输入。LV165A器 件具有时钟抑制功能和补充串行输出QH。 该器件专用于使用 loff 的局部断电应用。loff 电路会禁用 输出,从而在器件断电时防止电流回流损坏器件。 ### 器件信息(1) | 器件型号 | 封装 | 封装尺寸(标称值) | |------------|-------------------|------------------| | | D (SOIC, 16) | 9.90mm × 3.90mm | | | DB (SSOP, 16) | 6.20mm × 5.30mm | | | NS (SO, 16) | 10.20mm × 5.30mm | | SN74LV165A | PW (TSSOP, 16) | 5.00mm × 4.40mm | | | DGV (TVSOP, 16) | 3.60mm × 4.40mm | | | RGY ( VQFN , 16 ) | 4.00mm × 3.50mm | | | BQB ( WQFN , 16 ) | 3.60mm × 2.60mm | 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 (1) 逻辑图(正逻辑) # **Table of Contents** | 1 特性 | 1 | 8.1 Overview | . 11 | |-----------------------------------------------------------------|----|-------------------------------------------------------|------| | 2 应用 | | 8.2 Functional Block Diagram | . 11 | | ,一<br>3 说明 | | 8.3 Feature Description | . 11 | | 4 Revision History | | 8.4 Device Functional Modes | .13 | | 5 Pin Configuration and Functions | | 9 Application and Implementation | . 14 | | 6 Specifications | | 9.1 Application Information | . 14 | | 6.1 Absolute Maximum Ratings | | 9.2 Typical Application | | | 6.2 ESD Ratings | | 10 Power Supply Recommendations | .17 | | 6.3 Recommended Operating Conditions | | 11 Layout | | | 6.4 Thermal Information | | 11.1 Layout Guidelines | | | 6.5 Electrical Characteristics | 6 | 11.2 Layout Example | | | 6.6 Timing Requirements, V <sub>CC</sub> = 2.5 V ± 0.2 V | | 12 Device and Documentation Support | .18 | | 6.7 Timing Requirements, V <sub>CC</sub> = 3.3 V ± 0.3 V | | 12.1 Related Documentation | | | 6.8 Timing Requirements, V <sub>CC</sub> = 5 V ± 0.5 V | | 12.2 Receiving Notification of Documentation Updates. | . 18 | | 6.9 Switching Characteristics, V <sub>CC</sub> = 2.5 V ± 0.2 V | | 12.3 支持资源 | .18 | | 6.10 Switching Characteristics, V <sub>CC</sub> = 3.3 V ± 0.3 V | | 12.4 Trademarks | . 18 | | 6.11 Switching Characteristics, V <sub>CC</sub> = 5 V ± 0.5 V | | 12.5 Electrostatic Discharge Caution | .18 | | 6.12 Operating Characteristics | | 12.6 术语表 | . 18 | | 6.13 Typical Characteristics | | 13 Mechanical, Packaging, and Orderable | | | 7 Parameter Measurement Information | | Information | . 18 | | 8 Detailed Description | 11 | | | | • | | | | **4 Revision History** 注:以前版本的页码可能与当前版本的页码不同 | 11. の11g/人では1人です。1 llg/人では1人です。1 l g | | |---------------------------------------------------------------------------------|------| | Changes from Revision P (June 2022) to Revision Q (December 2022) | Page | | • 将数据表状态从"预告信息"更改为"生产数据" | 1 | | Changes from Revision O (November 2016) to Revision P (June 2022) | Page | | • 更新了整个文档中的表格、图和交叉参考的编号格式 | | | • 向器件信息、引脚配置和热性能信息表中添加了 BQB (WQFN) 封装信息 | | | Updated specifications table formatting | 6 | | Changes from Revision N (July 2013) to Revision O (November 2016) | Page | | • 添加了 <i>应用</i> 部分、 <i>器件信息</i> 表、 <i>目录、引脚配置和功能</i> 部分、 <i>规格</i> 部分、 <i>E</i> | | | 型特性部分、详细说明部分、应用和实现部分、电源相关建议部分、布局部 | | | <i>机械、封装和可订购信息</i> 部分 | 1 | Product Folder Links: SN74LV165A # **5 Pin Configuration and Functions** 图 5-1. D, DB, DGV, N or PW Package, 16-Pin SOIC, SSOP, TVSOP, SOP or TSSOP (Top View) 图 5-2. RGY or BQB Package, 16-Pin VQFN or WQFN (Top View) 表 5-1. Pin Functions | | PIN | TYPE (1) | DESCRIPTION | |-----------------|-----|-----------|----------------------------| | NAME | NO. | I TPE (') | DESCRIPTION | | A | 11 | I | Serial input A | | В | 12 | I | Serial input B | | С | 13 | I | Serial input C | | CLK | 2 | I | Storage clock | | CLK INH | 15 | I | Storage clock | | D | 14 | I | Serial input D | | E | 3 | I | Serial input E | | F | 4 | I | Serial input F | | G | 5 | I | Serial input G | | GND | 8 | G | Ground pin | | Н | 6 | I | Serial input H | | Q <sub>H</sub> | 7 | 0 | Output H, inverted | | Q <sub>H</sub> | 9 | 0 | Output H | | SH/ LD | 1 | I | Load Input | | SER | 10 | I | Serial input | | V <sub>CC</sub> | 16 | Р | Power pin | | PAD | • | _ | Thermal Pad <sup>(2)</sup> | <sup>(1)</sup> I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power. <sup>(2)</sup> RGY and BQB Package Only # **6 Specifications** # **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |-------------------|-------------------------------------------------------------------------------|-----------------------|-------|------|------| | | Supply voltage | - 0.5 | 7 | V | | | | Input voltage <sup>(2)</sup> | | - 0.5 | 7 | V | | | Voltage range applied to any output in the high-impedance or power-off state( | - 0.5 | 7 | V | | | | Output voltage (2) (3) | | | | V | | | Input clamp current | V <sub>I</sub> < 0 | | - 20 | mA | | | Output clamp current | V <sub>O</sub> < 0 | | - 50 | mA | | | Continuous output current | $V_O = 0$ to $V_{CC}$ | | ±25 | mA | | | Continuous current through V <sub>CC</sub> or GND | | ±50 | mA | | | T <sub>jmax</sub> | Maximum virtual junction temperature | | 150 | °C | | | T <sub>stg</sub> | Storage temperature | · | - 65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. - (3) This value is limited to 5.5 V maximum. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Machine Model (MM), per JEDEC specification | ±200 | V | | | | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 (2) | ±1000 | | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Product Folder Links: SN74LV165A # **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | | | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------|-----------------------|------|--|--| | V <sub>CC</sub> | Supply voltage | | 2 | 5.5 | V | | | | | | V <sub>CC</sub> = 2 V | 1.5 | | | | | | ., | High-level input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | V <sub>CC</sub> × 0.7 | | ., | | | | √ <sub>IH</sub> | | V <sub>CC</sub> = 3 V to 3.6 V | V <sub>CC</sub> × 0.7 | | V | | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | V <sub>CC</sub> × 0.7 | | | | | | | | V <sub>CC</sub> = 2 V | | 0.5 | | | | | ., | Low level input veltage | V <sub>CC</sub> = 2.3 V to 2.7 V | \ | / <sub>CC</sub> × 0.3 | \/ | | | | V <sub>IL</sub> | Low-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | \ | / <sub>CC</sub> × 0.3 | V | | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | \ | / <sub>CC</sub> × 0.3 | | | | | V <sub>I</sub> | Input voltage | | 0 | 5.5 | V | | | | / <sub>0</sub> | Output voltage | | 0 | V <sub>CC</sub> | V | | | | | | V <sub>CC</sub> = 2 V | | - 50 | μA | | | | | High land arter to the state of | V <sub>CC</sub> = 2.3 V to 2.7 V | | - 2 | | | | | ОН | High-level output current | V <sub>CC</sub> = 3 V to 3.6 V | | - 6 | mA | | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | - 12 | | | | | | | V <sub>CC</sub> = 2 V | | 50 | μA | | | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | | 2 | | | | | OL | Low-level output current | V <sub>CC</sub> = 3 V to 3.6 V | | 6 | mA | | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 12 | | | | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | | 200 | | | | | ∆ t/ ∆ v | Input transition rise or fall rate | V <sub>CC</sub> = 3 V to 3.6 V | | 100 | ns/V | | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 20 | | | | | T <sub>A</sub> | Operating free-air temperature | • | - 40 | 125 | °C | | | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See *Implications of Slow or Floating CMOS Inputs* #### **6.4 Thermal Information** | | | | | 5 | SN74LV165 | 4 | | | | |------------------------|----------------------------------------------|-------------|--------------|------------|---------------|----------------|---------------|---------------|------| | THERMAL METRIC(1) | | D<br>(SOIC) | DB<br>(SSOP) | NS<br>(SO) | PW<br>(TSSOP) | DGV<br>(TVSOP) | RGY<br>(VQFN) | BQB<br>(WQFN) | UNIT | | | | 16 PINS | | R <sub>0 JA</sub> | Junction-to-ambient thermal resistance | 86.2 | 102.8 | 89.4 | 113.3 | 125.9 | 48.8 | 85.9 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 46.1 | 53.3 | 47.9 | 48.3 | 51 | 46.7 | 82.4 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 43.8 | 53.5 | 49.8 | 58.4 | 57.7 | 24.9 | 55.6 | °C/W | | ψ ЈТ | Junction-to-top characterization parameter | 13.2 | 16.6 | 16.6 | 6.4 | 5.7 | 2 | 9.4 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 43.5 | 52.9 | 49.5 | 57.8 | 57.2 | 24.9 | 55.6 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | N/A | N/A | N/A | 11.7 | 33.3 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics #### **6.5 Electrical Characteristics** over operating free-air temperature range (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | - 40° | C to 85°C | - 40°( | C to 125 | 5°C | UNIT | |------------------|----------------------------|-----------------------------------------|-----------------|-----------------------|-----------|-----------------------|----------|------|------| | | FANAMETER | TEST CONDITIONS | ▼CC | MIN | TYP MAX | MIN | TYP | MAX | ONIT | | | | I <sub>OH</sub> = -50 mA | 2 V to 5.5 V | V <sub>CC</sub> - 0.1 | | V <sub>CC</sub> - 0.1 | | | | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -2 \text{ mA}$ | 2.3 V | 2 | | 2 | | | V | | | | I <sub>OH</sub> = -6 mA | 3 V | 2.48 | | 2.48 | | | | | | | I <sub>OH</sub> = - 12 mA | 4.5 V | 3.8 | | 3.8 | | | | | | | I <sub>OL</sub> = 50 mA | 2 V to 5.5 V | | 0.1 | | | 0.1 | | | V | Low-level output voltage | I <sub>OL</sub> = 2 mA | 2.3 V | | 0.4 | | | 0.4 | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 6 mA | 3 V | | 0.44 | | | 0.44 | v | | | | I <sub>OL</sub> = 12 mA | 4.5 V | | 0.55 | | | 0.55 | | | II | Input leakage current | V <sub>I</sub> = 5.5 V or GND | 0 V to 5.5 V | | ±1 | | | ±1 | μΑ | | I <sub>CC</sub> | Static supply current | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | 20 | | | 20 | μΑ | | I <sub>off</sub> | Partial power down current | $V_I$ or $V_O = 0$ to 5.5 V | 0 | | 5 | | | 5 | μΑ | | C <sub>i</sub> | Input capacitance | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V | | 1.7 | | 1.7 | | pF | # 6.6 Timing Requirements, $V_{CC}$ = 2.5 V ± 0.2 V over recommended operating free-air temperature range (unless otherwise noted) (see 图 7-1) | | PARAMETER | TEST CONDITION | 25°C | | - 40°C to 85°C | | - 40°C to 125°C | | UNIT | | |-------------------------------|-----------------|-----------------------------------------|------|-----|----------------|-----|-----------------|-----|------|--| | | PARAMETER | TEST CONDITION | MIN | MAX | MIN | MAX | MIN | MAX | ONII | | | t <sub>w</sub> Pulse duration | CLK high or low | 8.5 | | 9 | | 9 | | no | | | | | SH/ LD low | 11 | | 13 | | 13 | | ns | | | | | | SH/ <del>ID</del> high before CLK ↑ | 7 | | 8.5 | | 8.5 | | | | | | Catua tima | SER before CLK † | 8.5 | | 9.5 | | 9.5 | | | | | t <sub>su</sub> | Setup time | CLK INH before CLK † | 7 | | 7 | | 7 | | ns | | | | | Data before SH/ <del>LD</del> ↑ | 11.5 | | 12 | | 12 | | | | | | | SER data after CLK † | -1 | | 0 | | 0 | | | | | t <sub>h</sub> Hold time | Hold time | Parallel data after SH/ <del>LD</del> ↑ | 0 | | 0 | | 0 | | ns | | | | | SH/ <del>LD</del> high after CLK ↑ | 0 | | 0 | | 0 | | | | # 6.7 Timing Requirements, $V_{CC}$ = 3.3 V ± 0.3 V over recommended operating free-air temperature range (unless otherwise noted (see 图 7-1) | | PARAMETER | TEST CONDITION | 25° | С | - 40°C | to 85°C | - 40°C to 125°C | | UNIT | | |-----------------|----------------|-----------------------------------------|-----|-----|--------|---------|-----------------|-----|------|--| | | FARAMETER | TEST CONDITION | MIN | MAX | MIN | MAX | MIN | MAX | ONIT | | | | Pulse duration | CLK high or low | 6 | | 6 7 | | 7 | | ne | | | t <sub>w</sub> | ruise duration | SH/ LD low | 7.5 | | 9 | | 9 | | ns | | | | | SH/ <del>LD</del> high before CLK ↑ | 5 | | 6 | | 6 | | | | | | Setup time | SER before CLK † | 5 | | 6 | | 6 | | ns | | | t <sub>su</sub> | Setup time | CLK INH before CLK † | 5 | | 5 | | 5 | | | | | | | Data before SH/ LD ↑ | 7.5 | | 8.5 | | 8.5 | | | | | | | SER data after CLK † | 0 | | 0 | | 0 | | | | | t <sub>h</sub> | Hold time | Parallel data after SH/ <del>LD</del> ↑ | 0.5 | | 0.5 | | 0.5 | | ns | | | | | SH/ LD high after CLK ↑ | 0 | | 0 | | 0 | | | | Product Folder Links: SN74LV165A # 6.8 Timing Requirements, $V_{CC} = 5 V \pm 0.5 V$ over recommended operating free-air temperature range (unless otherwise noted) (see 图 7-1) | | | J , | | | , , | | | | | | |-------------------------------|--------------------------------|-----------------------------------------|------|-----|--------|---------|-----------------|-----|------|----| | | PARAMETER | TEST CONDITION | 25°C | | - 40°C | to 85°C | - 40°C to 125°C | | UNIT | | | | FARAIVILTER | TEST CONDITION | MIN | MAX | MIN | MAX | MIN | MAX | ONII | | | t <sub>w</sub> Pulse duration | CLK high or low | 5 | | 4 | | 4 4 | | 4 | | ne | | | SH/ $\overline{\text{LD}}$ low | | | 6 | | 6 | | ns | | | | | | SH/ LD high before CLK ↑ | 4 | | 4 | | 4 | | | | | | Setup time | SER before CLK ↑ | 4 | | 4 | | 4 | | ns | | | t <sub>su</sub> | Setup time | CLK INH before CLK † | 3.5 | | 3.5 | | 3.5 | | | | | | | Data before SH/ <del>LD</del> ↑ | 5 | | 5 | | 5 | | | | | | | SER data after CLK † | 0.5 | | 0.5 | | 0.5 | | | | | t <sub>h</sub> | Hold time | Parallel data after SH/ <del>LD</del> ↑ | 1 | | 1 | | 1 | | ns | | | | | SH/ <del>LD</del> high after CLK ↑ | 0.5 | | 0.5 | | 0.5 | | | | 图 6-1. Typical Shift, Load, and Inhibit Sequences # 6.9 Switching Characteristics, $V_{CC}$ = 2.5 V ± 0.2 V over operating free-air temperature range (unless otherwise noted), (see 🗵 7-1) | PARAMET | FROM | то | LOAD | | 25°C | | - 40 | °C to 8 | 5°C | - 40 | °C to 1 | 25°C | UNIT | |------------------|---------|-------------------------|------------------------|-----|------|------|------|---------|------|------|---------|------|---------| | ER | (INPUT) | (OUTPUT) | CAP | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | ONIT | | f <sub>max</sub> | | | C <sub>L</sub> = 15 pF | 50 | 80 | | 45 | | | 45 | | , | MHz | | 'max | | | C <sub>L</sub> = 50 pF | 40 | 65 | | 35 | | | 35 | | | 1011 12 | | | CLK | | | | 12.2 | 19.8 | 1 | | 22 | 1 | | 22 | | | t <sub>pd</sub> | SH/ LD | $Q_H$ or $\overline{Q}$ | C <sub>L</sub> = 15 pF | | 13.1 | 21.5 | 1 | | 23.5 | 1 | | 23.5 | ns | | | Н | | | | 12.9 | 21.7 | 1 | | 24 | 1 | | 24 | | | | CLK | | | | 15.3 | 23.3 | 1 | | 26 | 1 | | 26 | | | t <sub>pd</sub> | SH/ LD | $Q_H$ or $\overline{Q}$ | C <sub>L</sub> = 50 pF | | 16.1 | 25.1 | 1 | | 28 | 1 | | 28 | ns | | | Н | | | | 15.9 | 25.3 | 1 | | 28 | 1 | | 28 | | # 6.10 Switching Characteristics, $V_{CC}$ = 3.3 V ± 0.3 V over operating free-air temperature range (unless otherwise noted), (see 图 7-1) | PARAMET | FROM | то | LOAD | | 25°C | | - 40 | )°C to 8 | 5°C | - 40 | °C to 12 | 25°C | UNIT | |------------------|---------|-------------------------|------------------------|-----|------|------|------|----------|------|------|----------|------|---------| | ER | (INPUT) | (OUTPUT) | CAP | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | ONIT | | f <sub>max</sub> | | | C <sub>L</sub> = 15 pF | 65 | 115 | | 55 | | | 55 | | , | MHz | | 'max | | | C <sub>L</sub> = 50 pF | 60 | 90 | | 50 | | | 50 | | | IVII IZ | | | CLK | | | | 8.6 | 15.4 | 1 | | 18 | 1 | | 18 | | | t <sub>pd</sub> | SH/ LD | $Q_H$ or $\overline{Q}$ | C <sub>L</sub> = 15 pF | | 9.1 | 15.8 | 1 | | 18.5 | 1 | | 18.5 | ns | | | Н | | | | 8.9 | 14.1 | 1 | | 16.5 | 1 | | 16.5 | | | | CLK | | | | 10.9 | 14.9 | 1 | | 16.9 | 1 | | 16.9 | | | t <sub>pd</sub> | SH/ LD | $Q_H$ or $\overline{Q}$ | C <sub>L</sub> = 50 pF | | 11.3 | 19.3 | 1 | | 22 | 1 | | 22 | ns | | | Н | | | | 11.1 | 17.6 | 1 | | 20 | 1 | | 20 | | # 6.11 Switching Characteristics, $V_{CC} = 5 V \pm 0.5 V$ over recommended operating free-air temperature range (see 图 7-1) | PARAMET | FROM | то | LOAD | | 25°C | | - 40 | °C to 8 | 5°C | - 40 | °C to 12 | 25°C | UNIT | |------------------|---------|-------------------------|------------------------|-----|------|------|------|---------|------|------|----------|------|--------| | ER | (INPUT) | (OUTPUT) | CAP | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | f | | | C <sub>L</sub> = 15 pF | 110 | 165 | | 90 | | | 90 | | | MHz | | f <sub>max</sub> | | | C <sub>L</sub> = 50 pF | 95 | 125 | | 85 | | | 85 | | | IVIIIZ | | | CLK | | | | 6 | 9.9 | 1 | | 11.5 | 1 | | 11.5 | | | t <sub>pd</sub> | SH/ LD | $Q_H$ or $\overline{Q}$ | C <sub>L</sub> = 15 pF | | 6 | 9.9 | 1 | | 11.5 | 1 | | 11.5 | ns | | | Н | | | | 6 | 9.9 | 1 | | 10.5 | 1 | | 10.5 | | | | CLK | | | | 7.7 | 11.9 | 1 | | 13.5 | 1 | | 13.5 | | | t <sub>pd</sub> | SH/ LD | $Q_H$ or $\overline{Q}$ | C <sub>L</sub> = 50 pF | | 7.7 | 11.9 | 1 | | 13.5 | 1 | | 13.5 | ns | | | Н | | | | 7.6 | 11 | 1 | | 12.5 | 1 | | 12.5 | | # **6.12 Operating Characteristics** $T_A = 25^{\circ}C$ | | PARAMETER | TEST CC | ONDITIONS | V <sub>cc</sub> | TYP | UNIT | |-----|-------------------------------|-----------------------|----------------|-----------------|------|------| | _ | Power dissipation capacitance | $C_1 = 50 \text{ pF}$ | f = 10 MHz | 3.3 V | 36.1 | pF | | Opd | rower dissipation capacitance | CL = 30 pr | 1 - 10 1011 12 | 5 V | 37.5 | ρı | Product Folder Links: SN74LV165A # **6.13 Typical Characteristics** ### 7 Parameter Measurement Information - A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O$ = 50 $\Omega$ , $t_r \leq$ 3 ns, $t_r \leq$ 3 ns - D. The outputs are measured one at a time, with one input transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. $t_{PHL}$ and $t_{PLH}$ are the same as $t_{pd}$ . - H. All parameters and waveforms are not applicable to all devices. 图 7-1. Load Circuit and Voltage Waveforms Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated #### 8 Detailed Description #### 8.1 Overview The SN74LV165A device is a parallel-load, 8-bit shift registers designed for 2 V to 5.5 V V<sub>CC</sub> operation. When the device is clocked, data is shifted toward the serial output $Q_H$ . Parallel-in access to each stage is provided by eight individual direct data inputs that are enabled by a low level at the shift/load (SH/ $\overline{LD}$ ) input. The 'LV165A devices feature a clock-inhibit function and a complemented serial output, $\overline{Q}_H$ . Clocking is accomplished by a low-to-high transition of the clock (CLK) input while SH/ $\overline{\text{LD}}$ is held high and clock inhibit (CLK INH) is held low. The functions of CLK and CLK INH are interchangeable. Since a low CLK and a low-to-high transition of CLK INH accomplishes clocking, CLK INH must be changed to the high level only while CLK is high. Parallel loading is inhibited when SH/ $\overline{\text{LD}}$ is held high. The parallel inputs to the register are enabled while SH/ $\overline{\text{LD}}$ is held low, independently of the levels of CLK, CLK INH, or SER. This device is fully specified for partial-power-down applications using $I_{off}$ . The $I_{off}$ circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. ### 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Balanced CMOS Push-Pull Outputs This device includes balanced CMOS push-pull outputs. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times. Unused push-pull CMOS outputs should be left disconnected. #### 8.3.2 Latching Logic This device includes latching logic circuitry. Latching circuits commonly include D-type latches and D-type flip-flops, but include all logic circuits that act as volatile memory. When the device is powered on, the state of each latch is unknown. There is no default state for each latch at start-up. The output state of each latching logic circuit only remains stable as long as power is applied to the device within the supply voltage range specified in the *Recommended Operating Conditions* table. Copyright © 2022 Texas Instruments Incorporated #### 8.3.3 Partial Power Down (I<sub>off</sub>) This device includes circuitry to disable all outputs when the supply pin is held at 0 V. When disabled, the outputs will neither source nor sink current, regardless of the input voltages applied. The amount of leakage current at each output is defined by the I<sub>off</sub> specification in the *Electrical Characteristics* table. #### 8.3.4 Clamp Diode Structure ⊗ 8-1 shows the inputs and outputs to this device have negative clamping diodes only. #### **CAUTION** Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 图 8-1. Electrical Placement of Clamping Diodes for Each Input and Output Product Folder Links: SN74LV165A #### 8.4 Device Functional Modes The Operating Mode Table and the Output Function Table list the functional modes of the SN74LV165A. 表 8-1. Operating Mode Table | * | | | | | | | | | | | | |-----------------------|-----|---------|----------------------|--|--|--|--|--|--|--|--| | INPUTS <sup>(1)</sup> | | | FUNCTION | | | | | | | | | | SH/LD | CLK | CLK INH | FUNCTION | | | | | | | | | | L | X | X | Parallel load | | | | | | | | | | Н | Н | X | No change | | | | | | | | | | Н | X | Н | No change | | | | | | | | | | Н | L | 1 | Shift <sup>(2)</sup> | | | | | | | | | | Н | 1 | L | Shift <sup>(2)</sup> | | | | | | | | | - (1) H = High Voltage Level, L = Low Voltage Level, X = Do Not Care, ↑ = Low to High transition - (2) Shift: Content of each internal register shifts towards serial output Q<sub>H</sub>. Data at SER is shifted into the first register. 表 8-2. Output Function Table | INTERNAL REG | ISTERS <sup>(1)</sup> (2) | OUTPUTS <sup>(2)</sup> | | | | | | |--------------|---------------------------|------------------------|---|--|--|--|--| | A — G | н | Q | Q | | | | | | Х | L | L | Н | | | | | | X | Н | Н | L | | | | | - (1) Internal registers refer to the shift registers inside the device. These values are set by either loading data from the parallel inputs, or by clocking data in from the serial input. - (2) H = High Voltage Level, L = Low Voltage Level, X = Do Not Care Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback # 9 Application and Implementation #### 备注 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ### 9.1 Application Information The SN74LV165A is a low drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low-drive and slow-edge rates minimize overshoot and undershoot on the outputs. # 9.2 Typical Application 图 9-1. Input Expansion with Shift Registers #### 9.2.1 Power Considerations Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics as described in the *Electrical Characteristics* section. The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74LV165A plus the maximum static supply current, $I_{CC}$ , listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only source as much current that is provided by the positive supply source. Be sure to not exceed the maximum total current through $V_{CC}$ listed in the *Absolute Maximum Ratings*. The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74LV165A plus the maximum supply current, I<sub>CC</sub>, listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current that can be sunk into its ground connection. Be sure to not exceed the maximum total current through GND listed in the *Absolute Maximum Ratings*. The SN74LV165A can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50 pF. The SN74LV165A can drive a load with total resistance described by $R_L \geqslant V_O / I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with $V_{OH}$ and $V_{OL}$ . When outputting in the HIGH state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the $V_{CC}$ pin. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated Total power consumption can be calculated using the information provided in CMOS Power Consumption and Cpd Calculation. Thermal increase can be calculated using the information provided in *Thermal Characteristics of Standard Linear* and Logic (SLL) Packages and Devices. #### CAUTION The maximum junction temperature, $T_{J(max)}$ listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device. #### 9.2.2 Input Considerations Input signals must cross $V_{IL(max)}$ to be considered a logic LOW, and $V_{IH(min)}$ to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*. Unused inputs must be terminated to either $V_{CC}$ or ground. The unused inputs can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input will be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The drive current of the controller, leakage current into the SN74LV165A (as specified in the *Electrical Characteristics*), and the desired input transition rate limits the resistor size. A 10-k $\Omega$ resistor value is often used due to these factors. The SN74LV165A has CMOS inputs and thus requires fast input transitions to operate correctly, as defined in the *Recommended Operating Conditions* table. Slow input transitions can cause oscillations, additional power consumption, and reduction in device reliability. Refer to the Feature Description section for additional information regarding the inputs for this device. #### 9.2.3 Output Considerations The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the $V_{OH}$ specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the $V_{OL}$ specification in the *Electrical Characteristics*. Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device. Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength. Unused outputs can be left floating. Do not connect outputs directly to V<sub>CC</sub> or ground. Refer to the *Feature Description* section for additional information regarding the outputs for this device. #### 9.2.4 Detailed Design Procedure - Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section. - 2. Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit; it will, however, ensure optimal performance. This can be accomplished by providing short, appropriately sized traces from the SN74LV165A to one or more of the receiving devices. - 3. Ensure the resistive load at the output is larger than $(V_{CC} / I_{O(max)})$ $\Omega$ . This will ensure that the maximum output current from the *Absolute Maximum Ratings* is not violated. Most CMOS inputs have a resistive load measured in M $\Omega$ ; much larger than the minimum calculated previously. - 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, *CMOS Power Consumption and Cpd Calculation*. ### 9.2.5 Application Curve 图 9-2. Application Timing Diagram Product Folder Links: SN74LV165A Submit Document Feedback 16 ### 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the #6.1 section. Each $V_{CC}$ terminal must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a $0.1-\mu$ F capacitor and if there are multiple $V_{CC}$ terminals then TI recommends a $0.01-\mu$ F or $0.022-\mu$ F capacitor for each power terminal. Multiple bypass capacitors can be paralleled to reject different frequencies of noise. Frequencies of $0.1-\mu$ F and $1-\mu$ F are commonly used in parallel. The bypass capacitor must be installed as close as possible to the power terminal for best results. #### 11 Layout #### 11.1 Layout Guidelines When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or $V_{CC}$ , whichever makes more sense for the logic function or is more convenient. #### 11.2 Layout Example 图 11-1. Example Layout for the SN74LV165A in the PW Package # 12 Device and Documentation Support #### 12.1 Related Documentation For related documentation, see the following: - Texas Instruments, Power-Up Behavior of Clocked Devices - · Texas Instruments, Introduction to Logic #### 12.2 Receiving Notification of Documentation Updates To receive notification of documentation updates—including silicon errata—go to the product folder for your device on ti.com. In the upper right-hand corner, click the *Alert me* button. This registers you to receive a weekly digest of product information that has changed (if any). For change details, check the revision history of any revised document. #### 12.3 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 12.4 Trademarks TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ### 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 12.6 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: SN74/ V165A www.ti.com 30-Dec-2022 # **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | PSN74LV165ABQBR | ACTIVE | WQFN | BQB | 16 | 3000 | TBD | Call TI | Call TI | -40 to 125 | | Samples | | SN74LV165ABQBR | ACTIVE | WQFN | BQB | 16 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV165A | Samples | | SN74LV165AD | ACTIVE | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV165A | Samples | | SN74LV165ADBR | ACTIVE | SSOP | DB | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV165A | Samples | | SN74LV165ADE4 | ACTIVE | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV165A | Samples | | SN74LV165ADG4 | ACTIVE | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV165A | Samples | | SN74LV165ADGVR | ACTIVE | TVSOP | DGV | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV165A | Samples | | SN74LV165ADR | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | LV165A | Samples | | SN74LV165ADRE4 | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV165A | Samples | | SN74LV165ADRG3 | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | LV165A | Samples | | SN74LV165ADRG4 | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV165A | Samples | | SN74LV165ANSR | ACTIVE | SO | NS | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 74LV165A | Samples | | SN74LV165APW | ACTIVE | TSSOP | PW | 16 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV165A | Samples | | SN74LV165APWR | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | LV165A | Samples | | SN74LV165APWRE4 | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV165A | Samples | | SN74LV165APWRG3 | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | LV165A | Samples | | SN74LV165APWRG4 | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV165A | Samples | | SN74LV165APWT | ACTIVE | TSSOP | PW | 16 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV165A | Samples | | SN74LV165ARGYR | ACTIVE | VQFN | RGY | 16 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LV165A | Samples | | SN74LV165ARGYRG4 | ACTIVE | VQFN | RGY | 16 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LV165A | Samples | **PACKAGE OPTION ADDENDUM** www.ti.com 30-Dec-2022 (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74LV165A: Automotive: SN74LV165A-Q1 Enhanced Product: SN74LV165A-EP NOTE: Qualified Version Definitions: # **PACKAGE OPTION ADDENDUM** www.ti.com 30-Dec-2022 - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects - Enhanced Product Supports Defense, Aerospace and Medical Applications www.ti.com 14-Jan-2023 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LV165ABQBR | WQFN | BQB | 16 | 3000 | 180.0 | 12.4 | 2.8 | 3.8 | 1.2 | 4.0 | 12.0 | Q1 | | SN74LV165ADBR | SSOP | DB | 16 | 2000 | 330.0 | 16.4 | 8.35 | 6.6 | 2.4 | 12.0 | 16.0 | Q1 | | SN74LV165ADGVR | TVSOP | DGV | 16 | 2000 | 330.0 | 12.4 | 6.8 | 4.0 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV165ADR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LV165ADR | SOIC | D | 16 | 2500 | 330.0 | 16.8 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LV165ADRG3 | SOIC | D | 16 | 2500 | 330.0 | 16.8 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LV165ADRG4 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LV165ANSR | so | NS | 16 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74LV165APWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV165APWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV165APWRG3 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV165APWRG4 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV165APWT | TSSOP | PW | 16 | 250 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV165ARGYR | VQFN | RGY | 16 | 3000 | 330.0 | 12.4 | 3.8 | 4.3 | 1.5 | 8.0 | 12.0 | Q1 | | SN74LV165ARGYR | VQFN | RGY | 16 | 3000 | 330.0 | 12.4 | 3.8 | 4.3 | 1.5 | 8.0 | 12.0 | Q1 | www.ti.com 14-Jan-2023 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LV165ABQBR | WQFN | BQB | 16 | 3000 | 210.0 | 185.0 | 35.0 | | SN74LV165ADBR | SSOP | DB | 16 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LV165ADGVR | TVSOP | DGV | 16 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LV165ADR | SOIC | D | 16 | 2500 | 340.5 | 336.1 | 32.0 | | SN74LV165ADR | SOIC | D | 16 | 2500 | 364.0 | 364.0 | 27.0 | | SN74LV165ADRG3 | SOIC | D | 16 | 2500 | 364.0 | 364.0 | 27.0 | | SN74LV165ADRG4 | SOIC | D | 16 | 2500 | 340.5 | 336.1 | 32.0 | | SN74LV165ANSR | SO | NS | 16 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LV165APWR | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LV165APWR | TSSOP | PW | 16 | 2000 | 364.0 | 364.0 | 27.0 | | SN74LV165APWRG3 | TSSOP | PW | 16 | 2000 | 364.0 | 364.0 | 27.0 | | SN74LV165APWRG4 | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LV165APWT | TSSOP | PW | 16 | 250 | 356.0 | 356.0 | 35.0 | | SN74LV165ARGYR | VQFN | RGY | 16 | 3000 | 356.0 | 356.0 | 35.0 | | SN74LV165ARGYR | VQFN | RGY | 16 | 3000 | 355.0 | 350.0 | 50.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 14-Jan-2023 ### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |---------------|--------------|--------------|------|-----|--------|--------|--------|--------| | SN74LV165AD | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | SN74LV165ADE4 | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | SN74LV165ADG4 | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | SN74LV165APW | PW | TSSOP | 16 | 90 | 530 | 10.2 | 3600 | 3.5 | # D (R-PDS0-G16) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. # D (R-PDSO-G16) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-150. NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. # **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. 2.5 x 3.5, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com PLASTIC QUAD FLAT PACK-NO LEAD - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUAD FLAT PACK-NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLAT PACK-NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. - G. Package complies to JEDEC MO-241 variation BA. # RGY (R-PVQFN-N16) ### PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206353-3/P 03/14 NOTE: All linear dimensions are in millimeters # RGY (R-PVQFN-N16) # PLASTIC QUAD FLATPACK NO-LEAD - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. SOP - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. SOF ### NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOF #### NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司