SN74AHCT08Q-Q1 ZHCSRC0B - FEBRUARY 2002 - REVISED DECEMBER 2022 # SN74AHCT08Q-Q1汽车类四路双输入正与门 # 1 特性 - 符合汽车应用要求 - EPIC™(增强性能植入式 CMOS)工艺 - 输入兼容 TTL 电压 - 闩锁性能超过 250mA, 符合 JESD 17 规范 # 2 应用 - 将电源正常信号相结合 - 将使能信号相结合 # 3 说明 SN74AHCT08Q-Q1 器件是四路双输入正与门。这些 器件执行布尔函数 $Y = A \times B$ or $Y = \overline{A + B}$ 。 ### 封装信息(1) | 器件型号 | 封装 | 封装尺寸 ( 标称值 ) | | | | | | |----------------|-------------------|-----------------|--|--|--|--|--| | SN74AHCT08Q-Q1 | D ( SOIC , 14 ) | 8.65mm × 3.91mm | | | | | | | | PW ( TSSOP , 14 ) | 5.00mm × 4.40mm | | | | | | | | BQA ( WQFN , 14 ) | 3.00mm x 2.50mm | | | | | | 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 # **Table of Contents** | <b>1</b> 特性 1 | 8.2 Functional Block Diagram | 8 | |---------------------------------------------------------------|-----------------------------------------|------------------| | 7 | 8.3 Feature Description | | | 3 说明 | 8.4 Device Functional Modes | | | 4 Revision History2 | 9 Application and Implementation | 9 | | 5 Pin Configuration and Functions3 | 9.1 Application Information | 9 | | 6 Specifications4 | 9.2 Typical Application | 9 | | 6.1 Absolute Maximum Ratings4 | 10 Power Supply Recommendations | 10 | | 6.2 ESD Ratings4 | 11 Layout | 10 | | 6.3 Recommended Operating Conditions4 | 11.1 Layout Guidelines | 10 | | 6.4 Thermal Information5 | 11.2 Layout Example | 10 | | 6.5 Electrical Characteristics5 | 12 Device and Documentation Support | <mark>1</mark> 1 | | 6.6 Switching Characteristics, V <sub>CC</sub> = 5 V ± 0.5 V5 | 12.1 接收文档更新通知 | <u>1</u> 1 | | 6.7 Noise Characteristics | 12.2 支持资源 | <mark>1</mark> 1 | | 6.8 Operating Characteristics | 12.3 Trademarks | | | 6.9 Typical Characteristics | 12.4 Electrostatic Discharge Caution | | | 7 Parameter Measurement Information | 12.5 术语表 | | | 8 Detailed Description8 | 13 Mechanical, Packaging, and Orderable | | | 8.1 Overview8 | Information | 11 | | **** | | | 4 Revision History 注:以前版本的页码可能与当前版本的页码不同 | С | Changes from Revision A (February 2002) to Revision B (December 2022) | Page | |---|-----------------------------------------------------------------------|------| | • | 更新了整个文档中的表格、图和交叉参考的编号格式 | 1 | | • | 向数据表中添加了 BQA 封装信息 | 1 | # **5 Pin Configuration and Functions** 图 5-2. BQA (Preview) Package, 14-Pin WQFN (Top View) 表 5-1. Pin Functions | | PIN | TVDE | DESCRIPTION | | | | |-----------------|-----|--------|--------------------------------------------------------------------------------------------------------|--|--|--| | NAME NO. | | TYPE | DESCRIPTION | | | | | 1A | 1 | Input | Channel 1, Input A | | | | | 1B | 2 | Input | Channel 1, Input B | | | | | 1Y | 3 | Output | Channel 1, Output Y | | | | | 2A | 4 | Input | Channel 2, Input A | | | | | 2B | 5 | Input | Channel 2, Input B | | | | | 2Y | 6 | Output | Channel 2, Output Y | | | | | GND | 7 | _ | Ground | | | | | 3Y | 8 | Output | Channel 3, Output Y | | | | | 3A | 9 | Input | Channel 3, Input A | | | | | 3B | 10 | Input | Channel 3, Input B | | | | | 4Y | 11 | Output | Channel 4, Output Y | | | | | 4A | 12 | Input | Channel 4, Input A | | | | | 4B | 13 | Input | Channel 4, Input B | | | | | V <sub>CC</sub> | 14 | _ | Positive Supply | | | | | Thermal Pad | (1) | _ | The thermal pad can be connected to GND or left floating. Do not connect to any other signal or supply | | | | (1) BQA package only. # **6 Specifications** # **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|-----------------------------|-------|-----------------------|------| | V <sub>CC</sub> | Supply voltage range | | - 0.5 | 7 | V | | VI | Input voltage range <sup>(2)</sup> | | - 0.5 | 7 | V | | Vo | Output voltage range <sup>(2)</sup> | | - 0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | - 20 | mA | | I <sub>OK</sub> | Output clamp current | $V_O < 0$ or $V_O > V_{CC}$ | | ±20 | mA | | Io | Continuous output current | $V_O = 0$ to $V_{CC}$ | | ±25 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±50 | mA | | T <sub>stg</sub> | Storage temperature range | | - 65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per AEC Q100-002 HBM ESD Classification Level 2 <sup>(1)</sup> | ±2000 | V | | | | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011 CDM ESD Classification Level C4B | ±1000 | V | <sup>(1)</sup> AEC Q100-002 indicate that HBM stressing shall be in accordrance with the ANSI/ESDA/JEDEC JS-001 specification ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-----------------|------------------------------------|------|-----------------|------| | V <sub>CC</sub> | Supply voltage | 4.5 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage | 2 | | V | | V <sub>IL</sub> | Low-level input voltage | | 0.8 | V | | VI | Input voltage | 0 | 5.5 | V | | Vo | Output voltage | 0 | V <sub>CC</sub> | V | | I <sub>OH</sub> | High-level output current | | - 8 | mA | | I <sub>OL</sub> | Low-level output current | | 8 | mA | | Δ t/ Δ v | Input transition rise or fall rate | | 20 | ns/V | | T <sub>A</sub> | Operating free-air temperature | - 40 | 125 | °C | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI Application Report, Implications of Slow or Floating CMOS Inputs . <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. #### **6.4 Thermal Information** | THERMAL METRIC(1) | | D<br>(SOIC) | PW<br>(TSSOP) | BQA<br>(WQFN) | UNIT | |-------------------|----------------------------------------|-------------|---------------|---------------|------| | | | 14 PINS | 14 PINS | 14 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 86 | 113 | 88.3 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics #### 6.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | V | T <sub>A</sub> = 25°C | | | -40°C to 125°C | | UNIT | |----------------------------------|---------------------------------------------------------------|-----------------|-----------------------|-----|------|----------------|------|------| | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | MIN | MAX | UNIT | | V | I <sub>OH</sub> = -50 μA | 4.5 V | 4.4 | 4.5 | | 4.4 | | V | | V <sub>OH</sub> | I <sub>OH</sub> = -8 mA | 4.5 V | 3.94 | | | 3.8 | | V | | V | I <sub>OL</sub> = 50 μA | 4.5 V | | | 0.1 | | 0.1 | V | | V <sub>OL</sub> | I <sub>OL</sub> = 8 mA | 4.5 V | | | 0.36 | | 0.44 | V | | I <sub>1</sub> | V <sub>I</sub> = 5.5 V or GND | 0 V to<br>5.5 V | | | ±0.1 | | ±1 | μΑ | | I <sub>cc</sub> | V <sub>I</sub> = V <sub>CC</sub> or GND, I <sub>O</sub> = 0 | 5.5 V | | | 2 | | 20 | μΑ | | Δ I <sub>CC</sub> <sup>(1)</sup> | One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or GND | 5.5 V | | | 1.35 | | 1.5 | mA | | C <sub>i</sub> | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V | | 4 | 10 | | 10 | pF | <sup>(1)</sup> This is the increase in supply current for each input at one of the specified TTL voltage levels, rather than 0 V or V<sub>CC</sub>. # 6.6 Switching Characteristics, $V_{CC}$ = 5 V ± 0.5 V over recommended operating free-air temperature range (unless otherwise noted) (see 🛭 7-1) | PARAMETER | FROM | TO (OUTPUT) | LOAD | T <sub>A</sub> = 25°C | | | -40°C to | UNIT | | |------------------|----------|-------------|------------------------|-----------------------|-----|-----|----------|------|------| | FAINAIVIE I EIX | (INPUT) | (OUTPUT) | CAPACITANCE | MIN | TYP | MAX | MIN | MAX | ONII | | t <sub>PLH</sub> | A or B | V | C = 15 pE | | 5 | 6.9 | 1 | 8 | no | | t <sub>PHL</sub> | | T T | $C_L = 15 pF$ | | 5 | 6.9 | 1 | 8 | ns | | t <sub>PLH</sub> | - A or B | V | C <sub>1</sub> = 50 pF | | 5.5 | 7.9 | 1 | 9 | ne | | t <sub>PHL</sub> | | <b>'</b> | GL = 30 PF | | 5.5 | 7.9 | 1 | 9 | ns | ### **6.7 Noise Characteristics** $V_{CC} = 5 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}^{(1)}$ | | PARAMETER | | SN74AHCT08Q-Q1 | | | | |--------------------|-----------------------------------------------|-----|----------------|-------|------|--| | PARAMETER | | MIN | TYP | MAX | UNIT | | | V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> | | 0.4 | 0.8 | V | | | V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> | | - 0.4 | - 0.8 | V | | | V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> | 4.4 | | | V | | | V <sub>IH(D)</sub> | High-level dynamic input voltage | 2 | | | V | | | V <sub>IL(D)</sub> | Low-level dynamic input voltage | | | 0.8 | V | | (1) Characteristics are for surface-mount packages only. # **6.8 Operating Characteristics** $V_{CC}$ = 5 V, $T_A$ = 25°C | | PARAMETER | TEST C | ONDITIONS | TYP | UNIT | |----------|-------------------------------|----------|-----------|-----|------| | $C_{pd}$ | Power dissipation capacitance | No load, | f = 1 MHz | 18 | pF | # **6.9 Typical Characteristics** ### 7 Parameter Measurement Information | TEST | <b>S1</b> | |------------------------------------|-----------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | $t_{PLZ}/t_{PZL}$ | V <sub>CC</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | Open Drain | $v_{cc}$ | LOAD CIRCUIT FOR **TOTEM-POLE OUTPUTS** LOAD CIRCUIT FOR NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O$ = 50 $\Omega$ , $t_r \leq$ 3 ns, $t_f \leq$ 3 ns. - D. The outputs are measured one at a time with one input transition per measurement. - E. All parameters and waveforms are not applicable to all devices. 图 7-1. Load Circuit and Voltage Waveforms # **8 Detailed Description** ### 8.1 Overview The SN74AHCT08Q-Q1 devices are quadruple 2-input positive-AND gates with low drive that will produce slow rise and fall times. This slow transition reduces ringing on the output signal. The device has TTL inputs that allow up translation from 3.3 V to 5 V. The inputs are high impedance when $V_{CC}$ = 0 V. # 8.2 Functional Block Diagram # 8.3 Feature Description - · Slow rise and fall time on outputs allow for low-noise outputs - TTL inputs allow up translation from 3.3 V to 5 V #### 8.4 Device Functional Modes 表 8-1 is the function table for the SN74AHCT08Q-Q1. 表 8-1. Function Table (Each Gate) | INP | UTS | OUTPUT | |-----|-----|--------| | Α | В | Y | | Н | Н | Н | | L | Χ | L | | X | L | L | Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated # 9 Application and Implementation #### 备注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 9.1 Application Information The SN74AHCT08Q-Q1 devices are low-drive CMOS devices that can be used for a multitude of bus-interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The TTL inputs can except voltages down to 3.3 V and translate up to 5 V. # 9.2 Typical Application 图 9-1. Typical Application Diagram #### 9.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. #### 9.2.2 Detailed Design Procedure - 1. Recommended input conditions: - Rise time and fall time specs: See ( \( \Delta \text{ t/} \( \Delta \text{ V} \)) in the Recommended Operating Conditions table. - Specified High and low levels: See (V<sub>IH</sub> and V<sub>II</sub> ) in the *Recommended Operating Conditions* table. - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub> - 2. Recommend output conditions: - Load currents should not exceed 25 mA per output and 50 mA total for the part - Outputs should not be pulled above V<sub>CC</sub> Copyright © 2022 Texas Instruments Incorporated #### 9.2.3 Application Curves ### 10 Power Supply Recommendations The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Recommended Operating Conditions* table. Each $V_{CC}$ pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1 $\mu$ F is recommended. If there are multiple $V_{CC}$ pins, 0.01 $\mu$ F or 0.022 $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1 $\mu$ F and 1 $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results. # 11 Layout # 11.1 Layout Guidelines When using multiple bit logic devices, inputs should never float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. 211-1 shows the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or $V_{CC}$ ; whichever makes more sense or is more convenient. It is generally acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, then it will disable the outputs section of the part when asserted. This will not disable the input section of the IOs, so they cannot float when disabled. #### 11.2 Layout Example 图 11-1. Layout Diagram # 12 Device and Documentation Support ### 12.1 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击 订阅更新 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ### 12.2 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 12.3 Trademarks EPIC<sup>™</sup> is a trademark of Texas Instruments. TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ### 12.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 12.5 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2022 Texas Instruments Incorporated www.ti.com 15-Dec-2022 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |--------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | PCAHCT08QWBQARQ1 | ACTIVE | WQFN | BQA | 14 | 3000 | TBD | Call TI | Call TI | -40 to 125 | | Samples | | SN74AHCT08QDRG4Q1 | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AHCT08Q | Samples | | SN74AHCT08QDRQ1 | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AHCT08Q | Samples | | SN74AHCT08QPWRG4Q1 | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HB08Q | Samples | | SN74AHCT08QPWRQ1 | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HB08Q | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. # PACKAGE OPTION ADDENDUM www.ti.com 15-Dec-2022 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 10-Dec-2022 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74AHCT08QPWRG4Q1 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74AHCT08QPWRQ1 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 10-Dec-2022 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74AHCT08QPWRG4Q1 | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | | SN74AHCT08QPWRQ1 | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | 2.5 x 3, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. www.ti.com # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司