



SLLSE23-SEPTEMBER 2010

www.ti.com

# **QUAD HIGH-SPEED DIFFERENTIAL RECEIVER**

Check for Samples: SN65LVDS349

### FEATURES

- Meets or Exceeds the Requirements of ANSI TIA/EIA-644A Standard
- Single-Channel Signaling Rates up to 560 Mbps
- -4 V to 5 V Common-Mode Input Voltage Range
- Flow-Through Architecture
- SN65LVDS349 Provides a Wide Common-Mode Range Replacement for the SN65LVDS048A or the DS90LV048A

### **APPLICATIONS**

- Logic Level Translator
- Point-to-Point Baseband Data Transmission Over 100-Ω Media
- ECL/PECL-to-LVTTL Conversion
- Wireless Base Stations
- Central Office or PABX Switches

## DESCRIPTION

The SN65LVDS349 is a high-speed, quadruple differential receiver with a wide common-mode input voltage range. This allows receipt of TIA/EIA-644 signals with up to 3-V of ground noise or a variety of differential and single-ended logic levels. The '349 is in a 16-pin package to match the industry-standard footprint of the DS90LV048. The '349 offers a flow-through architecture with all inputs on one side and outputs on the other to ease board layout and reduce crosstalk between receivers.

The LVDS349 provides 3x the standard's minimum common-mode noise voltage tolerance. The -4 V to 5 V common-mode range allows usage in harsh operating environments or accepts LVPECL, PECL, LVECL, ECL, CMOS, and LVCMOS levels without level shifting circuitry. See the Application Information Section for more details on the ECL/PECL to LVDS interface.



(One of four shown; failsafe circuit does not exist in LVDS349)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.







These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### **DESCRIPTION (CONTINUED)**

Precise control of the differential input voltage thresholds allows for inclusion of 50 mV of input-voltage hysteresis to improve noise rejection. The differential input thresholds are still no more than ±50 mV over the full input common-mode voltage range.

The receiver inputs can withstand ±15 kV human-body model (HBM), with respect to ground, without damage. This provides reliability in cabled and other connections where potentially damaging noise is always a threat.

The intended application of these devices and signaling technique is for point-to-point baseband data transmission over controlled impedance media of approximately 100  $\Omega$ . The transmission media may be printed-circuit board traces, backplanes, or cables. The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media and the noise coupling to the environment.

The SN65LVDS349 is characterized for operation from -40°C to 85°C.



### FUNCTIONAL BLOCK DIAGRAM (one of four receivers shown)



A. Failsafe circuit does not exist in LVDS349

Table 1. AVAILABLE OPTIONS<sup>(1)</sup>

| PART NUMBER <sup>(2)</sup> | PACKAGE TYPE | PACKAGE MARKING |  |  |
|----------------------------|--------------|-----------------|--|--|
| SN65LVDS349PW              | TSSOP        | DL349           |  |  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder on ti.com.

(2) Add the R suffix to the device type (e.g., SN65LVDS349PWR) for taped and reeled carrier.

2

### ÈXAS INSTRUMENTS

# **SN65LVDS349**

SLLSE23-SEPTEMBER 2010

#### www.ti.com

### Table 2. FUNCTION TABLE<sup>(1)</sup>

|                                  | 349 DEVICE |           |                     |  |  |  |  |  |  |  |  |
|----------------------------------|------------|-----------|---------------------|--|--|--|--|--|--|--|--|
| 1                                | OUTPUTS    |           |                     |  |  |  |  |  |  |  |  |
| $V_{ID} = V_{RIN+} - V_{RIN-}$   | EN         | EN        | R <sub>OUT</sub>    |  |  |  |  |  |  |  |  |
| V <sub>ID</sub> ≥ 50 mV          | н          | L or OPEN | Н                   |  |  |  |  |  |  |  |  |
| -50 mV < V <sub>ID</sub> < 50 mV | Н          | L or OPEN | ?                   |  |  |  |  |  |  |  |  |
| V <sub>ID</sub> ≤ -50 mV         | Н          | L or OPEN | L                   |  |  |  |  |  |  |  |  |
| Open                             | Н          | L or OPEN | ? <sup>(2)(3)</sup> |  |  |  |  |  |  |  |  |
| ×                                | L or OPEN  | Х         | Z                   |  |  |  |  |  |  |  |  |
| X                                | Х          | Н         | Z                   |  |  |  |  |  |  |  |  |

(1)

This logic table is at dc condition. Outputs can toggle with inputs disconnected. (2)

(3) ? indicates state is indeterminate

### EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS







#### SLLSE23-SEPTEMBER 2010

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> UNIT Supply voltage range<sup>(2)</sup>,  $V_{CC}$ ,  $V_{CCA}$ ,  $V_{CCD1}$ , and  $V_{CCD2}$ -0.5 V to 4 V Enables, R<sub>OUT</sub>, or Y -0.5 V to 6 V Voltage range -5 V to 6 V RIN+, RIN-, A or B Human body model<sup>(3)</sup> A, B, R<sub>IN+</sub>, R<sub>IN-</sub> and GND ±15 kV ±7 kV Electrostatic discharge All pins ±500 V Charged-device model<sup>(4)</sup> All pins Continuous power dissipation See Dissipation Rating Table Storage temperature range -65°C to 150°C

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal (GND, AGND).
- (3) Tested in accordance with JEDEC Standard 22, Test Method A114-A.
- (4) Tested in accordance with JEDEC Standard 22, Test Method C101.

#### THERMAL INFORMATION

|                              |                                                           | SN65LVDS349 |                  |  |
|------------------------------|-----------------------------------------------------------|-------------|------------------|--|
|                              | THERMAL METRIC <sup>(1)</sup>                             | PW          | UNITS            |  |
|                              |                                                           | 16 PINS     |                  |  |
| $\theta_{JA}$                | Junction-to-ambient thermal resistance <sup>(2)</sup>     | 111.9       |                  |  |
| $\theta_{\text{JC(top)}}$    | Junction-to-case(top) thermal resistance (3)              | 33.3        |                  |  |
| θ <sub>JB</sub>              | Junction-to-board thermal resistance (4)                  | 52.4        | 0 <b>0</b> 0 0 0 |  |
| ΨJT                          | Junction-to-top characterization parameter <sup>(5)</sup> | 2.0         | °C/W             |  |
| ΨЈВ                          | Junction-to-board characterization parameter (6)          | 51.2        |                  |  |
| $\theta_{\text{JC(bottom)}}$ | Junction-to-case(bottom) thermal resistance (7)           | N/A         |                  |  |

For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.
The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as

specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.



SLLSE23-SEPTEMBER 2010

### **RECOMMENDED OPERATING CONDITIONS**

|                                                                                    |                                            |                                       | MIN | NOM | MAX | UNIT |
|------------------------------------------------------------------------------------|--------------------------------------------|---------------------------------------|-----|-----|-----|------|
| $\begin{array}{l} V_{CC}, V_{CCA}, V_{CCD1}, \\ \text{and} \ V_{CCD2} \end{array}$ | Supply voltage                             |                                       | 3   | 3.3 | 3.6 | V    |
| VIH                                                                                | High-level input voltage                   | Enables                               | 2   |     | 5   | V    |
| V <sub>IL</sub>                                                                    | Low-level input voltage                    | Enables                               | 0   |     | 0.8 | V    |
|                                                                                    | Magnitude of differential<br>input voltage | V <sub>ID</sub>   (LVDS349)           | 0.1 |     | 3   | V    |
|                                                                                    | Input voltage (any combina                 | tion of common mode or input signals) | -4  |     | 5   | V    |
| T <sub>A</sub>                                                                     | Operating free-air temperat                | ure                                   | -40 |     | 85  | °C   |

### **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                                                                                                     |              | TEST CONDITIONS                                                               | MIN | TYP <sup>(1)</sup> | MAX | UNIT |  |
|----------------------|---------------------------------------------------------------------------------------------------------------|--------------|-------------------------------------------------------------------------------|-----|--------------------|-----|------|--|
| V <sub>ITH1</sub>    | Positive-going differential input voltage threshold                                                           |              | See Figure 1 and Figure 2                                                     |     |                    | 50  | mV   |  |
| V <sub>ITH2</sub>    | Negative-going differential input voltage threshold                                                           |              | See Figure 1                                                                  | -50 |                    |     | mV   |  |
| V <sub>ID(HYS)</sub> | Differential input voltage hysteresis,<br>S) $V_{ITH1} - V_{ITH2}$                                            |              |                                                                               |     | 50                 |     | mV   |  |
| V <sub>OH</sub>      | High-level output voltage                                                                                     |              | $I_{OH} = -4 \text{ mA}$                                                      | 2.4 |                    |     | V    |  |
| V <sub>OL</sub>      | Low-level output voltage                                                                                      |              | $I_{OL} = 4 \text{ mA}$                                                       |     |                    | 0.4 | V    |  |
|                      | CC Supply current LVDS                                                                                        |              | Enabled, EN at V <sub>CC</sub> , EN at 0 V, No load                           |     | 16                 | 20  |      |  |
| I <sub>CC</sub>      |                                                                                                               |              | Disabled, EN at 0 or $\overline{EN}$ at V <sub>CC</sub>                       |     | 1.1                | 4   | mA   |  |
|                      |                                                                                                               |              | $V_I = -4 V$ , Other input open                                               | -75 |                    | 0   |      |  |
| l <sub>l</sub>       | Input current (RIN+, RIN-, A or B inputs)                                                                     | LVDS349      | $0 \text{ V} \leq \text{V}_{\text{I}} \leq 2.4 \text{ V}$ , Other input 1.2 V | -20 |                    | 0   | μA   |  |
|                      | D mpato)                                                                                                      |              | $V_{I} = 5 V$ , Other input open                                              | 0   |                    | 40  |      |  |
|                      | Power-off input current (RIN+,                                                                                | LVDS349      | $V_{CC}$ = 1.5 V, $V_{I}$ = -4 V or 5 V, Other input open                     | -50 |                    | 50  |      |  |
| II(OFF)              | RIN-, A or B inputs)                                                                                          | LVD3349      | $V_{CC}$ = 1.5 V, 0 V $\leq$ VI $\leq$ 2.4 V, Other input at 1.2 V            | -20 |                    | 20  | μA   |  |
| I <sub>ID</sub>      | Differential input current<br>(I <sub>RIN+</sub> - I <sub>RIN-</sub> , or I <sub>IA</sub> - I <sub>IB</sub> ) | LVDS349      | $V_{\text{ID}}$ = 100 mV, $V_{\text{IC}}$ = -3.9 V or 4.9 V                   | -4  |                    | 4   | μA   |  |
| I <sub>IH</sub>      | High-level input current                                                                                      | Enables      | $V_{IH} = 2 V$                                                                | 0   |                    | 10  | μA   |  |
| IIL                  | Low-level input current                                                                                       | Enables      | V <sub>IL</sub> = 0.8 V                                                       | 0   |                    | 10  | μA   |  |
| l <sub>oz</sub>      | High-impedance output current                                                                                 |              | $V_{O} = 0 V$                                                                 | -10 |                    | 10  | μA   |  |
| C <sub>IN</sub>      | Input capacitance, R <sub>IN+</sub> , R <sub>IN-</sub> inp<br>A or B input to AGND                            | ut to GND or | V <sub>I</sub> = 0.4 sin (4E6πft) + 0.5 V                                     |     | 5                  |     | pF   |  |

(1) All typical values are at  $25^{\circ}$ C and with a 3.3-V supply.

#### SLLSE23-SEPTEMBER 2010

### SWITCHING CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                   | TEST CONDITIONS                               | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|---------------------|-------------------------------------------------------------|-----------------------------------------------|-----|--------------------|-----|------|
| t <sub>PLH</sub>    | Propagation delay time, low-to-high-level output            |                                               | 2.5 | 4                  | 6   | ns   |
| t <sub>PHL</sub>    | Propagation delay time, high-to-low-level output            |                                               | 2.5 | 4                  | 6   | ns   |
| t <sub>sk(p)</sub>  | Pulse skew ( t <sub>pHL1</sub> - t <sub>pLH1</sub>  )       |                                               |     | 200                |     | ps   |
| t <sub>sk(o)</sub>  | Output skew <sup>(2)</sup>                                  | $C_L = 10 \text{ pF}$ , See Figure 3          |     | 150                |     | ps   |
| t <sub>sk(pp)</sub> | Part-to-part skew <sup>(3)</sup>                            |                                               |     |                    | 1   | ns   |
| t <sub>r</sub>      | Output signal rise time                                     |                                               |     | 1.2                |     | ns   |
| t <sub>f</sub>      | Output signal fall time                                     |                                               |     | 1                  |     | ns   |
| t <sub>r</sub>      | Output signal rise time                                     | C = 1  pE See Figure 2                        |     | 650                |     | ps   |
| t <sub>f</sub>      | Output signal fall time                                     | $-C_{L} = 1 \text{ pF}, \text{ See Figure 3}$ |     | 400                |     | ps   |
| t <sub>PHZ</sub>    | Propagation delay time, high-level-to-high-impedance output |                                               |     | 5                  | 9   | ns   |
| t <sub>PLZ</sub>    | Propagation delay time, low-level-to-high-impedance output  | See Figure 4                                  |     | 5                  | 9   | ns   |
| t <sub>PZH</sub>    | Propagation delay time, high-impedance-to-high-level output | See Figure 4                                  |     | 8                  | 12  | ns   |
| t <sub>PZL</sub>    | Propagation delay time, high-impedance-to-low-level output  |                                               |     | 8                  | 12  | ns   |

(1) All typical values are at 25°C and with a 3.3-V supply.

(2) t<sub>sk(0)</sub> is the magnitude of the time difference between the t<sub>PHL</sub> or t<sub>PLH</sub> of all receivers of a single device with all of their inputs connected together.

(3) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.



SLLSE23-SEPTEMBER 2010

www.ti.com

### PARAMETER MEASUREMENT INFORMATION







- A. Fixture capacitance ±20%.
- B. Resistors are metal film, 1% tolerance, and surface mount



A. Input signal of 3 MHz, duty cycle of 50±0.2%, and transition time of < 1 ns.

### Figure 2. VITH1 and VITH2, Input Voltage Threshold Test Circuit and Definitions

TEXAS INSTRUMENTS

www.ti.com

#### SLLSE23-SEPTEMBER 2010

PARAMETER MEASUREMENT INFORMATION (continued)



A. All input pulses are supplied by a generator having the following characteristics: t<sub>r</sub> or t<sub>f</sub> ≤ 1 ns, signaling rate = 250 kHz, duty cycle = 50 ±2%, C<sub>L</sub> includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T and is ±20%.

Figure 3. Timing Test Circuit and Waveforms



SLLSE23-SEPTEMBER 2010

www.ti.com



### PARAMETER MEASUREMENT INFORMATION (continued)

A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, signaling rate = 500 kHz, duty cycle = 50 ±2%, C<sub>L</sub> includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T and is ±20%.

#### Figure 4. Enable/Disable Time Test Circuit and Waveforms

**EXAS NSTRUMENTS** 

#### SLLSE23-SEPTEMBER 2010



10 Submit Documentation Feedback



## SN65LVDS349





 $2^{23}$  -1 prbs NRZ,  $T_A$  = 25°C,  $C_L$  = 5.5 pF, 4 Receivers Switching,  $V_{CC}$  = 3.3 V



SLLSE23-SEPTEMBER 2010

### **APPLICATION INFORMATION**

### **IMPEDANCE MATCHING AND REFLECTIONS**

A termination mismatch can result in reflections that degrade the signal at the load. A low source impedance causes the signal to alternate polarity at the load (oscillates) as shown in Figure 12. High source impedance results in the signal accumulating monotonically to the final value (stair step) as shown in Figure 13. Both of these modes result in a delay in valid signal and reduce the opening in the eye pattern. A 10% termination mismatch results in a 5% reflection ( $r = Z_L - Z_O/Z_L + Z_O$ ), even a 1:3 mismatch absorbs half of the incoming signal. This shows that termination is important in the more critical cases, however, in a general sense, a rather large termination mismatch is not as critical when the differential output signal is much greater than the receiver sensitivity.



For example, a 200-mV drive signal into a 100- $\Omega$  lossless transmission media with a termination resistor of 90  $\Omega$  to 132 $\Omega$  results in ~227 mV to 189 mV into the receiver. This would typically be more than enough signal into a receiver with a sensitivity of ±50 mV assuming no other disturbance or attenuation on the line. The other factors, which reduce the signal margin, do affect this and therefore it is important to match the impedance as closely as possible to allow more noise immunity at the receiver.

www.ti.com



#### ACTIVE FAILSAFE FEATURE

A differential line receiver commonly has a failsafe circuit to prevent it from switching on input noise. Current LVDS failsafe solutions require either external components with subsequent reductions in signal quality or integrated solutions with limited application.

In the SN65LVDS349, the failsafe circuit does not exist. Thus the output can switch if there is noise on the input lines.





#### ECL/PECL-to-LVTTL CONVERSION WITH TI LVDS RECEIVER

The various versions of emitter-coupled logic (i.e., ECL, PECL, and LVPECL) are often the physical layer of choice for system designers. Designers know that established technology is capable of high-speed data transmission. In the past, system requirements often forced the selection of ECL. Now technologies like LVDS provide designers with another alternative. While the total exchange of ECL for LVDS may not be a design option, designers have been able to take advantage of LVDS by implementing a small resistor divider network at the input of the LVDS receiver. TI has taken the next step by introducing a wide common-mode LVDS receiver (no divider network required) which can be connected directly to an ECL driver with only the termination bias voltage required for ECL termination ( $V_{CC} - 2 V$ ).

Figure 15 shows the use of an LV/PECL driver driving 5 meters of CAT-5 cable and being received by TI's wide common-mode receiver and the resulting eye-pattern. The values for R3 are required in order to provide a resistor path to ground for the LV/PECL driver. With no resistor divider, R1 simply needs to match the characteristic load impedance of 50  $\Omega$ . The R2 resistor is a small value intended to minimize common-mode reflections.



Figure 15. LVPECL or PECL to Remote Wide Common-Mode LVDS Receiver



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| SN65LVDS349PW    | ACTIVE        | TSSOP        | PW                 | 16   | 90             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | DL349                   | Samples |
| SN65LVDS349PWR   | ACTIVE        | TSSOP        | PW                 | 16   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | DL349                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

Pin1

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



Reel

A0 B0 K0 P1 W

| *, | All dimensions are nominal |         |         |     |      |
|----|----------------------------|---------|---------|-----|------|
|    | Device                     | Package | Package | SPQ | Reel |

|                | Туре  | Drawing |    |      | Diameter |         | (mm) | (mm) | (mm) | (mm) | (mm) | Quadrant |
|----------------|-------|---------|----|------|----------|---------|------|------|------|------|------|----------|
|                |       |         |    |      | (mm)     | W1 (mm) |      |      |      |      |      |          |
| SN65LVDS349PWR | TSSOP | PW      | 16 | 2000 | 330.0    | 12.4    | 6.9  | 5.6  | 1.6  | 8.0  | 12.0 | Q1       |



# PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65LVDS349PWR | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |



5-Jan-2022

### TUBE



#### \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65LVDS349PW | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |

# **PW0016A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated