

#### SNLS260D – DECEMBER 2007 – REVISED APRIL 2013

## DS10BR254 1.5 Gbps 1:4 LVDS Repeater

Check for Samples: DS10BR254

### **FEATURES**

- DC 1.5 Gbps Low Jitter, Low Skew, Low Power Operation
- Wide Input Common Mode Voltage Range Allows for DC-Coupled Interface to LVDS, CML and LVPECL Drivers
- Redundant Inputs
- LOS Circuitry Detects Open Inputs Fault Condition
- Integrated 100Ω Input and Output Terminations
- 8 kV ESD on LVDS I/O Pins Protects Adjoining Components
- Small 6 mm x 6 mm WQFN-40 Space Saving Package

### **APPLICATIONS**

- Clock Distribution
- Clock and Data Buffering and Muxing
- OC-12 / STM-4
- SD/HD SDI Routers

### **Typical Application**

### DESCRIPTION

The DS10BR254 is a 1.5 Gbps 1:4 LVDS repeater optimized for high-speed signal routing and distribution over FR-4 printed circuit board backplanes and balanced cables. Fully differential signal paths ensure exceptional signal integrity and noise immunity.

The device has two different LVDS input channels and a select pin determines which input is active. A loss-of-signal ( $\overline{LOS}$ ) circuit monitors both input channels and a unique LOS pin is asserted when no signal is detected at that input.

Wide input common mode range allows the switch to accept signals with LVDS, CML and LVPECL levels; the output levels are LVDS. A very small package footprint requires a minimal space on the board while the flow-through pinout allows easy board layout. Each differential input and output is internally terminated with a  $100\Omega$  resistor to lower device return losses, reduce component count and further minimize board space.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. SNLS260D - DECEMBER 2007 - REVISED APRIL 2013



www.ti.com

#### **Block Diagram**



## **Connection Diagram**







#### SNLS260D - DECEMBER 2007 - REVISED APRIL 2013

|                                                                 | PIN DESCRIPTIONS                                                     |           |                                                                                                                                                                               |  |  |  |  |  |  |  |
|-----------------------------------------------------------------|----------------------------------------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Pin Name                                                        | Pin<br>Number                                                        | I/O, Type | Pin Description                                                                                                                                                               |  |  |  |  |  |  |  |
| IN1+, IN1-,<br>IN2+, IN2-,                                      | 4, 5,<br>6, 7,                                                       | I, LVDS   | Inverting and non-inverting high speed LVDS input pins.                                                                                                                       |  |  |  |  |  |  |  |
| OUT0+, OUT0-,<br>OUT1+, OUT1-,<br>OUT2+, OUT2-,<br>OUT3+, OUT3- | 29, 28,<br>27, 26,<br>24, 23,<br>22, 21                              | O, LVDS   | Inverting and non-inverting high speed LVDS output pins.                                                                                                                      |  |  |  |  |  |  |  |
| SEL_in                                                          | 14                                                                   | I, LVCMOS | This pin selects which LVDS input is active.                                                                                                                                  |  |  |  |  |  |  |  |
| LOS1,<br>LOS2                                                   | 37,<br>36                                                            | O, LVCMOS | Loss Of Signal output pins, LOSn report when an open input fault condition detected at the input, INn. These are open drain outputs. External pull up resistors are required. |  |  |  |  |  |  |  |
| PWDN0,<br>PWDN1,<br>PWDN2,<br>PWDN3                             | 35,<br>34<br>33,<br>32                                               | I, LVCMOS | Channel output power down pin. When the PWDNn is set to L, the channel output OUTn is in the power down mode.                                                                 |  |  |  |  |  |  |  |
| PWDN                                                            | 38                                                                   | I, LVCMOS | Device power down pin. When the $\overline{\text{PWDN}}$ is set to L, the device is in the power down mode.                                                                   |  |  |  |  |  |  |  |
| VDD                                                             | 3, 8,<br>15,25, 30                                                   | Power     | Power supply pins.                                                                                                                                                            |  |  |  |  |  |  |  |
| GND                                                             | 16, DAP                                                              | Power     | Ground pin and a pad (DAP - die attach pad).                                                                                                                                  |  |  |  |  |  |  |  |
| NC                                                              | 1, 2<br>9, 10,<br>11, 12,<br>13, 17,<br>18, 19,<br>20, 31,<br>39, 40 | NC        | NO CONNECT pins. May be left floating.                                                                                                                                        |  |  |  |  |  |  |  |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



#### Absolute Maximum Ratings<sup>(1)(2)</sup>

|                                | 0                  |                                   |
|--------------------------------|--------------------|-----------------------------------|
| Supply Voltage                 |                    | -0.3V to +4V                      |
| LVCMOS Input Voltage           |                    | -0.3V to (V <sub>CC</sub> + 0.3V) |
| LVCMOS Output Voltage          |                    | -0.3V to (V <sub>CC</sub> + 0.3V) |
| LVDS Input Voltage             |                    | -0.3V to +4V                      |
| Differential Input Voltage  VI |                    | 1V                                |
| LVDS Output Voltage            |                    | -0.3V to (V <sub>CC</sub> + 0.3V) |
| LVDS Differential Output Vol   | age                | 0.0V to +1V                       |
| LVDS Output Short Circuit C    | urrent Duration    | 5 ms                              |
| Junction Temperature           |                    | +150°C                            |
| Storage Temperature Range      |                    | −65°C to +150°C                   |
| Lead Temperature Range         | Soldering (4 sec.) | +260°C                            |
| Maximum Package Power          | SQA Package        | 4.65W                             |
| Dissipation at 25°C            | Derate SQA Package | 37.2 mW/°C above +25°C            |
| Package Thermal                | θ <sub>JA</sub>    | +26.9°C/W                         |
| Resistance                     | θ <sub>JC</sub>    | +3.8°C/W                          |
| ESD Susceptibility             | HBM <sup>(3)</sup> | ≥8 kV                             |
|                                | MM <sup>(4)</sup>  | ≥250V                             |
|                                | CDM <sup>(5)</sup> | ≥1250V                            |
|                                |                    |                                   |

"Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of (1) device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions.

If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and (2) specifications.

Human Body Model, applicable std. JESD22-A114C (3)

(4) (5) Machine Model, applicable std. JESD22-A115-A

Field Induced Charge Device Model, applicable std. JESD22-C101-C

#### **Recommended Operating Conditions**

|                                                  | Min | Тур | Max | Units |
|--------------------------------------------------|-----|-----|-----|-------|
| Supply Voltage (V <sub>CC</sub> )                | 3.0 | 3.3 | 3.6 | V     |
| Receiver Differential Input Voltage (VID)        | 0   |     | 1   | V     |
| Operating Free Air Temperature (T <sub>A</sub> ) | -40 | +25 | +85 | °C    |



#### **Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified. (1)(2)(3)

| Symbol           | Parameter                                                                 | Conditions                                                    | Min  | Тур  | Max                       | Units |
|------------------|---------------------------------------------------------------------------|---------------------------------------------------------------|------|------|---------------------------|-------|
| LVCMO            | S DC SPECIFICATIONS                                                       |                                                               |      |      |                           |       |
| VIH              | High Level Input Voltage                                                  |                                                               | 2.0  |      | V <sub>DD</sub>           | V     |
| VIL              | Low Level Input Voltage                                                   |                                                               | GND  |      | 0.8                       | V     |
| I <sub>IH</sub>  | High Level Input Current                                                  | V <sub>IN</sub> = 3.6V<br>V <sub>CC</sub> = 3.6V              |      | 0    | ±10                       | μA    |
| I <sub>IL</sub>  | Low Level Input Current                                                   | $V_{IN} = GND$<br>$V_{CC} = 3.6V$                             |      | 0    | ±10                       | μA    |
| V <sub>CL</sub>  | Input Clamp Voltage                                                       | $I_{CL} = -18 \text{ mA}, V_{CC} = 0 \text{V}$                |      | -0.9 | -1.5                      | V     |
| V <sub>OL</sub>  | Low Level Output Voltage                                                  | I <sub>OL</sub> = 4 mA                                        |      | 0.26 | 0.4                       | V     |
| LVDS IN          | IPUT DC SPECIFICATIONS                                                    |                                                               |      |      |                           |       |
| V <sub>ID</sub>  | Input Differential Voltage                                                |                                                               | 0    |      | 1                         | V     |
| V <sub>TH</sub>  | Differential Input High Threshold                                         | $V_{CM}$ = +0.05V or $V_{CC}$ -0.05V                          |      | 0    | +100                      | mV    |
| V <sub>TL</sub>  | Differential Input Low Threshold                                          |                                                               | -100 | 0    |                           | mV    |
| V <sub>CMR</sub> | Common Mode Voltage Range                                                 | V <sub>ID</sub> = 100 mV                                      | 0.05 |      | V <sub>CC</sub> -<br>0.05 | V     |
| I <sub>IN</sub>  | Input Current                                                             | V <sub>IN</sub> = +3.6V or 0V<br>V <sub>CC</sub> = 3.6V or 0V |      | ±1   | ±10                       | μA    |
| C <sub>IN</sub>  | Input Capacitance                                                         | Any LVDS Input Pin to GND                                     |      | 1.7  |                           | pF    |
| R <sub>IN</sub>  | Input Termination Resistor                                                | Between IN+ and IN-                                           |      | 100  |                           | Ω     |
| LVDS O           | UTPUT DC SPECIFICATIONS                                                   |                                                               |      |      |                           |       |
| V <sub>OD</sub>  | Differential Output Voltage                                               |                                                               | 250  | 350  | 450                       | mV    |
| $\Delta V_{OD}$  | Change in Magnitude of V <sub>OD</sub> for Complimentary Output States    | $R_{L} = 100\Omega$                                           | -35  |      | 35                        | mV    |
| V <sub>OS</sub>  | Offset Voltage                                                            |                                                               | 1.05 | 1.2  | 1.375                     | V     |
| ΔV <sub>OS</sub> | Change in Magnitude of V <sub>OS</sub> for Complimentary<br>Output States | $R_L = 100\Omega$                                             | -35  |      | 35                        | mV    |
| l <sub>os</sub>  | Output Short Circuit Current <sup>(4)</sup>                               | OUT to GND                                                    |      | -35  | -55                       | mA    |
|                  |                                                                           | OUT to V <sub>CC</sub>                                        |      | 7    | 55                        | mA    |
| C <sub>OUT</sub> | Output Capacitance                                                        | Any LVDS Output Pin to GND                                    |      | 1.2  |                           | pF    |
| R <sub>OUT</sub> | Output Termination Resistor                                               | Between OUT+ and OUT-                                         |      | 100  |                           | Ω     |
| SUPPLY           | CURRENT                                                                   |                                                               |      |      |                           |       |
| I <sub>CC</sub>  | Supply Current                                                            | PWDN = H                                                      |      | 113  | 135                       | mA    |
| I <sub>CCZ</sub> | Power Down Supply Current                                                 | $\overline{PWDN} = L$                                         |      | 50   | 60                        | mA    |

(1) The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.

(2) Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground except  $V_{OD}$  and  $\Delta V_{OD}$ .

(3) Typical values represent most likely parametric norms for  $V_{CC} = +3.3V$  and  $T_A = +25^{\circ}C$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured.

(4) Output short circuit current (I<sub>OS</sub>) is specified as magnitude only, minus sign indicates direction only.

SNLS260D - DECEMBER 2007 - REVISED APRIL 2013

NSTRUMENTS

EXAS

www.ti.com

#### **AC Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol            | Parameter Conditions                                                  |                                         | litions     | Min | Тур  | Мах  | Units             |
|-------------------|-----------------------------------------------------------------------|-----------------------------------------|-------------|-----|------|------|-------------------|
| LVDS OUTPUT       | AC SPECIFICATIONS                                                     |                                         |             |     |      |      |                   |
| t <sub>PLHD</sub> | Differential Propagation Delay Low to High <sup>(1)</sup>             | D 1000                                  | D 1000      |     |      | 650  | ps                |
| t <sub>PHLD</sub> | Differential Propagation Delay High to Low <sup>(1)</sup>             | — R <sub>L</sub> = 100Ω                 |             |     | 400  | 650  | ps                |
| t <sub>SKD1</sub> | Pulse Skew  t <sub>PLHD</sub> - t <sub>PHLD</sub>   <sup>(1)(2)</sup> |                                         |             |     | 40   | 100  | ps                |
| t <sub>SKD2</sub> | Channel to Channel Skew <sup>(1)(3)</sup>                             |                                         |             |     | 40   | 125  | ps                |
| t <sub>SKD3</sub> | Part to Part Skew <sup>(1)(4)</sup>                                   |                                         |             |     | 50   | 200  | ps                |
| t <sub>LHT</sub>  | Rise Time <sup>(1)</sup>                                              | P 1000                                  |             |     | 150  | 300  | ps                |
| t <sub>HLT</sub>  | Fall Time <sup>(1)</sup>                                              | $R_L = 100\Omega$                       |             |     | 150  | 300  | ps                |
| t <sub>ON</sub>   | Any PWDN to Output Active Time                                        |                                         |             |     | 8    | 20   | μs                |
| t <sub>OFF</sub>  | Any PWDN to Output Inactive Time                                      |                                         |             |     | 5    | 12   | ns                |
| t <sub>SEL</sub>  | Select Time                                                           |                                         |             |     | 5    | 12   | ns                |
| JITTER PERFC      | DRMANCE <sup>(1)</sup>                                                |                                         |             |     |      |      |                   |
| t <sub>RJ1</sub>  |                                                                       | V <sub>ID</sub> = 350 mV                | 135 MHz     |     | 0.5  | 1    | ps                |
| t <sub>RJ2</sub>  | Random Jitter                                                         | V <sub>CM</sub> = 1.2V<br>Clock (RZ)    | 311 MHz     |     | 0.5  | 1    | ps                |
| t <sub>RJ3</sub>  | (RMS Value) <sup>(5)</sup>                                            |                                         | 503 MHz     |     | 0.5  | 1    | ps                |
| t <sub>RJ4</sub>  |                                                                       |                                         | 750 MHz     |     | 0.5  | 1    | ps                |
| t <sub>DJ1</sub>  |                                                                       | V <sub>ID</sub> = 350 mV                | 270 Mbps    |     | 6    | 22   | ps                |
| t <sub>DJ2</sub>  | Deterministic Jitter                                                  | V <sub>CM</sub> = 1.2V<br>K28.5 (NRZ)   | 622 Mbps    |     | 6    | 21   | ps                |
| t <sub>DJ3</sub>  | (Peak to Peak Value) <sup>(6)</sup>                                   | 1020.0 (1112)                           | 1.0625 Gbps |     | 9    | 18   | ps                |
| t <sub>DJ4</sub>  |                                                                       |                                         | 1.5 Gbps    |     | 9    | 17   | ps                |
| t <sub>TJ1</sub>  |                                                                       | V <sub>ID</sub> = 350 mV                | 270 Mbps    |     | 0.01 | 0.03 | UI <sub>P-P</sub> |
| t <sub>TJ2</sub>  | Total Jitter <sup>(7)</sup>                                           | V <sub>CM</sub> = 1.2V<br>PRBS-23 (NRZ) | 622 Mbps    |     | 0.01 | 0.03 | UI <sub>P-P</sub> |
| t <sub>TJ3</sub>  |                                                                       |                                         | 1.0625 Gbps |     | 0.01 | 0.04 | UI <sub>P-P</sub> |
| t <sub>TJ4</sub>  |                                                                       |                                         | 1.5 Gbps    |     | 0.01 | 0.06 | UI <sub>P-P</sub> |

(1) Specification is specified by characterization and is not tested in production.

(2) t<sub>SKD1</sub>, |t<sub>PLHD</sub> - t<sub>PHLD</sub>], Pulse Skew, is the magnitude difference in differential propagation delay time between the positive going edge and the negative going edge of the same channel.

(3) t<sub>SKD2</sub>, Channel to Channel Skew, is the difference in propagation delay (t<sub>PLHD</sub> or t<sub>PHLD</sub>) among all output channels in Broadcast mode (any one input to all outputs).

(4)  $t_{SKD3}$ , Part to Part Skew, is defined as the difference between the minimum and maximum differential propagation delays. This specification applies to devices at the same  $V_{CC}$  and within 5°C of each other within the operating temperature range.

(5) Measured on a clock edge with a histogram and an accumulation of 1500 histogram hits. Input stimulus jitter is subtracted geometrically.

(6) Tested with a combination of the 1100000101 (K28.5+ character) and 0011111010 (K28.5- character) patterns. Input stimulus jitter is subtracted algebraically.

(7) Measured on an eye diagram with a histogram and an accumulation of 3500 histogram hits. Input stimulus jitter is subtracted.



#### SNLS260D - DECEMBER 2007 - REVISED APRIL 2013

#### **APPLICATION INFORMATION**

## DC TEST CIRCUITS



### AC TEST CIRCUITS AND TIMING DIAGRAMS





#### FUNCTIONAL DESCRIPTION

The DS10BR254 is a 1.5 Gbps 1:4 LVDS repeater optimized for high-speed signal routing and distribution over lossy FR-4 printed circuit board backplanes and balanced cables.

| Table | 1. Inj | out Select | Truth | Table |
|-------|--------|------------|-------|-------|
|-------|--------|------------|-------|-------|

| CONTROL Pin (SEL_in) State | Input Selected |
|----------------------------|----------------|
| 0                          | IN1            |
| 1                          | IN2            |

#### Input Interfacing

The DS10BR254 accepts differential signals and allows simple AC or DC coupling. With a wide common mode range, the DS10BR254 can be DC-coupled with all common differential drivers (i.e. LVPECL, LVDS, CML). The following three figures illustrate typical DC-coupled interface to common differential drivers. Note that the DS10BR254 inputs are internally terminated with a  $100\Omega$  resistor.



Figure 2. Typical LVDS Driver DC-Coupled Interface to an DS10BR254 Input



Figure 3. Typical CML Driver DC-Coupled Interface to an DS10BR254 Input





Figure 4. Typical LVPECL Driver DC-Coupled Interface to an DS10BR254 Input

#### Output Interfacing

The DS10BR254 outputs signals compliant to the LVDS standard. Its outputs can be DC-coupled to most common differential receivers. The following figure illustrates typical DC-coupled interface to common differential receivers and assumes that the receivers have high impedance inputs. While most differential receivers have a common mode input range that can accomodate LVDS compliant signals, it is recommended to check respective receiver's data sheet prior to implementing the suggested interface implementation.



Figure 5. Typical DS10BR254 Output DC-Coupled Interface to an LVDS, CML or LVPECL Receiver









SNLS260D - DECEMBER 2007 - REVISED APRIL 2013

### **REVISION HISTORY**

| Cł | nanges from Revision C (April 2013) to Revision D  | Page |
|----|----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format | 10   |



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device   | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|--------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| DS10BR254TSQ/NOPB  | ACTIVE        | WQFN         | RTA                | 40   | 250            | RoHS & Green    | SN                                   | Level-3-260C-168 HR  | -40 to 85    | 1BR254SQ                | Samples |
| DS10BR254TSQX/NOPB | ACTIVE        | WQFN         | RTA                | 40   | 2500           | RoHS & Green    | SN                                   | Level-3-260C-168 HR  | -40 to 85    | 1BR254SQ                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE OPTION ADDENDUM

10-Dec-2020



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |      |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | •    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DS10BR254TSQ/NOPB           | WQFN | RTA                | 40 | 250  | 178.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q1               |
| DS10BR254TSQX/NOPB          | WQFN | RTA                | 40 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

9-Aug-2022



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS10BR254TSQ/NOPB  | WQFN         | RTA             | 40   | 250  | 208.0       | 191.0      | 35.0        |
| DS10BR254TSQX/NOPB | WQFN         | RTA             | 40   | 2500 | 356.0       | 356.0      | 35.0        |

# **RTA0040A**



# **PACKAGE OUTLINE**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RTA0040A**

# **EXAMPLE BOARD LAYOUT**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RTA0040A**

# **EXAMPLE STENCIL DESIGN**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated