## LP3878－ADJ 用于 1V 至 5V 应用的微功耗 800 mA 低噪声＂陶瓷稳定＂可调节稳压器

## 1 特性

- 输入电源电压： 2.5 V 至 16 V
- 输出电压范围：1V 至 5.5 V
- 设计用于与低等效串联电阻（ESR）陶瓷电容搭配使用
- 极低输出噪声
- 8 引脚小外形尺寸（SO）PowerPAD ${ }^{\text {TM }}$ 和晶圆级小外形无引线（WSON）表面贴装封装
- 关断模式下的静态电流 $<10 \mu \mathrm{~A}$
- 任意负载条件下的接地引脚电流均较低
- 过温和过流保护
- $-40^{\circ} \mathrm{C}$ 至 $125^{\circ} \mathrm{C}$ 的工作结温范围


## 2 应用

- 专用集成电路（ASIC）电源：
- 台式机，笔记本电脑和图形卡
- 机顶盒，打印机和复印机
- 数字信号处理（DSP）和现场可编程门阵列（FPGA）电源

3 说明
LP3878－ADJ 是一款 800 mA 可调输出稳压器，设计用于使需要低至 1 V 输出电压的应用获得高性能和低噪声。

凭借优化的垂直集成 PNP（VIP）工艺，LP3878－ADJ提供了以下出色性能：
－接地引脚电流： 800 mA 负载下的典型值为 $5.5 \mathrm{~mA} ; 100 \mu \mathrm{~A}$ 负载下的典型值为 $180 \mu \mathrm{~A}$ 。
－低功耗关断：当 SHUTDOWN 引脚拉为低电平时，LP3878－ADJ 消耗的静态电流不到 $10 \mu \mathrm{~A}$ 。

- 精密输出：确保室温下的输出电压精度为 $1 \%$ 。
- 低噪声：使用 10 nF 旁路电容后，宽带输出噪声仅为 $18 \mu \mathrm{~V}$（典型值）。

| 器件信息 ${ }^{(1)}$ |  |  |
| :---: | :---: | :--- |
| 器件型号 | 封装 | 封装尺寸（标称值） |
| LP3878－ADJ | SO PowerPAD（8） | $4.89 \mathrm{~mm} \times 3.90 \mathrm{~mm}$ |
|  | WSON（8） | $4.00 \mathrm{~mm} \times 4.00 \mathrm{~mm}$ |

（1）要了解所有可用封装，请见数据表末尾的可订购产品附录。

- 开关模式电源（SMPS）后置稳压器
- 医疗仪器

基本应用电路

＊图中显示的电容值是保证稳定性的最低要求。选用更大的输出电容可改善动态响应。输出电容必须满足 ESR 要求 （请参见Application Information）。
＊＊必须主动禁止 $\overline{S H U T D O W N}$（或 $\bar{S} / \mathrm{D}$ ）引脚（请参见Device Functional Modes）。如果不使用该引脚，请将其连接至 IN （引脚 4）。

## 目录

1 特性 ..... 1
2 应用 ..... 1
3 说明 ..... 1
4 修订历史记录 ..... 2
5 Pin Configuration and Functions ..... 3
6 Specifications ..... 4
6．1 Absolute Maximum Ratings ..... 4
6．2 ESD Ratings ..... 4
6．3 Recommended Operating Conditions ..... 4
6．4 Thermal Information ..... 4
6．5 Electrical Characteristics． ..... 5
6．6 Typical Characteristics ..... 6
7 Detailed Description ..... 11
7．1 Overview ..... 11
7．2 Functional Block Diagram ..... 11
7．3 Feature Description ..... 11
7．4 Device Functional Modes ..... 12
8 Application and Implementation ..... 13
8．1 Application Information． ..... 13
8．2 Typical Application ..... 13
9 Power Supply Recommendations ..... 17
10 Layout． ..... 17
10．1 Layout Guidelines ..... 17
10．2 Layout Example ..... 17
10．3 Power Dissipation ..... 17
11 器件和文档支持 ..... 18
11.1 文档支持 ..... 18
11.2 商标 ..... 18
11.3 静电放电警告 ..... 18
11.4 术语表 ..... 18
12 机械，封装和可订购信息 ..... 18
4 修订历史记录
NOTE：Page numbers for previous revisions may differ from page numbers in the current version．
Changes from Revision C（December 2014）to Revision D Page
－已删除 VIP 的商标符号－不再是商标；在手册顶部导航栏处添加了参考设计图标 ..... 1
－Deleted soldering info－now in POA ..... 4
－Changed wording of footnote 5 to Ab Max Ratings ..... 4
－Changed $\mathrm{I}_{\text {OUt }}$ to $\mathrm{I}_{\text {OUt }}$ throughout document． ..... 5
－Changed wording of Reverse Input－Output Voltage ..... 11
－Changed outpin pin to OUT pin ..... 15
－Added new paragraph to Noise Bypass Capacitor subsection ..... 15
Changes from Revision B（April 2013）to Revision C Page
－已添加引脚配置和功能部分，ESD 额定值表，特性描述部分，器件功能模式，应用和实施部分，电源相关建议部分， 布局部分，器件和文档支持部分以及机械，封装和可订购信息部分；更新了热特性值 ..... 1
Changes from Revision A（April 2013）to Revision B Page
－Changed layout of National Data Sheet to TI format ..... 16

## 5 Pin Configuration and Functions



WSON (NGT) Package
8-Pin
Top View


Pin Functions

| PIN |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NUMBER |  |  |
| ADJ | 6 | 1 | Provides feedback to error amplifier from the resistive divider that sets the output voltage. |
| BYPASS | 1 | - | The capacitor connected between BYPASS and GROUND lowers output noise voltage level and is required for loop stability. |
| GROUND | 3 | - | Device ground. |
| IN | 4 | 1 | Input source voltage. |
| N/C | 2 |  | DO NOT CONNECT. Device pin 2 is reserved for post packaging test and calibration of the LP3878-ADJ $\mathrm{V}_{\text {ADJ }}$ accuracy. This pin must be left floating. Do not connect to any potential. Do not connect to ground. Any attempt to do pin continuity testing on device pin 2 is discouraged. Continuity test results will be variable depending on the actions of the factory calibration. Aggressive pin continuity testing (high voltage, or high current) on device pin 2 may activate the trim circuitry forcing $\mathrm{V}_{A D J}$ to move out of tolerance. |
| N/C | 7 |  | No internal connection. |
| OUT | 5 | 0 | Regulated output voltage. |
| SHUTDOWN | 8 | 1 | Output is enabled above turnon threshold voltage. Pull down to turn off regulator output. |
| Thermal Pad | - | - | The exposed thermal pad on the bottom of the package should be connected to a copper thermal pad on the PCB under the package. The use of thermal vias to remove heat from the package into the PCB is recommended. Connect the thermal pad to ground potential or leave floating. Do not connect the thermal pad to any potential other than the same ground potential seen at device pin 3. For additional information on using TI's Non Pull Back WSON package, see Application Note AN-1187, SNOA401. |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) ${ }^{(1)(2)}$

|  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: |
| SHUTDOWN pin |  | 1 | kV |
| Power dissipation ${ }^{(3)}$ | Internally Limited |  |  |
| Input supply voltage (survival), $\mathrm{V}_{\text {IN }}$ | -0.3 | 16 | V |
| ADJ pin | -0.3 | 6 | V |
| Output voltage (survival), $\mathrm{V}_{\text {OUT }}{ }^{(4)}$ | -0.3 | 6 | V |
| lout (survival) | Short-Circuit Protected |  |  |
| Input - output voltage (survival), $\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}{ }^{(5)}$ | -0.3 | 16 | V |
| Storage temperature, $\mathrm{T}_{\text {stg }}$ | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) If Military- or Aerospace-specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
(3) The maximum allowable power dissipation is a function of the maximum junction temperature, $\mathrm{T}_{J(\text { MAX })}$, the junction-to-ambient thermal resistance, $\mathrm{R}_{\theta \mathrm{JA}}$, and the ambient temperature, $\mathrm{T}_{\mathrm{A}}$. The maximum allowable power dissipation at any ambient temperature is calculated using: $P_{(\operatorname{MAX})}=\left(T_{J(M A X)}-T_{A}\right) / R_{\theta J A}$. The value of $R_{\theta J A}$ for the WSON (NGT) and SO PowerPAD (DDA) packages are specifically dependent on PCB trace area, trace material, and the number of layers and thermal vias. For improved thermal resistance and power dissipation for the WSON package, see Application Note AN-1187, SNOA401. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown.
(4) If used in a dual-supply system where the regulator load is returned to a negative supply, the LP3878-ADJ output must be diodeclamped to ground.
(5) The PNP pass element contains a parasitic diode between the IN pin and the OUT pin that is normally reverse-biased. Forcing the OUT pin voltage above the IN pin voltage will turn on this diode and may induce a latch-up mode which can damage the part (see Application and Implementation).

### 6.2 ESD Ratings

| Electrostatic discharge |  |  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins ${ }^{(1)}$ |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{(\text {(ESD })}$ | $\pm 2000$ | VALUE | UNIT |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|  |  | MIN | MAX |
| :--- | ---: | ---: | :---: |
| $\mathrm{V}_{\mathrm{IN}}$ | Supply input voltage | 2.5 | 16 |
| $\mathrm{~V}_{\overline{\mathrm{SD}}}$ | $\overline{\text { SHUTDOWN input voltage }}$ | V |  |
| $\mathrm{l}_{\text {OUT }}$ | Output current | $\mathrm{V}_{\text {IN }}$ | V |
| $\mathrm{T}_{\mathrm{J}}$ | Operating junction temperature | -40 | 125 |

### 6.4 Thermal Information

| THERMAL METRIC ${ }^{(1)}$ |  | LP3878-ADJ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: |
|  |  | DDA | NGT |  |
|  |  | 8 PINS |  |  |
| $\mathrm{R}_{\text {өJA }}$ | Junction-to-ambient thermal resistance | 42.5 | 38.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJC(top) }}$ | Junction-to-case (top) thermal resistance | 54.0 | 27.9 |  |
| $\mathrm{R}_{\text {өJB }}$ | Junction-to-board thermal resistance | 26.5 | 15.2 |  |
| $\Psi_{J T}$ | Junction-to-top characterization parameter | 8.0 | 0.2 |  |
| $\Psi_{J B}$ | Junction-to-board characterization parameter | 26.4 | 15.3 |  |
| $\mathrm{R}_{\text {өJC(bot) }}$ | Junction-to-case (bottom) thermal resistance | 3.6 | 4.5 |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

### 6.5 Electrical Characteristics

Limits are specified through design, testing, or correlation. The limits are used to calculate TI's Average Outgoing Quality Level (AOQL). Unless otherwise specified: $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=3 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=1 \mathrm{~mA}, \mathrm{C}_{\text {OUT }}=10 \mu \mathrm{~F}, \mathrm{C}_{\mathbb{I N}}=4.7 \mu \mathrm{~F}, \mathrm{~V}_{\overline{\mathrm{SD}}}=2$ $V_{\overline{S D}}, C_{\text {BYPASS }}=10 \mathrm{nF}$.

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {ADJ }}$ | Adjust pin voltage |  | 0.99 | 1.00 | 1.01 | V |
|  |  | $1 \mathrm{~mA} \leq \mathrm{l}_{\text {OUT }} \leq 800 \mathrm{~mA}, 3 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 6 \mathrm{~V}$ | 0.98 | 1.00 | 1.02 |  |
|  |  | $\begin{aligned} & 1 \mathrm{~mA} \leq \mathrm{I}_{\text {OUT }} \leq 800 \mathrm{~mA}, 3 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 6 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq 125^{\circ} \mathrm{C} \end{aligned}$ | 0.97 |  | 1.03 |  |
| $\Delta \mathrm{V}_{\text {OUT }} / \Delta \mathrm{V}_{\text {IN }}$ | Output voltage line regulation | $3 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 16 \mathrm{~V}$ |  | 0.007 | 0.014 | \%/V |
|  |  | $3 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 16 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq 125^{\circ} \mathrm{C}$ |  |  | 0.032 |  |
| $\mathrm{V}_{\mathrm{IN}(\mathrm{MIN})}$ | Minimum input voltage required to maintain output regulation | $\mathrm{I}_{\text {OUT }}=800 \mathrm{~mA}, \mathrm{~V}_{\text {OUT }} \geq \mathrm{V}_{\text {OUT(NOM }}-1 \%$ |  | 2.5 |  | V |
|  |  | $\begin{aligned} & \text { lout }=800 \mathrm{~mA}, \mathrm{~V}_{\text {OUT }} \geq \mathrm{V}_{\text {OUT(NOM })}-1 \% \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq 125^{\circ} \mathrm{C} \end{aligned}$ |  |  | 3.1 |  |
|  |  | $\begin{aligned} & \mathrm{I}_{\text {OUT }}=800 \mathrm{~mA}, \mathrm{~V}_{\text {OUT }} \geq \mathrm{V}_{\text {OUT(NOM) }}-1 \% \\ & 0 \leq T_{J} \leq 125^{\circ} \mathrm{C} \end{aligned}$ |  | 2.5 |  |  |
|  |  | $\begin{aligned} & \text { lout }=800 \mathrm{~mA}, \mathrm{~V}_{\text {OUT }} \geq \mathrm{V}_{\text {OUT(NOM) }}-1 \% \\ & 0 \leq \mathrm{T}_{J} \leq 125^{\circ} \mathrm{C},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{J} \leq 125^{\circ} \mathrm{C} \end{aligned}$ |  |  | 2.8 |  |
|  |  | $\mathrm{I}_{\text {OUT }}=750 \mathrm{~mA}, \mathrm{~V}_{\text {OUT }} \geq \mathrm{V}_{\text {OUT(NOM }}-1 \%$ |  | 2.5 |  |  |
|  |  | $\begin{aligned} & \text { IOUT }=750 \mathrm{~mA}, \mathrm{~V}_{\text {OUT }} \geq \mathrm{V}_{\text {OUT(NOM })}-1 \% \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq 125^{\circ} \mathrm{C} \end{aligned}$ |  |  | 3.0 |  |
| $V_{\text {DOUT }}$ | Dropout voltage ${ }^{(1)}$$\mathrm{V}_{\text {OUT }}=3.8 \mathrm{~V}$ | lout $=100 \mu \mathrm{~A}$ |  | 1 | 2 | mV |
|  |  | I ${ }_{\text {OUT }}=100 \mu \mathrm{~A},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{J} \leq 125^{\circ} \mathrm{C}$ |  |  | 3 |  |
|  |  | $\mathrm{l}_{\text {OUT }}=200 \mathrm{~mA}$ |  | 150 | 200 |  |
|  |  | $\mathrm{I}_{\text {OUT }}=200 \mathrm{~mA},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq 125^{\circ} \mathrm{C}$ |  |  | 300 |  |
|  |  | $\mathrm{l}_{\text {Out }}=800 \mathrm{~mA}$ |  | 475 | 600 |  |
|  |  | $\mathrm{l}_{\text {OUT }}=800 \mathrm{~mA},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{J} \leq 125^{\circ} \mathrm{C}$ |  |  | 1100 |  |
| $\mathrm{I}_{\text {GND }}$ | Ground pin current | lout $=100 \mu \mathrm{~A}$ |  | 180 | 200 | $\mu \mathrm{A}$ |
|  |  | I ${ }_{\text {OUT }}=100 \mu \mathrm{~A},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{J} \leq 125^{\circ} \mathrm{C}$ |  |  | 225 |  |
|  |  | $\mathrm{l}_{\text {OUT }}=200 \mathrm{~mA}$ |  | 1.5 | 2 | mA |
|  |  | $\mathrm{I}_{\text {OUT }}=200 \mathrm{~mA},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq 125^{\circ} \mathrm{C}$ |  |  | 3.5 |  |
|  |  | $\mathrm{l}_{\text {OUT }}=800 \mathrm{~mA}$ |  | 5.5 | 8.5 |  |
|  |  | $\mathrm{I}_{\text {Out }}=800 \mathrm{~mA},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{J} \leq 125^{\circ} \mathrm{C}$ | 15 |  |  |  |
| Iout(PK) | Peak output current | $\mathrm{V}_{\text {OUT }} \geq \mathrm{V}_{\text {OUT(NOM) }}-5 \%$ |  | 1200 |  | mA |
| IOUT(MAX) | Short-circuit current | $\mathrm{R}_{\mathrm{L}}=0 \Omega$ (steady state) |  | 1300 |  |  |
| $\mathrm{e}_{\mathrm{n}}$ | Output noise voltage (RMS) | $\text { Bandwidth }=100 \mathrm{~Hz} \text { to } 100 \mathrm{kHz}, \mathrm{C}_{\text {BYPASS }}=10$ $\mathrm{nF}$ |  | 18 |  | $\mu \mathrm{V}_{\text {(RMS) }}$ |
| $\Delta \mathrm{V}_{\text {OUT }} / \Delta \mathrm{V}_{\text {IN }}$ | Ripple rejection | $\mathrm{f}=1 \mathrm{kHz}$ |  | 60 |  | dB |
| $\mathrm{I}_{\text {ADJ }}$ | ADJ pin bias current (sourcing) | $\mathrm{l}_{\text {OUT }}=800 \mathrm{~mA}$ |  | 200 |  | nA |
| SHUTDOWN Input |  |  |  |  |  |  |
| $V_{\overline{S D}}$ | $\overline{\text { SHUTDOWN }}$ input voltage | $\mathrm{V}_{\mathrm{H}}=$ Output ON |  | 1.4 |  | V |
|  |  | $\mathrm{V}_{\mathrm{H}}=$ Output ON, $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq 125^{\circ} \mathrm{C}$ |  |  | 1.6 |  |
|  |  | $\mathrm{V}_{\mathrm{L}}=$ Output OFF, $\mathrm{I}_{\mathrm{I}} \leq 10 \mu \mathrm{~A}$ |  | 0.20 |  |  |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{L}}=\text { Output OFF, } \mathrm{I}_{\mathrm{IN}} \leq 10 \mu \mathrm{~A} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq 125^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ | 0.04 |  |  |  |
|  |  | $\mathrm{V}_{\text {OUT }} \leq 10 \mathrm{mV}, \mathrm{I}_{\text {IN }} \leq 50 \mu \mathrm{~A}$ |  | 0.6 |  |  |
| $I \overline{S D}$ | SHUTDOWN input current | $V_{\text {SD }}=0 \mathrm{~V}$ |  | 0.02 |  | $\mu \mathrm{A}$ |
|  |  | $V_{\overline{S D}}=0 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{J} \leq 125^{\circ} \mathrm{C}$ |  |  | -1 |  |
|  |  | $\mathrm{V}_{\overline{\text { SD }}}=5 \mathrm{~V}$ |  | 5 |  |  |
|  |  | $\mathrm{V}_{\overline{S D}}=5 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{J} \leq 125^{\circ} \mathrm{C}$ |  |  | 15 |  |

(1) Dropout voltage specification applies only if $\mathrm{V}_{\mathrm{IN}}$ is sufficient so that it does not limit regulator operation.

### 6.6 Typical Characteristics

Unless otherwise specified: $\mathrm{V}_{\text {IN }}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=1 \mathrm{~V}, \mathrm{I}_{\mathrm{OUT}}=1 \mathrm{~mA}, \mathrm{C}_{\mathrm{IN}}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{OUT}}=10 \mu \mathrm{~F}, \mathrm{~V} \overline{\mathrm{SD}}=2 \mathrm{~V}, \mathrm{C}_{\mathrm{BYP}}=10 \mathrm{nF}, \mathrm{T}_{\mathrm{J}}=$ $25^{\circ} \mathrm{C}$.



Figure 3. $I_{G N D}$ vs $I_{\text {Load }}$


Figure 5. Minimum $\mathrm{V}_{\mathrm{IN}}$ vs $\mathrm{V}_{\text {OUt }}$


Figure 2. Minimum $\mathrm{V}_{\mathrm{IN}}$ Over Temperature


Figure 4. $\mathrm{V}_{\text {OUt }}$ vs Temperature


Figure 6. Minimum $\mathrm{V}_{\text {IN }}$ vs $\mathrm{V}_{\text {OUT }}$

## Typical Characteristics (continued)

Unless otherwise specified: $\mathrm{V}_{\text {IN }}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=1 \mathrm{~V}$, $\mathrm{I}_{\mathrm{OUT}}=1 \mathrm{~mA}, \mathrm{C}_{\mathrm{IN}}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\text {OUT }}=10 \mu \mathrm{~F}, \mathrm{~V} \overline{\mathrm{SD}}=2 \mathrm{~V}, \mathrm{C}_{\mathrm{BYP}}=10 \mathrm{nF}, \mathrm{T}_{\mathrm{J}}=$ $25^{\circ} \mathrm{C}$.


Figure 7. Minimum $\mathrm{V}_{\mathrm{IN}}$ vs $\mathrm{V}_{\text {OUT }}$


Figure 9. Ripple Rejection


Figure 11. Output Noise Spectral Density


Figure 8. Ripple Rejection


Figure 10. Output Noise Spectral Density


Figure 12. Line Transient Response

## Typical Characteristics (continued)

Unless otherwise specified: $\mathrm{V}_{\mathbb{I N}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=1 \mathrm{~V}$, $\mathrm{I}_{\mathrm{OUT}}=1 \mathrm{~mA}, \mathrm{C}_{\mathbb{I N}}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\text {OUT }}=10 \mu \mathrm{~F}, \mathrm{~V} \overline{\mathrm{SD}}=2 \mathrm{~V}, \mathrm{C}_{\mathrm{BYP}}=10 \mathrm{nF}, \mathrm{T}_{\mathrm{J}}=$ $25^{\circ} \mathrm{C}$.


Figure 13. Line Transient Response


Figure 15. Line Transient Response


Figure 17. Line Transient Response


Figure 14. Line Transient Response


Figure 16. Line Transient Response


Figure 18. Line Transient Response

## Typical Characteristics (continued)

Unless otherwise specified: $\mathrm{V}_{\mathbb{I N}}=3.3 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1 \mathrm{~V}$, $\mathrm{I}_{\text {OUT }}=1 \mathrm{~mA}, \mathrm{C}_{\text {IN }}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\text {OUT }}=10 \mu \mathrm{~F}, \mathrm{~V}_{\overline{\mathrm{SD}}}=2 \mathrm{~V}, \mathrm{C}_{\mathrm{BYP}}=10 \mathrm{nF}, \mathrm{T}_{\mathrm{J}}=$ $25^{\circ} \mathrm{C}$.

$25 \mu \mathrm{~s} / \mathrm{DIV}$
Figure 19. Line Transient Response


Figure 21. Line Transient Response


Figure 23. Load Transient Response


Figure 20. Line Transient Response


Figure 22. Line Transient Response


Figure 24. Load Transient Response

## Typical Characteristics (continued)

Unless otherwise specified: $\mathrm{V}_{\text {IN }}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=1 \mathrm{~V}$, $\mathrm{I}_{\mathrm{OUT}}=1 \mathrm{~mA}, \mathrm{C}_{\mathrm{IN}}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\text {OUT }}=10 \mu \mathrm{~F}, \mathrm{~V} \overline{\mathrm{SD}}=2 \mathrm{~V}, \mathrm{C}_{\mathrm{BYP}}=10 \mathrm{nF}, \mathrm{T}_{\mathrm{J}}=$ $25^{\circ} \mathrm{C}$.


Figure 25. Turnon Characteristics


Figure 26. Turnoff Characteristics

## 7 Detailed Description

### 7.1 Overview

The LP3878-ADJ is an adjustable regulator; the output voltage can be set from 1 V to 5.5 V . The device can deliver $800-\mathrm{mA}$ continuous load current. Standard regulator features, such as overcurrent and overtemperature protection, are also included.
The LP3878-ADJ contains other features:

- Low power shutdown current and low ground pin current
- Very low output noise
- 8-lead SO PowerPAD or WSON surface-mount packages to allow for increased power dissipation.


### 7.2 Functional Block Diagram



### 7.3 Feature Description

### 7.3.1 Shutdown Input Operation

The LP3878-ADJ is shut off by pulling the $\overline{\text { SHUTDOWN input low, and turned on by pulling it high. If this feature }}$ is not to be used, the SHUTDOWN input should be tied to $\mathrm{V}_{\mathbb{1}}$ to keep the regulator output on at all times.
To assure proper operation, the signal source used to drive the SHUTDOWN input must be able to swing above and below the specified turnon or turnoff voltage thresholds listed in the Electrical Characteristics under $\mathrm{V}_{\text {ON/OFF. }}$

### 7.3.2 Reverse Input-Output Voltage

The PNP power transistor used as the pass element in the LP3878-ADJ contains a parasitic diode between the IN pin and the OUT pin. During normal operation (where the IN pin voltage is higher than the OUT pin voltage) this parasitic diode is reverse-biased. However, if the OUT pin voltage is pulled above the IN pin voltage this diode will turn ON, and current will flow into the LP3878-ADJ OUT pin.

In such cases, a parasitic SCR between the IN pin and the GND pin can latch ON which will allow a high current to flow from the VIN supply, into the IN pin to ground, which can damage the part. In any application where the OUT pin voltage may be higher than the IN pin voltage, even momentarily, an external Schottky diode must be connected from the IN pin to the OUT pin (cathode to IN pin, anode to OUT pin), to limit the reverse voltage across the LP3878-ADJ to 0.3 V (see Absolute Maximum Ratings).

### 7.3.3 Low Output Noise

With a $10-\mathrm{nF}$ capacitor on the BYPASS pin, the output noise is only $18 \mu \mathrm{~V}$.

### 7.4 Device Functional Modes

### 7.4.1 Operation With $\mathrm{V}_{\text {OUt(TARGET) }}+\mathbf{2} \mathrm{V} \leq \mathrm{V}_{\text {IN }} \leq 16 \mathrm{~V}$

The device operates if the input voltage is equal to, or exceeds $\mathrm{V}_{\text {OUT(TARGET) }}+2 \mathrm{~V}$. At input voltages below the minimum $\mathrm{V}_{\mathrm{IN}}$ requirement, the device does not operate correctly and output voltage may not reach target value.

### 7.4.2 Operation With $\overline{\text { SHUTDOWN }}$ Pin Control

LP3878-ADJ is turned off by pulling the SHUTDOWN pin low, and turned on by pulling it high. If this feature is not used, the SHUTDOWN pin should be tied to $\mathrm{V}_{\text {IN }}$ to keep the regulator output on at all times. To assure proper operation, the signal source used to drive the SHUTDOWN input must be able to swing above and below the specified turnon and turnoff voltage thresholds listed in the Electrical Characteristics under $\mathrm{V}_{\mathrm{L}}$ and $\mathrm{V}_{\mathrm{H}}$.

## 8 Application and Implementation

## NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The LP3878-ADJ can provide $800-\mathrm{mA}$ output current with $2.5-\mathrm{V}$ to $6-\mathrm{V}$ output voltage. A minimum $10-\mu \mathrm{F}$ output capacitor is required for loop stability. An input capacitor of at least $4.7-\mu \mathrm{F}$ is required also. The SHUTDOWN pin must be tied to input if not used. A $10-\mathrm{nF}$ bypass capacitor is required to improve loop stability, it also can reduce noise on the regulator output significantly. A capacitor, $\mathrm{C}_{\mathrm{FF}}$, is required to increase phase margin and assure loop stability. Output voltage can be set by two resistors R1 and R2 (see Figure 27), and R2 must be less than $5 \mathrm{k} \Omega$ to ensure loop stability.

### 8.2 Typical Application


*Capacitor values shown are minimum required to assure stability. Larger output capacitor provides improved dynamic response. Output capacitor must meet ESR requirements (see Application Information).
**The $\overline{\text { SHUTDOWN }}$ (or $\overline{S / D}$ ) pin must be actively terminated (see Device Functional Modes). Tie to IN (pin 4) if not used.

Figure 27. Basic Application Circuit

### 8.2.1 Design Requirements

| DESIGN PARAMETER | VALUE |
| :---: | :---: |
| Input voltage | $3.8 \mathrm{~V} \pm 10 \%$ |
| Output voltage | $1.8 \mathrm{~V} \pm 3 \%$ |
| Output current | 800 mA (maximum) |
| Input capacitor | $4.7 \mu \mathrm{~F}$ (minimum) |
| Output capacitor | $10 \mu \mathrm{~F}$ (minimum) |
| Bypass capacitor | 10 nF |
| External resistor R 2 | $1 \mathrm{k} \Omega$ (less than $5 \mathrm{k} \Omega$ ) |

### 8.2.2 Detailed Design Procedure

### 8.2.2.1 External Capacitors

Like any low-dropout regulator, the LP3878-ADJ requires external capacitors for regulator stability. These capacitors must be correctly selected for good performance.

### 8.2.2.1.1 Input Capacitor

A capacitor whose value is at least $4.7 \mu \mathrm{~F}( \pm 20 \%)$ is required between the LP3878-ADJ input and ground. A good quality X5R or X7R ceramic capacitor should be used.
Capacitor tolerance and temperature variation must be considered when selecting a capacitor (see Capacitor Characteristics) to assure the minimum requirement of input capacitance is met over all operating conditions.
The input capacitor must be located not more than 0.5 inches from the input pin and returned to a clean analog ground. Any good quality ceramic or tantalum capacitor may be used, assuming the minimum input capacitance requirement is met.

### 8.2.2.1.2 Output Capacitor

The LP3878-ADJ requires a ceramic output capacitor whose size is at least $10 \mu \mathrm{~F}( \pm 20 \%)$. A good quality X5R or X7R ceramic capacitor should be used. Capacitance tolerance and temperature characteristics must be considered when selecting an output capacitor.
The LP3878-ADJ is designed specifically to work with ceramic output capacitors, utilizing circuitry which allows the regulator to be stable across the entire range of output current with an ultra-low equivalent series resistance (ESR) output capacitor.

The output capacitor selected must meet the requirement for minimum amount of capacitance and also have an ESR value which is within the stable range. A curve is provided which shows the stable ESR range as a function of load current (see Figure 28).


Figure 28. Stable Region for Output Capacitor ESR

## NOTE

Important: The output capacitor must maintain its ESR within the stable region over the full operating temperature range of the application to assure stability.

The output capacitor ESR forms a zero which is required to add phase lead near the loop gain crossover frequency, typically in the range of 50 kHz to 200 kHz . The ESR at lower frequencies is of no importance. Some capacitor manufacturers list ESR at low frequencies only, and some give a formula for Dissipation Factor (DF) which can be used to calculate a value for a term referred to as ESR. However, because the DF formula is usually at a much lower frequency than the range listed above, it will give an unrealistically high value. If good quality X5R or X7R ceramic capacitors are used, the actual ESR in the $50-\mathrm{kHz}$ to $200-\mathrm{kHz}$ range will not exceed $25 \mathrm{~m} \Omega$. If these are used as output capacitors for the LP3878-ADJ, the regulator stability requirements are satisfied.
It is important to remember that capacitor tolerance and variation with temperature must be taken into consideration when selecting an output capacitor so that the minimum required amount of output capacitance is provided over the full operating temperature range (see Capacitor Characteristics).
The output capacitor must be located not more than 0.5 inches from the OUT pin and returned to a clean analog ground.

### 8.2.2.1.3 Noise Bypass Capacitor

The $10-\mathrm{nF}$ capacitor on the BYPASS pin significantly reduces noise on the regulator output and is required for loop stability. However, the capacitor is connected directly to a high-impedance circuit in the bandgap reference.
Because this circuit has only a few $\mu \mathrm{A}$ flowing in it, any significant loading on this node will cause a change in the regulated output voltage. For this reason, dc leakage current through the noise bypass capacitor must never exceed 100 nA , and should be kept as low as possible for best output voltage accuracy.
The types of capacitors best suited for the noise bypass capacitor are ceramic and film. High-quality ceramic capacitors with either NPO or COG dielectric typically have very low leakage. 10-nF polypropylene and polycarbonate film capacitors are available in small surface-mount packages and typically have extremely low leakage current.
While the capacitor value on the BYPASS will affect start-up time, this is not intended to be used as a soft-start circuit. There is no dedicated discharge circuitry for this capacitor, and it can be pre-biased if the IN pin, or the SHUTDOWN pin are not at 0 V at start-up.

### 8.2.2.2 Feedforward Capacitor

The feedforward capacitor designated $\mathrm{C}_{\mathrm{FF}}$ in Figure 27 is required to increase phase margin and assure loop stability. Improved phase margin also gives better transient response to changes in load or input voltage, and faster settling time on the output voltage when transients occur. $\mathrm{C}_{\text {FF }}$ forms both a pole and zero in the loop gain, the zero providing beneficial phase lead (which increases phase margin) and the pole adding undesirable phase lag (which should be minimized). The zero frequency is determined both by the value of $\mathrm{C}_{\text {FF }}$ and R1:

$$
\begin{equation*}
\mathrm{f}_{\mathrm{Z}}=1 /\left(2 \pi \mathrm{C}_{\mathrm{FF}} \times \mathrm{R} 1\right) \tag{1}
\end{equation*}
$$

The pole frequency resulting from $\mathrm{C}_{\mathrm{FF}}$ is determined by the value of $\mathrm{C}_{\mathrm{FF}}$ and the parallel combination of R 1 and R2:

$$
\begin{equation*}
\mathrm{f}_{\mathrm{P}}=1 /\left(2 \pi \mathrm{C}_{\text {FF }} \times(\mathrm{R} 1 / / \mathrm{R} 2)\right) \tag{2}
\end{equation*}
$$

At higher output voltages where $R 1$ is much greater than $R 2$, the value of $R 2$ primarily determines the value of the parallel combination of R1// R2. This puts the pole at a much higher frequency than the zero. As the regulated output voltage is reduced (and the value of R1 decreases), the parallel effect of R2 diminishes and the two equations become equal (at which point the pole and zero cancel out). Because the pole frequency gets closer to the zero at lower output voltages, the beneficial effects of $\mathrm{C}_{\mathrm{FF}}$ are increased if the frequency range of the zero is shifted slightly higher for applications with low $\mathrm{V}_{\text {OUT }}$ (because then the pole adds less phase lag at the loop crossover frequency).
$\mathrm{C}_{\text {FF }}$ should be selected to place the pole-zero pair at a frequency where the net phase lead added to the loop at the crossover frequency is maximized. The following design guidelines were obtained from bench testing to optimize phase margin, transient response, and settling time:

- For $\mathrm{V}_{\mathrm{OUT}} \leq 2.5 \mathrm{~V}: \mathrm{C}_{\mathrm{FF}}$ should be selected to set the zero frequency in the range of about 50 kHz to 200 kHz .
- For $\mathrm{V}_{\text {OUt }}>2.5 \mathrm{~V}: \mathrm{C}_{\text {FF }}$ should be selected to set the zero frequency in the range of about 20 kHz to 100 kHz .


### 8.2.2.3 Capacitor Characteristics

### 8.2.2.3.1 Ceramic

The LP3878-ADJ was designed to work with ceramic capacitors on the output to take advantage of the benefits they offer: for capacitance values in the $10-\mu \mathrm{F}$ range, ceramics are the least expensive and also have the lowest ESR values (which makes them best for eliminating high-frequency noise). The ESR of a typical $10-\mu \mathrm{F}$ ceramic capacitor is in the range of $5 \mathrm{~m} \Omega$ to $10 \mathrm{~m} \Omega$, which meets the ESR limits required for stability by the LP3878-ADJ.
One disadvantage of ceramic capacitors is that their capacitance can vary with temperature. Many large value ceramic capacitors ( $\geq 2.2 \mu \mathrm{~F}$ ) are manufactured with the Z 5 U or Y 5 V temperature characteristic, which results in the capacitance dropping by more than $50 \%$ as the temperature goes from $25^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.
Another significant problem with $\mathrm{Z5U}$ and Y 5 V dielectric devices is that the capacitance drops severely with applied voltage. A typical $\mathrm{Z5U}$ or Y 5 V capacitor can lose $60 \%$ of its rated capacitance with half of the rated voltage applied to it.

For these reasons, X7R and X5R type ceramic capacitors must be used on the input and output of the LP3878ADJ.

### 8.2.2.4 Setting the Output Voltage

The output voltage is set using resistors R1 and R2 (see Figure 27).
The formula for output voltage is:

$$
\begin{equation*}
\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{ADJ}} \times(1+(\mathrm{R} 1 / \mathrm{R} 2)) \tag{3}
\end{equation*}
$$

R2 must be less than $5 \mathrm{k} \Omega$ to ensure loop stability.
To prevent voltage errors, R1 and R2 must be located near the LP3878-ADJ and connected via traces with no other currents flowing in them (Kelvin connect). The bottom of the R1/R2 divider must be connected directly to the LP3878-ADJ ground pin.

### 8.2.3 Application Curves



Figure 29. Load Transient Response


Figure 30. Load Transient Response

## 9 Power Supply Recommendations

The LP3878-ADJ is designed to operate from an input voltage supply range between 2.5 V and 16 V . The input voltage range provides adequate headroom in order for the device to have a regulated output. This input supply must be well regulated. An input capacitor of at least $4.7 \mu \mathrm{~F}$ is required.

## 10 Layout

### 10.1 Layout Guidelines

Good PC layout practices must be used or instability can be induced because of ground loops and voltage drops. The input and output capacitors must be directly connected to the input, output, and ground pins of the regulator using traces which do not have other currents flowing in them (Kelvin connect).
The best way to do this is to lay out $\mathrm{C}_{\mathbb{N}}$ and $\mathrm{C}_{\text {Out }}$ near the device with short traces to the $\operatorname{IN}$, OUT, and ground pins. The regulator ground pin should be connected to the external circuit ground so that the regulator and its capacitors have a single point ground.

It should be noted that stability problems have been seen in applications where vias to an internal ground plane were used at the ground points of the IC and the input and output capacitors. This was caused by varying ground potentials at these nodes resulting from current flowing through the ground plane. Using a single-point ground technique for the regulator and its capacitors fixed the problem.

Because high current flows through the traces going into IN and coming from OUT, Kelvin connect the capacitor leads to these pins so there is no voltage drop in series with the input and output capacitors.

### 10.2 Layout Example



### 10.3 Power Dissipation

The LP3878-ADJ is offered in the 8-lead SO PowerPAD or WSON surface-mount packages to allow for increased power dissipation compared to the SO-8 and Mini SO-8. For details on thermal performance as well as mounting and soldering specifications, refer to Application Note AN-1187, SNOA401.

## LP3878－ADJ

## 11 器件和文档支持

## 11.1 文档支持

11．1．1 相关文档
相关文档如下：
应用手册 AN－1187，SNOA401

## 11.2 商标

PowerPAD is a trademark of Texas Instruments．

## 11.3 静电放电警告

A 这些装置包含有限的内置 ESD 保护。 存储或装卸时，应将导线一起截短或将装置放置于导电泡棉中，以防止 MOS 门极遭受静电损

## 11.4 术语表

SLYZO22 — TI 术语表。
这份术语表列出并解释术语，首字母缩略词和定义。

12 机械，封装和可订购信息
以下页中包括机械，封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本，请查阅左侧的导航栏。

Texas
InsTruments

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LP3878MR-ADJ | NRND | SO PowerPAD | DDA | 8 | 95 | Non-RoHS \& Green | Call TI | Level-3-260C-168 HR | -40 to 125 | $\begin{aligned} & 3878 \\ & \text { MRADJ } \end{aligned}$ |  |
| LP3878MR-ADJ/NOPB | ACTIVE | SO PowerPAD | DDA | 8 | 95 | RoHS \& Green | SN | Level-3-260C-168 HR | -40 to 125 | $\begin{aligned} & 3878 \\ & \text { MRADJ } \end{aligned}$ | Samples |
| LP3878MRX-ADJ/NOPB | ACTIVE | SO PowerPAD | DDA | 8 | 2500 | RoHS \& Green | SN | Level-3-260C-168 HR | -40 to 125 | $\begin{aligned} & 3878 \\ & \text { MRADJ } \end{aligned}$ | Samples |
| LP3878SD-ADJ/NOPB | ACTIVE | WSON | NGT | 8 | 1000 | RoHS \& Green | NIPDAU \| SN | Level-1-260C-UNLIM | -40 to 125 | 3878ADJ | Samples |
| LP3878SDX-ADJ/NOPB | ACTIVE | WSON | NGT | 8 | 4500 | RoHS \& Green | NIPDAU \| SN | Level-1-260C-UNLIM | -40 to 125 | 3878ADJ | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. Tl may reference these types of products as "Pb-Free"
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption
Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by Tl to Customer on an annual basis.

## TAPE AND REEL INFORMATION



TAPE DIMENSIONS


| A0 | Dimension designed to accommodate the component width |
| :--- | :--- |
| B0 | Dimension designed to accommodate the component length |
| K0 | Dimension designed to accommodate the component thickness |
| W | Overall width of the carrier tape |
| P1 | Pitch between successive cavity centers |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 (mm) | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LP3878MRX-ADJ/NOPB | SO <br> SowerPAD | DDA | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 |
| LP3878SD-ADJ/NOPB | WSON | NGT | 8 | 1000 | 178.0 | 12.4 | 4.3 | 4.3 | 1.3 | 8.0 | 12.0 | Q1 |
| LP3878SDX-ADJ/NOPB | WSON | NGT | 8 | 4500 | 330.0 | 12.4 | 4.3 | 4.3 | 1.3 | 8.0 | 12.0 | Q1 |
| LP3878SDX-ADJ/NOPB | WSON | NGT | 8 | 4500 | 330.0 | 12.4 | 4.3 | 4.3 | 1.1 | 8.0 | 12.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LP3878MRX-ADJ/NOPB | SO PowerPAD | DDA | 8 | 2500 | 356.0 | 356.0 | 35.0 |
| LP3878SD-ADJ/NOPB | WSON | NGT | 8 | 1000 | 208.0 | 191.0 | 35.0 |
| LP3878SDX-ADJ/NOPB | WSON | NGT | 8 | 4500 | 367.0 | 367.0 | 35.0 |
| LP3878SDX-ADJ/NOPB | WSON | NGT | 8 | 4500 | 346.0 | 346.0 | 35.0 |

## TUBE



- B - Alignment groove width
*All dimensions are nominal

| Device | Package Name | Package Type | Pins | SPQ | $\mathbf{L}(\mathbf{m m})$ | $\mathbf{W}(\mathbf{m m})$ | $\mathbf{T}(\boldsymbol{\mu m})$ | $\mathbf{B}(\mathbf{m m})$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LP3878MR-ADJ | DDA | HSOIC | 8 | 95 | 495 | 8 | 4064 | 3.05 |
| LP3878MR-ADJ | DDA | HSOIC | 8 | 95 | 495 | 8 | 4064 | 3.05 |
| LP3878MR-ADJ/NOPB | DDA | HSOIC | 8 | 95 | 495 | 8 | 4064 | 3.05 |



NOTES:
PowerPAD is a trademark of Texas Instruments.

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MS-012.


NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/sIma002) and SLMA004 (www.ti.com/lit/slma004).
9. Size of metal pad may vary due to creepage requirement.
10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.


SOLDER PASTE EXAMPLE
EXPOSED PAD
100\% PRINTED SOLDER COVERAGE BY AREA
SCALE:10X

| STENCIL <br> THICKNESS | SOLDER STENCIL <br> OPENING |
| :---: | :---: |
| 0.1 | $3.03 \times 3.80$ |
| 0.125 | $2.71 \times 3.40($ SHOWN $)$ |
| 0.150 | $2.47 \times 3.10$ |
| 0.175 | $2.29 \times 2.87$ |

NOTES: (continued)
11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
12. Board assembly site may have different recommendations for stencil design.

PLASTIC SMALL OUTLINE - NO LEAD


NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.


## LAND PATTERN EXAMPLE <br> EXPOSED METAL SHOWN <br> SCALE:15X



SOLDER MASK DETAILS

NOTES: (continued)
4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.


SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL

EXPOSED PAD 9:
77\% PRINTED SOLDER COVERAGE BY AREA UNDER PACKAGE
SCALE:20X

NOTES: (continued)
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## 重要声明和免责声明

TI＂按原样＂提供技术和可靠性数据（包括数据表），设计资源（包括参考设计），应用或其他设计建议，网络工具，安全信息和其他资源不保证没有瑕疵且不做出任何明示或暗示的担保，包括但不限于对适销性，某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任：（1）针对您的应用选择合适的 TI 产品，（2）设计，验证并测试您的应用，（3）确保您的应用满足相应标准以及任何其他功能安全，信息安全，监管或其他要求。
这些资源如有变更，恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔，损害，成本，损失和债务，TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti．com 上其他适用条款／TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址：Texas Instruments，Post Office Box 655303，Dallas，Texas 75265
Copyright © 2022 ，德州仪器（TI）公司

