



**DAC8802** 

SBAS351B-AUGUST 2005-REVISED FEBRUARY 2007

# Dual, Serial Input 14-Bit Multiplying Digital-to-Analog Converter

## **FEATURES**

- **Relative Accuracy: 1 LSB Max**
- **Differential Nonlinearity: 1 LSB Max**
- 2-mA Full-Scale Current ±20%, with  $V_{REF} = \pm 10 V$
- 0.5 μs Settling Time
- Midscale or Zero-Scale Reset
- Separate 4Q Multiplying Reference Inputs •
- **Reference Bandwidth: 10 MHz**
- Reference Dynamics: -105 dB THD
- SPI<sup>™</sup>-Compatible 3-Wire Interface: **50 MHz**
- **Double Buffered Registers to Enable** Simultaneous Multichannel Update
- **Internal Power-On Reset**
- Industry-Standard Pin Configuration

## APPLICATIONS

- **Automatic Test Equipment**
- Instrumentation
- **Digitally Controlled Calibration**

## DESCRIPTION

The DAC8802 is a dual, 14-bit, current-output digital-to-analog converter (DAC) designed to operate from a single 2.7 V to 5.5 V supply.

The applied external reference input voltage V<sub>RFF</sub> determines the full-scale output current. An internal feedback resistor (R<sub>FR</sub>) provides temperature tracking for the full-scale output when combined with an external I-to-V precision amplifier.

A doubled-buffered, serial data interface offers hiah-speed. 3-wire. SPI and microcontroller compatible inputs using serial data in (SDI), clock (CLK), and a chip-select ( $\overline{CS}$ ). A common level-sensitive load DAC strobe (LDAC) input allows simultaneous update of all DAC outputs from previously loaded input registers. Additionally, an internal power-on reset forces the output voltage to zero at system turn-on. An MSB pin allows system reset assertion (RS) to force all registers to zero code when MSB = 0, or to half-scale code when MSB = 1.

The DAC8802 is available in an TSSOP-16 package.



ÆΛ

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SPI is a trademark of Motorola, Inc.

All other trademarks are the property of their respective owners.

# DAC8802



#### SBAS351B-AUGUST 2005-REVISED FEBRUARY 2007



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PACKAGE/ORDERING INFORMATION<sup>(1)</sup>

|  | PRODUCT | MINIMUM<br>RELATIVE<br>ACCURACY<br>(LSB) | DIFFERENTIAL SPECIFIE<br>NONLINEARITY TEMPERATI<br>(LSB) RANGE |               | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA,<br>QUANTITY |
|--|---------|------------------------------------------|----------------------------------------------------------------|---------------|------------------|-----------------------|--------------------|---------------------------------|
|  | DAC8802 | +1                                       | +1                                                             | –40°C to 85°C | TSSOP-16         | PW                    | DAC8802IPW         | Tubes, 90                       |
|  |         | ±1                                       | ±1                                                             | -40 0 10 85 0 | 1330P-16         | FVV                   | DAC8802IPWR        | Tape and Reel, 2500             |

(1) For the most current specifications and package information, see the Package Option Addendum located at the end of this document, or see the TI website at www.ti.com.

#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

|                                     |                                          | DAC8802                          | UNIT |
|-------------------------------------|------------------------------------------|----------------------------------|------|
| V <sub>DD</sub> to GNI              | D                                        | –0.3 to 7                        | V    |
| V <sub>REF</sub> X, R <sub>FE</sub> | <sub>3</sub> X to GND                    | -18 to 18                        | V    |
| Digital logic                       | c inputs to GND                          | - 0.3 to + V <sub>DD</sub> + 0.3 | V    |
| V(I <sub>OUT</sub> ) to 0           | GND                                      | - 0.3 to V <sub>DD</sub> + 0.3   | V    |
| A <sub>GND</sub> X to E             | DGND                                     | -0.3 to +0.3                     | V    |
| Input curre                         | nt to any pin except supplies            | ±50                              | mA   |
| Package p                           | ower dissipation                         | $(T_J max - T_A)/\theta_{JA}$    | W    |
| Thermal re                          | sistance, $\theta_{JA}$                  | 100                              | °C/W |
| Maximum j                           | unction temperature (T <sub>J</sub> max) | 150                              | °C   |
| Operating t                         | temperature range                        | – 40 to 85                       | °C   |
| Storage ter                         | mperature range                          | – 65 to 150                      | °C   |
|                                     | НВМ                                      | 4                                | kV   |
| ESD                                 | CDM                                      | 1                                | kV   |

(1) Stresses above those listed under absolute maximum ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum conditions for extended periods may affect device reliability.

# ELECTRICAL CHARACTERISTICS<sup>(1)</sup>

 $V_{DD} = 2.7 V$  to 5.5 V,  $I_{OUT}X = Virtual GND$ ,  $A_{GND}X = 0 V$ ,  $V_{REF}A$ , B = 10 V,  $T_A = full operating temperature range, unless otherwise noted.$ 

| PARAMETER                         | SYMBOL             | CONDITIONS                          | MIN T | YP MAX   | UNIT   |
|-----------------------------------|--------------------|-------------------------------------|-------|----------|--------|
| STATIC PERFORMANCE <sup>(2)</sup> |                    |                                     | U     |          |        |
| Resolution                        |                    |                                     |       | 14       | Bits   |
| Relative accuracy                 | INL                |                                     |       | ±1       | LSB    |
| Differential nonlinearity         | DNL                |                                     |       | ±1       | LSB    |
|                                   |                    | Data = 0000h, T <sub>A</sub> = 25°C |       | 10       | nA     |
| Output leakage current            | I <sub>OUT</sub> X | Data = 0000h, $T_A = T_A max$       |       | 20       | nA     |
| Full-scale gain error             | G <sub>FSE</sub>   | Data = 3FFFh                        | ±0    | .75 ±4   | mV     |
| Full-scale tempco <sup>(3)</sup>  | TCV <sub>FS</sub>  |                                     |       | 1        | ppm/°C |
| Feedback resistor                 | R <sub>FB</sub> X  | $V_{DD} = 5 V$                      |       | 5        | kΩ     |
| REFERENCE INPUT <sup>(3)</sup>    |                    |                                     |       | <u>.</u> |        |
| V <sub>REF</sub> X Range          | V <sub>REF</sub> X |                                     | -15   | 15       | V      |
| Input resistance                  | R <sub>REF</sub> X |                                     | 4     | 5 6      | kΩ     |
| Input resistance match            | R <sub>REF</sub> X | Channel-to-channel                  |       | 1        | %      |
| Input capacitance                 | C <sub>REF</sub> X |                                     |       | 5        | pF     |
| ANALOG OUTPUT <sup>(3)</sup>      |                    |                                     | U     |          |        |
| Output current                    | Ι <sub>ΟUT</sub> Χ | Data = 3FFFh                        | 1.6   | 2.5      | mA     |
| Output capacitance                | C <sub>OUT</sub> X | Code-dependent                      |       | 50       | pF     |
| LOGIC INPUTS <sup>(3)</sup>       |                    |                                     |       |          |        |
| Lengthere and                     |                    | V <sub>DD</sub> = 2.7 V             |       | 0.6      | V      |
| Input low voltage                 | VIL                | $V_{DD} = 5 V$                      |       | 0.8      | V      |
| Leaved black and the sec          |                    | V <sub>DD</sub> = 2.7 V             | 2.1   |          | V      |
| Input high voltage                | V <sub>IH</sub>    | $V_{DD} = 5 V$                      | 2.4   |          | V      |
| Input leakage current             | IIL                |                                     |       | 1        | μA     |
| Input capacitance                 | C <sub>IL</sub>    |                                     |       | 10       | pF     |
| INTERFACE TIMING <sup>(4)</sup>   |                    |                                     |       |          |        |
| Clock width high                  | t <sub>CH</sub>    |                                     | 10    |          | ns     |
| Clock width low                   | t <sub>CL</sub>    |                                     | 10    |          | ns     |
| CS to Clock setup                 | t <sub>CSS</sub>   |                                     | 0     |          | ns     |
| Clock to CS hold                  | t <sub>CSH</sub>   |                                     | 10    |          | ns     |
| Clock to SDO prop delay           | t <sub>PD</sub>    |                                     | 2     | 20       | ns     |
| Load DAC pulsewidth               | t <sub>LDAC</sub>  |                                     | 20    |          | ns     |
| Data setup                        | t <sub>DS</sub>    |                                     | 10    |          | ns     |
| Data hold                         | t <sub>DH</sub>    |                                     | 10    |          | ns     |
|                                   |                    |                                     |       |          |        |
| Load setup                        | t <sub>LDS</sub>   |                                     | 5     |          | ns     |

(1)

Specifications subject to change without notice. All static performance tests (except I<sub>OUT</sub>) are performed in a closed-loop system using an external precision OPA277 I-to-V converter (2) amplifier. The DAC8802  $R_{FB}$  terminal is tied to the amplifier output. Typical values represent average readings measured at +25°C. These parameters are specified by design and not subject to production testing.

(3)

(4) All input control signals are specified with  $t_R = t_F = 2.5$  ns (10% to 90% of 3 V) and timed from a voltage level of 1.5 V.

## **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{DD}$  = 2.7 V to 5.5 V,  $I_{OUT}X$  = Virtual GND,  $A_{GND}X$  = 0 V,  $V_{REF}A$ , B = 10 V,  $T_A$  = full operating temperature range, unless otherwise noted.

| PARAMETER                            | SYMBOL                                | CONDITIONS                                                                                  | MIN | TYP  | MAX    | UNIT               |
|--------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------|-----|------|--------|--------------------|
| SUPPLY CHARACTERISTICS               | ;                                     | I                                                                                           |     |      | 1      |                    |
| Power supply range                   | V <sub>DD RANGE</sub>                 |                                                                                             | 2.7 |      | 5.5    | V                  |
| Dogitivo gupoly gurront              |                                       | Logic inputs = 0 V, $V_{DD}$ = 4.5 V to 5.5 V                                               |     | 2    | 5      | μΑ                 |
| Positive supply current              | I <sub>DD</sub>                       | Logic inputs = 0 V, $V_{DD}$ = 2.7 V to 3.6 V                                               |     | 1    | 2.5    | μA                 |
| Power dissipation                    | P <sub>DISS</sub>                     | Logic inputs = 0 V                                                                          |     |      | 0.0275 | mW                 |
| Power supply sensitivity             | P <sub>SS</sub>                       | $\Delta V_{DD} = \pm 5\%$                                                                   |     |      | 0.006  | %                  |
| AC CHARACTERISTICS <sup>(5)(6)</sup> |                                       |                                                                                             |     |      |        |                    |
|                                      |                                       | To $\pm 0.1\%$ of full-scale,<br>Data = 0000h to 3FFFh to 0000h                             |     | 0.3  |        | μs                 |
| Output voltage settling time         | t <sub>s</sub>                        | To $\pm 0.006\%$ of full-scale,<br>Data = 0000h to 3FFFh to 0000h                           |     | 0.5  |        | μs                 |
| Reference multiplying BW             | BW –3 dB                              | $V_{REF}X = 100 \text{ mV}_{RMS}$ , Data = 3FFFh, $C_{FB} = 3 \text{ pF}$                   |     | 10   |        | MHz                |
| DAC glitch impulse                   | Q                                     | $V_{REF}X = 10 V$ , Data = 1FFFh to 2000h to 1FFFh                                          |     | 5    |        | nV/s               |
| Feedthrough error                    | V <sub>OUT</sub> X/V <sub>REF</sub> X | Data = 0000h, V <sub>REF</sub> X = 100 mV <sub>RMS</sub> , f = 100 kHz                      |     | -70  |        | dB                 |
| Crosstalk error                      | V <sub>OUT</sub> A/V <sub>REF</sub> B | Data = 0000h, V <sub>REF</sub> B = 100 mV <sub>RMS</sub> ,<br>Adjacent channel, f = 100 kHz |     | -100 |        | dB                 |
| Digital feedthrough                  | Q                                     | $\overline{CS}$ = 1 and $f_{CLK}$ = 1 MHz                                                   |     | 1    |        | nV/s               |
| Total harmonic distortion Th         |                                       | $V_{REF}$ = 5 $V_{PP}$ , Data = 3FFFh, f = 1 kHz                                            |     | -105 |        | dB                 |
| Output spot noise voltage            | e <sub>n</sub>                        | f = 1 kHz, BW = 1 Hz                                                                        |     | 12   |        | nV/√ <del>Hz</del> |

(5) These parameters are specified by design and not subject to production testing.
(6) All ac characteristic tests are performed in a closed-loop system using an THS4011 I-to-V converter amplifier.

## PARAMETER MEASUREMENT INFORMATION





### **PIN CONFIGURATIONS**

DAC8802



#### **PIN DESCRIPTION**

| PIN | NAME               | DESCRIPTION                                                                                                                                                                                                                                 |
|-----|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | R <sub>FB</sub> A  | Establish voltage output for DAC A by connecting to external amplifier output.                                                                                                                                                              |
| 2   | V <sub>REF</sub> A | DAC A Reference voltage input terminal. Establishes DAC A full-scale output voltage. Can be tied to V <sub>DD</sub> pin.                                                                                                                    |
| 3   | I <sub>OUT</sub> A | DAC A Current output.                                                                                                                                                                                                                       |
| 4   | A <sub>GND</sub> A | DAC A Analog ground.                                                                                                                                                                                                                        |
| 5   | A <sub>GND</sub> B | DAC B Analog ground.                                                                                                                                                                                                                        |
| 6   | I <sub>OUT</sub> B | DAC B Current output.                                                                                                                                                                                                                       |
| 7   | V <sub>REF</sub> B | DAC B Reference voltage input terminal. Establishes DAC B full-scale output voltage. Can be tied to V <sub>DD</sub> pin.                                                                                                                    |
| 8   | R <sub>FB</sub> B  | Establish voltage output for DAC B by connecting to external amplifier output.                                                                                                                                                              |
| 9   | SDI                | Serial data input; data loads directly into the shift register.                                                                                                                                                                             |
| 10  | RS                 | Reset pin; active low input. Input registers and DAC registers are set to all 0s or midscale. Register data = 0x0000 when MSB = 0. Register data = 0x2000 when MSB = 1 for DAC8802.                                                         |
| 11  | CS                 | Chip-select; active low input. Disables shift register loading when high. Transfers serial register data to input register when CS goes high. Does not affect LDAC operation.                                                               |
| 12  | DGND               | Digital ground.                                                                                                                                                                                                                             |
| 13  | V <sub>DD</sub>    | Positive power-supply input. Specified range of operation is 2.7 V to 5.5 V.                                                                                                                                                                |
| 14  | MSB                | MSB bit sets output to either 0 or midscale during a RESET pulse ( $\overline{RS}$ ) or at system power-on. Output equals zero scale when MSB = 0 and midscale when MSB = 1. MSB pin can be permanently tied to ground or V <sub>DD</sub> . |
| 15  | LDAC               | Load DAC register strobe; level sensitive active low. Transfers all input register data to the DAC registers.<br>Asynchronous active low input. See Table 2 for operation.                                                                  |
| 16  | CLK                | Clock input. Positive edge clocks data into shift register.                                                                                                                                                                                 |



# TYPICAL CHARACTERISTICS: V<sub>DD</sub> = 5 V

At  $T_A = 25^{\circ}C$ ,  $+V_{DD} = 5$  V, unless otherwise noted.

### **Channel A**



# TYPICAL CHARACTERISTICS: $V_{DD} = 5 V$ (continued)

At  $T_A = 25^{\circ}C$ ,  $+V_{DD} = 5$  V, unless otherwise noted.

### **Channel B**





## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = 5 V (continued)

At  $T_A = 25^{\circ}C$ ,  $+V_{DD} = 5$  V, unless otherwise noted.





## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = 2.7 V

At  $T_A = 25^{\circ}C$ ,  $+V_{DD} = 2.7$  V, unless otherwise noted.

### **Channel A**





## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = 2.7 V (continued)

At  $T_{\text{A}}$  = 25°C, +V\_{\text{DD}} = 2.7 V, unless otherwise noted.

#### **Channel B**



Submit Documentation Feedback

## THEORY OF OPERATION

### **CIRCUIT OPERATION**

The DAC8802 contains two 14-bit, current-output, digital-to-analog converters (DACs). Each DAC has its own independent multiplying reference input. The DAC8802 uses a 3-wire, SPI-compatible serial data interface, with a configurable asynchronous  $\overline{RS}$  pin for half-scale (MSB = 1) or zero-scale (MSB = 0) preset. In addition, an LDAC strobe enables two-channel simultaneous updates for hardware-synchronized output voltage changes.

### **Digital-to-Analog Converters**

The DAC8802 contains two current-steering R-2R ladder DACs. Figure 30 shows a typical equivalent DAC. Each DAC contains a matching feedback resistor for use with an external I-to-V converter amplifier. The  $R_{FB}X$  pin is connected to the output of the external amplifier. The  $I_{OUT}X$  terminal is connected to the inverting input of the external amplifier. The  $A_{GND}X$  pin should be Kelvin-connected to the load point in the circuit requiring the full 14-bit accuracy.



Digital interface connections are omitted for clarity. Switches S1 and S2 are closed;  $V_{\text{DD}}$  must be powered.

#### Figure 30. Typical Equivalent DAC Channel

The DAC is designed to operate with both negative or positive reference voltages. The V<sub>DD</sub> power pin is only used by the logic to drive the DAC switches on and off. Note that a matching switch is used in series with the internal 5 k $\Omega$  feedback resistor. If users are attempting to measure the value of R<sub>FB</sub>, power must be applied to V<sub>DD</sub> in order to achieve continuity. The DAC output voltage is determined by V<sub>REF</sub> and the digital data (D) according to Equation 1:

$$V_{OUT} = -V_{REF} \times \frac{D}{16384}$$

(1)

Note that the output polarity is opposite of the V<sub>REF</sub> polarity for dc reference voltages.

The DAC is also designed to accommodate ac reference input signals. The DAC8802 accommodates input reference voltages in the range of -15 V to 15 V. The reference voltage inputs exhibit a constant nominal input resistance of 5 k $\Omega$ , ±20%. On the other hand, DAC outputs  $I_{OUT}A$  and B are code-dependent and produce various output resistances and capacitances.

The choice of external amplifier should take into account the variation in impedance generated by the DAC8802 on the amplifiers' inverting input node. The feedback resistance, in parallel with the DAC ladder resistance, dominates output voltage noise. For multiplying mode applications, an external feedback compensation capacitor,  $C_{FB}$  (4 pF to 20 pF typical), may be needed to provide a critically damped output response for step changes in reference input voltages.



Figure 15 shows the gain vs frequency performance at various attenuation settings using a 3 pF external feedback capacitor connected across the  $I_{OUT}X$  and  $R_{FB}X$  terminals. In order to maintain good analog performance, power supply bypassing of 0.01  $\mu$ F, in parallel with 1  $\mu$ F, is recommended. Under these conditions, a clean power supply with low ripple voltage capability should be used. Switching power supplies is usually not suitable for this application due to the higher ripple voltage and P<sub>SS</sub> frequency-dependent characteristics. It is best to derive the DAC8802 5-V supply from the system analog supply voltages (do not use the digital 5-V supply); see Figure 31.



Figure 31. Recommended Kelvin-Sensed Hookup



Figure 32. System Level Digital Interfacing

## SERIAL DATA INTERFACE

The DAC8802 uses a 3-wire ( $\overline{CS}$ , SDI, CLK) SPI-compatible serial data interface. Serial data of the DAC8802 is clocked into the serial input register in an 16-bit data-word format. MSB bits are loaded first. Table 1 defines the 16 data-word bits for the DAC8802.

Data is placed on the SDI pin, and clocked into the register on the positive clock edge of CLK subject to the data setup and data hold time requirements specified in the *Interface Timing* specifications of the Electrical Characteristics. Data can only be clocked in while the CS chip select pin is active low. For the DAC8802, only the last 16 bits clocked into the serial register are interrogated when the CS pin returns to the logic high state.

Since most microcontrollers output serial data in 8-bit bytes, two right-justified data bytes can be written to the DAC8802. Keeping the  $\overline{CS}$  line low between the first and second byte transfer will result in a successful serial register update.

Once the data is properly aligned in the shift register, the positive edge of the  $\overline{CS}$  initiates the transfer of new data to the target DAC register, determined by the decoding of address bits A1and A0. For the DAC8802, Table 1, Table 2, Table 3, and Figure 1 define the characteristics of the software serial interface.

#### Table 1. Serial Input Register Data Format, Data Loaded MSB First<sup>(1)</sup>

| Bit  | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 (LSB) |
|------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----------|
| Data | A1  | A0  | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0       |

(1) Only the last 16 bits of data clocked into the serial register (address + data) are inspected when the CS line positive edge returns to logic high. At this point an internally-generated load strobe transfers the serial register data contents (bits D13-D0) to the decoded DAC-input-register address determined by bits A1 and A0. Any extra bits clocked into the DAC8802 shift register are ignored; only the last 16 bits clocked in are used. If double-buffered data is not needed, the LDAC pin can be tied logic low to disable the DAC registers.

| CS | CLK | LDAC | RS | MSB | SERIAL SHIFT REGISTER                | INPUT REGISTER                                | DAC REGISTER         |
|----|-----|------|----|-----|--------------------------------------|-----------------------------------------------|----------------------|
| Н  | Х   | Н    | Н  | Х   | No effect                            | Latched                                       | Latched              |
| L  | L   | Н    | Н  | Х   | No effect                            | Latched                                       | Latched              |
| L  | ^+  | Н    | Н  | Х   | Shift register data advanced one bit | Latched                                       | Latched              |
| L  | Н   | н    | Н  | Х   | No effect                            | Latched                                       | Latched              |
| ^+ | L   | н    | Н  | Х   | No effect                            | Selected DAC updated with current SR contents | Latched              |
| Н  | Х   | L    | Н  | Х   | No effect                            | Latched                                       | Transparent          |
| Н  | Х   | н    | Н  | Х   | No effect                            | Latched                                       | Latched              |
| Н  | Х   | +↑   | Н  | Х   | No effect                            | Latched                                       | Latched              |
| Н  | Х   | н    | L  | 0   | No effect                            | Latched data = 0000h                          | Latched data = 0000h |
| Н  | Х   | Н    | L  | Н   | No effect                            | Latched data = 2000h                          | Latched data = 2000h |

## Table 2. Control Logic Truth Table<sup>(1)</sup>

(1)  $\uparrow$  + = Positive logic transition; **X** = Do not care

#### Table 3. Address Decode

| A1 | A0 | DAC DECODE      |
|----|----|-----------------|
| 0  | 0  | None            |
| 0  | 1  | DAC A           |
| 1  | 0  | DAC B           |
| 1  | 1  | DAC A and DAC B |

Figure 33 shows the equivalent logic interface for the key digital control pins for the DAC8802.



Figure 33. DAC8802 Equivalent Logic Interface

Two additional pins  $\overline{\text{RS}}$  and MSB provide hardware control over the preset function and DAC register loading. If these functions are not needed, the  $\overline{\text{RS}}$  pin can be tied to logic high. The asynchronous input  $\overline{\text{RS}}$  pin forces all input and DAC registers to either the zero-code state (MSB = 0), or the half-scale state (MSB = 1).

### POWER ON RESET

When the V<sub>DD</sub> power supply is turned on, an internal reset strobe forces all the Input and DAC registers to the zero-code state or half-scale, depending on the MSB pin voltage. The V<sub>DD</sub> power supply should have a smooth positive ramp without drooping, in order to have consistent results, especially in the region of V<sub>DD</sub> = 1.5 V to 2.3 V. The DAC register data stays at the zero or half-scale setting until a valid serial register data load takes place.

#### ESD Protection Circuits

All logic-input pins contain back-biased ESD protection zener diodes connected to ground (DGND) and  $V_{DD}$ , as shown in Figure 34.



Figure 34. Equivalent ESD Protection Circuits

## PCB LAYOUT

The DAC8802 is a high-accuracy DAC that can have its performance compromised by grounding and printed circuit board (PCB) lead trace resistance. The 14-bit DAC8802 with a 10-V full-scale range has an LSB value of 610  $\mu$ V. The ladder and associated reference and analog ground currents for a given channel can be as high as 2 mA. With this 2 mA current level, a series wiring and connector resistance of only 305 m $\Omega$  will cause 1 LSB of voltage drop. The preferred PCB layout for the DAC8802 is to have all A<sub>GND</sub>X pins connected directly to an analog ground plane at the unit. The noninverting input of each channel I/V converter should also either connect directly to the analog ground plane or have an individual sense trace back to the A<sub>GND</sub>X pin connection. The feedback resistor trace to the I/V converter should also be kept short and low resistance to prevent IR drops from contributing to gain error. This attention to wiring ensures the optimal performance of the DAC8802.

### **APPLICATION INFORMATION**

The DAC8802, a 2-quadrant multiplying DAC, can be used to generate a unipolar output. The polarity of the full-scale output  $I_{OUT}$  is the inverse of the input reference voltage at  $V_{REF}$ .

Some applications require full 4-quadrant multiplying capabilities or bipolar output swing, as shown in Figure 35. An additional external op amp (A2) is added as a summing amp. In this circuit, the first and second amps (A1 and A2) provide a gain of 2X that widens the output span to 20 V. A 4-quadrant multiplying circuit is implemented by using a 10-V offset of the reference voltage to bias A2. According to the following circuit transfer equation (Equation 2), input data (D) from code 0 to full scale produces output voltages of  $V_{OUT} = -10$  V to  $V_{OUT} = 10$  V.

$$V_{OUT} = \left(\frac{D}{8192} - 1\right) \times V_{REF}$$
(2)



Digital interface connections omitted for clarity.

A. This figure represents one channel only. X is channel A or B (i.e.  $V_{REF} x = V_{REF}A$  or  $V_{REF}B$ )

#### Figure 35. Four-Quadrant Multiplying Application Circuit

### **Cross-Reference**

The DAC8802 has an industry-standard pinout. Table 4 provides the cross-reference information.

| PRODUCT    | INL<br>(LSB) | DNL<br>(LSB) | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>DESCRIPTION                       | PACKAGE<br>OPTION | CROSS-REFERENCE<br>PART NUMBER |
|------------|--------------|--------------|-----------------------------------|----------------------------------------------|-------------------|--------------------------------|
| DAC8802IPW | ±1           | ±1           | -40°C to 85°C                     | 16-Lead Thin Shrink<br>Small-Outline Package | TSSOP-16          | AD5555CRU                      |

#### Table 4. Cross-Reference



## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |                 | (6)                           |                     |              |                         |         |
| DAC8802IPW       | ACTIVE | TSSOP        | PW                 | 16   | 90             | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | DAC8802                 | Samples |
| DAC8802IPWG4     | ACTIVE | TSSOP        | PW                 | 16   | 90             | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | DAC8802                 | Samples |
| DAC8802IPWR      | ACTIVE | TSSOP        | PW                 | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | DAC8802                 | Samples |
| DAC8802IPWRG4    | ACTIVE | TSSOP        | PW                 | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | DAC8802                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



|  | *All | dimensions | are | nominal |
|--|------|------------|-----|---------|
|--|------|------------|-----|---------|

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DAC8802IPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DAC8802IPWR | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |



www.ti.com

5-Jan-2022

## TUBE



#### \*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| DAC8802IPW   | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| DAC8802IPWG4 | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |

# **PW0016A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated