









ZHCSBL9F-OCTOBER 2012-REVISED MAY 2016

# ADS42JBx9 14 位和 16 位 250MSPS 模数转换器

# **1** 特性

- 双通道
- 14 和 16 位分辨率
- 最大时钟速率: 250MSPS
- 支持高阻抗输入的模拟输入缓冲器
- 支持
- 1 分频, 2 分频和 4 分频的灵活输入时钟缓冲器
- 2V<sub>PP</sub> 和 2.5V<sub>PP</sub> 差分满量程输入(SPI 可编程)
- 双倍数据速率 (DDR) 或四倍数据速率 (QDR) 低压 差分信令 (LVDS) 接口
- 64 引脚超薄型四方扁平无引线 (VQFN) 封装 (9mm × 9mm)
- 功耗: 820mW/通道
- 间隙抖动: 85 f<sub>s</sub>
- 内部抖动
- 通道隔离: 100dB
- f<sub>IN</sub> = 170MHz、2 V<sub>PP</sub>、-1dBFS 条件下的性能
  - 信噪比 (SNR): 73.2dBFS
  - 无杂散动态范围 (SFDR):
    - 87dBc(二次谐波 (HD2) 和三次谐波 (HD3))
    - 100dBc (非 HD2 和 HD3)
- f<sub>IN</sub> = 170MHz、
  - 2.5 V<sub>PP</sub>、-1dBFS 条件下的性能:
  - SNR: 74.9dBFS
  - SFDR:
    - 85dBc (HD2 和 HD3)
    - 97dBc (非 HD2 和 HD3)



- 2 应用
- 通信和线缆基础设施

Tools &

Software

- 多载波、多模蜂窝接收器
- 雷达和智能天线阵列
- 宽带无线
- 测试和测量仪器
- 软件定义的和多样性射频
- 微波和双通道 I/O 接收器
- 集线器
- 功率放大器线性化

# 3 说明

ADS42LB49 和 ADS42LB69 是高线性度、双通道、 14 和 16 位

250MSPS 模式转换器 (ADC) 系列,支持 DDR 和 QDR LVDS 输出接口。已缓冲模拟输入在大大减少采 样保持毛刺脉冲能量的同时,在宽频率范围内提供统一 的输入阻抗。采样时钟分频器可实现更灵活的系统时钟 架构设计。ADS42LBx9 以低功耗在宽输入频率范围内 提供出色的无杂散动态范围 (SFDR)。

## 器件信息<sup>(1)</sup>

| 器件型号      | 封装 接口选项 |                     |  |  |
|-----------|---------|---------------------|--|--|
|           |         | 14 位 DDR 或 QDR LVDS |  |  |
| ADS42LB49 |         | 14 位 JESD204B       |  |  |
|           |         | 16 位 DDR 或 QDR LVDS |  |  |
| ADS42LD09 |         | 16 位 JESD204B       |  |  |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

1

2

3

4

5

6

7

2

ZHCSBL9F-OCTOBER 2012-REVISED MAY 2016

# 目录

8

9

11

8.1

8.2

8.3

8.4

8.5

12.3 12.4

| 特性    |                                                   |  |
|-------|---------------------------------------------------|--|
| 应用    | 1                                                 |  |
| 说明    | 1                                                 |  |
| 修订    | 7.历史记录                                            |  |
| Pin ( | Configuration and Functions 4                     |  |
| Spec  | cifications 9                                     |  |
| 6.1   | Absolute Maximum Ratings 9                        |  |
| 6.2   | FSD Ratings 9                                     |  |
| 6.3   | Recommended Operating Conditions                  |  |
| 6.4   | Thermal Information                               |  |
| 6.5   | Electrical Characteristics: ADS42LB69 (16-Bit) 11 |  |
| 6.6   | Electrical Characteristics: ADS42LB49 (14-Bit) 12 |  |
| 6.7   | Electrical Characteristics: General               |  |
| 6.8   | Digital Characteristics 14                        |  |
| 6.9   | Timing Requirements: General 15                   |  |
| 6.10  | Timing Requirements: DDR LVDS Mode 15             |  |
| 6.11  | Timing Requirements: QDR LVDS Mode 16             |  |
| 6.12  | 2 Typical Characteristics: ADS42LB69 17           |  |
| 6.13  | Typical Characteristics: ADS42LB49 22             |  |
| 6.14  | Typical Characteristics: Common 27                |  |
| 6.15  | Typical Characteristics: Contour 28               |  |
| Para  | ameter Measurement Information                    |  |

# 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| CI | Anges from Revision E (December 2014) to Revision F Added Using the ADS42LBx9 In Time-Domain, Low-Frequency Pulse Applications section |    |  |
|----|----------------------------------------------------------------------------------------------------------------------------------------|----|--|
| •  | Added Using the ADS42LBx9 In Time-Domain, Low-Frequency Pulse Applications section                                                     | 63 |  |
| •  | 添加了社区资源部分                                                                                                                              | 70 |  |

Changes from Revision D (September 2013) to Revision E

| • | 已添加 ESD 额定值表和特性 描述,器件功能模式,应用和实施,电源相关建议,布局,器件和文档支持以及机械、<br>封装和可订购信息部分                         | 1   |
|---|----------------------------------------------------------------------------------------------|-----|
| • | Deleted Ordering Information section                                                         | . 4 |
| • | Merged all Pin Functions tables into one table                                               | 7   |
| • | Changed INAP, INAM pin numbers for ADS42LB69 and ADS42LB49 DDR LVDS in pin assignments table | 7   |
| • | Added footnote to Table 1                                                                    | 15  |
| • | Added footnote to Table 2                                                                    | 16  |
| • | Changed pin 34 to pin 37 in Figure 79                                                        | 36  |

## Changes from Revision C (September 2013) to Revision D

| • | 已更改 器件状态改为量产数据    | 1 |
|---|-------------------|---|
| • | 已添加 整个文档内的预发布版本变化 | 1 |

# Changes from Revision B (March 2013) to Revision C

已添加 通篇进行了 pre-RTM 修改 ......1



Feature Description...... 35

Device Functional Modes...... 40

8.6 Register Maps ...... 47

9.2 Typical Application ..... 60 

11.1 Layout Guidelines ...... 67 11.2 Layout Example ..... 68 12 器件和文档支持 ...... 70 商标......70

静电放电警告......70 13 机械、封装和可订购信息...... 70

RUMENTS

Page

Page

Page



ZHCSBL9F-OCTOBER 2012-REVISED MAY 2016

| Changes from Revision A (November 2012) to Revision B | Page |
|-------------------------------------------------------|------|
| • 已添加 通篇进行了 pre-RTM 修改                                |      |
| Changes from Original (October 2012) to Revision A    | Page |
| <ul> <li>已添加 通篇进行了 pre-RTM 修改</li> </ul>              | 1    |

ADS42LB49, ADS42LB69 ZHCSBL9F-OCTOBER 2012-REVISED MAY 2016



www.ti.com.cn

# 5 Pin Configuration and Functions













# ADS42LB69, ADS42LB49 QDR LVDS: RGC Package 64-Pin VQFN Top View



www.ti.com.cn



ZHCSBL9F-OCTOBER 2012-REVISED MAY 2016

|                      |                       |                       | Pin Funct                | ions |                                                                                                                                      |
|----------------------|-----------------------|-----------------------|--------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------|
| PIN                  |                       |                       |                          |      |                                                                                                                                      |
| NAME                 | ADS42LB69<br>DDR LVDS | ADS42LB49<br>DDR LVDS | QDR LVDS                 | I/O  | DESCRIPTION                                                                                                                          |
| INPUT AND REFERENCE  |                       |                       | IL.                      | 1    |                                                                                                                                      |
| INAP, INAM           | 35, 34                | 35, 34                | 34, 35                   | I    | Differential analog input for channel A                                                                                              |
| INBP, INBM           | 14, 15                | 14, 15                | 14, 15                   | I    | Differential analog input for channel B                                                                                              |
| VCM                  | 27                    | 27                    | 27                       | 0    | Common-mode voltage for analog inputs, 1.9 V                                                                                         |
| CLOCK AND SYNC       |                       | 1                     | 1                        |      |                                                                                                                                      |
| CLKINP, CLKINM       | 25, 24                | 25, 24                | 24, 25                   | I    | Differential clock input for ADC                                                                                                     |
| SYNCINP, SYNCINM     | 29, 30                | 29, 30                | 29, 30                   | I    | External sync input. If not used, connect SYNCINP to GND and SYNCINM to AVDD.                                                        |
| CONTROL AND SERIAL   | +                     |                       | +                        | *    |                                                                                                                                      |
| CTRL1                | 37                    | 37                    | 37                       | I/O  | Can be configured as power-down input pin or as OVR output pin for channel A, depending on the register bit PDN/OVR FOR CTRL PINS.   |
| CTRL2                | 12                    | 12                    | 12                       | I/O  | Can be configured as power-down input pin or as OVR output pin for channel B, depending on the register bit PDN/OVR FOR CTRL PINS    |
| NC                   | —                     | _                     | 39, 40, 55-58, 60,<br>61 | _    | Do not connect                                                                                                                       |
| NC/OVR               | _                     | 9, 10, 39, 40         | _                        | _    | If the OVR ON LSB bit is set, these pins can be used because they carry overrange information. Otherwise, do not connect these pins. |
| Reserved             | 28                    | 28                    | 28                       |      | Do not connect                                                                                                                       |
| RESET                | 22                    | 22                    | 22                       | I    | Hardware reset. Active high.                                                                                                         |
| SCLK                 | 18                    | 18                    | 18                       | I    | Serial interface clock input                                                                                                         |
| SDATA                | 19                    | 19                    | 19                       | I    | Serial interface data input                                                                                                          |
| SDOUT                | 21                    | 21                    | 21                       | 0    | Serial interface data output                                                                                                         |
| SEN                  | 20                    | 20                    | 20                       | I    | Serial interface enable                                                                                                              |
| DATA INTERFACE       |                       |                       |                          |      |                                                                                                                                      |
| CLKOUTP, CLKOUTM     | 57, 56                | 57, 56                | _                        | 0    | Differential LVDS output clock                                                                                                       |
| DA[3:0]P, DA[3:0]M   | _                     | _                     | 41-44, 47, 48, 50,<br>51 | 0    | 4-bit QDR LVDS output interface for channel A                                                                                        |
| DA[14:0]P, DA[14:0]M | 39-48, 50-55          | 41-48, 50-55          | _                        | 0    | DDR LVDS output interface for channel A                                                                                              |
| DACLKP, DACLKM       | _                     | _                     | 45, 46                   | 0    | Differential output clock for channel A                                                                                              |
| DAFRAMEP, DAFRAMEM   | —                     | —                     | 52, 53                   |      | Differential frame clock output for channel A                                                                                        |
| DB[3:0]P, DB[3:0]M   | —                     | —                     | 1, 2, 5-8, 62, 63        | _    | 4-bit QDR LVDS output interface for channel B                                                                                        |
| DB[14:0]P, DB[14:0]M | 1-10, 58-63           | 1-8, 58-63            | _                        | 0    | DDR LVDS output interface for channel B                                                                                              |
| DBCLKP, DBCLKM       |                       | _                     | 3, 4                     |      | Differential output clock for channel A                                                                                              |
| DBFRAMEP, DBFRAMEM   | _                     |                       | 9, 10                    |      | Differential frame clock output for channel A                                                                                        |





www.ti.com.cn

# Pin Functions (continued)

|              | PIN                               |                                   |                                   |     |                                             |
|--------------|-----------------------------------|-----------------------------------|-----------------------------------|-----|---------------------------------------------|
| NAME         | ADS42LB69<br>DDR LVDS             | ADS42LB49<br>DDR LVDS             | QDR LVDS                          | I/O | DESCRIPTION                                 |
| OVRA         | —                                 | —                                 | 54                                | 0   | Overrange indication channel A              |
| OVRB         | —                                 | —                                 | 59                                | 0   | Overrange indication channel A              |
| POWER SUPPLY |                                   |                                   |                                   |     |                                             |
| AVDD         | 13, 16, 23, 26, 31,<br>33, 36, 38 | 13, 16, 23, 26, 31,<br>33, 36, 38 | 13, 16, 23, 26, 31,<br>33, 36, 38 | Ι   | Analog 1.8-V power supply                   |
| AVDD3V       | 17, 32                            | 17, 32                            | 17, 32                            | I   | Analog 3.3 V power supply for analog buffer |
| DRVDD        | 11, 49, 64                        | 11, 49, 64                        | 11, 49, 64                        | I   | Digital 1.8-V power supply                  |
| GND          | Ground pad                        | Ground pad                        | Ground pad                        | I   | Ground                                      |



# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                               |                                       | MIN  | MAX        | UNIT |  |
|-------------------------------|---------------------------------------|------|------------|------|--|
|                               | AVDD3V                                | -0.3 | 3.6        |      |  |
| Supply voltage                | AVDD                                  | -0.3 | 2.1        | V    |  |
|                               | DRVDD                                 | -0.3 | 2.1        |      |  |
| Voltage between AGND and DGN  | ND                                    | -0.3 | 0.3        | V    |  |
| Voltage applied to input pins | INA, INBP, INA, INBM                  | -0.3 | 3          |      |  |
|                               | CLKINP, CLKINM                        | -0.3 | AVDD + 0.3 | V    |  |
|                               | SYNCINP, SYNCINM                      | -0.3 | AVDD + 0.3 | V    |  |
|                               | SCLK, SEN, SDATA, RESET, CTRL1, CTRL2 | -0.3 | 3.9        |      |  |
| Temperature                   | Operating free-air, T <sub>A</sub>    | -40  | +85        |      |  |
|                               | Operating junction, T <sub>J</sub>    |      | +125       | °C   |  |
|                               | Storage, T <sub>stg</sub>             | -65  | +150       |      |  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                                   | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

ZHCSBL9F-OCTOBER 2012-REVISED MAY 2016

STRUMENTS www.ti.com.cn

EXAS

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                   |                                          |                                          | MIN                | NOM     | MAX  | UNIT            |
|-------------------|------------------------------------------|------------------------------------------|--------------------|---------|------|-----------------|
| SUPPLIES          |                                          |                                          |                    |         |      |                 |
| AVDD              | Analog supply voltage                    |                                          | 1.7                | 1.8     | 1.9  | V               |
| AVDD3V            | Analog buffer supply voltage             |                                          | 3.15               | 3.3     | 3.45 | V               |
| DRVDD             | Digital supply voltage                   |                                          | 1.7                | 1.8     | 1.9  | V               |
| ANALOG INPUT      | ſS                                       |                                          |                    |         |      |                 |
| N                 |                                          | Default after reset                      |                    | 2       |      | N/              |
| VID               | Differential input voltage range         | Register programmable <sup>(2)</sup>     |                    | 2.5     |      | VPP             |
| V <sub>ICR</sub>  | Input common-mode voltage                |                                          | VCM :              | ± 0.025 |      | V               |
|                   | Maximum analog input frequency v         | vith 2.5-V <sub>PP</sub> input amplitude |                    | 250     |      | MHz             |
|                   | Maximum analog input frequency v         | vith 2-V <sub>PP</sub> input amplitude   |                    | 400     |      | MHz             |
| CLOCK INPUT       |                                          |                                          |                    |         |      |                 |
|                   | Innut clock comple rate                  | QDR interface                            | 30                 |         | 250  | MODO            |
|                   | input clock sample rate                  | DDR interface                            | 10                 |         | 250  | 1013P3          |
|                   |                                          | Sine wave, ac-coupled                    | 0.3 <sup>(3)</sup> | 1.5     |      |                 |
|                   | Input clock amplitude differential       | LVPECL, ac-coupled                       |                    | 1.6     |      | V <sub>PP</sub> |
|                   | (V <sub>CLKP</sub> – V <sub>CLKM</sub> ) | LVDS, ac-coupled                         |                    | 0.7     |      |                 |
|                   |                                          | LVCMOS, single-ended, ac-coupled         |                    | 1.5     |      | V               |
|                   | Input clock duty cycle                   |                                          | 35%                | 50%     | 65%  |                 |
| DIGITAL OUTPU     | JTS                                      |                                          |                    |         |      |                 |
| C <sub>LOAD</sub> | Maximum external load capacitanc         | e from each output pin to DRGND          |                    | 3.3     |      | pF              |
| R <sub>LOAD</sub> | Single-ended load resistance             |                                          |                    | +50     |      | Ω               |
| T <sub>A</sub>    | Operating free-air temperature           |                                          | -40                |         | +85  | °C              |

After power-up, to reset the device for the first time, *only use the RESET pin*. Refer to the *Register Initialization* section.
 For details, refer to the *Digital Gain* section.

Refer to the Performance vs Clock Amplitude curves, Figure 27 and Figure 28. (3)

## 6.4 Thermal Information

|                       |                                              | ADS42LBx9  |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RGC (VQFN) | UNIT |
|                       |                                              | 64 PINS    |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 22.9       | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 7.1        | °C/W |
| $R_{	heta JB}$        | Junction-to-board thermal resistance         | 2.5        | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.1        | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 2.5        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 0.2        | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



# 6.5 Electrical Characteristics: ADS42LB69 (16-Bit)

Typical values are at  $T_A = +25^{\circ}$ C, AVDD = 1.8 V, AVDD3V = 3.3 V, DRVDD = 1.8 V, 50% clock duty cycle, -1-dBFS differential analog input, and sampling rate = 250 MSPS, unless otherwise noted. Minimum and maximum values are across the full temperature range of  $T_{MIN} = -40^{\circ}$ C to  $T_{MAX} = +85^{\circ}$ C, AVDD = 1.8 V, AVDD3V = 3.3 V, DRVDD = 1.8 V.

| DADAMETED                |                                                  | TEST CONDITIONS                                                                                              | 2-V <sub>PP</sub> FULL-SCALE |       |     | 2.5-V <sub>PP</sub> FULL-SCALE |       |     |                |  |
|--------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------------|-------|-----|--------------------------------|-------|-----|----------------|--|
|                          | PARAMETER                                        | TEST CONDITIONS                                                                                              | MIN                          | TYP   | MAX | MIN                            | TYP   | MAX | UNIT           |  |
|                          |                                                  | f <sub>IN</sub> = 10 MHz                                                                                     |                              | 73.9  |     |                                | 75.8  |     |                |  |
| CNID                     | Signal to point ratio                            | f <sub>IN</sub> = 70 MHz                                                                                     |                              | 73.7  |     |                                | 75.5  |     |                |  |
| SINK                     | Signal-to-hoise ratio                            | f <sub>IN</sub> = 170 MHz                                                                                    | 70.8                         | 73.2  |     |                                | 74.7  |     | UDF5           |  |
|                          |                                                  | f <sub>IN</sub> = 230 MHz                                                                                    |                              | 72.8  |     |                                | 74.1  |     |                |  |
|                          |                                                  | f <sub>IN</sub> = 10 MHz                                                                                     |                              | 73.7  |     |                                | 75.1  |     |                |  |
|                          | Cignal to point and distortion ratio             | f <sub>IN</sub> = 70 MHz                                                                                     |                              | 73.6  |     |                                | 75.3  |     |                |  |
| SINAD                    | Signal-to-hoise and distortion ratio             | f <sub>IN</sub> = 170 MHz                                                                                    | 69.6                         | 73.1  |     |                                | 74.2  |     |                |  |
|                          |                                                  | f <sub>IN</sub> = 230 MHz                                                                                    |                              | 72.5  |     |                                | 73.4  |     |                |  |
|                          |                                                  | f <sub>IN</sub> = 10 MHz                                                                                     |                              | 87    |     |                                | 83    |     |                |  |
| 0500                     | Spurious-free dynamic range                      | f <sub>IN</sub> = 70 MHz                                                                                     |                              | 90    |     |                                | 88    |     |                |  |
| SEDR                     | (including second and third harmonic distortion) | f <sub>IN</sub> = 170 MHz                                                                                    | 81                           | 87    |     |                                | 85    |     | dBc            |  |
|                          |                                                  | f <sub>IN</sub> = 230 MHz                                                                                    |                              | 86    |     |                                | 83    |     |                |  |
| THD Total harmonic disto |                                                  | f <sub>IN</sub> = 10 MHz                                                                                     |                              | 86    |     |                                | 82    |     |                |  |
|                          | Tatal bases on in distantian                     | f <sub>IN</sub> = 70 MHz                                                                                     |                              | 89    |     |                                | 87    |     |                |  |
|                          | Total harmonic distortion                        | f <sub>IN</sub> = 170 MHz                                                                                    | 78                           | 85    |     |                                | 82    |     | dBc            |  |
|                          |                                                  | f <sub>IN</sub> = 230 MHz                                                                                    |                              | 83    |     |                                | 81    |     |                |  |
| HD2 2nd-                 |                                                  | f <sub>IN</sub> = 10 MHz                                                                                     |                              | 97    |     |                                | 95    |     |                |  |
|                          | 2nd-order harmonic distortion                    | f <sub>IN</sub> = 70 MHz                                                                                     |                              | 90    |     |                                | 88    |     |                |  |
|                          |                                                  | f <sub>IN</sub> = 170 MHz                                                                                    | 81                           | 87    |     |                                | 85    |     | aBc            |  |
|                          |                                                  | f <sub>IN</sub> = 230 MHz                                                                                    |                              | 86    |     |                                | 84    |     |                |  |
|                          |                                                  | f <sub>IN</sub> = 10 MHz                                                                                     |                              | 87    |     |                                | 83    |     |                |  |
|                          |                                                  | f <sub>IN</sub> = 70 MHz                                                                                     |                              | 96    |     |                                | 94    |     | dBc            |  |
| HD3                      | 3rd-order narmonic distortion                    | f <sub>IN</sub> = 170 MHz                                                                                    | 81                           | 91    |     |                                | 85    |     |                |  |
|                          |                                                  | f <sub>IN</sub> = 230 MHz                                                                                    |                              | 87    |     |                                | 83    |     |                |  |
|                          |                                                  | f <sub>IN</sub> = 10 MHz                                                                                     |                              | 102   |     |                                | 103   |     |                |  |
|                          | Worst spur                                       | f <sub>IN</sub> = 70 MHz                                                                                     |                              | 101   |     |                                | 103   |     | dPo            |  |
|                          | harmonics)                                       | f <sub>IN</sub> = 170 MHz                                                                                    | 87                           | 101   |     |                                | 101   |     | UDC            |  |
|                          |                                                  | f <sub>IN</sub> = 230 MHz                                                                                    |                              | 100   |     |                                | 100   |     |                |  |
|                          | Two tone intermedulation distortion              | $f_1 = 46$ MHz, $f_2 = 50$ MHz,<br>each tone at -7 dBFS                                                      |                              | 97    |     |                                | 94    |     |                |  |
| IND                      |                                                  | $f_1 = 185 \text{ MHz}, f_2 = 190 \text{ MHz},$<br>each tone at -7 dBFS                                      |                              | 94    |     |                                | 90    |     | UDF 5          |  |
|                          | Crosstalk                                        | 20-MHz, full-scale signal on channel<br>under observation;<br>170-MHz, full-scale signal on other<br>channel |                              | 100   |     |                                | 100   |     | dB             |  |
|                          | Input overload recovery                          | Recovery to within 1% (of full-scale) for<br>6-dB overload with sine-wave input                              |                              | 1     |     |                                | 1     |     | Clock<br>cycle |  |
| PSRR                     | AC power-supply rejection ratio                  | For 50-mV <sub>PP</sub> signal on AVDD supply, up to 10 MHz                                                  |                              | > 40  |     |                                | > 40  |     | dB             |  |
| ENOB                     | Effective number of bits                         | f <sub>IN</sub> = 170 MHz                                                                                    |                              | 11.85 |     |                                | 12.03 |     | LSBs           |  |
| DNL                      | Differential nonlinearity                        | f <sub>IN</sub> = 170 MHz                                                                                    |                              | ±0.6  |     |                                | ±0.6  |     | LSBs           |  |
| INL                      | Integrated nonlinearity                          | f <sub>IN</sub> = 170 MHz                                                                                    |                              | ±3    | ±8  |                                | ±3.5  |     | LSBs           |  |

ZHCSBL9F-OCTOBER 2012-REVISED MAY 2016

# 6.6 Electrical Characteristics: ADS42LB49 (14-Bit)

Typical values are at  $T_A = +25^{\circ}$ C, AVDD = 1.8 V, AVDD3V = 3.3 V, DRVDD = 1.8 V, 50% clock duty cycle, -1-dBFS differential analog input, and sampling rate = 250 MSPS, unless otherwise noted. Minimum and maximum values are across the full temperature range of  $T_{MIN} = -40^{\circ}$ C to  $T_{MAX} = +85^{\circ}$ C, AVDD = 1.8 V, AVDD3V = 3.3 V, DRVDD = 1.8 V.

| DADAMETED |                                                  | TEST CONDITIONS                                                                                              | 2-V <sub>PP</sub> | 2-V <sub>PP</sub> FULL-SCALE |     |     | 2.5-V <sub>PP</sub> FULL-SCALE |     |                |  |
|-----------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------|------------------------------|-----|-----|--------------------------------|-----|----------------|--|
|           | PARAMETER                                        | TEST CONDITIONS                                                                                              | MIN               | TYP                          | MAX | MIN | TYP                            | MAX | UNIT           |  |
|           |                                                  | f <sub>IN</sub> = 10 MHz                                                                                     |                   | 73.3                         |     |     | 74.9                           |     |                |  |
| CNID      | Cignal to point ratio                            | f <sub>IN</sub> = 70 MHz                                                                                     |                   | 73.1                         |     |     | 74.7                           |     |                |  |
| SINK      | Signal-to-noise ratio                            | f <sub>IN</sub> = 170 MHz                                                                                    | 69.5              | 72.7                         |     |     | 74.1                           |     | OBE2           |  |
|           |                                                  | f <sub>IN</sub> = 230 MHz                                                                                    |                   | 72.3                         |     |     | 73.5                           |     |                |  |
|           |                                                  | f <sub>IN</sub> = 10 MHz                                                                                     |                   | 73.1                         |     |     | 74.1                           |     |                |  |
|           | Cignal to pains and distortion ratio             | f <sub>IN</sub> = 70 MHz                                                                                     |                   | 73.1                         |     |     | 74.4                           |     |                |  |
| SINAD     | Signal-to-hoise and distortion ratio             | f <sub>IN</sub> = 170 MHz                                                                                    | 68.5              | 72.6                         |     |     | 73.6                           |     | UDF 5          |  |
|           |                                                  | f <sub>IN</sub> = 230 MHz                                                                                    |                   | 72                           |     |     | 72.9                           |     |                |  |
|           |                                                  | f <sub>IN</sub> = 10 MHz                                                                                     |                   | 87                           |     |     | 82                             |     |                |  |
|           | Spurious-free dynamic range                      | f <sub>IN</sub> = 70 MHz                                                                                     |                   | 90                           |     |     | 88                             |     |                |  |
| SFDR      | (including second and third harmonic distortion) | f <sub>IN</sub> = 170 MHz                                                                                    | 79                | 87                           |     |     | 85                             |     | dBc            |  |
|           |                                                  | f <sub>IN</sub> = 230 MHz                                                                                    |                   | 86                           |     |     | 83                             |     |                |  |
|           |                                                  | f <sub>IN</sub> = 10 MHz                                                                                     |                   | 86                           |     |     | 81                             |     |                |  |
| THD 1     | <b>-</b>                                         | f <sub>IN</sub> = 70 MHz                                                                                     |                   | 89                           |     |     | 87                             |     | 15             |  |
|           | lotal narmonic distortion                        | f <sub>IN</sub> = 170 MHz                                                                                    | 76                | 85                           |     |     | 82                             |     | dBc            |  |
|           |                                                  | f <sub>IN</sub> = 230 MHz                                                                                    |                   | 83                           |     |     | 81                             |     |                |  |
|           |                                                  | f <sub>IN</sub> = 10 MHz                                                                                     |                   | 97                           |     |     | 95                             |     |                |  |
| HD2       |                                                  | f <sub>IN</sub> = 70 MHz                                                                                     |                   | 90                           |     |     | 88                             |     | 15             |  |
|           |                                                  | f <sub>IN</sub> = 170 MHz                                                                                    | 79                | 87                           |     |     | 85                             |     | aBc            |  |
|           |                                                  | f <sub>IN</sub> = 230 MHz                                                                                    |                   | 86                           |     |     | 84                             |     |                |  |
|           |                                                  | f <sub>IN</sub> = 10 MHz                                                                                     |                   | 87                           |     |     | 82                             |     |                |  |
|           | Ord order hormonic distortion                    | f <sub>IN</sub> = 70 MHz                                                                                     |                   | 96                           |     |     | 94                             |     | dBc            |  |
| прз       | Sid-order harmonic distortion                    | f <sub>IN</sub> = 170 MHz                                                                                    | 79                | 91                           |     |     | 85                             |     |                |  |
|           |                                                  | f <sub>IN</sub> = 230 MHz                                                                                    |                   | 87                           |     |     | 83                             |     |                |  |
|           |                                                  | f <sub>IN</sub> = 10 MHz                                                                                     |                   | 104                          |     |     | 103                            |     |                |  |
|           | Worst spur                                       | f <sub>IN</sub> = 70 MHz                                                                                     |                   | 101                          |     |     | 103                            |     | dPa            |  |
|           | harmonics)                                       | f <sub>IN</sub> = 170 MHz                                                                                    | 87                | 100                          |     |     | 101                            |     | UDC            |  |
|           |                                                  | f <sub>IN</sub> = 230 MHz                                                                                    |                   | 99                           |     |     | 100                            |     |                |  |
|           | Two tono intermedulation distortion              | $f_1 = 46 \text{ MHz}, f_2 = 50 \text{ MHz},$<br>each tone at -7 dBFS                                        |                   | 99                           |     |     | 95                             |     | ARES           |  |
|           |                                                  | $f_1 = 185 \text{ MHz}, f_2 = 190 \text{ MHz},$<br>each tone at -7 dBFS                                      |                   | 93                           |     |     | 93                             |     | UDFS           |  |
|           | Crosstalk                                        | 20-MHz, full-scale signal on channel<br>under observation;<br>170-MHz, full-scale signal on other<br>channel |                   | 100                          |     |     | 90                             |     | dB             |  |
|           | Input overload recovery                          | Recovery to within 1% (of full-scale) for<br>6-dB overload with sine-wave input                              |                   | 1                            |     |     | 1                              |     | Clock<br>cycle |  |
| PSRR      | AC power-supply rejection ratio                  | For a 50-mV <sub>PP</sub> signal on AVDD supply, up to 10 MHz                                                |                   | > 40                         |     |     | > 40                           |     | dB             |  |
| ENOB      | Effective number of bits                         | f <sub>IN</sub> = 170 MHz                                                                                    |                   | 11.76                        |     |     | 11.93                          |     | LSBs           |  |
| DNL       | Differential nonlinearity                        | f <sub>IN</sub> = 170 MHz                                                                                    |                   | ±0.15                        |     |     | ±0.15                          |     | LSBs           |  |
| INL       | Integrated nonlinearity                          | f <sub>IN</sub> = 170 MHz                                                                                    |                   | ±0.75                        | ±3  |     | ±0.9                           |     | LSBs           |  |



www.ti.com.cn



# 6.7 Electrical Characteristics: General

Typical values are at +25°C, AVDD = 1.8 V, AVDD3V = 3.3 V, DRVDD = 1.8 V, 50% clock duty cycle, -1-dBFS differential analog input, and sampling rate = 250 MSPS, unless otherwise noted. Minimum and maximum values are across the full temperature range:  $T_{MIN} = -40^{\circ}C$  to  $T_{MAX} = +85^{\circ}C$ , AVDD = 1.8 V, AVDD3V = 3.3 V, DRVDD = 1.8 V.

|                    | PARAMETER                                                        | TEST CONDITIONS                                                  | MIN | TYP  | MAX  | UNIT            |
|--------------------|------------------------------------------------------------------|------------------------------------------------------------------|-----|------|------|-----------------|
| ANALOG IN          | IPUTS                                                            |                                                                  |     |      |      |                 |
| N                  |                                                                  | Default (after reset)                                            |     | 2    |      |                 |
| VID                | Differential input voltage range                                 | Register programmed <sup>(1)</sup>                               |     | 2.5  |      | V <sub>PP</sub> |
|                    |                                                                  | Differential input resistance (at 170 MHz)                       |     | 1.2  |      | kΩ              |
|                    |                                                                  | Differential input capacitance (at 170 MHz)                      |     | 4    |      | pF              |
|                    | Analog input bandwidth                                           | With 50- $\Omega$ source impedance, and 50- $\Omega$ termination |     | 900  |      | MHz             |
| VCM                | Common-mode output voltage                                       |                                                                  |     | 1.9  |      | V               |
|                    | VCM output current capability                                    |                                                                  |     | 10   |      | mA              |
| DC ACCUR           | ACY                                                              |                                                                  |     |      |      |                 |
|                    | Offset error                                                     |                                                                  | -20 |      | 20   | mV              |
| E <sub>GREF</sub>  | Gain error as a result of internal reference<br>inaccuracy alone |                                                                  |     | ±2   |      | %FS             |
| E <sub>GCHAN</sub> | Gain error of channel alone                                      |                                                                  |     | -5   |      | %FS             |
|                    | Temperature coefficient of E <sub>GCHAN</sub>                    |                                                                  |     | 0.01 |      | ∆%/°C           |
| POWER SU           | PPLY                                                             |                                                                  |     |      |      |                 |
| IAVDD              | Analog supply current                                            |                                                                  |     | 141  | 182  | mA              |
| IAVDD3V            | Analog buffer supply current                                     |                                                                  |     | 302  | 340  | mA              |
| IDRVDD             | Digital and output buffer supply current                         | External 100- $\Omega$ differential termination on LVDS outputs  |     | 219  | 245  | mA              |
|                    | Analog power                                                     |                                                                  |     | 253  |      | mW              |
|                    | Analog buffer power                                              |                                                                  |     | 996  |      | mW              |
|                    | Power consumption (includes digital blocks and output buffers)   | External 100- $\Omega$ differential termination on LVDS outputs  |     | 393  |      | mW              |
|                    | Total power                                                      |                                                                  |     | 1.64 | 1.85 | W               |
|                    | Global power-down (both channels)                                |                                                                  |     |      | 160  | mW              |

(1) Refer to the Serial Interface section.

ZHCSBL9F-OCTOBER 2012-REVISED MAY 2016



www.ti.com.cn

## 6.8 Digital Characteristics

The dc specifications refer to the condition where the digital outputs are not switching, but are permanently at a valid logic level '0' or '1'. AVDD = 1.8 V, AVDD3V = 3.3 V, DRVDD = 1.8 V, and, unless otherwise noted.

|                                                         | PARAME                    | TER                                                | TEST CONDITIONS                      | MIN         | TYP   | MAX | UNIT |
|---------------------------------------------------------|---------------------------|----------------------------------------------------|--------------------------------------|-------------|-------|-----|------|
| DIGITAL                                                 | . INPUTS (RESET, SCLK, S  |                                                    |                                      |             |       |     |      |
| V <sub>IH</sub>                                         | High-level input voltage  |                                                    | All digital inputs support 1.8-V and | 1.3         |       |     | V    |
| VIL                                                     | Low-level input voltage   |                                                    | 3.3-V CMOS logic levels              |             |       | 0.4 | V    |
| l <sub>iH</sub>                                         | High-level input current  | RESET, SDATA, SCLK,<br>CTRL1, CTRL2 <sup>(2)</sup> | V <sub>HIGH</sub> = 1.8 V            |             | 10    |     | μA   |
|                                                         |                           | SEN <sup>(3)</sup>                                 | V <sub>HIGH</sub> = 1.8 V            |             | 0     |     |      |
| I <sub>IL</sub>                                         | Low-level input current   | RESET, SDATA, SCLK,<br>CTRL1, CTRL2                | V <sub>LOW</sub> = 0 V               |             | 0     |     | μA   |
|                                                         |                           | SEN                                                | $V_{LOW} = 0 V$                      |             | 10    |     | -    |
| DIGITAL                                                 | OUTPUTS, CMOS INTERF      | ACE (OVRA, OVRB, SDOUT)                            |                                      |             |       |     |      |
| V <sub>OH</sub>                                         | High-level output voltage |                                                    |                                      | DRVDD - 0.1 | DRVDD |     | V    |
| V <sub>OL</sub>                                         | Low-level output voltage  |                                                    |                                      |             | 0     | 0.1 | V    |
| DIGITAL                                                 | OUTPUTS, LVDS INTERF      | ACE                                                |                                      |             |       |     |      |
| V <sub>ODH</sub> High-level output differential voltage |                           | With an external 100-Ω termination                 | 250                                  | 350         | 500   | mV  |      |
| V <sub>ODL</sub> Low-level output differential voltage  |                           | With an external $100-\Omega$ termination          | -500                                 | -350        | -250  | mV  |      |
| V <sub>OCM</sub>                                        | Output common-mode vo     | Itage                                              |                                      |             | 1.05  |     | V    |

SCLK, SDATA, and SEN function as digital input pins in serial configuration mode. (1)

(2)

SDATA and SCLK have an internal 150-k $\Omega$  pull-down resistor. SEN has an internal 150-k $\Omega$  pull-up resistor to AVDD. Because the pull-up resistor is weak, SEN can also be driven by 1.8-V or 3.3-V (3) CMOS buffers.



## 6.9 Timing Requirements: General

Typical values are at +25°C, AVDD = 1.8 V, AVDD3V = 3.3 V, DRVDD = 1.8 V, sampling frequency = 250 MSPS, sine wave input clock,  $C_{LOAD}$  = 3.3 pF, and  $R_{LOAD}$  = 100  $\Omega$ , unless otherwise noted. Minimum and maximum values are across the full temperature range:  $T_{MIN}$  = -40°C to  $T_{MAX}$  = +85°C, AVDD = 1.8 V, AVDD3V = 3.3 V, DRVDD = 1.7 V to 1.9 V.

|                        |                                  |                                                                                                        | MIN | TYP  | MAX  | UNIT               |
|------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------|-----|------|------|--------------------|
| t <sub>A</sub>         | Aperture delay                   | 0.5                                                                                                    | 0.7 | 1.1  | ns   |                    |
|                        | Aperture delay matching betwee   | en two channels of the same device                                                                     |     | ±70  |      | ps                 |
|                        | Variation of aperture delay betw | ween two devices at the same temperature and supply voltage                                            |     | ±150 |      | ps                 |
| tj                     | Aperture jitter                  |                                                                                                        |     | 85   |      | f <sub>S</sub> rms |
|                        |                                  | Time to valid data after coming out of STANDBY mode                                                    |     | 50   | 100  | μs                 |
| Wakeup time            |                                  | Time to valid data after coming out of GLOBAL power-down mode (in this mode, both channels power-down) |     | 250  | 1000 | μs                 |
|                        |                                  | Default latency after reset                                                                            |     | 14   |      | Clock cycles       |
|                        | ADC latency <sup>(1)</sup>       | Normal OVR latency                                                                                     |     | 14   |      | Clock cycles       |
|                        |                                  | Fast OVR latency                                                                                       |     | 9    |      | Clock cycles       |
| t <sub>SU_SYNCIN</sub> | Setup time for SYNCIN, refere    | 400                                                                                                    |     |      | ps   |                    |
| t <sub>H_SYNCIN</sub>  | Hold time for SYNCIN, referen    | ced to input clock rising edge                                                                         | 100 |      |      | ps                 |

(1) Overall latency = ADC latency +  $t_{PDI}$ .

# 6.10 Timing Requirements: DDR LVDS Mode<sup>(1)</sup>

Typical values are at +25°C, AVDD = 1.8 V, AVDD3V = 3.3 V, DRVDD = 1.8 V, sampling frequency = 250 MSPS, sine wave input clock,  $C_{LOAD}$  = 3.3 pF, and  $R_{LOAD}$  = 100  $\Omega$ , unless otherwise noted. Minimum and maximum values are across the full temperature range:  $T_{MIN}$  = -40°C to  $T_{MAX}$  = +85°C, AVDD = 1.8 V, AVDD3V = 3.3 V, and DRVDD = 1.7 V to 1.9 V.

|                                                |                                                                                                                                                       | MIN  | TYP  | MAX | UNIT |
|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----|------|
| t <sub>SU</sub>                                | Data setup time: data valid to zero-crossing of differential output clock (CLKOUTP – CLKOUTM) $^{\rm (2)}$                                            | 0.62 | 0.82 |     | ns   |
| t <sub>HO</sub>                                | Data hold time: zero-crossing of differential output clock (CLKOUTP – CLKOUTM) to data becoming invalid $^{\rm (2)}$                                  | 0.54 | 0.64 |     | ns   |
| t <sub>PDI</sub>                               | Clock propagation delay: input clock rising edge cross-over to output clock (CLKOUTP – CLKOUTM) rising edge cross-over                                | 8    | 10.5 | 13  | ns   |
|                                                | LVDS bit clock duty cycle: duty cycle of differential clock (CLKOUTP – CLKOUTM)                                                                       |      | 52%  |     |      |
| t <sub>FALL</sub> ,<br>t <sub>RISE</sub>       | Data fall time, data rise time: rise time measured from $-100 \text{ mV}$ to $+100 \text{ mV}$ ,<br>10 MSPS $\leq$ sampling frequency $\leq$ 250 MSPS |      | 0.14 |     | ns   |
| t <sub>CLKRISE</sub> ,<br>t <sub>CLKFALL</sub> | Output clock rise time, output clock fall time: Rise time measured from<br>−100 mV to +100 mV, 10 MSPS ≤ sampling frequency ≤ 250 MSPS                |      | 0.18 |     | ns   |

(1) Measurements are done with a transmission line of a 100-Ω characteristic impedance between the device and load. Setup and hold time specifications take into account the effect of jitter on the output data and clock.

(2) Data valid refers to a logic high of +100 mV and a logic low of -100 mV.

#### Table 1. DDR LVDS Timings at Lower Sampling Frequencies<sup>(1)</sup>

|                       | SE                        | TUP TIME |                 | нс   | DLD TIME |     | CLOCK F |      |     |      |
|-----------------------|---------------------------|----------|-----------------|------|----------|-----|---------|------|-----|------|
| SAMPLING<br>FREQUENCY | NG<br>NCY <sup>t</sup> su |          | t <sub>HO</sub> |      |          |     |         |      |     |      |
| (MSPS)                | MIN                       | TYP      | MAX             | MIN  | TYP      | MAX | MIN     | TYP  | MAX | UNIT |
| 80                    | 2.40                      | 2.96     |                 | 2.16 | 2.82     |     | 9       | 11.9 | 15  |      |
| 120                   | 1.57                      | 1.92     |                 | 1.40 | 1.84     |     | 8       | 11.1 | 14  |      |
| 160                   | 1.17                      | 1.40     |                 | 1.02 | 1.36     |     | 8       | 10.6 | 13  | ns   |
| 200                   | 0.82                      | 1.07     |                 | 0.72 | 1.02     |     | 8       | 10.5 | 13  |      |
| 230                   | 0.69                      | 0.91     |                 | 0.61 | 0.84     |     | 8       | 10.5 | 13  |      |

(1) See Figure 73 for a timing diagram in DDR LVDS mode.

ZHCSBL9F-OCTOBER 2012-REVISED MAY 2016

# 6.11 Timing Requirements: QDR LVDS Mode<sup>(1)(2)</sup>

Typical values are at +25°C, AVDD = 1.8 V, AVDD3V = 3.3 V, DRVDD = 1.8 V, sampling frequency = 250 MSPS, sine-wave input clock,  $C_{LOAD}$  = 3.3 pF<sup>(3)</sup>, and  $R_{LOAD}$  = 100  $\Omega^{(4)}$ , unless otherwise noted. Minimum and maximum values are across the full temperature range of  $T_{MIN}$  = -40°C to  $T_{MAX}$  = +85°C, AVDD = 1.8 V, AVDD3V = 3.3 V, and DRVDD = 1.7 V to 1.9 V.

|                                                |                                                                                                                                 | MIN  | TYP  | MAX | UNIT |
|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------|------|-----|------|
| t <sub>SU</sub>                                | Data setup time <sup>(5)(6)</sup> : data valid to DxCLKP, DxCLKM zero-crossing                                                  | 0.23 | 0.31 |     | ns   |
| t <sub>H</sub>                                 | Data hold time <sup>(5)(6)</sup> : DxCLKP, DxCLKM zero-crossing to data becoming invalid                                        | 0.16 | 0.29 |     | ns   |
|                                                | LVDS bit clock duty cycle: differential bit clock duty cycle (DxCLKP, DxCLKM)                                                   |      | 50%  |     |      |
| t <sub>PDI</sub>                               | Clock propagation delay: input clock rising edge cross-over to output frame clock<br>(DxFRAMEP-DxFRAMEM) rising edge cross-over | 7    | 10.1 | 13  | ns   |
| t <sub>RISE</sub> ,<br>t <sub>FALL</sub>       | Data rise and fall time: rise time measured from $-100 \text{ mV}$ to $+100 \text{ mV}$                                         |      | 0.18 |     | ns   |
| t <sub>CLKRISE</sub> ,<br>t <sub>CLKFALL</sub> | Output clock rise and fall time: rise time measured from $-100 \text{ mV}$ to $+100 \text{ mV}$                                 |      | 0.2  |     | ns   |

(1) Measurements are done with a transmission line of  $100-\Omega$  characteristic impedance between the device and load. Setup and hold time specifications take into account the effect of jitter on the output data and clock.

(2) Timing parameters are ensured by design and characterization and are not tested in production.

(3) C<sub>LOAD</sub> is the effective external single-ended load capacitance between each output pin and ground.

(4) R<sub>LOAD</sub> is the differential load resistance between the LVDS output pair.

(5) Data valid refers to a logic high of +100 mV and a logic low of -100 mV.

(6) The setup and hold times of a channel are measured with respect to the same channel output clock.

#### Table 2. QDR LVDS Timings at Lower Sampling Frequencies<sup>(1)</sup>

|                       | SE   | TUP TIME        |     | нс   |                 |     | CLOCK I | PROPAGAT<br>DELAY | ΓΙΟΝ |      |
|-----------------------|------|-----------------|-----|------|-----------------|-----|---------|-------------------|------|------|
| SAMPLING<br>FREQUENCY |      | t <sub>SU</sub> |     |      | t <sub>HO</sub> |     |         | t <sub>PDI</sub>  |      |      |
| (MSPS)                | MIN  | TYP             | MAX | MIN  | TYP             | MAX | MIN     | TYP               | MAX  | UNIT |
| 80                    | 1.06 | 1.21            |     | 0.84 | 1.29            |     | 6       | 9.3               | 12   |      |
| 120                   | 0.63 | 0.77            |     | 0.66 | 0.88            |     | 7       | 9.5               | 13   |      |
| 160                   | 0.43 | 0.55            |     | 0.39 | 0.61            |     | 7       | 9.7               | 13   | ns   |
| 200                   | 0.31 | 0.42            |     | 0.28 | 0.47            |     | 7       | 9.8               | 13   |      |
| 230                   | 0.24 | 0.34            |     | 0.17 | 0.36            |     | 7       | 9.9               | 13   |      |

(1) See Figure 74 for a timing diagram in QDR LVDS mode.



www.ti.com.cn



## 6.12 Typical Characteristics: ADS42LB69





# Typical Characteristics: ADS42LB69 (continued)





# Typical Characteristics: ADS42LB69 (continued)





# Typical Characteristics: ADS42LB69 (continued)





# Typical Characteristics: ADS42LB69 (continued)



ZHCSBL9F-OCTOBER 2012-REVISED MAY 2016

# 6.13 Typical Characteristics: ADS42LB49





# Typical Characteristics: ADS42LB49 (continued)





# Typical Characteristics: ADS42LB49 (continued)





# Typical Characteristics: ADS42LB49 (continued)





# Typical Characteristics: ADS42LB49 (continued)





## 6.14 Typical Characteristics: Common



ZHCSBL9F-OCTOBER 2012-REVISED MAY 2016



## 6.15 Typical Characteristics: Contour

Typical values are at  $T_A = +25^{\circ}$ C, full temperature range is  $T_{MIN} = -40^{\circ}$ C to  $T_{MAX} = +85^{\circ}$ C, ADC sampling rate = 250 MSPS, 50% clock duty cycle, AVDD3V = 3.3 V, AVDD = DRVDD = 1.8 V, -1-dBFS differential input, and 65k-point FFT, unless otherwise noted.

## 6.15.1 Spurious-Free Dynamic Range (SFDR): General



Figure 66. SFDR (0-dB Gain)



Figure 67. SFDR (6-dB Gain)



## 6.15.2 Signal-to-Noise Ratio (SNR): ADS42LB69



Figure 68. SNR (0-dB Gain, 16 Bits)



Figure 69. SNR (6-dB Gain, 16 Bits)

TEXAS INSTRUMENTS

www.ti.com.cn

## 6.15.3 Signal-to-Noise Ratio (SNR): ADS42LB49



Figure 70. SNR (0-dB Gain, 14 Bits)



Figure 71. SNR (6-dB Gain, 14 Bits)



# 7 Parameter Measurement Information



Figure 72. Timing Diagram for SYNCINP and SYNCINM Inputs





Figure 73. DDR LVDS Output Timing Diagram









(1) With an external 100- $\Omega$  termination.

Figure 75. DDR LVDS Output Voltage Levels

TEXAS INSTRUMENTS

www.ti.com.cn

# 8 Detailed Description

#### 8.1 Overview

The ADS42LB69 and ADS42LB49 is a family of high linearity, buffered analog input, dual-channel ADCs with maximum sampling rates up to 250 MSPS employing either a quadruple data rate (QDR) or double data rate (DDR) LVDS interface. The conversion process is initiated by a rising edge of the external input clock and the analog input signal is sampled. The sampled signal is sequentially converted by a series of small resolution stages, with the outputs combined in a digital correction logic block. At every clock edge the sample propagates through the pipeline, resulting in a data latency of 14 clock cycles. The output is available in LVDS logic levels in SPI-programmable QDR or DDR options.

## 8.2 Functional Block Diagrams











# **Functional Block Diagrams (continued)**



Figure 78. ADS42LB69, ADS42LB49 QDR LVDS

# 8.3 Feature Description

#### 8.3.1 Digital Gain

The device includes gain settings that can be used to obtain improved SFDR performance (compared to no gain). Gain is programmable from -2 dB to 6 dB (in 0.5-dB steps). For each gain setting, the analog input full-scale range scales proportionally. Table 3 shows how full-scale input voltage changes when digital gain are programmed in 1-dB steps. Refer to Table 16 to set digital gain using a serial interface register.

SFDR improvement is achieved at the expense of SNR; for a 1-dB increase in digital gain, SNR degrades approximately between 0.5 dB and 1 dB (refer to Figure 15 and Figure 16). Therefore, gain can be used as a trade-off between SFDR and SNR. Note that the default gain after reset is 0 dB with a  $2.0-V_{PP}$  full-scale voltage.

|                | J                                  |
|----------------|------------------------------------|
| DIGITAL GAIN   | FULL-SCALE INPUT VOLTAGE           |
| –2 dB          | 2.5 V <sub>PP</sub> <sup>(1)</sup> |
| -1 dB          | 2.2 V <sub>PP</sub>                |
| 0 dB (default) | 2.0 V <sub>PP</sub>                |
| 1 dB           | 1.8 V <sub>PP</sub>                |
| 2 dB           | 1.6 V <sub>PP</sub>                |
| 3 dB           | 1.4 V <sub>PP</sub>                |
| 4 dB           | 1.25 V <sub>PP</sub>               |
| 5 dB           | 1.1 V <sub>PP</sub>                |
| 6 dB           | 1.0 V <sub>PP</sub>                |

(1) Shaded cells indicate performance settings used in the *Electrical Characteristics* and *Typical Characteristics*.

#### 8.3.2 Input Clock Divider

The device is equipped with an internal divider on the clock input. This divider allows operation with a faster input clock, simplifying the system clock distribution design. The clock divider can be bypassed (divide-by-1) for operation with a 250-MHz clock. The divide-by-2 option supports a maximum 500-MHz input clock and the divide-by-4 option supports a maximum 1-GHz input clock frequency.

ZHCSBL9F-OCTOBER 2012-REVISED MAY 2016



#### 8.3.3 Overrange Indication

The device provides two different overrange indications: normal OVR and fast OVR. Normal OVR (default) is triggered if the final 16-bit data output exceeds the maximum code value. Normal OVR latency is the same as the output data (that is, 14 clock cycles). Fast OVR is triggered if the input voltage exceeds the programmable overrange threshold and is presented after a latency of only nine clock cycles, thus enabling a quicker reaction to an overrange event.

#### 8.3.3.1 OVR in a QDR Pinout

In a QDR interface, the overrange indication is output on the OVRA and OVRB pins (pin 54 and 59) in 1.8-V CMOS logic levels. The same overrange indication can also be made available on the bidirectional CTRL1, CTRL2 pins by using the PDN/OVR FOR CTRL PINS register bit, as described in Figure 79. Using the FAST OVR EN register bit, the fast OVR indication can be presented on these pins instead of normal OVR.



NOTE: By default, normal OVR is output on the OVRA and OVRB pins. Using the FAST OVR EN register bit, fast OVR can be presented on these pins instead.

NOTE: When the PDN/OVR FOR CTRL PINS register bit is set, the CTRL1 and CTRL2 pins function as output pins and carry the same information as the OVRA and OVRB pins (respectively) in 1.8-V CMOS logic levels.

#### Figure 79. OVR in a QDR Pinout


#### 8.3.3.2 OVR in a DDR Pinout

In the DDR interface, there are no dedicated pins to provide overrange indication. However, by choosing the appropriate register bits, OVR can be transferred on the LSB of 16-bit output data as well as on the bidirectional CTRL1 and CTRL2 pins, as shown in Figure 80.



By default, the DDR pinout does not provide OVR information. Use the PDN/OVR FOR CTRL PINS register bit to transfer OVR information. Channel A OVR information is transferred on the CTRL1 pin and channel B OVR information is transferred on the CTRL2 pin in 1.8-V CMOS logic levels.

## Figure 80. OVR in a DDR Pinout

The FAST OVR EN register bit can be used to transfer fast OVR indication on the CTRL1 and CTRL2 pins instead of normal OVR. The OVR ON LSB register bits can be used to transfer fast OVR indication on the LSB bits (Dx0P, Dx0M), as described in Table 4.

#### Table 4. Fast OVR Transfer

| OVR ON LSB BIT SETTINGS | PIN STATE FOR PINS 9, 10 AND 39, 40                         |
|-------------------------|-------------------------------------------------------------|
| 00                      | D0 and D1 are output in the ADS42LB69, NC for the ADS42LB49 |
| 01                      | Fast OVR in LVDS logic level                                |
| 10                      | Normal OVR in LVDS logic level                              |
| 11                      | D0 and D1 are output in the ADS42LB69, NC for the ADS42LB49 |

**ISTRUMENTS** 

EXAS

Table 5 summarizes the availability of OVR information on different pins in the QDR and DDR interfaces and the required register settings.

|           |                                                                   | OVR INFORMATION AVAILABILITY                 |                                       |                                       |  |  |
|-----------|-------------------------------------------------------------------|----------------------------------------------|---------------------------------------|---------------------------------------|--|--|
| INTERFACE | SETTINGS                                                          | PINS 9, 10 AND 39, 40<br>(LVDS Logic Levels) | PINS 12 AND 37<br>(CMOS Logic Levels) | PINS 54 AND 59<br>(CMOS Logic Levels) |  |  |
|           | Default                                                           | Not applicable                               | No                                    | Yes                                   |  |  |
| QDR       | Use the PDN/OVR FOR<br>CTRL PINS register bits Not applicable Yes |                                              | Yes                                   |                                       |  |  |
|           | Default                                                           | No                                           | No                                    | Not applicable                        |  |  |
|           | Use the OVR ON LSB<br>register bits                               | Yes                                          | No                                    | Not applicable                        |  |  |
| DDR       | Use the PDN/OVR FOR<br>CTRL PINS register bits                    | No                                           | Yes                                   | Not applicable                        |  |  |
|           | Use the OVR ON LSB and<br>PDN/OVR FOR CTRL PINS<br>register bits  | Yes                                          | Yes                                   | Not applicable                        |  |  |

# Table 5. OVR Information Availability

# 8.3.3.3 Programming Threshold for Fast OVR

The input voltage level at which the overload is detected is referred to as the threshold and is programmable using the FAST OVR THRESHOLD bits. Fast OVR is triggered nine output clock cycles after the overload condition occurs. The threshold voltage amplitude at which fast OVR is triggered is Equation 1: (1)

1 x [the decimal value of the FAST OVR THRESH bits] / 127

When digital gain is programmed (for gain values > 0 dB), the threshold voltage amplitude is Equation 2: 10<sup>-Gain / 20</sup> x [the decimal value of the FAST OVR THRESH bits] / 127

(2)



#### 8.3.4 LVDS Buffer

The equivalent circuit of each LVDS output buffer is shown in Figure 81. After reset, the buffer presents an output impedance of 100  $\Omega$  to match with the external 100- $\Omega$  termination.



NOTE: Default swing across  $100-\Omega$  load is ±350 mV. Use the LVDS SWING bits to change the swing.

#### Figure 81. LVDS Buffer Equivalent Circuit

The V<sub>DIFF</sub> voltage is nominally 350 mV, resulting in an output swing of ±350 mV with 100- $\Omega$  external termination. The V<sub>DIFF</sub> voltage is programmable using the LVDS SWING register bits from ±125 mV to ±570 mV.

Additionally, a mode exists to double the strength of the LVDS buffer to support  $50-\Omega$  differential termination, as shown in Figure 82. This mode can be used when the output LVDS signal is routed to two separate receiver chips, each using a 100- $\Omega$  termination. The mode can be enabled for LVDS output data (and for the frame clock in the QDR interface) buffers by setting the LVDS DATA STRENGTH register bit. For LVDS output clock buffers (applicable for both DDR and QDR interfaces), set both the LVDS CLKOUT STRENGTH EN and LVDS CLKOUT STRENGTH register bits to '1'.

The buffer output impedance behaves in the same way as a source-side series termination. Absorbing reflections from the receiver end helps improve signal integrity.



Figure 82. LVDS Buffer Differential Termination

ZHCSBL9F-OCTOBER 2012-REVISED MAY 2016



#### 8.3.5 Output Data Format

Two output data formats are supported: twos complement and offset binary. The format can be selected using the DATA FORMAT serial interface register bit.

In the event of an input voltage overdrive, the digital outputs go to the appropriate full-scale level. For a positive overdrive, the output code is 3FFFh for the ADS42LB49 and ADS42LB69 in offset binary output format; the output code is 1FFFh for the ADS42LB49 and ADS42LB69 in twos complement output format. For a negative input overdrive, the output code is 0000h in offset binary output format and 2000h for the ADS42LB49 and ADS42LB69 in twos complement output format.

# 8.4 Device Functional Modes

## 8.4.1 Digital Output Information

The ADS42LB49 and ADS42LB69 provides 14- and 16-bit digital data for each channel and output clock synchronized with the data.

## 8.4.1.1 Output Interface

Digital outputs are available in quadruple data rate (QDR) LVDS, and double data rate (DDR) LVDS formats, selectable by the DDR – QDR serial register bit.

## 8.4.1.2 DDR LVDS Outputs

In this mode, the data bits and clock are output using low-voltage differential signal (LVDS) levels. Two data bits are multiplexed and output on each LVDS differential pair, as shown in Figure 83.



(1) X = A or B (for channel A or channel B).

Figure 83. DDR LVDS Interface



# **Device Functional Modes (continued)**

Even data bits (D0, D2, D4, and so forth) are output at the CLKOUTP rising edge and the odd data bits (D1, D3, D5, and so forth) are output at the CLKOUTP falling edge. Both the CLKOUTP rising and falling edges must be used to capture all the data bits, as shown in Figure 84.



Figure 84. DDR LVDS Interface Timing

# **Device Functional Modes (continued)**

# 8.4.1.3 QDR LVDS Outputs

The data bits and output clocks are output using low-voltage differential signal (LVDS) levels. Four data bits are multiplexed and output on each LVDS differential data pair and are accompanied by a bit clock and a frame clock for each channel, as shown in Figure 85.



(1) X = channels A and B.

Figure 85. QDR LVDS Interface



# **Device Functional Modes (continued)**

Figure 86 shows the QDR interface bit order for the ADS42LB69 and Figure 87 shows the QDR interface bit order for the ADS42LB49.



Figure 86. QDR LVDS Interface Timing: ADS42LB69

Figure 87. QDR LVDS Interface Timing: ADS42LB49

## 8.5 Programming

# 8.5.1 Device Configuration

The ADS42LB49 and ADS42LB69 can be configured using a serial programming interface, as described in this section. In addition, the device has two bidirectional parallel pins (CTRL1 and CTRL2). By default, these pins act as input pins and control the power-down modes, as described in Table 6 and Table 7. These pins can be programmed as output pins that deliver overrange information by setting the PDN/OVR\_FOR\_CTRL\_PINS register bit.

| CTRL2 | CTRL1 | PIN DIRECTION | FUNCTION                                                   |
|-------|-------|---------------|------------------------------------------------------------|
| Low   | Low   | Input         | Default operation                                          |
| Low   | High  | Input         | Channel A power-down                                       |
| High  | Low   | Input         | Channel B powers down in QDR mode. Do not use in DDR mode. |
| High  | High  | Input         | Channels A and B power-down                                |

Table 6. PDN/OVR\_FOR\_CTRL\_PINS Bit (Set to '0')

# Table 7. PDN/OVR\_FOR\_CTRL\_PINS Bit (Set to '1')

| CTRL2                     | CTRL1                     | PIN DIRECTION |
|---------------------------|---------------------------|---------------|
| Carries OVR for channel B | Carries OVR for channel A | Output        |

ZHCSBL9F-OCTOBER 2012-REVISED MAY 2016



#### 8.5.2 Details of Serial Interface

The ADC has a set of internal registers that can be accessed by the serial interface formed by the SEN (serial interface enable), SCLK (serial interface clock), SDATA (serial interface data) and SDOUT (serial interface data output) pins. Serial shift of bits into the device is enabled when SEN is low. Serial data SDATA are latched at every SCLK rising edge when SEN is active (low). The serial data are loaded into the register at every 16th SCLK rising edge when SEN is low. When the word length exceeds a multiple of 16 bits, the excess bits are ignored. Data can be loaded in multiples of 16-bit words within a single active SEN pulse. The interface can work with SCLK frequencies from 20 MHz down to very low speeds (of a few hertz) and also with non-50% SCLK duty cycle.

# 8.5.2.1 Register Initialization

After power-up, the internal registers must be initialized to their default values through a *hardware reset* by applying a high pulse on the RESET pin (of durations greater than 10 ns); see Figure 88 and Table 8. If required, serial interface registers can later be cleared during operation by:

- 1. Either through a hardware reset or
- 2. By applying a software reset. When using the serial interface, set the RESET bit (D0 in register address 08h) high. This setting initializes the internal registers to the default values and then self-resets the RESET bit low. In this case, the RESET pin is kept low.



NOTE: After power-up, the internal registers must be initialized to their default values through a hardware reset by applying a high pulse on the RESET pin.

# Figure 88. Reset Timing Diagram

## Table 8. Reset Timing<sup>(1)</sup>

|                                  |                                 | TEST CONDITIONS                                          | MIN | TYP | MAX | UNIT |
|----------------------------------|---------------------------------|----------------------------------------------------------|-----|-----|-----|------|
| t <sub>1</sub>                   | Power-on delay                  | Delay from AVDD and DRVDD power-up to active RESET pulse | 1   |     |     | ms   |
|                                  | Depart mulas width              |                                                          | 10  |     |     | ns   |
| t <sub>2</sub> Reset pulse width | Active RESET signal pulse width |                                                          |     | 1   | μs  |      |
| t <sub>3</sub>                   | Register write delay            | Delay from RESET disable to SEN active                   | 100 |     |     | ns   |

(1) Typical values at +25°C; minimum and maximum values across the full temperature range:  $T_{MIN} = -40$ °C to  $T_{MAX} = +85$ °C, unless otherwise noted.



#### 8.5.2.2 Serial Register Write

The internal register of the ADS42LB49 and ADS42LB69 can be programmed following these steps:

- 1. Drive SEN pin low
- 2. Set the R/W bit to '0' (bit A7 of the 8 bit address)
- 3. Set bit A6 in the address field to '0'
- 4. Initiate a serial interface cycle specifying the address of the register (A5 to A0) whose content must be written
- 5. Write 8 bit data which is latched in on the rising edge of SCLK.

#### Figure 89 and Table 9 illustrate these steps.



# Figure 89. Serial Register Write Timing Diagram

|                     |                                                  | MIN  | TYP | MAX | UNIT |
|---------------------|--------------------------------------------------|------|-----|-----|------|
| f <sub>SCLK</sub>   | SCLK frequency (equal to 1 / t <sub>SCLK</sub> ) | > dc |     | 20  | MHz  |
| t <sub>SLOADS</sub> | SEN to SCLK setup time                           | 25   |     |     | ns   |
| t <sub>SLOADH</sub> | SCLK to SEN hold time                            | 25   |     |     | ns   |
| t <sub>DSU</sub>    | SDIO setup time                                  | 25   |     |     | ns   |
| t <sub>DH</sub>     | SDIO hold time                                   | 25   |     |     | ns   |

#### Table 9. Serial Interface Timing (Only when Serial Interface is Used)<sup>(1)</sup>

(1) Typical values are at +25°C; minimum and maximum values across the full temperature range:  $T_{MIN} = -40$ °C to  $T_{MAX} = +85$ °C, AVDD3V = 3.3 V, and AVDD = DRVDD = 1.8 V, unless otherwise noted.

ZHCSBL9F-OCTOBER 2012-REVISED MAY 2016



#### 8.5.2.3 Serial Register Readout

The device includes a mode where the contents of the internal registers can be read back using the SDOUT pin. This read-back mode may be useful as a diagnostic check to verify the serial interface communication between the external controller and the ADC.

- 1. Drive SEN pin low
- 2. Set the R/W bit (A7) to '1'. This setting disables any further writes to the registers
- 3. Set bit A6 in the address field to 0.
- 4. Initiate a serial interface cycle specifying the address of the register (A5 to A0) whose content has to be read.
- 5. The device outputs the contents (D7 to D0) of the selected register on the SDOUT pin.
- 6. The external controller can latch the contents at the SCLK falling edge.
- 7. To enable register writes, reset the R/W register bit to '0'.

Figure 90 illustrates these steps. When READOUT is disabled, the SDOUT pin is in a high-impedance mode. If serial readout is not used, the SDOUT pin must float.



Figure 90. Serial Register Readout Timing Diagram



# 8.6 Register Maps

The serial interface registers are summarized in Table 10.

| REGISTER<br>ADDRESS | REGISTER DATA           |            |                                   |                |                      |                       |                       |                          |  |
|---------------------|-------------------------|------------|-----------------------------------|----------------|----------------------|-----------------------|-----------------------|--------------------------|--|
| A[7:0] (Hex)        | D7                      | D6         | D5                                | D4             | D3                   | D2                    | D1                    | D0                       |  |
| 06                  | 1                       | 0          | 0                                 | 0              | 0                    | 0                     | CLł                   | K DIV                    |  |
| 07                  | 0                       | 0          | 0                                 | 0              | 0                    |                       | SYNCIN DELAY          | *                        |  |
| 08                  | PDN CHA                 | PDN CHB    | STDBY                             | DATA<br>FORMAT | DIS CTRL<br>PINS     | TEST PAT<br>ALIGN     | 0                     | RESET                    |  |
| 0B                  |                         | •          | CHA GAIN                          |                |                      | CHA GAIN EN           | 0                     | FLIP DATA                |  |
| 0C                  |                         |            | CHBGAIN                           |                |                      | CHB GAIN EN           | OVR                   | ON LSB                   |  |
| 0D                  | 0                       | 1          | 1                                 | 0              | 1                    | 1                     | 0                     | FAST OVR ON<br>PIN       |  |
| 0F                  |                         | CHA TEST F | PATTERNS                          | •              |                      | CHB TEST              | PATTERNS              | •                        |  |
| 10                  |                         |            |                                   | CUSTOM PAT     | TERN 1 (15:8)        |                       |                       |                          |  |
| 11                  |                         |            |                                   | CUSTOM PA      | TTERN 1 (7:0)        |                       |                       |                          |  |
| 12                  |                         |            |                                   | CUSTOM PAT     | TERN 2 (15:8)        |                       |                       |                          |  |
| 13                  |                         |            |                                   | CUSTOM PA      | TTERN 2 (7:0)        |                       |                       |                          |  |
| 14                  | 0                       | 0          | 0                                 | 0              | LVDS CLK<br>STRENGTH | LVDS DATA<br>STRENGTH | DISABLE<br>OUTPUT CHA | DISABLE<br>OUTPUT CHB    |  |
| 15                  | 0                       | 0          | 0                                 | 0              | 0                    | 0                     | 0                     | DDR – QDR                |  |
| 16                  | 0                       | 0          |                                   | DI             | OR OUTPUT TIMI       | NG                    |                       | 0                        |  |
| 17                  | LVDS CLK<br>STRENGTH EN | 0          | QDR TIMING CHA                    |                |                      |                       |                       |                          |  |
| 18                  | 0                       | 0          | QDR TIMING CHB INV CLK OUT<br>CHB |                |                      |                       |                       | INV CLK OUT<br>CHB       |  |
| 1F                  | Always write '0'        |            |                                   | FA             | ST OVR THRESH        | IOLD                  |                       |                          |  |
| 20                  | 0                       | 0          | 0                                 | 0              | 0                    | 0                     | 0                     | PDN/OVR FOR<br>CTRL PINS |  |

# Table 10. Summary of Serial Interface Registers

# Table 11. High-Frequency Modes Summary

| REGISTER<br>ADDRESS | VALUE | DESCRIPTION                                                             |
|---------------------|-------|-------------------------------------------------------------------------|
| 0Dh                 | 90h   | Enable high-frequency modes for input frequencies greater than 250 MHz. |
| 0Eh                 | 90h   | Enable high-frequency modes for input frequencies greater than 250 MHz. |

# 8.6.1 Description of Serial Interface Registers

#### 8.6.1.1 Register 6 (offset = 06h) [reset = 80h]

## Figure 91. Register 6

| D7   | D6   | D5   | D4   | D3   | D2   | D1     | D0  |
|------|------|------|------|------|------|--------|-----|
| 1    | 0    | 0    | 0    | 0    | 0    | CLK    | DIV |
| W-1h | W-0h | W-0h | W-0h | W-0h | W-0h | R/W-0h |     |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

## Table 12. (For example, CONTROL\_REVISION Register) Field Descriptions

| Bit    | Field   | Туре | Reset | Description                                                                                                                                            |
|--------|---------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| D7     | 1       | W    | 1h    | Always write '1'                                                                                                                                       |
| D[6:2] | 0       | W    | 0h    | Always write '0'                                                                                                                                       |
| D[1:0] | CLK DIV | R/W  | 0h    | Internal clock divider for input sample clock<br>00 : Divide-by-1 (clock divider bypassed)<br>01 : Divide-by-2<br>10 : Divide-by-1<br>11 : Divide-by-4 |

# 8.6.1.2 Register 7 (offset = 07h) [reset = 00h]

# Figure 92. Register 7

| D7   | D6   | D5   | D4   | D3   | D2 | D1           | D0 |
|------|------|------|------|------|----|--------------|----|
| 0    | 0    | 0    | 0    | 0    |    | SYNCIN DELAY |    |
| W-0h | W-0h | W-0h | W-0h | W-0h |    | R/W-0h       |    |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

# Table 13. Register 7 Field Descriptions

| Bit    | Field        | Туре | Reset | Description                                                                                                                                                                                                                                                                                                              |
|--------|--------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[7:3] | 0            | W    | 0h    | Always write '0'                                                                                                                                                                                                                                                                                                         |
| D[2:0] | SYNCIN DELAY | R/W  | 0h    | Controls the delay of the SYNCIN input with respect to the input clock.<br>Typical values for the expected delay of different settings are:<br>000 : 0-ps delay<br>001 : 60-ps delay<br>001 : 120-ps delay<br>011 : 180-ps delay<br>100 : 240-ps delay<br>101 : 300-ps delay<br>110 : 360-ps delay<br>111 : 420-ps delay |

# 8.6.1.3 Register 8 (offset = 08h) [reset = 00h]

# Figure 93. Register 8

| D7      | D6      | D5     | D4             | D3               | D2                | D1   | D0     |
|---------|---------|--------|----------------|------------------|-------------------|------|--------|
| PDN CHA | PDN CHB | STDBY  | DATA<br>FORMAT | DIS CTRL<br>PINS | TEST PAT<br>ALIGN | 0    | RESET  |
| R/W-0h  | R/W-0h  | R/W-0h | R/W-0h         | R/W-0h           | R/W-0h            | W-0h | R/W-0h |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

| Table 14. Re | egister 8 Fi | eld Descri | ptions |
|--------------|--------------|------------|--------|
|--------------|--------------|------------|--------|

| Bit    | Field            | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------|------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[7:6] | PDN CHA, PDN CHB | R/W  | Oh    | <ul> <li>Power-down channels A and B. Effective only when bit DIS CTRL</li> <li>PINS is set to '1'.</li> <li>00 : Normal operation</li> <li>01 : Channel B powers down. Use only if the QDR interface is selected. Do not use in the DDR interface.</li> <li>10 : Channel A powers down. Functions in both QDR and DDR interfaces.</li> <li>11 : Both channels power down. Functions in both QDR and DDR interfaces.</li> </ul>                               |
| D5     | STDBY            | R/W  | 0h    | Dual ADC is placed into standby mode<br>0 : Normal operation<br>1 : Power down                                                                                                                                                                                                                                                                                                                                                                                |
| D4     | DATA FORMAT      | R/W  | 0h    | Digital output data format<br>0 : Twos complement<br>1 : Offset binary                                                                                                                                                                                                                                                                                                                                                                                        |
| D3     | DIS CTRL PINS    | R/W  | Oh    | Disables power-down control from the CTRL1, CTRL2 pins. This bit<br>also functions as an enable bit for the INV CLK OUT CHA, INV CLK<br>OUT CHB, and DDR OUTPUT TIMING bits.<br>0 : CTRL1 and CTRL2 pins control power-down options for channels<br>A and B<br>1 : The PDN CHA and PDN CHB register bits determine power-down<br>options for channels A and B. The INV CLK OUT CHA, INV CLK OUT<br>CHB, and DDR OUTPUT TIMING register bits become effective. |
| D2     | TEST PAT ALIGN   | R/W  | 0h    | Aligns test patterns of two channels<br>0 : Test patterns for channel A and channel B are free running<br>1 : Test patterns for both channels are synchronized                                                                                                                                                                                                                                                                                                |
| D1     | 0                | W    | 0h    | Always write '0'                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| D0     | RESET            | R/W  | 0h    | Software reset applied<br>This bit resets all internal registers to the default values and self-<br>clears to '0'                                                                                                                                                                                                                                                                                                                                             |

TEXAS INSTRUMENTS

www.ti.com.cn

# 8.6.1.4 Register B (offset = 0Bh) [reset = 00h]

# Figure 94. Register B

| D7 | D6 | D5       | D4 | D3 | D2          | D1   | D0        |
|----|----|----------|----|----|-------------|------|-----------|
|    |    | CHA GAIN |    |    | CHA GAIN EN | 0    | FLIP DATA |
|    |    | R/W-0h   |    |    | R/W-0h      | W-0h | R/W-0h    |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

# Table 15. Register B Field Descriptions

| Bit    | Field       | Туре | Reset | Description                                                                                                                                                                                                                                                                         |
|--------|-------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[7:3] | CHA GAIN    | R/W  | 0h    | Digital gain for channel A. Effective when the CHA GAIN EN register bit is set to '1'. Bit descriptions are listed in Table 16.                                                                                                                                                     |
| D2     | CHA GAIN EN | R/W  | 0h    | Digital gain enable bit for channel A<br>0 : Digital gain disabled<br>1 : Digital gain enabled                                                                                                                                                                                      |
| D1     | 0           | W    | 0h    | Always write '0'                                                                                                                                                                                                                                                                    |
| D0     | FLIP DATA   | R/W  | 0h    | Flips bit order on the LVDS output bus (LSB versus MSB)<br>0 : Normal operation<br>1 : Output bus flipped. In the ADS42LB69, output data bit D0<br>becomes D15, D1 becomes D14, and so forth.<br>In the ADS42LB49, output data bit D0 becomes D13, D1 becomes<br>D12, and so forth. |

# Table 16. Digital Gain for Channel A

| DIGITAL GAIN FOR<br>CHANNEL A | DIGITAL GAIN (dB) | MAX INPUT<br>VOLTAGE (V <sub>PP</sub> ) | DIGITAL GAIN FOR<br>CHANNEL A | DIGITAL GAIN (dB) | MAX INPUT<br>VOLTAGE (V <sub>PP</sub> ) |
|-------------------------------|-------------------|-----------------------------------------|-------------------------------|-------------------|-----------------------------------------|
| 00000                         | 0                 | 2.0                                     | 01010                         | 1.5               | 1.7                                     |
| 00001                         | Do not use        | _                                       | 01011                         | 2                 | 1.6                                     |
| 00010                         | Do not use        | —                                       | 01100                         | 2.5               | 1.5                                     |
| 00011                         | -2.0              | 2.5                                     | 01101                         | 3                 | 1.4                                     |
| 00100                         | -1.5              | 2.4                                     | 01110                         | 3.5               | 1.3                                     |
| 00101                         | -1.0              | 2.2                                     | 01111                         | 4                 | 1.25                                    |
| 00110                         | -0.5              | 2.1                                     | 10000                         | 4.5               | 1.2                                     |
| 00111                         | 0                 | 2.0                                     | 10001                         | 5                 | 1.1                                     |
| 01000                         | 0.5               | 1.9                                     | 10010                         | 5.5               | 1.05                                    |
| 01001                         | 1                 | 1.8                                     | 10011                         | 6                 | 1.0                                     |



# 8.6.1.5 Register C (offset = 0Ch) [reset = 00h]

# Figure 95. Register C

| D7 | D6 | D5       | D4 | D3 | D2          | D1    | D0     |
|----|----|----------|----|----|-------------|-------|--------|
|    |    | CHB GAIN |    |    | CHB GAIN EN | OVR C | ON LSB |
|    |    | R/W-0h   |    |    | R/W-0h      | R/V   | V-0h   |

LEGEND: R/W = Read/Write; -n = value after reset

# Table 17. Register C Field Descriptions

| Bit    | Field       | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                     |
|--------|-------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[7:3] | CHB GAIN    | R/W  | 0h    | Digital gain for channel B. Effective when the CHB GAIN EN register bit is set to '1'. Bit descriptions are listed in Table 18.                                                                                                                                                                                                                                                                 |
| D2     | CHB GAIN EN | R/W  | 0h    | Digital gain enable bit for channel B<br>0 : Digital gain disabled<br>1 : Digital gain disabled                                                                                                                                                                                                                                                                                                 |
| D[1:0] | OVR ON LSB  | R/W  | Oh    | Functions only with the DDR interface option. Replaces the LSB pair<br>of 16-bit data (D1, D0) with OVR information. See the <i>Overrange</i><br><i>Indication</i> section.<br>00 : D1 and D0 are output in the ADS42LB69, NC for the ADS42LB49<br>01 : Fast OVR in LVDS logic level<br>10 : Normal OVR in LVDS logic level<br>11 : D1 and D0 are output in the ADS42LB69, NC for the ADS42LB49 |

# Table 18. Digital Gain for Channel B

| DIGITAL GAIN FOR<br>CHANNEL B | DIGITAL GAIN (dB) | MAX INPUT<br>VOLTAGE (V <sub>PP</sub> ) | DIGITAL GAIN FOR<br>CHANNEL B | DIGITAL GAIN (dB) | MAX INPUT<br>VOLTAGE (V <sub>PP</sub> ) |
|-------------------------------|-------------------|-----------------------------------------|-------------------------------|-------------------|-----------------------------------------|
| 00000                         | 0                 | 2.0                                     | 01010                         | 1.5               | 1.7                                     |
| 00001                         | Do not use        | —                                       | 01011                         | 2                 | 1.6                                     |
| 00010                         | Do not use        | —                                       | 01100                         | 2.5               | 1.5                                     |
| 00011                         | -2.0              | 2.5                                     | 01101                         | 3                 | 1.4                                     |
| 00100                         | -1.5              | 2.4                                     | 01110                         | 3.5               | 1.3                                     |
| 00101                         | -1.0              | 2.2                                     | 01111                         | 4                 | 1.25                                    |
| 00110                         | -0.5              | 2.1                                     | 10000                         | 4.5               | 1.2                                     |
| 00111                         | 0                 | 2.0                                     | 10001                         | 5                 | 1.1                                     |
| 01000                         | 0.5               | 1.9                                     | 10010                         | 5.5               | 1.05                                    |
| 01001                         | 1                 | 1.8                                     | 10011                         | 6                 | 1.0                                     |

# TEXAS INSTRUMENTS

www.ti.com.cn

# 8.6.1.6 Register D (offset = 0Dh) [reset = 6Ch]

# Figure 96. Register D

| D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0              |
|------|------|------|------|------|------|------|-----------------|
| 0    | 1    | 1    | 0    | 1    | 1    | 0    | FAST OVR ON PIN |
| W-0h | W-1h | W-1h | W-0h | W-1h | W-1h | W-0h | R/W-0h          |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

# Table 19. Register D Field Descriptions

| Bit    | Field           | Туре | Reset | Description                                                                                                                                                                                                                                                                   |
|--------|-----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D7     | 0               | W    | 0h    | Always write '0'                                                                                                                                                                                                                                                              |
| D[6:5] | 1               | W    | 1h    | Always write '1'                                                                                                                                                                                                                                                              |
| D4     | 0               | W    | 0h    | Always write '0'                                                                                                                                                                                                                                                              |
| D[3:2] | 1               | W    | 1h    | Always write '1'                                                                                                                                                                                                                                                              |
| D1     | 0               | W    | 0h    | Always write '0'                                                                                                                                                                                                                                                              |
| D0     | FAST OVR ON PIN | R/W  | 0h    | Determines whether normal OVR or fast OVR information is brought on the OVRx, CTRL1, and CTRL2 pins. See the <i>Overrange Indication</i> section.<br>0 : Normal OVR available on the OVRx, CTRL1, and CTRL2 pins<br>1 : Fast OVR available on the OVRx, CTRL1, and CTRL2 pins |

# 8.6.1.7 Register F (offset = 0Fh) [reset = 00h]

# Figure 97. Register F

| D7 | D6       | D5       | D4 | D3 | D2       | D1       | D0 |
|----|----------|----------|----|----|----------|----------|----|
|    | CHA TEST | PATTERNS |    |    | CHB TEST | PATTERNS |    |
|    | R/V      | V-0h     |    |    | R/V      | /-0h     |    |

LEGEND: R/W = Read/Write; -n = value after reset



# Table 20. Register F Field Descriptions

| Bit    | Field             | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------|-------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[7:4] | CHA TEST PATTERNS | R/W  | Oh    | Channel A test pattern programmability<br>0000 : Normal operation<br>0001 : Outputs all 0s<br>0011 : Outputs all 1s<br>0011 : Outputs toggle pattern: In the ADS42LB69, data are an alternating<br>sequence of 10101010101010 and 01010101010101010<br>In the ADS42LB49, data alternate between 10101010101010 and<br>01010101010101.<br>0100 : Output digital ramp: In the ADS42LB69, data increment by 1 LSB<br>every clock cycle from code 0 to 65535.<br>In the ADS42LB49 data increment by 1 LSB every fourth clock cycle from<br>code 0 to 16383.<br>0101 : Increment pattern: Do not use<br>0110 : Single pattern: In the ADS42LB69, data are the same as<br>programmed by the CUSTOM PATTERN 1[15:0] registers bits.<br>In the ADS42LB49, data are the same as programmed by the CUSTOM<br>PATTERN 1[15:2] register bits.<br>0111 : Double pattern: In the ADS42LB69, data alternate between<br>CUSTOM PATTERN 1[15:0] and CUSTOM PATTERN 2[15:0].<br>In the ADS42LB49 data alternate between CUSTOM PATTERN 1[15:2]<br>and CUSTOM PATTERN 2[15:2].<br>1000 : Deskew pattern: In the ADS42LB69, data are AAAAh. In the<br>ADS42LB49, data are 3AAAh.<br>1001 : Do not use<br>1010 : PRBS pattern: Data are a sequence of pseudo-random numbers<br>1011 : 8-point sine wave: In the ADS42LB69, data are a repetitive<br>sequence of the following eight numbers, forming a sine-wave in twos<br>complement format: 1, 9598, 32768, 55938, 65535, 55938, 32768, and<br>9598.<br>In the ADS42LB49, data are a repetitive sequence of the following eight<br>numbers, forming a sine-wave in twos complement format: 0, 2399, 8192,<br>13984, 16383, 13984, 8192, and 2399. |
| D[3:0] | CHB TEST PATTERNS | R/W  | Oh    | Channel B test pattern programmability<br>0000 : Normal operation<br>0001 : Outputs all 0s<br>0010 : Outputs all 1s<br>0011 : Outputs toggle pattern: In the ADS42LB69, data are an alternating<br>sequence of 10101010101010 and 01010101010101010<br>In the ADS42LB49, data alternate between 10101010101010 and<br>01010101010101.<br>0100 : Output digital ramp: In the ADS42LB69, data increment by 1 LSB<br>every clock cycle from code 0 to 65535.<br>In the ADS42LB49 data increment by 1 LSB every fourth clock cycle from<br>code 0 to 16383.<br>0101 : Increment pattern: Do not use<br>0110 : Single pattern: In the ADS42LB69, data are the same as<br>programmed by the CUSTOM PATTERN 1[15:0] registers bits.<br>In the ADS42LB49, data are the same as programmed by the CUSTOM<br>PATTERN 1[15:2] register bits.<br>0111 : Double pattern: In the ADS42LB69, data alternate between<br>CUSTOM PATTERN 1[15:0] and CUSTOM PATTERN 2[15:0].<br>In the ADS42LB49 data alternate between CUSTOM PATTERN 1[15:2]<br>and CUSTOM PATTERN 2[15:2].<br>1000 : Deskew pattern: In the ADS42LB69, data are AAAAh. In the<br>ADS42LB49, data are 3AAAh.<br>1001 : Do not use<br>1010 : PRBS pattern: Data are a sequence of pseudo-random numbers<br>1011 : 8-point sine wave: In the ADS42LB69, data are a repetitive<br>sequence of the following eight numbers, forming a sine-wave in twos<br>complement format: 1, 9598, 32768, 55938, 65535, 55938, 32768, and<br>9598.<br>In the ADS42LB49, data are a repetitive sequence of the following eight<br>numbers, forming a sine-wave in twos complement format: 0, 2399, 8192,<br>13984, 16383, 13984, 8192, and 2399. |

# 8.6.1.8 Register 10 (offset = 10h) [reset = 00h]

# Figure 98. Register 10

| D7 | D6 | D5 | D4        | D3            | D2 | D1 | D0 |
|----|----|----|-----------|---------------|----|----|----|
|    |    |    | CUSTOM PA | TTERN 1[15:8] |    |    |    |
|    |    |    | R/V       | V-0h          |    |    |    |

LEGEND: R/W = Read/Write; -n = value after reset

#### Table 21. Register 10 Field Descriptions

| Bit    | Field                  | Туре | Reset | Description                                                       |
|--------|------------------------|------|-------|-------------------------------------------------------------------|
| D[7:0] | CUSTOM PATTERN 1[15:8] | R/W  | 0h    | Sets the CUSTOM PATTERN 1[15:8] with these bits for both channels |

## 8.6.1.9 Register 11 (offset = 11h) [reset = 00h]

# Figure 99. Register 11

| D7 | D6 | D5 | D4        | D3           | D2 | D1 | D0 |
|----|----|----|-----------|--------------|----|----|----|
|    |    |    | CUSTOM PA | TTERN 1[7:0] |    |    |    |
|    |    |    | R/V       | V-0h         |    |    |    |

LEGEND: R/W = Read/Write; -n = value after reset

#### Table 22. Register 11 Field Descriptions

| Bit    | Field                 | Туре | Reset | Description                                                      |
|--------|-----------------------|------|-------|------------------------------------------------------------------|
| D[7:0] | CUSTOM PATTERN 1[7:0] | R/W  | 0h    | Sets the CUSTOM PATTERN 1[7:0] with these bits for both channels |

# 8.6.1.10 Register 12 (offset = 12h) [reset = 00h]

# Figure 100. Register 12

| D7 | D6 | D5 | D4         | D3            | D2 | D1 | D0 |
|----|----|----|------------|---------------|----|----|----|
|    |    |    | CUSTOM PAT | FTERN 2[15:8] |    |    |    |
|    |    |    | R/W        | V-0h          |    |    |    |

LEGEND: R/W = Read/Write; -n = value after reset

## Table 23. Register 12 Field Descriptions

| Bit    | Field                  | Туре | Reset | Description                                                       |
|--------|------------------------|------|-------|-------------------------------------------------------------------|
| D[7:0] | CUSTOM PATTERN 2[15:8] | R/W  | 0h    | Sets the CUSTOM PATTERN 2[15:8] with these bits for both channels |

# 8.6.1.11 Register 13 (offset = 13h) [reset = 00h]

# Figure 101. Register 13

| D7 | D6     | D5 | D4        | D3           | D2 | D1 | D0 |  |  |  |
|----|--------|----|-----------|--------------|----|----|----|--|--|--|
|    |        |    | CUSTOM PA | TTERN 2[7:0] |    |    |    |  |  |  |
|    | R/W-0h |    |           |              |    |    |    |  |  |  |

LEGEND: R/W = Read/Write; -n = value after reset

#### Table 24. Register 13 Field Descriptions

| Bit    | Field                 | Туре | Reset | Description                                                      |
|--------|-----------------------|------|-------|------------------------------------------------------------------|
| D[7:0] | CUSTOM PATTERN 2[7:0] | R/W  | 0h    | Sets the CUSTOM PATTERN 2[7:0] with these bits for both channels |

www.ti.com.cn

# 8.6.1.12 Register 14 (offset = 14h) [reset = 00h]

# Figure 102. Register 14

| D7   | D6   | D5   | D4   | D3                   | D2                    | D1                    | D0                    |
|------|------|------|------|----------------------|-----------------------|-----------------------|-----------------------|
| 0    | 0    | 0    | 0    | LVDS CLK<br>STRENGTH | LVDS DATA<br>STRENGTH | DISABLE<br>OUTPUT CHA | DISABLE<br>OUTPUT CHB |
| W-0h | W-0h | W-0h | W-0h | R/W-0h               | R/W-0h                | R/W-0h                | R/W-0h                |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

# Table 25. Register 14 Field Descriptions

| Bit    | Field              | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------|--------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[7:4] | 0                  | W    | 0h    | Always write '0'                                                                                                                                                                                                                                                                                                                                                                                                   |
| D3     | LVDS CLK STRENGTH  | R/W  | 0h    | Increases the LVDS drive strength of the CLKOUTP, CLKOUTM buffers<br>in the DDR pinout and the DxCLKP, DxCLKM buffers in the QDR pinout<br>0 : LVDS output clock buffer at default strength used with 100- $\Omega$<br>external termination<br>1 : LVDS output clock buffer has double strength used with 50- $\Omega$<br>external termination. Effective only when the LVDS CLK STRENGTH<br>EN bit is set to '1'. |
| D2     | LVDS DATA STRENGTH | R/W  | 0h    | Increases the LVDS drive strength<br>0 : LVDS output data buffers (including frame clock buffers in the QDR<br>interface) at default strength used with a 100- $\Omega$ external termination<br>1 : LVDS output data buffers (including frame clock buffers in the QDR<br>interface) at double strength used with a 50- $\Omega$ external termination                                                              |
| D1     | DISABLE OUTPUT CHA | R/W  | 0h    | Disables LVDS output buffers of channel A<br>0 : Normal operation<br>1 : Channel A output buffers are in 3-state                                                                                                                                                                                                                                                                                                   |
| D0     | DISABLE OUTPUT CHB | R/W  | 0h    | Disables LVDS output buffers of channel B<br>0 : Normal operation<br>1 : Channel B output buffers are in 3-state                                                                                                                                                                                                                                                                                                   |

# 8.6.1.13 Register 15 (offset = 15h) [reset = 00h]

# Figure 103. Register 15

| D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0        |
|------|------|------|------|------|------|------|-----------|
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | DDR – QDR |
| W-0h | R/W-0h    |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

# Table 26. Register 15 Field Descriptions

| Bit    | Field     | Туре | Reset | Description                                                                                      |
|--------|-----------|------|-------|--------------------------------------------------------------------------------------------------|
| D[7:1] | 0         | W    | 0h    | Always write '0'                                                                                 |
| D0     | DDR – QDR | R/W  | 0h    | Selects output interface between DDR and QDR LVDS mode<br>0 : QDR LVDS mode<br>1 : DDR LVDS mode |

# TEXAS INSTRUMENTS

www.ti.com.cn

# 8.6.1.14 Register 16 (offset = 16h) [reset = 00h]

# Figure 104. Register 16

| D7   | D6   | D5 | D4 | D3              | D2 | D1 | D0   |
|------|------|----|----|-----------------|----|----|------|
| 0    | 0    |    | DE | OR OUTPUT TIMIN | NG |    | 0    |
| W-0h | W-0h |    |    | R/W-0h          |    |    | W-0h |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

# Table 27. Register 16 Field Descriptions

| Bit    | Field             | Туре | Reset | Description                                                                                          |
|--------|-------------------|------|-------|------------------------------------------------------------------------------------------------------|
| D[7:6] | 0                 | W    | 0h    | Always write '0'                                                                                     |
| D[5:1] | DDR OUTPUT TIMING | R/W  | 0h    | Effective only when the DIS CTRL PINS bit is set to '1'.<br>Bit descriptions are listed in Table 28. |
| D0     | 0                 | W    | 0h    | Always write '0'                                                                                     |

# Table 28. DDR Output Timing (After Setting Bits DIS CTRL PINS To '1')

|             | DELAY (ps) IN OUTPUT CLOCK WITH RESPECT TO DEFAULT POSITION |                           |                           |                           |  |  |  |  |  |
|-------------|-------------------------------------------------------------|---------------------------|---------------------------|---------------------------|--|--|--|--|--|
| BIT SETTING | f <sub>S</sub> = 250 MSPS                                   | f <sub>S</sub> = 200 MSPS | f <sub>S</sub> = 150 MSPS | f <sub>S</sub> = 100 MSPS |  |  |  |  |  |
| 00101       | -180                                                        | -220                      | -310                      | -440                      |  |  |  |  |  |
| 00111       | -100                                                        | -130                      | -190                      | -260                      |  |  |  |  |  |
| 00000       | 0                                                           | 0                         | 0                         | 0                         |  |  |  |  |  |
| 01101       | 120                                                         | 130                       | 170                       | 260                       |  |  |  |  |  |
| 01110       | 230                                                         | 240                       | 330                       | 520                       |  |  |  |  |  |
| 01011       | 320                                                         | 360                       | 480                       | 740                       |  |  |  |  |  |
| 10100       | 400                                                         | 460                       | 620                       | 940                       |  |  |  |  |  |
| 10000       | 500                                                         | 600                       | 790                       | 1220                      |  |  |  |  |  |

# 8.6.1.15 Register 17 (offset = 17h) [reset = 00h]

# Figure 105. Register 17

| D7                      | D6   | D5 | D4    | D3             | D2 | D1 | D0 |
|-------------------------|------|----|-------|----------------|----|----|----|
| LVDS CLK STRENGTH<br>EN | 0    |    | QDR C | INVCLK OUT CHA |    |    |    |
| R/W-0h                  | W-0h |    |       | R/W-0h         |    |    |    |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

# Table 29. Register 17 Field Descriptions

| Bit    | Field                 | Туре | Reset | Description                                                                                                                                                                                                                  |
|--------|-----------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D7     | LVDS CLK STRENGTH EN  | R/W  | 0h    | 0 : Default<br>1 : Enables clock strength programmability with the LVDS CLK<br>STRENGTH bit                                                                                                                                  |
| D6     | 0                     | W    | 0h    | Always write '0'                                                                                                                                                                                                             |
| D[5:1] | QDR OUTPUT TIMING CHA | R/W  | 0h    | Adjusts position of output data clock on channel A with respect to output data. Bit settings are listed in Table 30.                                                                                                         |
| D0     | INV CLK OUT CHA       | R/W  | Oh    | Inverts polarity of the output clock for channel A (QDR mode only)<br>0 : Normal operation<br>1 : Polarity of channel A output clock DACLKP, DACLKM is inverted.<br>Effective only when the DIS CTRL PINS bit is set to '1'. |

# Table 30. QDR Timing Channel A Timing

|             | DELAY (ps) IN OUTPUT CLOCK WITH RESPECT TO DEFAULT POSITION |                           |                           |                           |  |  |  |  |  |
|-------------|-------------------------------------------------------------|---------------------------|---------------------------|---------------------------|--|--|--|--|--|
| BIT SETTING | f <sub>S</sub> = 250 MSPS                                   | f <sub>S</sub> = 200 MSPS | f <sub>S</sub> = 150 MSPS | f <sub>S</sub> = 100 MSPS |  |  |  |  |  |
| 00101       | -80                                                         | -120                      | -150                      | -225                      |  |  |  |  |  |
| 00111       | -55                                                         | -75                       | -90                       | -130                      |  |  |  |  |  |
| 00000       | 0                                                           | 0                         | 0                         | 0                         |  |  |  |  |  |
| 01101       | 55                                                          | 65                        | 90                        | 130                       |  |  |  |  |  |
| 01110       | 95                                                          | 115                       | 165                       | 235                       |  |  |  |  |  |
| 01011       | 140                                                         | 165                       | 230                       | 350                       |  |  |  |  |  |
| 10100       | 180                                                         | 220                       | 290                       | 450                       |  |  |  |  |  |
| 10000       | 230                                                         | 290                       | 370                       | 565                       |  |  |  |  |  |



# 8.6.1.16 Register 18 (offset = 18h) [reset = 00h]

# Figure 106. Register 18

| D7   | D6   | D5 | D4    | D3             | D2     | D1 | D0 |
|------|------|----|-------|----------------|--------|----|----|
| 0    | 0    |    | QDR ( | INVCLK OUT CHB |        |    |    |
| W-0h | W-0h |    |       | R/W-0h         | R/W-0h |    |    |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

# Table 31. Register 18 Field Descriptions

| Bit    | Field                 | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                            |
|--------|-----------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[7:6] | 0                     | W    | 0h    | Always write '0'                                                                                                                                                                                                                                                                                                                                                       |
| D[5:1] | QDR OUTPUT TIMING CHB | R/W  | 0h    | Adjusts position of output data clock on channel B with respect to output data. Bit settings are listed in Table 32.                                                                                                                                                                                                                                                   |
| D0     | INV CLK OUT CHB       | R/W  | 0h    | Inverts output clock polarity for channel B in QDR mode, or output clock<br>CLKOUTP, CLKOUTM in DDR mode.<br>0 : Normal operation<br>1 : In QDR mode, the polarity of the channel B output clock DBCLKP,<br>DBCLKM is inverted. Effective only when the DIS CTRL PINS bit is set<br>to '1'. In DDR mode, the output clock polarity of CLKOUTP, CLKOUTM<br>is inverted. |

# Table 32. QDR Timing Channel B Timing

|             | DELAY (ps) IN OUTPUT CLOCK WITH RESPECT TO DEFAULT POSITION |                           |                           |                           |  |  |  |  |
|-------------|-------------------------------------------------------------|---------------------------|---------------------------|---------------------------|--|--|--|--|
| BIT SETTING | f <sub>S</sub> = 250 MSPS                                   | f <sub>S</sub> = 200 MSPS | f <sub>S</sub> = 150 MSPS | f <sub>S</sub> = 100 MSPS |  |  |  |  |
| 00101       | -80                                                         | -120                      | -150                      | -225                      |  |  |  |  |
| 00111       | -55                                                         | -75                       | -90                       | -130                      |  |  |  |  |
| 00000       | 0                                                           | 0                         | 0                         | 0                         |  |  |  |  |
| 01101       | 55                                                          | 65                        | 90                        | 130                       |  |  |  |  |
| 01110       | 95                                                          | 115                       | 165                       | 235                       |  |  |  |  |
| 01011       | 140                                                         | 165                       | 230                       | 350                       |  |  |  |  |
| 10100       | 180                                                         | 220                       | 290                       | 450                       |  |  |  |  |
| 10000       | 230                                                         | 290                       | 370                       | 565                       |  |  |  |  |



# 8.6.1.17 Register 1F (offset = 1Fh) [reset = 7Fh]

# Figure 107. Register 1F

| D7   | D6 | D5                 | D4 | D3     | D2 | D1 | D0 |  |
|------|----|--------------------|----|--------|----|----|----|--|
| 0    |    | FAST OVR THRESHOLD |    |        |    |    |    |  |
| W-0h |    |                    |    | R/W-0h |    |    |    |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

# Table 33. Register 1F Field Descriptions

| Bit    | Field              | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------|--------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D7     | 0                  | W    | 1h    | Always write '0'<br>Default value of this bit is '1'. Always write this bit to '0' when fast<br>OVR thresholds are programmed.                                                                                                                                                                                                                                                                                                                                                                               |
| D[6:0] | FAST OVR THRESHOLD | R/W  | Oh    | The device has a fast OVR mode that indicates an overload condition at the ADC input. The input voltage level at which the overload is detected is referred to as the threshold and is programmable using the FAST OVR THRESHOLD bits. FAST OVR is triggered nine output clock cycles after the overload condition occurs. The threshold at which fast OVR is triggered is (full-scale × [the decimal value of the FAST OVR THRESHOLD bits] / 127). See the <i>Overrange Indication</i> section for details. |

# 8.6.1.18 Register 20 (offset = 20h) [reset = 00h]

# Figure 108. Register 20

| D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0                       |
|------|------|------|------|------|------|------|--------------------------|
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | PDN/OVR FOR<br>CTRL PINS |
| W-0h | R/W-0h                   |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

# Table 34. Register 20 Field Descriptions

| Bit    | Field                 | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                       |
|--------|-----------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[7:1] | 0                     | W    | 0h    | Always write '0'                                                                                                                                                                                                                                                                                                                                                                                  |
| D0     | PDN/OVR FOR CTRL PINS | R/W  | 0h    | Determines if the CTRL1, CTRL2 pins are power-down control or OVR<br>outputs<br>0 : CTRL1 and CTRL2 pins function as input pins to control power-down<br>operation.<br>1 : CTRL1 and CTRL2 pins function as output pins for overrange<br>indications of channels A and B, respectively. The PDN CH A, PDN CH<br>B register bits along with DIS CTRL PINS can be used for power-down<br>operation. |



# 9 Application and Implementation

## NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

To obtain the best performance in an application, careful consideration must be given to the design of the input analog circuit and common-mode, clock circuit, and power-supply rails. The *Typical Application* section discusses these critical design considerations in detail.

# 9.2 Typical Application

Because the ADS42LBx9 is a dual-channel device, it can be used in a dual-channel superheterodyne receiver, as shown in Figure 109. In a superheterodyne receiver, the high-frequency RF signal is first mixed down to a lower Intermediate frequency (IF). The ADS42LBxx can be used in the IF stage to sample and digitize the IF signal. The digital data can be encoded either in offset binary or twos complement format and transmitted to a field-programmable gate array (FPGA) or application-specific integrated circuit (ASIC). Inside the FPGA or ASIC, the digital data are down-converted to the baseband frequency with a digital mixer and numerically controlled oscillator (NCO).



Figure 109. The ADS42LBx9 in a Dual-Channel Superheterodyne Receiver

## 9.2.1 Design Requirements

Specific design requirements are provided in Table 35.

| DESIGN PARAMETER | VALUE                                     |
|------------------|-------------------------------------------|
| fsampling        | 250 MSPS                                  |
| IF               | 10 MHz (Figure 123), 170 MHz (Figure 124) |
| SNR              | > 72 dBc                                  |
| SFDR             | > 80 dBc                                  |
| HDn              | > 90 dBc                                  |

Table 35. ADS42LBx9 Design Requirements

# 9.2.2 Detailed Design Procedure

The choice of drive circuit at the analog and clock inputs can degrade the performance of the ADC. In order to obtain the design specifications given in Table 35, the following design guidelines discussed in this section must be followed.



## 9.2.2.1 Analog Input

The analog input pins have analog buffers (running from the AVDD3V supply) that internally drive the differential sampling circuit. As a result of the analog buffer, the input pins present high input impedance to the external driving source (at dc, a 10-k $\Omega$  differential input resistance is provided in shunt with a 4-pF differential input capacitance). The buffer helps isolate the external driving source from the switching currents of the sampling circuit. This buffering makes driving the buffered inputs easier than when compared to an ADC without the buffer.

The input common-mode is set internally using a 5-k $\Omega$  resistor from each input pin to VCM so the input signal can be ac-coupled to the pins. Each input pin (INP, INM) must swing symmetrically between VCM + 0.5 V and VCM – 0.5 V, resulting in a 2-V<sub>PP</sub> differential input swing. When programmed for 2.5-V<sub>PP</sub> full-scale, each input pin must swing symmetrically between VCM + 0.625 V and VCM – 0.625 V.

The input sampling circuit has a high 3-dB bandwidth that extends up to 900 MHz (measured with a 50- $\Omega$  source driving a 50- $\Omega$  termination between INP and INM). The dynamic offset of the first-stage sub-ADC limits the maximum analog input frequency to approximately 250 MHz (with a 2.5-V<sub>PP</sub> full-scale amplitude) and to approximately 400 MHz (with a 2-V<sub>PP</sub> full-scale amplitude). This maximum analog input frequency is different than the analog bandwidth of 900 MHz, which is only an indicator of signal amplitude versus frequency.

# 9.2.2.1.1 Drive Circuit Requirements

For optimum performance, the analog inputs must be driven differentially. This technique improves the commonmode noise immunity and even-order harmonic rejection. A small resistor (10  $\Omega$ ) in series with each input pin is recommended to damp out ringing caused by package parasitics.

Figure 110, Figure 111, and Figure 112 show the differential impedance ( $Z_{IN} = R_{IN} \parallel C_{IN}$ ) at the ADC input pins. The presence of the analog input buffer results in an almost constant input capacitance up to 1 GHz.



X = A or B.
 Z<sub>IN</sub> = R<sub>IN</sub> || (1 / jωC<sub>IN</sub>).





#### Copyright © 2012–2016, Texas Instruments Incorporated

ZHCSBL9F-OCTOBER 2012-REVISED MAY 2016



#### 9.2.2.1.2 Driving Circuit

An example driving circuit configuration is shown in Figure 113. To optimize even-harmonic performance at high input frequencies (greater than the first Nyquist), the use of back-to-back transformers is recommended, as shown in Figure 113. Note that the drive circuit is terminated by 50  $\Omega$  near the ADC side. The ac-coupling capacitors allow the analog inputs to self-bias around the required common-mode voltage. If HD2 optimization is a concern, using a 10- $\Omega$  series resistor on the INP side and a 9.5- $\Omega$  series resistor on the INM side may help improve HD2 by 2 dB to 3 dB at a 85-dBFS level on a 170-MHz IF. An additional R-C-R (39  $\Omega$  - 6.8 pF - 39  $\Omega$ ) circuit placed near device pins helps further improve HD3.



Figure 113. Drive Circuit for Input Frequencies up to 250 MHz

The mismatch in the transformer parasitic capacitance (between the windings) results in degraded even-order harmonic performance. Connecting two identical RF transformers back-to-back helps minimize this mismatch and good performance is obtained for high-frequency input signals. An additional termination resistor pair may be required between the two transformers, as shown in Figure 113. The center point of this termination is connected to ground to improve the balance between the P (positive) and M (negative) sides. The values of the terminations between the transformers and on the secondary side must be chosen to obtain an effective 50  $\Omega$  (for a 50- $\Omega$  source impedance). For high input frequencies (>250MHz), the R-C-R circuit can be removed as indicated in Figure 114.



Figure 114. Drive Circuit for Input Frequencies > 250 MHz



#### 9.2.2.1.3 Using the ADS42LBx9 In Time-Domain, Low-Frequency Pulse Applications

The analog buffers inside the device are implemented to provide excellent linearity over a wide range of frequencies. However, at very low frequencies (< 100 kHz) the buffer presents a high-pass response, as shown in Figure 115 and Figure 116. This response does not affect most frequency-domain applications, but can require compensation techniques for time-domain, dc-coupled applications. Application report SBAA220 discusses simple techniques to compensate for the analog buffer response.



Figure 115. Analog Buffer in the ADS42LBx9



Figure 116. Buffer Response at Very Low Input Frequencies

ZHCSBL9F-OCTOBER 2012-REVISED MAY 2016

Texas Instruments

www.ti.com.cn

# 9.2.2.2 Clock Input

The device clock inputs can be driven differentially (sine, LVPECL, or LVDS) or single-ended (LVCMOS), with little or no difference in performance between them. The common-mode voltage of the clock inputs is set to 1.4 V using internal 5-k $\Omega$  resistors. The self-bias clock inputs of the ADS42LB69 and ADS42LB49 can be driven by the transformer-coupled, sine-wave clock source or by the ac-coupled, LVPECL and LVDS clock sources, as shown in Figure 117, Figure 118, and Figure 119. Figure 119 details the internal clock buffer.





# Figure 117. Differential Sine-Wave Clock Driving Circuit











# Figure 120. Internal Clock Buffer



A single-ended CMOS clock can be ac-coupled to the CLKP input, with CLKM connected to ground with a 0.1-µF capacitor, as shown in Figure 121. However, for best performance the clock inputs must be driven differentially, thereby reducing susceptibility to common-mode noise. For high input frequency sampling, TI recommends using a clock source with very low jitter. Band-pass filtering of the clock source can help reduce the effects of jitter. There is no change in performance with a non-50% duty cycle clock input.



Figure 121. Single-Ended Clock Driving Circuit

# 9.2.2.3 SNR and Clock Jitter

The signal-to-noise ratio (SNR) of the ADC is limited by three different factors, as shown in Equation 3. Quantization noise is typically not noticeable in pipeline converters and is 96 dBFS for a 16-bit ADC. Thermal noise limits SNR at low input frequencies and clock jitter sets SNR for higher input frequencies.

$$SNR_{ADC}[dBc] = -20 \times log \sqrt{\left(10 - \frac{SNR_{Quantization}Noise}{20}\right)^2 + \left(10 - \frac{SNR_{ThermalNoise}}{20}\right)^2 + \left(10 - \frac{SNR_{Jitter}}{20}\right)^2}$$
(3)

SNR limitation is a result of sample clock jitter and can be calculated by Equation 4:

$$SNR_{Jitter} [dBc] = -20 \times \log(2\pi \times f_{IN} \times t_{Jitter})$$
(4)

The total clock jitter ( $T_{Jitter}$ ) has three components: the internal aperture jitter (85 f<sub>S</sub> for the device) is set by the noise of the clock input buffer, the external clock jitter, and the jitter from the analog input signal.  $T_{Jitter}$  can be calculated by Equation 5:

$$T_{\text{Jitter}} = \sqrt{\left(T_{\text{Jitter,Ext.Clock_Input}}\right)^2 + \left(T_{\text{Aperture}\_ADC}\right)^2}$$
(5)

External clock jitter can be minimized by using high-quality clock sources and jitter cleaners as well as band-pass filters at the clock input while a faster clock slew rate improves ADC aperture jitter. The device has a 74.1-dBFS thermal noise and an 85-f<sub>S</sub> internal aperture jitter. The SNR value depends on the amount of external jitter for different input frequencies, as shown in Figure 122.



Figure 122. SNR versus Input Frequency and External Clock Jitter

ZHCSBL9F-OCTOBER 2012-REVISED MAY 2016



www.ti.com.cn

# 9.2.3 Application Curves





# **10 Power Supply Recommendations**

Three different power-supply rails are required for the ADS42LBx9:

- A 3.3-V AVDD is used to power the analog buffers.
- A 1.8-V AVDD is used to power the analog core of the ADC.
- A 1.8-V DRVDD is used to power the digital core of the ADC.

TI recommends providing the 1.8-V digital and analog supplies from separate sources because of the switching activities on the digital rail. An example power-supply scheme suitable for the ADS42LBx9 device family is shown in Figure 125. In this example supply scheme, AVDD is provided from a dc-dc converter and an low-dropout (LDO) regulator to increase the efficiency of the implementation. Where cost and area rather than power-supply efficiency are the main design goals, AVDD can be provided using only the LDO.



Figure 125. Example Power-Supply Scheme

# 11 Layout

# 11.1 Layout Guidelines

- The length of the positive and negative traces of a differential pair must be matched to within 2 mils of each other.
- Each differential pair length must be matched within 10 mils of each other.
- When the ADC is used on the same printed circuit board (PCB) with a digital intensive component [such as a field-programmable gate array (FPGA) or application-specific integrated circuit (ASIC)], use separate digital and analog ground planes to minimize undesired coupling. Note that these ground planes must not overlap.
- Connect decoupling capacitors directly to ground and place these capacitors close to the ADC power pins and the power-supply pins to filter high-frequency current transients directly to the ground plane, as illustrated in Figure 126.
- Ground and power planes must be wide enough to keep the impedance very low. In a multilayer PCB, dedicate one layer to ground and another to power planes.





ZHCSBL9F-OCTOBER 2012-REVISED MAY 2016



www.ti.com.cn

# 11.2 Layout Example



Figure 127. Example Layout



ADS42LB49, ADS42LB69 ZHCSBL9F – OCTOBER 2012– REVISED MAY 2016

# www.ti.com.cn

# Layout Example (continued)



Figure 128. Example PCB Layer Stack

ZHCSBL9F-OCTOBER 2012-REVISED MAY 2016

# 12 器件和文档支持

# 12.1 相关链接

以下表格列出了快速访问链接。范围包括技术文档、支持与社区资源、工具和软件,并且可以快速访问样片或购买 链接。

| 器件        | 产品文件夹 | 样片与购买 | 技术文档  | 工具与软件 | 支持与社区 |
|-----------|-------|-------|-------|-------|-------|
| ADS42LB49 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| ADS42LB69 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |

#### 表 36. 相关链接

# 12.2 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

# **Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

# 12.3 商标

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

# **12.4** 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

# 12.5 Glossary

## SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对 本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明

德州仪器(TI)及其下属子公司有权根据 JESD46 最新标准,对所提供的产品和服务进行更正、修改、增强、改进或其它更改,并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。所有产品的销售 都遵循在订单确认时所提供的TI 销售条款与条件。

TI保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。

TI不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。

对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。

在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明 示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。

客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。

在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。

TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。

只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。

TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。

|                | 产品                                 |              | 应用                       |
|----------------|------------------------------------|--------------|--------------------------|
| 数字音频           | www.ti.com.cn/audio                | 通信与电信        | www.ti.com.cn/telecom    |
| 放大器和线性器件       | www.ti.com.cn/amplifiers           | 计算机及周边       | www.ti.com.cn/computer   |
| 数据转换器          | www.ti.com.cn/dataconverters       | 消费电子         | www.ti.com/consumer-apps |
| <b>DLP®</b> 产品 | www.dlp.com                        | 能源           | www.ti.com/energy        |
| DSP - 数字信号处理器  | www.ti.com.cn/dsp                  | 工业应用         | www.ti.com.cn/industrial |
| 时钟和计时器         | www.ti.com.cn/clockandtimers       | 医疗电子         | www.ti.com.cn/medical    |
| 接口             | www.ti.com.cn/interface            | 安防应用         | www.ti.com.cn/security   |
| 逻辑             | www.ti.com.cn/logic                | 汽车电子         | www.ti.com.cn/automotive |
| 电源管理           | www.ti.com.cn/power                | 视频和影像        | www.ti.com.cn/video      |
| 微控制器 (MCU)     | www.ti.com.cn/microcontrollers     |              |                          |
| RFID 系统        | www.ti.com.cn/rfidsys              |              |                          |
| OMAP应用处理器      | www.ti.com/omap                    |              |                          |
| 无线连通性          | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com      |
|                |                                    |              |                          |

邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2016, 德州仪器半导体技术(上海)有限公司



# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| ADS42LB49IRGCR   | ACTIVE        | VQFN         | RGC                | 64   | 2000           | RoHS & Green    | Call TI   NIPDAU                     | Level-3-260C-168 HR  | -40 to 85    | AZ42LB49                | Samples |
| ADS42LB49IRGCT   | ACTIVE        | VQFN         | RGC                | 64   | 250            | RoHS & Green    | Call TI   NIPDAU                     | Level-3-260C-168 HR  | -40 to 85    | AZ42LB49                | Samples |
| ADS42LB69IRGCR   | ACTIVE        | VQFN         | RGC                | 64   | 2000           | RoHS & Green    | Call TI   NIPDAU                     | Level-3-260C-168 HR  | -40 to 85    | AZ42LB69                | Samples |
| ADS42LB69IRGCT   | ACTIVE        | VQFN         | RGC                | 64   | 250            | RoHS & Green    | Call TI   NIPDAU                     | Level-3-260C-168 HR  | -40 to 85    | AZ42LB69                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and


www.ti.com

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **RGC 64**

9 x 9, 0.5 mm pitch

## **GENERIC PACKAGE VIEW**

#### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



### **RGC0064H**



#### **PACKAGE OUTLINE**

#### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# RGC0064H

# **EXAMPLE BOARD LAYOUT**

#### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# RGC0064H

# **EXAMPLE STENCIL DESIGN**

#### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没 有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可 将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知 识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 (https:www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款 的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

> 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司