- Low  $r_{DS(on)} \dots 0.18 \Omega$  Typ at  $V_{GS} = -10 \text{ V}$
- 3 V Compatible
- Requires No External V<sub>CC</sub>
- TTL and CMOS Compatible Inputs
- V<sub>GS(th)</sub> = −1.5 V Max
- Available in Ultrathin TSSOP Package (PW)
- ESD Protection Up to 2 kV Per MIL-STD-883C, Method 3015

#### description

The TPS1100 is P-channel a single enhancement-mode MOSFET. The device has been optimized for 3-V or 5-V power distribution in battery-powered systems by means of Texas Instruments LinBiCMOS™ process. With a maximum V<sub>GS(th)</sub> of -1.5 V and an I<sub>DSS</sub> of only 0.5 μA, the TPS1100 is the ideal high-side switch for low-voltage, portable battery-management systems where maximizing battery life is a primary concern. The low r<sub>DS(on)</sub> and excellent ac characteristics (rise time 10 ns typical) make the TPS1100 the logical choice for low-voltage switching applications such as power switches for pulse-width-modulated (PWM) controllers or motor/bridge drivers.

The ultrathin thin shrink small-outline package or TSSOP (PW) version with its smaller footprint and reduction in height fits in places where other P-channel MOSFETs cannot. The size advantage is especially important where board real estate is at a premium and height restrictions do not allow for a small-outline integrated circuit (SOIC) package.



#### schematic



NOTE A: For all applications, all source pins should be connected and all drain pins should be connected.

#### **AVAILABLE OPTIONS**

|               | PACKAGED I           | DEVICES            | CHIP FORM |
|---------------|----------------------|--------------------|-----------|
| TA            | SMALL OUTLINE<br>(D) | PLASTIC DIP<br>(P) | (Y)       |
| -40°C to 85°C | TPS1100D             | TPS1100PWLE        | TPS1100Y  |

The D package is available taped and reeled. Add an R suffix to device type (e.g., TPS1100DR). The PW package is available only left-end taped and reeled (indicated by the LE suffix on the device type; e.g., TPS1100PWLE). The chip form is tested at 25°C.



Caution. This device contains circuits to protect its inputs and outputs against damage due to high static voltages or electrostatic fields. These circuits have been qualified to protect this device against electrostatic discharges (ESD) of up to 2 kV according to MIL-STD-883C, Method 3015; however, it is advised that precautions be taken to avoid application of any voltage higher than maximum-rated voltages to these high-impedance circuits.

LinBiCMOS is a trademark of Texas Instruments Incorporated.



SLVS078C - DECEMBER 1993 - REVISED AUGUST 1995

## description (continued)

Such applications include notebook computers, personal digital assistants (PDAs), cellular telephones, and PCMCIA cards. For existing designs, the D-packaged version has a pinout common with other p-channel MOSFETs in SOIC packages.

## **TPS1100Y** chip information

This chip, when properly assembled, displays characteristics similar to the TPS1100. Thermal compression or ultrasonic bonding may be used on the doped aluminum bonding pads. The chips may be mounted with conductive epoxy or a gold-silicon preform.





SLVS078C - DECEMBER 1993 - REVISED AUGUST 1995

## absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

|                                                                     |                           |             |                        |          | UNIT |
|---------------------------------------------------------------------|---------------------------|-------------|------------------------|----------|------|
| Drain-to-source voltage, V <sub>DS</sub>                            |                           |             |                        | -15      | V    |
| Gate-to-source voltage, VGS                                         |                           |             |                        | 2 or –15 | V    |
|                                                                     |                           | D package   | T <sub>A</sub> = 25°C  | ±0.41    |      |
|                                                                     | V00 = -2 7 V              | Браскаде    | T <sub>A</sub> = 125°C | ±0.28    |      |
|                                                                     | $V_{GS} = -2.7 \text{ V}$ | PW package  | $T_A = 25^{\circ}C$    | ±0.4     |      |
|                                                                     |                           | I W package | T <sub>A</sub> = 125°C | ±0.23    |      |
|                                                                     |                           | D package   | $T_A = 25^{\circ}C$    | ±0.6     |      |
|                                                                     | V00 - 3 V                 | Браскаде    | T <sub>A</sub> = 125°C | ±0.33    |      |
|                                                                     | V <sub>GS</sub> = −3 V    | PW package  | T <sub>A</sub> = 25°C  | ±0.53    | Α    |
| Continuous drain current (T <sub>J</sub> = 150°C), I <sub>D</sub> ‡ |                           | F W package | T <sub>A</sub> = 125°C | ±0.27    |      |
| Continuous drain current (1 J = 150°C), ID+                         |                           | D package   | T <sub>A</sub> = 25°C  | ±1       |      |
|                                                                     | $V_{GS} = -4.5 \text{ V}$ | Браскаде    | T <sub>A</sub> = 125°C | ±0.47    |      |
|                                                                     | VGS = 4.5 V               | PW package  | $T_A = 25^{\circ}C$    | ±0.81    |      |
|                                                                     |                           | F W package | T <sub>A</sub> = 125°C | ±0.37    |      |
|                                                                     |                           | D package   | T <sub>A</sub> = 25°C  | ±1.6     |      |
|                                                                     | V <sub>GS</sub> = -10 V   | Браскаде    | T <sub>A</sub> = 125°C | ±0.72    |      |
|                                                                     | VGS = -10 V               | PW package  | T <sub>A</sub> = 25°C  | ±1.27    |      |
|                                                                     |                           | F W package | T <sub>A</sub> = 125°C | ±0.58    |      |
| Pulsed drain current, ID <sup>‡</sup>                               |                           |             | T <sub>A</sub> = 25°C  | ±7       | Α    |
| Continuous source current (diode conduction), IS                    |                           |             | T <sub>A</sub> = 25°C  | -1       | Α    |
| Storage temperature range, T <sub>Stg</sub>                         |                           | -55 to 150  | °C                     |          |      |
| Operating junction temperature range, T <sub>J</sub>                | <u> </u>                  | -40 to 150  | °C                     |          |      |
| Operating free-air temperature range, TA                            |                           | -40 to 125  | °C                     |          |      |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 se             | 260                       | °C          |                        |          |      |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_{\mbox{$A$}} \leq 25^{\circ}\mbox{$C$}$ POWER RATING | DERATING FACTOR <sup>‡</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |
|---------|---------------------------------------------------------|-------------------------------------------------------------|---------------------------------------|---------------------------------------|----------------------------------------|
| D       | 791 mW                                                  | 6.33 mW/°C                                                  | 506 mW                                | 411 mW                                | 158 mW                                 |
| PW      | 504 mW                                                  | 4.03 mW/°C                                                  | 323 mW                                | 262 mW                                | 101 mW                                 |

<sup>‡</sup> Maximum values are calculated using a derating factor based on  $R_{\theta JA} = 158^{\circ}\text{C/W}$  for the D package and  $R_{\theta JA} = 248^{\circ}\text{C/W}$  for the PW package. These devices are mounted on an FR4 board with no special thermal considerations when tested.



<sup>‡</sup> Maximum values are calculated using a derating factor based on R<sub>θJA</sub> = 158°C/W for the D package and R<sub>θJA</sub> = 248°C/W for the PW package. These devices are mounted on a FR4 board with no special thermal considerations.

# TPS1100, TPS1100Y SINGLE P-CHANNEL ENHANCEMENT-MODE MOSFETS

SLVS078C - DECEMBER 1993 - REVISED AUGUST 1995

## electrical characteristics at $T_J = 25^{\circ}C$ (unless otherwise noted)

## static

|                     | PARAMETER                                                          | TES                                            | T CONDITION                 | ie.                    | 1   | ΓPS1100 | )     | T   | PS1100Y | ,   | UNIT |
|---------------------|--------------------------------------------------------------------|------------------------------------------------|-----------------------------|------------------------|-----|---------|-------|-----|---------|-----|------|
|                     | PARAMETER                                                          | IES                                            | I CONDITIO                  | <b>V</b> 5             | MIN | TYP     | MAX   | MIN | TYP     | MAX | UNII |
| V <sub>GS(th)</sub> | Gate-to-source threshold voltage                                   | $V_{DS} = V_{GS}$ , $I_{D} = -250 \mu\text{A}$ |                             |                        | -1  | -1.25   | -1.50 |     | -1.25   |     | V    |
| V <sub>SD</sub>     | Source-to-drain voltage<br>(diode-forward<br>voltage) <sup>†</sup> | I <sub>S</sub> = -1 A,                         | -1 A, V <sub>GS</sub> = 0 V |                        |     | -0.9    |       |     | -0.9    |     | V    |
| I <sub>GSS</sub>    | Reverse gate current, drain short circuited to source              | V <sub>DS</sub> = 0 V,                         | V <sub>GS</sub> = -12       | V                      |     |         | ±100  |     |         |     | nA   |
| Inno                | Zero-gate-voltage drain                                            | V <sub>DS</sub> = -12 V,                       | \\oo = 0 \\                 | T <sub>J</sub> = 25°C  |     |         | -0.5  |     |         |     | μА   |
| IDSS                | current                                                            | VDS = -12 V,                                   | VGS = 0 V                   | T <sub>J</sub> = 125°C |     |         | -10   |     |         |     | μΑ   |
|                     |                                                                    | $V_{GS} = -10 \text{ V}$                       | $I_D = -1.5 A$              |                        |     | 180     |       |     | 180     |     |      |
| r= 0 ( )            | Static drain-to-source                                             | $V_{GS} = -4.5 \text{ V}$                      | $I_D = -0.5 A$              |                        |     | 291     | 400   |     | 291     |     | m()  |
| rDS(on)             | on-state resistance†                                               | $V_{GS} = -3 V$                                | I <sub>D</sub> = -0.2 A     |                        |     | 476     | 700   |     | 476     |     | mΩ   |
|                     |                                                                    | $V_{GS} = -2.7 \text{ V}$                      | ID = -0.2 A                 |                        |     | 606     | 850   |     | 606     |     |      |
| 9fs                 | Forward transconductance†                                          | $V_{DS} = -10 \text{ V},$                      | I <sub>D</sub> = -2 A       |                        |     | 2.5     |       |     | 2.5     |     | S    |

<sup>†</sup> Pulse test: pulse duration ≤ 300 μs, duty cycle ≤ 2%

## dynamic

|                 | DADAMETED                             |                           | TEST CONDITIONS     |                | TPS110 | UNIT |     |      |
|-----------------|---------------------------------------|---------------------------|---------------------|----------------|--------|------|-----|------|
|                 | PARAMETER                             |                           | TEST CONDITIONS     |                | MIN    | TYP  | MAX | UNII |
| Qg              | Total gate charge                     |                           |                     |                |        | 5.45 |     |      |
| Qgs             | Gate-to-source charge                 | $V_{DS} = -10 \text{ V},$ | $V_{GS} = -10 V$ ,  | $I_{D} = -1 A$ |        | 0.87 |     | nC   |
| Q <sub>gd</sub> | Gate-to-drain charge                  |                           |                     |                |        | 1.4  |     |      |
| td(on)          | Turn-on delay time                    |                           |                     |                |        | 4.5  |     | ns   |
| td(off)         | Turn-off delay time                   | $V_{DD} = -10 \text{ V},$ | $R_L = 10 \Omega$   | $I_D = -1 A,$  |        | 13   |     | ns   |
| t <sub>r</sub>  | Rise time                             | $R_G = 6 \Omega$ ,        | See Figures 1 and 2 |                |        | 10   |     |      |
| t <sub>f</sub>  | Fall time                             | ]                         |                     |                |        | 2    |     | ns   |
| trr(SD)         | Source-to-drain reverse recovery time | I <sub>F</sub> = 5.3 A,   | di/dt = 100 A/μs    |                |        | 16   |     |      |

## PARAMETER MEASUREMENT INFORMATION



Figure 1. Switching-Time Test Circuit

Figure 2. Switching-Time Waveforms

## **TYPICAL CHARACTERISTICS**

## **Table of Graphs**

|                                                         |                            | FIGURE |
|---------------------------------------------------------|----------------------------|--------|
| Drain current                                           | vs Drain-to-source voltage | 3      |
| Drain current                                           | vs Gate-to-source voltage  | 4      |
| Static drain-to-source on-state resistance              | vs Drain current           | 5      |
| Capacitance                                             | vs Drain-to-source voltage | 6      |
| Static drain-to-source on-state resistance (normalized) | vs Junction temperature    | 7      |
| Source-to-drain diode current                           | vs Source-to-drain voltage | 8      |
| Static drain-to-source on-state resistance              | vs Gate-to-source voltage  | 9      |
| Gate-to-source threshold voltage                        | vs Junction temperature    | 10     |
| Gate-to-source voltage                                  | vs Gate charge             | 11     |

#### TYPICAL CHARACTERISTICS

-7



## $V_{DS} = -10 \text{ V}$ - 6 T<sub>J</sub> = 25°C TJ = 150°C - 5 D - Drain Current - A $T_J = -40^{\circ}C$ - 4 - 3 - 2 - 1 0 -6 -7 V<sub>GS</sub> - Gate-to-Source Voltage - V Figure 4

**DRAIN CURRENT** 

**GATE-TO-SOURCE VOLTAGE** 

## STATIC DRAIN-TO-SOURCE ON-STATE RESISTANCE





Figure 5

Figure 6

#### TYPICAL CHARACTERISTICS

## STATIC DRAIN-TO-SOURCE **ON-STATE RESISTANCE (NORMALIZED)**

## JUNCTION TEMPERATURE



Figure 7

## **SOURCE-TO-DRAIN DIODE CURRENT**

## **SOURCE-TO-DRAIN VOLTAGE**



Figure 8

## STATIC DRAIN-TO-SOURCE ON-STATE RESISTANCE

## **GATE-TO-SOURCE VOLTAGE**



Figure 9

## **GATE-TO-SOURCE THRESHOLD VOLTAGE**

## JUNCTION TEMPERATURE -1.5 $I_D = -250 \, \mu A$



Figure 10

## TYPICAL CHARACTERISTICS

## GATE-TO-SOURCE VOLTAGE vs GATE CHARGE



Figure 11

#### THERMAL INFORMATION

#### TRANSIENT JUNCTION-TO-AMBIENT **DRAIN CURRENT** THERMAL IMPEDANCE **DRAIN-TO-SOURCE VOLTAGE PULSE DURATION** -10100 Single Pulse 0.001 s Single Pulse See Note A See Note A $Z_{\theta JA}$ – Transient Junction-to-Ambient 0.01 s Thermal Impedance - °C/W I<sub>D</sub> – Drain Current – A 10 0.1 s 10 s 0.1 DC T」= 150°C TA = 25°C 0.1 -0.0010.001 0.01 -0.1-10 - 100 0.1 10 V<sub>DS</sub> - Drain-to-Source Voltage - V tw - Pulse Duration - s Figure 12 Figure 13

NOTE A: Values are for the D package and are FR4-board mounted only.

## **APPLICATION INFORMATION**



Figure 14. Notebook Load Management



Figure 15. Cellular Phone Output Drive







10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                         |         |
| TPS1100D         | ACTIVE | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |              | 1100                    | Samples |
| TPS1100DR        | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |              | 1100                    | Samples |
| TPS1100PW        | ACTIVE | TSSOP        | PW                 | 8    | 150            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |              | PS1100                  | Samples |
| TPS1100PWR       | ACTIVE | TSSOP        | PW                 | 8    | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |              | PS1100                  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## PACKAGE OPTION ADDENDUM

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

|   | Device     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| I | TPS1100DR  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
|   | TPS1100PWR | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Jun-2022



## \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPS1100DR  | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |  |
| TPS1100PWR | TSSOP        | PW              | 8    | 2000 | 356.0       | 356.0      | 35.0        |  |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## **TUBE**



## \*All dimensions are nominal

| Device    | Package Name Package Type |       | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------|---------------------------|-------|------|-----|--------|--------|--------|--------|
| TPS1100D  | D                         | SOIC  | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TPS1100PW | PW                        | TSSOP | 8    | 150 | 530    | 10.2   | 3600   | 3.5    |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated