







LM21215

ZHCSJU8G - FEBRUARY 2011 - REVISED MARCH 2022

# LM21215 2.95V 至 5.5V、12A、电压模式同步降压稳压器

# 1 特性

- 集成式 7 mΩ 高侧和 4.3 mΩ 低侧 FET 开关
- 可调节电流限制

Texas

INSTRUMENTS

- 可调输出电压范围为 0.6V 至 V<sub>IN</sub> (支持 100% 占空比),基准为±1%
- 2.95V 至 5.5V 输入电压范围
- 500 kHz 固定开关频率
- 启动至预偏置负载
- 输出电压跟踪功能
- 高带宽电压环路误差放大器
- 通过外部电容器进行可调软启动
- 具有迟滞功能的精密使能引脚
- 集成 OVP、OTP、UVLO 和电源正常状态
- 热增强型 20 引脚 HTSSOP 外露焊盘封装
- 使用 LM21215 并借助 WEBENCH<sup>®</sup> Power Designer 创建定制设计

# 2 应用

- 宽带、网络和无线通信
- 高性能 FPGA、ASIC 和微处理器
- 通过 5V 或 3.3V 总线实现简单设计和高效负载点调 节

# 3 说明

LM21215 是一款单片同步负载点降压稳压器,能够提供高达 15A 的持续输出电流,同时以出色的效率产生

低至 0.6V 的输出电压。该器件经过优化,可在 2.95V 至 5.5V 的输入电压范围内工作,因此适合各种低电压 系统。电压模式控制环路可提供高噪声抗扰度、低占空 比能力,并且可通过任何类型的输出电容补偿至稳定状 态,从而提供最大的灵活性和易用性。

LM21215 具有内部过压保护 (OVP) 和电阻器可编程过 流保护 (OCP)特性,可提高系统可靠性。精密使能引 脚和集成 UVLO 支持对器件的开启进行严格的控制和 定序。启动浪涌电流受内部固定和外部可调的软启动电 路限制。借助集成电源正常状态电路,可实现故障检测 和电源定序。

LM21215 设计用于在多轨电源架构中良好运行。可使用 SS/TRK 引脚将该器件的输出电压配置为跟踪外部电压轨。如果在启动时对输出进行预偏置,则不会灌入电流,从而使输出电压平稳上升,超过预偏置电压。该稳压器采用具有外露焊盘的 20 引脚 HTSSOP 封装,该焊盘可焊接至 PCB,因而无需大型散热装置。

#### 器件信息

| 器件型号    | 封装 <sup>(1)</sup> | 封装尺寸(标称值)       |  |
|---------|-------------------|-----------------|--|
| LM21215 | HTSSOP (20)       | 6.50mm x 4.40mm |  |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。





# **Table of Contents**

| 1 特性                                    | 1        |
|-----------------------------------------|----------|
| 2 应用                                    | 1        |
| 3 说明                                    | 1        |
| 4 Revision History                      | 2        |
| <b>5</b> Pin Configuration and Function | ons3     |
| 6 Specifications                        | 4        |
| 6.1 Absolute Maximum Rating             | s4       |
| 6.2 ESD Ratings                         |          |
| 6.3 Recommended Operating               | Ratings4 |
| 6.4 Electrical Characteristics          | 4        |
| 6.5 Typical Characteristics             | 6        |
| 7 Detailed Description                  | 10       |
| 7.1 Overview                            |          |
| 7.2 Functional Block Diagram.           |          |
| 7.3 Feature Description                 | 10       |
| 7.4 Device Functional Modes             | 14       |

| 8 Application and Implementation        | 15              |
|-----------------------------------------|-----------------|
| 8.1 Application Information             | 15              |
| 8.2 Typical Application                 | 15              |
| 9 Layout                                | <mark>28</mark> |
| 9.1 Layout Considerations               |                 |
| 9.2 Layout Example                      | <mark>28</mark> |
| 10 Device and Documentation Support     | <mark>31</mark> |
| 10.1 Device Support                     | <mark>31</mark> |
| 10.2 接收文档更新通知                           | 31              |
| 10.3 支持资源                               | 31              |
| 10.4 Trademarks                         | 31              |
| 10.5 Electrostatic Discharge Caution    | 31              |
| 10.6 术语表                                |                 |
| 11 Mechanical, Packaging, and Orderable |                 |
| Information.                            | 32              |

# **4 Revision History** 注:以前版本的页码可能与当前版本的页码不同

| Changes from Revision F (June 2019) to Revision G (March 2022) | Page |
|----------------------------------------------------------------|------|
| • 更新了整个文档中的表格、图和交叉参考的编号格式。                                     | 1    |
| Removed reference to adjustable frequency                      |      |
| Removed reference to adjustable frequency                      |      |
| Changes from Revision E (March 2013) to Revision F (June 2019) | Page |
| • 仅编辑性更改,无技术性修订;添加了 WEBENCH 链接                                 | 1    |



....

# **5** Pin Configuration and Functions



# 图 5-1. 20-Pin HTSSOP Package PWP Package (Top View)

#### 表 5-1. Pin Functions

| PIN    |             |                                                                                                                                                                                                                                            |  |
|--------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NO.    | NAME        | DESCRIPTION                                                                                                                                                                                                                                |  |
| 1      | ILIM        | Resistor-programmable current limit pin. A resistor connected to this pin and ground sets the value of the rising current limit, I <sub>CLR</sub> . Shorting this pin to AGND programs the device to the maximum possible current limit.   |  |
| 2      | SS/TRK      | Soft-start control pin. An internal 2-µA current source charges an external capacitor connected betwee this pin and AGND to set the output voltage ramp rate during start-up. This pin can also be used to configure the tracking feature. |  |
| 3      | EN          | Active high enable input for the device. If not used, the EN pin can be left open, which goes high due to an internal current source.                                                                                                      |  |
| 4      | AVIN        | Analog input voltage supply that generates the internal bias. It is recommended to connect PVIN to AVIN through a low pass RC filter to minimize the influence of input rail ripple and noise on the analog control circuitry.             |  |
| 5,6,7  | PVIN        | Input voltage to the power switches inside the device. These pins should be connected together at the device. A low-ESR input capacitance should be located as close as possible to these pins.                                            |  |
| 8,9,10 | PGND        | Power ground pins for the internal power switches                                                                                                                                                                                          |  |
| 11-16  | SW          | Switch node pins. These pins should be tied together locally and connected to the filter inductor.                                                                                                                                         |  |
| 17     | PGOOD       | Open-drain power good indicator                                                                                                                                                                                                            |  |
| 18     | COMP        | Compensation pin is connected to the output of the voltage loop error amplifier                                                                                                                                                            |  |
| 19     | FB          | Feedback pin is connected to the inverting input of the voltage loop error amplifier                                                                                                                                                       |  |
| 20     | AGND        | Quiet analog ground for the internal reference and bias circuitry                                                                                                                                                                          |  |
| EP     | Exposed Pad | Exposed metal pad on the underside of the package with an electrical and thermal connection to PGND.<br>TI recommends connecting this pad to the PC board ground plane in order to improve thermal dissipation.                            |  |



# 6 Specifications

### 6.1 Absolute Maximum Ratings

| See                                                    |                        |
|--------------------------------------------------------|------------------------|
| PVIN <sup>(1)</sup> , AVIN to GND                      | -0.3 V to +6 V         |
| SW <sup>(2)</sup> , EN, FB, COMP, PGOOD, SS/TRK to GND | -0.3 V to PVIN + 0.3 V |
| Storage temperature                                    | −65°C to 150°C         |
| Lead temperature (soldering, 10 s)                     | 260°C                  |

(1) The PVIN pin can tolerate transient voltages up to 6.5 V for a period of up to 6 ns. These transients can occur during the normal operation of the device.

(2) The SW pin can tolerate transient voltages up to 9.0 V for a period of up to 6 ns, and -1 V for a duration of 4 ns. These transients can occur during the normal operation of the device.

# 6.2 ESD Ratings

|                    |                         |                                                                   | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Ratings

| See (1)                        |                   |
|--------------------------------|-------------------|
| PVIN, AVIN to GND              | +2.95 V to +5.5 V |
| Junction temperature           | -40°C to +125°C   |
| θ <sub>JA</sub> <sup>(2)</sup> | 24°C/W            |

(1) Absolute Maximum Ratings indicate limits beyond witch damage to the device may occur. Recommended operating ratings indicate conditions for which the device is intended to be functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the *Electrical Characteristics*.

(2) Thermal measurements were performed on a 2-inch × 2-inch, 4-layer, 2-oz. copper outer layer, 1-oz. copper inner layer board with twelve 8-mil. vias under the EP of the device and an additional sixteen 8-mil. vias under the unexposed package.

# **6.4 Electrical Characteristics**

Unless otherwise stated, the following conditions apply:  $V_{PVIN, AVIN} = 5 \text{ V}$ . Limits in standard type are for  $T_J = 25^{\circ}$ C only, limits in **boldface type** apply over the junction temperature ( $T_J$ ) range of  $-40^{\circ}$ C to  $+125^{\circ}$ C. Minimum and maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}$ C, and are provided for reference purposes only.

|                                   | PARAMETER                       | TEST CONDITIONS                 | MIN  | TYP  | MAX  | UNIT                 |
|-----------------------------------|---------------------------------|---------------------------------|------|------|------|----------------------|
| SYSTEM                            |                                 |                                 |      |      |      |                      |
| V <sub>FB</sub>                   | Feedback pin voltage            | V <sub>IN</sub> = 2.95V to 5.5V | -1%  | 0.6  | 1%   | V                    |
| $\Delta V_{OUT} / \Delta I_{OUT}$ | Load Regulation                 |                                 |      | 0.02 |      | %V <sub>OUT</sub> /A |
| $\Delta V_{OUT} / \Delta V_{IN}$  | Line Regulation                 |                                 |      | 0.1  |      | %V <sub>OUT</sub> /V |
| R <sub>DSON HS</sub>              | High Side Switch On Resistance  | I <sub>SW</sub> = 12A           |      | 7    | 9.0  | mΩ                   |
| R <sub>DSON LS</sub>              | Low Side Switch On Resistance   | I <sub>SW</sub> = 12A           |      | 4.3  | 6.0  | mΩ                   |
| I <sub>CLR</sub>                  | HS Rising Switch Current Limit  | R <sub>ILIM</sub> = 16.5 kΩ     | 16.5 | 20   | 23.5 | А                    |
|                                   |                                 | R <sub>ILIM</sub> = 41.3 kΩ     | 8.5  | 10   | 11.5 |                      |
|                                   |                                 | R <sub>ILIM</sub> = 130 kΩ      |      | 3.8  |      |                      |
| I <sub>CLF</sub>                  | LS Falling Switch Current Limit | R <sub>ILIM</sub> = 16.5 kΩ     |      | 14.5 |      | А                    |
|                                   |                                 | R <sub>ILIM</sub> = 41.3 kΩ     |      | 7.5  |      |                      |
|                                   |                                 | R <sub>ILIM</sub> = 130 kΩ      |      | 3    |      |                      |
| V <sub>ZX</sub>                   | Zero Cross Voltage              |                                 | -8   | 3    | 12   | mV                   |
| Ι <sub>Q</sub>                    | Operating Quiescent Current     |                                 |      | 1.5  | 3    | mA                   |



Unless otherwise stated, the following conditions apply:  $V_{PVIN, AVIN} = 5 \text{ V}$ . Limits in standard type are for  $T_J = 25^{\circ}$ C only, limits in **boldface type** apply over the junction temperature ( $T_J$ ) range of  $-40^{\circ}$ C to  $+125^{\circ}$ C. Minimum and maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}$ C, and are provided for reference purposes only.

|                         | PARAMETER                                                           | TEST CONDITIONS                                   | MIN  | TYP   | MAX  | UNIT      |
|-------------------------|---------------------------------------------------------------------|---------------------------------------------------|------|-------|------|-----------|
| SYSTEM                  | SYSTEM                                                              |                                                   |      |       |      |           |
| I <sub>SD</sub>         | Shutdown Quiescent Current                                          | V <sub>EN</sub> = 0V                              |      | 50    | 70   | μA        |
| V <sub>UVLO</sub>       | AVIN Under Voltage Lockout                                          | AVIN Rising                                       | 2.45 | 2.7   | 2.95 | V         |
| VUVLOHYS                | AVIN Under Voltage Lockout Hysteresis                               |                                                   | 140  | 200   | 280  | mV        |
| V <sub>TRACKOS</sub>    | SS/TRACK PIN accuracy (V <sub>SS</sub> - V <sub>FB</sub> )          | 0 < V <sub>TRACK</sub> < 0.55V                    | -10  | 6     | 20   | mV        |
| I <sub>SS</sub>         | Soft-Start Pin Source Current                                       |                                                   | 1.3  | 1.9   | 2.5  | μA        |
| t <sub>INTSS</sub>      | Internal Soft-Start Ramp to Vref                                    | C <sub>SS</sub> = 0                               | 350  | 500   | 675  | μs        |
| t <sub>RESETSS</sub>    | Device reset to soft-start ramp                                     |                                                   | 50   | 110   | 200  | μs        |
| OSCILLATOR              |                                                                     |                                                   |      |       |      |           |
| f <sub>OSC</sub>        | Switching Frequency                                                 |                                                   | 475  | 500   | 525  | kHz       |
| t <sub>HSBLANK</sub>    | HS OCP blanking time                                                | Rising edge of SW to I <sub>CLR</sub> comparison  |      | 55    |      | ns        |
| t <sub>lsblank</sub>    | LS OCP blanking time                                                | Falling edge of SW to I <sub>CLF</sub> comparison |      | 400   |      | ns        |
| t <sub>ZXBLANK</sub>    | Zero Cross blanking time                                            | Falling edge of SW to V <sub>ZX</sub> comparison  |      | 120   |      | ns        |
| t <sub>MINON</sub>      | Minimum HS on-time                                                  |                                                   |      | 140   |      | ns        |
| $\Delta V_{RAMP}$       | PWM Ramp p-p Voltage                                                |                                                   |      | 0.8   |      | V         |
| ERROR AMPL              | IFIER                                                               |                                                   |      |       |      |           |
| V <sub>OL</sub>         | Error Amplifier Open Loop Voltage Gain                              | ICOMP = -65µA to 1mA                              |      | 95    |      | dBV/V     |
| GBW                     | Error Amplifier Gain-Bandwidth Product                              |                                                   |      | 11    |      | MHz       |
| I <sub>FB</sub>         | Feedback Pin Bias Current                                           | V <sub>FB</sub> = 0.6V                            |      | 1     |      | nA        |
| ICOMPSRC                | COMP Output Source Current                                          |                                                   |      | 1     |      | mA        |
| I <sub>COMPSINK</sub>   | COMP Output Sink Current                                            |                                                   |      | 65    |      | μΑ        |
| POWERGOOD               | )                                                                   |                                                   |      |       |      |           |
| V <sub>OVP</sub>        | Overvoltage Protection Rising Threshold                             | V <sub>FB</sub> Rising                            | 105  | 112.5 | 120  | $%V_{FB}$ |
| V <sub>OVPHYS</sub>     | Overvoltage Protection Hysteresis                                   | V <sub>FB</sub> Falling                           |      | 2     |      | $%V_{FB}$ |
| V <sub>UVP</sub>        | Undervoltage Protection Rising Threshold                            | V <sub>FB</sub> Rising                            | 82   | 90    | 97   | $%V_{FB}$ |
| V <sub>UVPHYS</sub>     | Undervoltage Protection Hysteresis                                  | V <sub>FB</sub> Falling                           |      | 2.5   |      | $%V_{FB}$ |
| t <sub>PGDGL</sub>      | PGOOD Deglitch Low (OVP/UVP Condition<br>Duration to PGOOD Falling) |                                                   |      | 15    |      | μs        |
| t <sub>PGDGH</sub>      | PGOOD Deglitch High (minimum low pulse)                             |                                                   |      | 12    |      | μs        |
| R <sub>PD</sub>         | PGOOD Pulldown Resistance                                           |                                                   | 10   | 20    | 40   | Ω         |
| IPGOODLEAK              | PGOOD Leakage Current                                               | V <sub>PGOOD</sub> = 5V                           |      | 1     |      | nA        |
| LOGIC                   |                                                                     |                                                   | ·    |       |      |           |
| V <sub>IHENR</sub>      | EN Pin Rising Threshold                                             | V <sub>EN</sub> Rising                            | 1.20 | 1.35  | 1.45 | V         |
| V <sub>ENHYS</sub>      | EN Pin Hysteresis                                                   |                                                   | 50   | 110   | 180  | mV        |
| I <sub>EN</sub>         | EN Pin Pullup Current                                               | V <sub>EN</sub> = 0V                              |      | 2     |      | μA        |
| THERMAL SH              | UTDOWN                                                              |                                                   |      |       |      |           |
| T <sub>THERMSD</sub>    | Thermal Shutdown                                                    |                                                   |      | 165   |      | °C        |
| T <sub>THERMSDHYS</sub> | Thermal Shutdown Hysteresis                                         |                                                   |      | 10    |      | °C        |



# **6.5 Typical Characteristics**

Unless otherwise specified:  $V_{IN}$  = 5 V,  $V_{OUT}$  = 1.2 V, L= 0.56 µH (1.8-m $\Omega$  R<sub>DCR</sub>), C<sub>SS</sub> = 33 nF, T<sub>A</sub> = 25°C for efficiency curves, loop gain plots and waveforms, and T<sub>J</sub> = 25°C for all others.



Copyright © 2022 Texas Instruments Incorporated















# 7 Detailed Description

# 7.1 Overview

The LM21215 switching regulator features all of the functions necessary to implement an efficient low voltage buck regulator using a minimum number of external components. This easy-to-use regulator features two integrated switches and is capable of supplying up to 15 A of continuous output current. The regulator utilizes voltage mode control with trailing edge modulation to optimize stability and transient response over the entire output voltage range. The precision internal voltage reference allows the output to be set as low as 0.6 V. Fault protection features include: current limiting, thermal shutdown, overvoltage protection, and shutdown capability. The device is available in the 20-pin HTSSOP package featuring an exposed pad to aid thermal dissipation. The LM21215 can be used in numerous applications to efficiently step-down from a 5-V or 3.3-V bus.

# 7.2 Functional Block Diagram



# 7.3 Feature Description

# 7.3.1 Precision Enable

The enable (EN) pin allows the output of the device to be enabled or disabled with an external control signal. This pin is a precision analog input that enables the device when the voltage exceeds 1.35 V (typical). The EN pin has 110 mV of hysteresis and disables the output when the enable voltage falls below 1.24 V (typical). If the EN pin is not used, it can be left open, and will be pulled high by an internal 2- $\mu$ A current source. Since the enable pin has a precise turn-on threshold, it can be used along with an external resistor divider network from VIN to configure the device to turn on at a precise input voltage.



# 7.3.2 UVLO

The LM21215 has a built-in undervoltage lockout protection circuit that keeps the device from switching until the input voltage reaches 2.7 V (typical). The UVLO threshold has 200 mV of hysteresis that keeps the device from responding to power-on glitches during start-up. If desired, the turn-on point of the supply can be changed by using the precision enable pin and a resistor divider network connected to VIN as shown in  $\boxtimes$  8-3 in the design guide.

### 7.3.3 Current Limit

The LM21215 has programmable current limit protection to avoid dangerous current levels through the power FETs and inductor. A current limit condition is met when the current through the high side FET exceeds the rising current limit level ( $I_{CLR}$ ). The control circuitry will respond to this event by turning off the high-side FET and turning on the low-side FET. This forces a negative voltage on the inductor, thereby causing the inductor current to decrease. The high-side FET will not conduct again until the lower current limit level ( $I_{CLF}$ ) is sensed on the low-side FET. At this point, the device will resume normal switching.

A current limit condition will cause the internal soft-start voltage to ramp downward. After the internal soft-start ramps below the feedback (FB) pin voltage (nominally 0.6 V), FB will begin to ramp downward, as well. This voltage foldback will limit the power consumption in the device, thereby protecting the device from continuously supplying power to the load under a condition that does not fall within the device SOA. After the current limit condition is cleared, the internal soft-start voltage will ramp up again. [8] 7-1 shows current limit behavior with  $V_{SS}$ ,  $V_{FB}$ ,  $V_{OUT}$ , and  $V_{SW}$ .

### 7.3.4 Short-Circuit Protection

In the unfortunate event that the output is shorted with a low impedance to ground, the LM21215 limits the current into the short by resetting the device. A short-circuit condition is sensed by a current-limit condition coinciding with a voltage on the FB pin that is lower than 100 mV. When this condition occurs, the device begins its reset sequence, turning off both power FETs and discharging the soft-start capacitor after  $t_{RESETSS}$  (nominally 110 µs). The device will then attempt to restart. If the short-circuit condition still exists, it will reset again, and repeat until the short-circuit is cleared. The reset prevents excess current flowing through the FETs in a highly inefficient manner, potentially causing thermal damage to the device or the bus supply.





#### LM21215 ZHCSJU8G - FEBRUARY 2011 - REVISED MARCH 2022



#### 7.3.5 Thermal Protection

Internal thermal shutdown circuitry is provided to protect the integrated circuit in the event that the maximum junction temperature is exceeded. When activated, typically at 165°C, the LM21215 tri-states the power FETs and resets soft start. After the junction cools to approximately 155°C, the device starts up using the normal startup routine. This feature is provided to prevent catastrophic failures from accidental device overheating. Note that thermal limit will not stop the die from operating above the specified maximum operating temperature,125°C. The die should be kept under 125°C to ensure correct operation.

### 7.3.6 Light Load Operation

The LM21215 offers increased efficiency when operating at light loads. Whenever the load current is reduced to a point where the peak to peak inductor ripple current is greater than two times the load current, the device will enter the diode emulation mode, preventing significant negative inductor current. The point at which this occurs is the critical conduction boundary and can be calculated with  $5\pi$ 

$$I_{BOUNDARY} = \frac{(V_{IN} - V_{OUT}) \times D}{2 \times L \times f_{SW}}$$

(1)

It can be seen that in diode emulation mode, whenever the inductor current reaches zero, the SW node becomes high impedance. Ringing will occur on this pin as a result of the LC tank circuit formed by the inductor and the parasitic capacitance at the node. If this ringing is of concern, an additional RC snubber circuit can be added from the switch node to ground.

At very light loads, usually below 100 mA, several pulses can be skipped in between switching cycles, effectively reducing the switching frequency and further improving light-load efficiency.

#### 7.3.7 Power Good Flag

The PGOOD pin provides the user with a way to monitor the status of the LM21215. In order to use the PGOOD pin, the application must provide a pullup resistor to a desired DC voltage (in other words,  $V_{IN}$ ). PGOOD will respond to a fault condition by pulling the PGOOD pin low with the open-drain output. PGOOD pulls low on the following conditions:

- V<sub>FB</sub> moves above or below the V<sub>OVP</sub> or V<sub>UVP</sub>, respectively.
- The enable pin (EN) is brought below the enable threshold.
- The device enters a prebiased output condition (V<sub>FB</sub> > V<sub>SS</sub>).

图 7-2 shows the conditions that will cause PGOOD to fall.





图 7-2. PGOOD Conditions



# 7.4 Device Functional Modes

Several diagrams are shown in illustrating continuous conduction mode (CCM), discontinuous conduction mode (DCM), and the boundary condition.







# 8 Application and Implementation

备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

## 8.1 Application Information

The LM21212-2 switching regulator features all of the functions necessary to implement an efficient low voltage buck regulator using a minimum number of external components. This easy-to-use regulator features two integrated switches and is capable of supplying up to 12 A of continuous output current. The regulator utilizes voltage mode control with trailing edge modulation to optimize stability and transient response over the entire output voltage range.

### **8.2 Typical Application**

#### 8.2.1 Typical Application 1



图 8-1. Typical Application Schematic 1



#### 8.2.1.1 Design Requirements

#### 表 8-1. Bill Of Materials (VIN = 3.3 V - 5.5 V, VOUT = 1.2 V, IOUT = 15 A)

| ID                                                                               | DESCRIPTION                                                                        | VENDOR      | PART NUMBER        | QUANTITY |
|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------------|--------------------|----------|
| C <sub>F</sub>                                                                   | CAP, CERM, 1 µ F, 10 V, ±10%, X7R, 0603                                            | MuRata      | GRM188R71A105KA61D | 1        |
| $\begin{matrix} C_{IN1},C_{IN2},\\ C_{IN3},C_{O1},C_{O2},\\ C_{O3} \end{matrix}$ | CAP, CERM, 100 µ F, 6.3 V, ±20%, X5R, 1206                                         | MuRata      | GRM31CR60J107ME39L | 6        |
| C <sub>C1</sub>                                                                  | CAP, CERM, 1800 pF, 50 V, ±5%, C0G/NP0, 0603                                       | TDK         | C1608C0G1H182J     | 1        |
| C <sub>C2</sub>                                                                  | CAP, CERM, 68 pF, 50 V, ±5%, C0G/NP0, 0603                                         | TDK         | C1608C0G1H680J     | 1        |
| C <sub>C3</sub>                                                                  | CAP, CERM, 820 pF, 50 V, ±5%, C0G/NP0, 0603                                        | TDK         | C1608C0G1H821J     | 1        |
| C <sub>SS</sub>                                                                  | CAP, CERM, 0.033 µ F, 16 V, ±10%, X7R, 0603                                        | MuRata      | GRM188R71C333KA01D | 1        |
| Lo                                                                               | Inductor, Shielded Drum Core, Powdered Iron, 560 nH, 27.5 A, 0.0018 $\Omega$ , SMD | Vishay-Dale | IHLP4040DZERR56M01 | 1        |
| R <sub>F</sub>                                                                   | RES, 1.0 Ω, 5%, 0.1 W, 0603                                                        | Vishay-Dale | CRCW06031R00JNEA   | 1        |
| R <sub>C1</sub>                                                                  | RES, 9.31 kΩ, 1%, 0.1 W, 0603                                                      | Vishay-Dale | CRCW06039K31FKEA   | 1        |
| R <sub>C2</sub>                                                                  | RES, 165 Ω, 1%, 0.1 W, 0603                                                        | Vishay-Dale | CRCW0603165RFKEA   | 1        |
| R <sub>FB1</sub> , R <sub>FB2</sub> ,<br>R <sub>PGOOD</sub>                      | RES, 10 kΩ, 1%, 0.1 W, 0603                                                        | Vishay-Dale | CRCW060310K0FKEA   | 3        |
| R <sub>ILIM</sub>                                                                | RES, 7.15 kΩ, 1%, 0.1 W, 0603                                                      | Vishay-Dale | CRCW06037K15FKEA   | 1        |

#### 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM21215 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage ( $V_{IN}$ ), output voltage ( $V_{OUT}$ ), and output current ( $I_{OUT}$ ) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- · Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2.1.2.2 Output Voltage

The first step in designing the LM21215 application is setting the output voltage. This is done by using a voltage divider between  $V_{OUT}$  and AGND, with the middle node connected to  $V_{FB}$ . When operating under steady-state conditions, the LM21215 forces  $V_{OUT}$  so that  $V_{FB}$  is driven to 0.6 V.







A good starting point for the lower feedback resistor,  $R_{FB2}$ , is 10 k $\Omega$ .  $R_{FB1}$  can then be calculated with  $\overline{5}$  Reg 2:

$$V_{OUT} = \frac{R_{FB1} + R_{FB2}}{R_{FB2}} 0.6V$$
(2)

#### 8.2.1.2.3 Precision Enable

The enable (EN) pin of the LM21215 allows the output to be toggled on and off. This pin is a precision analog input. When the voltage exceeds 1.35 V, the controller will try to regulate the output voltage as long as the input voltage has exceeded the UVLO voltage of 2.7 V. There is an internal current source connected to EN so if enable is not used, the device will turn on automatically. If EN is not toggled directly, the device can be preprogrammed to turn on at a certain input voltage higher than the UVLO voltage. This can be done with an external resistor divider from AVIN to EN and EN to AGND as shown in 🕅 8-3.



图 8-3. Enable Start-Up Through VIN

The resistor values of  $R_A$  and  $R_B$  can be relatively sized to allow EN to reach the enable threshold voltage depending on the input supply voltage. With the enable current source accounted for, the equation solving for  $R_A$  is the following:

$$R_{A} = \frac{R_{B}(V_{PVIN} - 1.35V)}{1.35V - I_{EN}R_{B}}$$

where

- $R_A$  is the resistor from  $V_{IN}$  to enable.
- R<sub>B</sub> is the resistor from enable to ground.
- $I_{EN}$  is the internal enable pullup current (2  $\mu$ A).
- 1.35 V is the fixed precision enable threshold voltage.

Typical values for  $R_B$  range from 10 k $\Omega$  to 100 k $\Omega$ .

#### 8.2.1.2.4 Soft Start

When EN has exceeded 1.35 V, and both PVIN and AVIN have exceeded the UVLO threshold, the LM21215 begins charging the output linearly to the voltage level dictated by the feedback resistor network. The LM21215 employs a user-adjustable soft-start circuit to lengthen the charging time of the output set by a capacitor from the soft-start pin to ground. After enable exceeds 1.35 V, an internal 2- $\mu$ A current source begins to charge the soft-start capacitor. This allows the user to limit inrush currents due to a high output capacitance and not cause an overcurrent condition. Adding a soft-start capacitor can also reduce the stress on the input rail. Larger capacitor values will result in longer start-up times. Use  $\pi$ 

$$\frac{t_{SS} \times I_{SS}}{0.6V} = C_{SS}$$

where

• I<sub>SS</sub> is nominally 2 μA.

(4)

(3)



• t<sub>SS</sub> is the desired start-up time.

If  $V_{IN}$  is higher than the UVLO level and enable is toggled high the soft start sequence begins. There is a small delay between enable transitioning high and the beginning of the soft start sequence. This delay allows the LM21215 to initialize its internal circuitry. Once the output has charged to 90% of the nominal output voltage the power-good flag transitions high. This behavior is illustrated in  $\mathbb{R}$  8-4.



图 8-4. Soft-Start Timing

As shown above, the size of the capacitor is influenced by the nominal feedback voltage level 0.6 V, the softstart charging current,  $I_{SS}$  (2 µA), and the desired soft-start time. If no soft-start capacitor is used, then the LM21215 defaults to a minimum start-up time of 500 µs. The LM21215 does not start up faster than 500 µs. When enable is cycled or the device enters UVLO, the charge developed on the soft-start capacitor is discharged to reset the start-up process. This also happens when the device enters short circuit mode from an overcurrent event.

#### 8.2.1.2.5 Inductor Selection

The inductor (L) used in the application influences the ripple current and the efficiency of the system. The first selection criteria is to define a ripple current,  $\Delta I_L$ . In a buck converter, it is typically selected to run between 20% to 30% of the maximum output current. 🕅 8-5 shows the ripple current in a standard buck converter operating in continuous conduction mode. Larger ripple current results in a smaller inductance value, which will lead to a lower series resistance in the inductor and improved efficiency. However, larger ripple current will also cause the device to operate in discontinuous conduction mode at a higher average output current.







Once the ripple current has been determined, the appropriate inductor size can be calculated using 方程式 5:

$$L = \frac{(V_{IN} - V_{OUT}) \cdot D}{\Delta I_{L} \cdot f_{SW}}$$

(5)

#### 8.2.1.2.6 Output Capacitor Selection

The output capacitor,  $C_{OUT}$ , filters the inductor ripple current and provides a source of charge for transient load conditions. A wide range of output capacitors can be used with the LM21215 that provide various advantages. The best performance is typically obtained using ceramic, SP, or OSCON type chemistries. Typical trade-offs are that the ceramic capacitor provides extremely low ESR to reduce the output ripple voltage and noise spikes, while the SP and OSCON capacitors provide a large bulk capacitance in a small volume for transient loading conditions.

When selecting the value for the output capacitor, the two performance characteristics to consider are the output voltage ripple and transient response. The output voltage ripple can be approximated by using 方程式 6:

$$\Delta V_{OUT} \approx \Delta I_L x \left[ R_{ESR} + \frac{1}{8 x f_{SW} x C_{OUT}} \right]$$
(6)

where

- $\triangle V_{OUT}$  (V) is the amount of peak-to-peak voltage ripple at the power supply output.
- $R_{ESR}(\Omega)$  is the series resistance of the output capacitor.
- f<sub>SW</sub> (Hz) is the switching frequency.
- C<sub>OUT</sub> (F) is the output capacitance used in the design.

The amount of output ripple that can be tolerated is application specific, however, a general recommendation is to keep the output ripple less than 1% of the rated output voltage. Keep in mind ceramic capacitors are sometimes preferred because they have very low ESR, however, depending on package and voltage rating of the capacitor, the value of the capacitance can drop significantly with applied voltage. The output capacitor selection will also affect the output voltage droop during a load transient. The peak droop on the output voltage during a load transient is dependent on many factors, however, an approximation of the transient droop ignoring loop bandwidth can be obtained using 方程式 7:

$$V_{DROOP} = \Delta I_{OUTSTEP} \times R_{ESR} + \frac{L \times \Delta I_{OUTSTEP}^{2}}{C_{OUT} \times (V_{IN} - V_{OUT})}$$
(7)

#### where

- C<sub>OUT</sub> (F) is the minimum required output capacitance.
- L (H) is the value of the inductor.
- V<sub>DROOP</sub> (V) is the output voltage drop ignoring loop bandwidth considerations.
- $\Delta I_{OUTSTEP}$  (A) is the load step change.
- $R_{ESR}(\Omega)$  is the output capacitor ESR.
- V<sub>IN</sub> (V) is the input voltage.
- V<sub>OUT</sub> (V) is the set regulator output voltage.

Examine both the tolerance and voltage coefficient of the capacitor when designing for a specific output ripple or transient droop target.

### 8.2.1.2.7 Input Capacitor Selection

Quality input capacitors are necessary to limit the ripple voltage at the VIN pin while supplying most of the switch current during the on time. Additionally, they help minimize input voltage droop in an output current transient condition. In general, it is recommended to use a ceramic capacitor for the input as it provides both a low impedance and small footprint. Use of a high grade dielectric for the ceramic capacitor, such as X5R or X7R, will



provide improved overtemperature performance and also minimize the DC voltage derating that occurs with Y5V capacitors. The input capacitors  $C_{IN1}$  and  $C_{IN2}$  must be placed as close as possible to the PVIN and PGND pins.

Select non-ceramic input capacitors for RMS current rating and minimum ripple voltage. A good approximation for the required ripple current rating is given by the relationship:

$$I_{\text{IN-RMS}} = I_{\text{OUT}} \sqrt{D(1 - D)}$$

As indicated by the RMS ripple current equation, the highest requirement for RMS current rating occurs at 50% duty cycle. For this case, the RMS ripple current rating of the input capacitor should be greater than half the output current. For best performance, low-ESR ceramic capacitors should be placed in parallel with higher capacitance capacitors to provide the best input filtering for the device.

When operating at low input voltages (3.3 V or lower), additional capacitance can be necessary to protect from triggering an undervoltage condition on an output current transient. This will depend on the impedance between the input voltage supply and the LM21215, as well as the magnitude and slew rate of the output transient.

The AVIN pin requires a 1- $\mu$ F ceramic capacitor to AGND and a 1- $\Omega$  resistor to PVIN. This RC network filters inherent noise on PVIN from the sensitive analog circuitry connected to AVIN.

#### 8.2.1.2.8 Programmable Current Limit

A resistor from the ILIM pin to GND sets the internal current limit on the LM21215. Program the current limit so that the peak inductor current ( $I_L$ ) does not trigger the current limit in normal operation. This requires setting the resistor from the ILIM pin to GND ( $R_{ILIM}$ ) to the appropriate value to allow the maximum ripple current,  $\Delta I_{LMAX}$  plus the DC output current through the high-side FET during normal operation. The maximum ripple current can be described as:

For D > 0.5  

$$\Delta I_{LMAX} = \frac{(V_{INMAX} - V_{OUTMIN}) \cdot V_{OUTMIN}}{L_{MIN} \cdot f_{SWMIN} \cdot V_{INMAX}}$$
For D < 0.5  

$$\Delta I_{LMAX} = \frac{(V_{INMIN} - V_{OUTMAX}) \cdot V_{OUTMAX}}{L_{MIN} \cdot f_{SWMIN} \cdot V_{INMIN}}$$

(9)

#### where

 V<sub>INMAX</sub>, V<sub>INMIN</sub>, V<sub>OUTMAX</sub>, V<sub>OUTMIN</sub>, L<sub>MIN</sub>, and F<sub>SWMIN</sub> are the respective maximum and minimum conditions of the system as defined by the component tolerance and device variation.

From this, the maximum allowable current through the high-side FET (I<sub>HSMAX</sub>) of device can be described as:

$$I_{HSMAX} = \frac{\Delta I_{LMAX}}{2} + I_{DCMAX}$$
(10)

#### where

• I<sub>OUTMAX</sub> is the maximum defined DC output current, up to 15 A.

Once the I<sub>HSMAX</sub> value has been determined, a nominal value of the R<sub>ILIM</sub> resistor can be calculated as follows:

$$R_{\rm ILIM} (k\Omega) = \frac{582.4}{l_{\rm HSMAX}} - 14.2$$
(11)

where

<sup>•</sup> R<sub>ILIM</sub> value is the nominal resistance necessary for the given I<sub>HSMAX</sub> value.

A conservative design should also take into account the device variation over  $V_{IN}$  and temperature, as seen in the *Electrical Characteristics* for the I<sub>CLR</sub> parameter and the typical performance characteristics. These variations can cause the I<sub>HSMAX</sub> value to increase, depending on the range of the input voltage and junction temperature.

#### 8.2.1.2.9 Control Loop Compensation

The LM21215 incorporates a high bandwidth amplifier between the FB and COMP pins to allow the user to design a compensation network that matches the application. This section will walk through the various steps in obtaining the open loop transfer function.

There are three main blocks of a voltage mode buck switcher that the power supply designer must consider when designing the control system: the power train, modulator, and the compensated error amplifier. A closed loop diagram is shown in  $\boxed{8}$  8-6.



图 8-6. Loop Diagram

The power train consists of the output inductor (L) with DCR (DC resistance  $R_{DCR}$ ), output capacitor (C<sub>0</sub>) with ESR (effective series resistance  $R_{ESR}$ ), and load resistance (R<sub>0</sub>). The error amplifier (EA) constantly forces FB to 0.6 V. The passive compensation components around the error amplifier help maintain system stability. The modulator creates the duty cycle by comparing the error amplifier signal with an internally generated ramp set at the switching frequency.

There are three transfer functions that must be taken into consideration when obtaining the total open loop transfer function: COMP to SW (modulator), SW to  $V_{OUT}$  (power train), and  $V_{OUT}$  to COMP (error amplifier). The COMP to SW transfer function is simply the gain of the PWM modulator.

$$G_{PWM} = \frac{V_{in}}{\Delta V_{ramp}}$$
(12)

where

•  $\Delta V_{RAMP}$  is the oscillator peak-to-peak ramp voltage (nominally 0.8 V).

The SW to COMP transfer function includes the output inductor, output capacitor, and output load resistance. The inductor and capacitor create two complex poles at a frequency described by:

$$f_{LC} = \frac{1}{2\pi} \sqrt{\frac{R_O + R_{DCR}}{L_{OUT}C_{OUT}(R_O + R_{ESR})}}$$

(13)

TEXAS INSTRUMENTS www.ti.com.cn

In addition to two complex poles, a left half plane zero is created by the output capacitor ESR located at a frequency described by:

$$f_{esr} = \frac{1}{2\pi C_o R_{esr}}$$

A Bode plot showing the power train response can be seen in 8 8-7.



图 8-7. Power Train Bode Plot

The complex poles created by the output inductor and capacitor cause a  $180^{\circ}$  phase shift at the resonant frequency as seen in 🕅 8-7. The phase is boosted back up to  $-90^{\circ}$  due to the output capacitor ESR zero. The  $180^{\circ}$  phase shift must be compensated out and phase boosted through the error amplifier to stabilize the closed loop response. The compensation network shown around the error amplifier in 🕅 8-6 creates two poles, two zeros, and a pole at the origin. Placing these poles and zeros at the correct frequencies stabilizes the closed loop response. The Compensated Error Amplifier transfer function is:

$$G_{EA} = K_{m} \frac{\left(\frac{s}{2\pi f_{Z1}} + 1\right) \left(\frac{s}{2\pi f_{Z2}} + 1\right)}{s\left(\frac{s}{2\pi f_{P1}} + 1\right) \left(\frac{s}{2\pi f_{P2}} + 1\right)}$$
(15)

The pole located at the origin gives high open loop gain at DC, translating into improved load regulation accuracy. This pole occurs at a very low frequency due to the limited gain of the error amplifier, however, it can be approximated at DC for the purposes of compensation. The other two poles and two zeros can be located accordingly to stabilize the voltage mode loop depending on the power stage complex poles and Q. 🛛 8-8 is an illustration of what the Error Amplifier Compensation transfer function will look like.





图 8-8. Type 3 Compensation Network Bode Plot

As seen in 图 8-8, the two zeros ( $f_{LC}/2$ ,  $f_{LC}$ ) in the compensation network give a phase boost. This will cancel out the effects of the phase loss from the output filter. The compensation network also adds two poles to the system. One pole should be located at the zero caused by the output capacitor ESR ( $f_{ESR}$ ), and the other pole must be at half the switching frequency ( $f_{SW}/2$ ) to roll off the high frequency response. The dependency of the pole and zero locations on the compensation components is described in 方程式 16.

$$f_{Z1} = \frac{f_{LC}}{2} = \frac{1}{2\pi R_{C1}C_{C1}}$$

$$f_{Z2} = f_{LC} = \frac{1}{2\pi (R_{C1} + R_{FB1})C_{C3}}$$

$$f_{P1} = f_{ESR} = \frac{1}{2\pi R_{C2}C_{C3}}$$

$$f_{P2} = \frac{f_{sw}}{2} = \frac{C_{C1} + C_{C2}}{2\pi R_{C1}C_{C1}C_{C2}}$$

(16)

An example of the step-by-step procedure to generate compensation component values using the typical application setup, is given. The parameters needed for the compensation values are given in  $\frac{1}{5}$  8-2.

| VALUE   |  |  |
|---------|--|--|
| 5 V     |  |  |
| 1.2 V   |  |  |
| 15 A    |  |  |
| 100 kHz |  |  |
| 0.56 µH |  |  |
| 1.8 mΩ  |  |  |
| 150 µF  |  |  |
| 1.0 mΩ  |  |  |
| 0.8 V   |  |  |
| 500 kHz |  |  |
|         |  |  |

# 表 8-2. Required Parameters for Compensation Values

where  $\Delta V_{RAMP}$  is the oscillator peak-to-peak ramp voltage (nominally 0.8 V), and  $f_{CROSSOVER}$  is the frequency at which the open-loop gain is a magnitude of 1. It is recommended that the  $f_{CROSSOVER}$  not exceed one-fifth of the switching frequency. The output capacitance,  $C_0$ , depends on capacitor chemistry and bias voltage. For multi-



layer ceramic capacitors (MLCC), the total capacitance will degrade as the DC bias voltage is increased. Measuring the actual capacitance value for the output capacitors at the output voltage is recommended to accurately calculate the compensation network. The example given here is the total output capacitance using the three MLCC output capacitors biased at 1.2 V, as seen in 😤 8-1. Note that it is more conservative, from a stability standpoint, to err on the side of a smaller output capacitance value in the compensation calculations rather than a larger, as this will result in a lower bandwidth but increased phase margin.

First, the value of  $R_{FB1}$  should be chosen. A typical value is 10 k $\Omega$ . From this, the value of  $R_{C1}$  can be calculated to set the mid-band gain so that the desired crossover frequency is achieved:

$$R_{C1} = \frac{f_{crossover}}{f_{LC}} \cdot \frac{\Delta V_{RAMP}}{V_{IN}} \cdot R_{FB1}$$
$$= \frac{100 \text{ kHz}}{17.4 \text{ kHz}} \frac{0.8 \text{ V}}{5.0 \text{ V}} 10 \text{ k}\Omega$$
$$= 9.2 \text{ k}\Omega$$
(17)

Next, the value of  $C_{C1}$  can be calculated by placing a zero at half of the LC double pole frequency ( $f_{LC}$ ):

$$C_{C1} = \frac{1}{\pi f_{LC} R_{C1}}$$
  
= 1.99 nF (18)

Now the value of  $C_{C2}$  can be calculated to place a pole at half of the switching frequency ( $f_{SW}$ ):

$$C_{C2} = \frac{C_{C1}}{\pi f_{SW} R_{C1} C_{C1} - 1}$$
  
= 71 pF (19)

R<sub>C2</sub> can then be calculated to set the second zero at the LC double pole frequency:

$$R_{C2} = \frac{R_{FB1} f_{LC}}{f_{ESR} - f_{LC}}$$
$$= 166\Omega$$
(20)

Last,  $C_{C3}$  can be calculated to place a pole at the same frequency as the zero created by the output capacitor ESR:

$$C_{C3} = \frac{1}{2\pi f_{ESR} R_{C2}} = 898 \text{ pF}$$
(21)

An illustration of the total loop response can be seen in **8** 8-9.





图 8-9. Loop Response

It is important to verify the stability by either observing the load transient response or by using a network analyzer. A phase margin between 45° and 70° is usually desired for voltage mode systems. Excessive phase margin can cause slow system response to load transients and low phase margin can cause an oscillatory load transient response. If the load step response peak deviation is larger than desired, increasing  $f_{CROSSOVER}$  and recalculating the compensation components can help, but usually at the expense of phase margin.

### 8.2.1.3 Application Curves







#### 8.2.2 Typical Application Schematic 2



图 8-14. Typical Application Schematic 2

#### 8.2.2.1 Design Requirements

# 表 8-3. Bill Of Materials (V<sub>IN</sub> = 4 V - 5.5 V, V<sub>OUT</sub> = 0.9 V, I<sub>OUT</sub> = 8 A)

| ID                                                          | DESCRIPTION                                                      | VENDOR      | PART NUMBER        | QUANTITY |
|-------------------------------------------------------------|------------------------------------------------------------------|-------------|--------------------|----------|
| C <sub>F</sub>                                              | CAP, CERM, 1 µ F, 10 V, ±10%, X7R, 0603                          | MuRata      | GRM188R71A105KA61D | 1        |
| $C_{IN1}, C_{O1}, C_{O2}$                                   | CAP, CERM, 100 µ F, 6.3 V, ±20%, X5R, 1206                       | MuRata      | GRM31CR60J107ME39L | 3        |
| C <sub>C1</sub>                                             | CAP, CERM, 1800 pF, 50 V, ±5%, C0G/NP0, 0603                     | MuRata      | GRM1885C1H182JA01D | 1        |
| C <sub>C2</sub>                                             | CAP, CERM, 82 pF, 50 V, ±5%, C0G/NP0, 0603                       | TDK         | C1608C0G1H820J     | 1        |
| C <sub>C3</sub>                                             | CAP, CERM, 820 pF, 50 V, ±5%, C0G/NP0, 0603                      | TDK         | C1608C0G1H821J     | 1        |
| C <sub>SS</sub>                                             | CAP, CERM, 0.033 µ F, 16 V, ±10%, X7R, 0603                      | MuRata      | GRM188R71C333KA01D | 1        |
| Lo                                                          | Inductor, Shielded Drum Core, 680 nH, 22 A, 0.0014 $\Omega,$ SMD | Coilcraft   | XAL1060-681ME      | 1        |
| R <sub>F</sub>                                              | RES, 1.0 Ω, 5%, 0.1 W, 0603                                      | Vishay-Dale | CRCW06031R00JNEA   | 1        |
| R <sub>C1</sub>                                             | RES, 8.25 kΩ, 1%, 0.1 W, 0603                                    | Vishay-Dale | CRCW06038K25FKEA   | 1        |
| R <sub>C2</sub>                                             | RES, 124 Ω, 1%, 0.1 W, 0603                                      | Vishay-Dale | CRCW0603124RFKEA   | 1        |
| R <sub>EN1</sub> , R <sub>FB1</sub> ,<br>R <sub>PGOOD</sub> | RES, 10 kΩ, 1%, 0.1 W, 0603                                      | Vishay-Dale | CRCW060310K0FKEA   | 3        |
| R <sub>EN2</sub>                                            | RES, 19.6 kΩ, 1%, 0.1 W, 0603                                    | Vishay-Dale | CRCW060319K6FKEA   | 1        |
| R <sub>FB2</sub>                                            | RES, 20.0 kΩ, 1%, 0.1 W, 0603                                    | Vishay-Dale | CRCW060320K0FKEA   | 1        |
| R <sub>ILIM</sub>                                           | RES, 39.2 kΩ, 1%, 0.1 W, 0603                                    | Vishay-Dale | CRCW060339K2FKEA   | 1        |

# 8.2.2.2 Detailed Design Procedure

See 7 8.2.1.2



# 9 Layout

# 9.1 Layout Considerations

PC board layout is an important part of DC/DC converter design. Poor board layout can disrupt the performance of a DC/DC converter and surrounding circuitry by contributing to EMI, ground bounce, and resistive voltage loss in the traces. These can send erroneous signals to the DC/DC converter resulting in poor regulation or instability.

Good layout can be implemented by following a few simple design rules.

- Minimize area of switched current loops. In a buck regulator, there are two loops where currents are switched at high slew rates. The first loop starts from the input capacitor, to the regulator PVIN pin, to the regulator SW pin, to the inductor then out to the output capacitor and load. The second loop starts from the output capacitor ground, to the regulator GND pins, to the inductor and then out to the load (see 图 9-1). To minimize both loop areas, place the input capacitor as close as possible to the VIN pin. Grounding for both the input and output capacitor must be close. Ideally, a ground plane should be placed on the top layer that connects the PGND pins, the exposed pad (EP) of the device, and the ground connections of the input and output capacitors in a small area near pin 10 and 11 of the device. The inductor should be placed as close as possible to the SW pin and output capacitor.
- Minimize the copper area of the switch node. Route the six SW pins on a single top plane to the pad of the
  inductor. Place the inductor should be placed to the switch pins of the device with a wide trace to minimize
  conductive losses. The inductor can be placed on the bottom side of the PCB relative to the LM21215, but
  care must be taken to not allow any coupling of the magnetic field of the inductor into the sensitive feedback
  or compensation traces.
- Have a solid ground plane between PGND, the EP, and the input and output capacitor ground connections. The ground connections for the AGND, compensation, feedback, and soft-start components should be physically isolated (located near pin 1 and 20) from the power ground plane but a separate ground connection is not necessary. If not properly handled, poor grounding can result in degraded load regulation or erratic switching behavior.
- Carefully route the connection from the VOUT signal to the compensation network. This node is high impedance and can be susceptible to noise coupling. The trace should be routed away from the SW pin and inductor to avoid contaminating the feedback signal with switch noise.
- Make input and output bus connections as wide as possible. This reduces any voltage drops on the input or output of the converter and can improve efficiency. Voltage accuracy at the load is important so make sure feedback voltage sense is made at the load. Doing so corrects for voltage drops at the load and provide the best output accuracy.
- Provide adequate device heat sinking. For most 15-A, designs a four layer board is recommended. Use as many vias as is possible to connect the EP to the power plane heatsink. The vias located underneath the EP wicks solder into them if they are not filled. Complete solder coverage of the EP to the board is required to achieve the θ<sub>JA</sub> values described in the previous section. Either an adequate amount of solder must be applied to the EP pad to fill the vias, or the vias must be filled during manufacturing. See <sup>††</sup> 9.2.1 to ensure enough copper heatsinking area is used to keep the junction temperature below 125°C.

# 9.2 Layout Example



图 9-1. Schematic of LM21215 Highlighting Layout Sensitive Nodes



(23)

#### 9.2.1 Thermal Considerations

The thermal characteristics of the LM21215 are specified using the parameter  $\theta_{JA}$ , which relates the junction temperature to the ambient temperature. Although the value of  $\theta_{JA}$  is dependent on many variables, it still can be used to approximate the operating junction temperature of the device.

To obtain an estimate of the device junction temperature, one can use the following relationship:

$$T_{J} = P_{D} \cdot \theta_{JA} + T_{A} \tag{22}$$

and

$$P_D = P_{IN} \cdot (1 - Efficiency) - I_{OUT}^2 \cdot R_{DCR}$$

where

- T<sub>J</sub> is the junction temperature in °C.
- P<sub>IN</sub> is the input power in Watts (P<sub>IN</sub> = V<sub>IN</sub> × I<sub>IN</sub>).
- $\theta_{JA}$  is the junction to ambient thermal resistance for the LM21215.
- T<sub>A</sub> is the ambient temperature in °C.
- I<sub>OUT</sub> is the output load current in A.

It is important to always keep the operating junction temperature  $(T_J)$  below 125°C for reliable operation. If the junction temperature exceeds 165°C, the device cycles in and out of thermal shutdown. If thermal shutdown occurs, it is a sign of inadequate heat sinking or excessive power dissipation in the device.

 $[\[Begin{subarray}{c} 9-2\]$  provides a better approximation of the  $\theta_{JA}$  for a given PCB copper area. The PCB used in this test consisted of four layers: 1-oz. copper was used for the internal layers while the external layers were plated to 2-oz. copper weight. To provide an optimal thermal connection, a 3 × 5 array of 8-mil. vias under the thermal pad were used, and an additional twelve 8-mil. vias under the rest of the device were used to connect the four layers.



图 9-2. Thermal Resistance vs PCB Area (4-Layer Board)



8 9-3 shows a plot of the maximum ambient temperature vs output current for the typical application circuit shown in 8 8-1, assuming a  $\theta_{JA}$  value of 24°C/W.



图 9-3. Maximum Ambient Temperature vs Output Current (0 LFM)



# 10 Device and Documentation Support 10.1 Device Support

### 10.1.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此 类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

### 10.1.2 Development Support

### 10.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM21215 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- · Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

### 10.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新*进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

# 10.3 支持资源

TI E2E<sup>™</sup> 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解 答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

# 10.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. WEBENCH<sup>®</sup> is a registered trademark of Texas Instruments. 所有商标均为其各自所有者的财产。

### 10.5 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.



ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 10.6 术语表

TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。



# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------|---------|
|                  | (.)    |              | J                  |      | -              | (=)          | (6)                           | (3)                |              | (,,,,)         |         |
| LM21215MH/NOPB   | ACTIVE | HTSSOP       | PWP                | 20   | 73             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LM21215<br>MH  | Samples |
| LM21215MHE/NOPB  | ACTIVE | HTSSOP       | PWP                | 20   | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LM21215<br>MH  | Samples |
| LM21215MHX/NOPB  | ACTIVE | HTSSOP       | PWP                | 20   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LM21215<br>MH  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LM21215MHE/NOPB             | HTSSOP          | PWP                | 20   | 250  | 178.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| LM21215MHX/NOPB             | HTSSOP          | PWP                | 20   | 2500 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device Package Type |        | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------------|--------|-----------------|------|------|-------------|------------|-------------|
| LM21215MHE/NOPB     | HTSSOP | PWP             | 20   | 250  | 210.0       | 185.0      | 35.0        |
| LM21215MHX/NOPB     | HTSSOP | PWP             | 20   | 2500 | 367.0       | 367.0      | 35.0        |



www.ti.com

5-Jan-2022

# TUBE



#### \*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LM21215MH/NOPB | PWP          | HTSSOP       | 20   | 73  | 495    | 8      | 2514.6 | 4.06   |

# PWP0020AA



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Reference JEDEC Registration MO-153, Variation ACT.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司