









**DLP471NE** ZHCSM84B - SEPTEMBER 2020 - REVISED MAY 2022

# DLP471NE 0.47 全高清 DMD

## 1 特性

- 0.47 英寸对角线微镜阵列
  - 1080p (1920 × 1080) 显示分辨率
  - 5.4µm 微镜间距
  - ±17° 微镜倾斜度(相对于平坦表面)
  - 底部照明
- 高速串行接口 (HSSI) 输入数据总线
- 支持全高清(高达 240Hz)
- 由 DLPC7540 显示控制器、DLPA100 电源管理和 电机驱动器 IC 支持激光荧光、LED、RGB 激光和 灯泡运行

## 2 应用

- 智能投影仪
- 企业投影仪

## 3 说明

DLP471NE 数字微镜器件 (DMD) 是一款数控微机电系 统 (MEMS) 空间照明调制器 (SLM), 可用于实现高亮 的全高清显示系统。TI DLP® 产品 0.47 英寸全高清 (1080p) 芯片组由 DMD、DLPC7540 显示控制器以及 DLPA100 电源和电机驱动器组成。芯片组的外形紧 凑,为体型小巧的全高清显示提供完整的系统解决方 案。

DMD 生态系统还提供现成的资源,帮助用户加快设计 周期。这些资源包括 量产就绪型光学模块、光学模块 制造商和设计公司。

访问 TI DLP 显示技术入门页,了解有关使用 DMD 开 始设计的更多信息。

#### 器件信息

| 器件型号(1)  | 封装        | 封装尺寸(标称值)       |
|----------|-----------|-----------------|
| DLP471NE | FYN (149) | 32.2mm × 22.3mm |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



简化版应用



## **Table of Contents**

| 1 特性                                            | 1  | 7.7 Micromirror Landed-On/Landed-Off Duty Cycle       | . 26 |
|-------------------------------------------------|----|-------------------------------------------------------|------|
| 2 应用                                            |    | 8 Application and Implementation                      | 29   |
| 3 说明                                            |    | 8.1 Application Information                           | 29   |
| 4 Revision History                              |    | 8.2 Typical Application                               | 29   |
| 5 Pin Configuration and Functions               |    | 8.3 Temperature Sensor Diode                          | 32   |
| S Specifications                                |    | 9 Power Supply Recommendations                        | 34   |
| 6.1 Absolute Maximum Ratings                    |    | 9.1 DMD Power Supply Power-Up Procedure               | 34   |
| 6.2 Storage Conditions                          |    | 9.2 DMD Power Supply Power-Down Procedure             | 34   |
| 6.3 ESD Ratings                                 |    | 10 Layout                                             | 36   |
| 6.4 Recommended Operating Conditions            | 8  | 10.1 Layout Guidelines                                | 36   |
| 6.5 Thermal Information                         |    | 10.2 Impedance Requirements                           | 36   |
| 6.6 Electrical Characteristics                  |    | 10.3 Layers                                           | 36   |
| 6.7 Switching Characteristics                   | 12 | 10.4 Trace Width, Spacing                             | 37   |
| 6.8 Timing Requirements                         |    | 10.5 Power                                            |      |
| 6.9 System Mounting Interface Loads             |    | 10.6 Trace Length Matching Recommendations            |      |
| 6.10 Micromirror Array Physical Characteristics |    | 11 Device and Documentation Support                   | 39   |
| 6.11 Micromirror Array Optical Characteristics  |    | 11.1 第三方产品免责声明                                        | 39   |
| 6.12 Window Characteristics                     |    | 11.2 Device Support                                   |      |
| 6.13 Chipset Component Usage Specification      | 21 | 11.3 Documentation Support                            | . 40 |
| 7 Detailed Description                          |    | 11.4 Receiving Notification of Documentation Updates. | 40   |
| 7.1 Overview                                    |    | 11.5 支持资源                                             | 40   |
| 7.2 Functional Block Diagram                    | 22 | 11.6 Trademarks                                       | 40   |
| 7.3 Feature Description                         | 23 | 11.7 Electrostatic Discharge Caution                  | 40   |
| 7.4 Device Functional Modes                     |    | 11.8 术语表                                              | . 40 |
| 7.5 Optical Interface and System Image Quality  |    | 12 Mechanical, Packaging, and Orderable               |      |
| Considerations                                  | 23 | Information                                           | 41   |
| 7.6 Micromirror Array Temperature Calculation   |    | 12.1 Package Option Addendum                          |      |
|                                                 |    |                                                       |      |

4 Revision History 注:以前版本的页码可能与当前版本的页码不同

| С | hanges from Revision A (September 2021) to Revision B (May 2022)                                     | Page |
|---|------------------------------------------------------------------------------------------------------|------|
| • | 根据最新的德州仪器 (TI) 和行业数据表标准对本文档进行了更新                                                                     | 1    |
| • | Updated the definition of t <sub>DELAY2</sub> and fixed a typo in t <sub>DELAY3</sub> units in 表 9-1 | 34   |
| • | Updated 图 9-1                                                                                        |      |
| С | hanges from Revision * (September 2020) to Revision A (June 2021)                                    | Page |
| • | Updated minimum value of V <sub>ID</sub>   CLK 节 6.4                                                 | 8    |
| • | Updated ILL <sub>UV</sub> value and wavelength range in †† 6.4                                       | 8    |
| • | Updated table header with package information in # 6.5                                               | 10   |
| • | Put in separate minimum eye opening parameters for data and clock 节 6.6                              | 10   |
| • | Split rise and fall time for HSSI clock and data signals into separate lines in 节 6.8                | 13   |
| • | Corrected typo in 图 6-8                                                                              | 13   |
| • | Updated table in 节 6.12                                                                              |      |
| • | Corrected a typo in † 7.2                                                                            |      |
| • | Corrected typo in 节 7.7.4                                                                            |      |
| • | Added pin connection conditions for when the temp sensor is not used in † 8.3.                       |      |
| • | Merged Table 9-1 and Table 9-2 into a new 表 9-1                                                      |      |
| • | Updated table references to reflect Table 9-2 was merged into Table 9-1 in 节 9.1                     |      |
| • | Updated table references to reflect Table 9-2 was merged into Table 9-1 and fixed typos in 节 9.2     |      |



ZHCSM84B - SEPTEMBER 2020 - REVISED MAY 2022





## **5 Pin Configuration and Functions**



图 5-1. FYN Package 149-Pin PGA Bottom View

#### CAUTION

Properly manage the layout and the operation of signals identified in the Pin Functions table to make sure there is reliable, long-term operation of the 0.47" Full HD S451 DMD. Refer to the PCB Design Requirements for TI DLP TRP Digital Micromirror Devices application report for specific details and guidelines before designing the board.

表 5-1. Pin Functions

| PIN     |     | INPUT-OUTPUT <sup>(1)</sup> | DESCRIPTION                                 | TRACE       |
|---------|-----|-----------------------------|---------------------------------------------|-------------|
| NAME    | No. | INFOI-OUTFOI                | DESCRIPTION                                 | LENGTH (mm) |
| D_AP(0) | J1  | I                           | High - speed differential data pair lane A0 | 16.24427    |
| D_AN(0) | H1  | I                           | High - speed differential data pair lane A0 | 16.24426    |
| D_AP(1) | G1  | I                           | High - speed differential data pair lane A1 | 16.39699    |
| D_AN(1) | F1  | I                           | High - speed differential data pair lane A1 | 16.39691    |
| D_AP(2) | F2  | I                           | High - speed differential data pair lane A2 | 15.58905    |
| D_AN(2) | E2  | I                           | High - speed differential data pair lane A2 | 15.58908    |
| D_AP(3) | D2  | I                           | High - speed differential data pair lane A3 | 14.98471    |
| D_AN(3) | C2  | I                           | High - speed differential data pair lane A3 | 14.9844     |
| D_AP(4) | A3  | I                           | High - speed differential data pair lane A4 | 12.89101    |
| D_AN(4) | A4  | I                           | High - speed differential data pair lane A4 | 12.89101    |
| D_AP(5) | A5  | I                           | High - speed differential data pair lane A5 | 10.57206    |
| D_AN(5) | A6  | I                           | High - speed differential data pair lane A5 | 10.57242    |
| D_AP(6) | A7  | I                           | High - speed differential data pair lane A6 | 8.48593     |
| D_AN(6) | A8  | 1                           | High - speed differential data pair lane A6 | 8.48702     |
| D_AP(7) | A9  | I                           | High - speed differential data pair lane A7 | 6.63434     |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

表 5-1. Pin Functions (continued)

| Р                    | IN                                                                                                                               |                             | Pin Functions (continued)                                    | TRACE       |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------------------------------------------------------------|-------------|
| NAME                 | No.                                                                                                                              | INPUT-OUTPUT <sup>(1)</sup> | DESCRIPTION                                                  | LENGTH (mm) |
| D_AN(7)              | A10                                                                                                                              | I                           | High - speed differential data pair lane A7                  | 6.63441     |
| DCLK_AP              | C1                                                                                                                               | I                           | High - speed differential clock A                            | 15.53899    |
| DCLK_AN              | D1                                                                                                                               | I                           | High - speed differential clock A                            | 15.53868    |
| D_BP(0)              | A11                                                                                                                              | 1                           | High - speed differential data pair lane B0                  | 4.52398     |
| D_BN(0)              | A12                                                                                                                              | I                           | High - speed differential data pair lane B0                  | 4.52368     |
| D_BP(1)              | A13                                                                                                                              | I                           | High - speed differential data pair lane B1                  | 6.4103      |
| D_BN(1)              | A14                                                                                                                              | 1                           | High - speed differential data pair lane B1                  | 6.40894     |
| D_BP(2)              | A15                                                                                                                              | 1                           | High - speed differential data pair lane B2                  | 8.78102     |
| D_BN(2)              | A16                                                                                                                              | I                           | High - speed differential data pair lane B2                  | 8.78364     |
| D_BP(3)              | A18                                                                                                                              | I                           | High - speed differential data pair lane B3                  | 12.05827    |
| D_BN(3)              | A19                                                                                                                              | I                           | High - speed differential data pair lane B3                  | 12.06154    |
| D_BP(4)              | D19                                                                                                                              | I                           | High - speed differential data pair lane B4                  | 11.04817    |
| D_BN(4)              | C19                                                                                                                              | I                           | High - speed differential data pair lane B4                  | 11.0479     |
| D_BP(5)              | H20                                                                                                                              | I                           | High - speed differential data pair lane B5                  | 14.54976    |
| D_BN(5)              | J20                                                                                                                              | I                           | High - speed differential data pair lane B5                  | 14.54991    |
| D_BP(6)              | D20                                                                                                                              | 1                           | High - speed differential data pair lane B6                  | 11.67363    |
| D_BN(6)              | E20                                                                                                                              | 1                           | High - speed differential data pair lane B6                  | 11.67598    |
| D_BP(7)              | F20                                                                                                                              | 1                           | High - speed differential data pair lane B7                  | 12.33442    |
| D_BN(7)              | G20                                                                                                                              | 1                           | High - speed differential data pair lane B7                  | 12.33409    |
| DCLK_BP              | B17                                                                                                                              | I                           | High - speed differential clock B                            | 10.22973    |
| DCLK_BN              | B18                                                                                                                              | I                           | High - speed differential clock B                            | 10.22551    |
| LS_WDATA_P           | T10                                                                                                                              | 1                           | LVDS data                                                    | 7.8047      |
| LS_WDATA_N           | R11                                                                                                                              | I                           | LVDS data                                                    | 0.64391     |
| LS_CLK_P             | R9                                                                                                                               | I                           | LVDS CLK                                                     | 8.20952     |
| LS_CLK_N             | R10                                                                                                                              | I                           | LVDS CLK                                                     | 7.35885     |
| LS_RDATA_A_B<br>ISTA | T13                                                                                                                              | 0                           | LVCMOS output                                                | 2.01174     |
| BIST_B               | T12                                                                                                                              | 0                           | LVCMOS output                                                | 2.20006     |
| AMUX_OUT             | B20                                                                                                                              | 0                           | Analog test mux                                              | 10.74435    |
| DMUX_OUT             | R14                                                                                                                              | 0                           | Digital test mux                                             | 2.25459     |
| DMD_DEN_AR<br>STZ    | T11                                                                                                                              | I                           | ARSTZ                                                        | 2.00365     |
| TEMP_N               | R8                                                                                                                               | I                           | Temp diode N                                                 | 9.03231     |
| TEMP_P               | R7                                                                                                                               | I                           | Temp diode P                                                 | 11.38391    |
| VDD                  | B13, B7, C18,<br>E3, H3, J2, K3,<br>L2, L19, M1, M2,<br>N3, N19, P2,<br>P18, R3, R5,<br>R12, R17, R19,<br>T2, T4, T6, T8,<br>T18 | Р                           | Digital core supply voltage                                  | Plane       |
| VDDA                 | B11, B16, B4,<br>B9, C20, D3,<br>E18, G2, G19                                                                                    | Р                           | HSSI supply voltage                                          | Plane       |
| VRESET               | B3, R1                                                                                                                           | Р                           | Supply voltage for negative bias of micromirror reset signal | Plane       |
| VBIAS                | E1, P1                                                                                                                           | Р                           | Supply voltage for positive bias of micromirror reset signal | Plane       |



# 表 5-1. Pin Functions (continued)

| F       | PIN                                                                                                                                                  |                             | DESCRIPTION                                             | TRACE       |  |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------------------------------|-------------|--|
| NAME    | No.                                                                                                                                                  | INPUT-OUTPUT <sup>(1)</sup> | DESCRIPTION                                             | LENGTH (mm) |  |
| VOFFSET | A20, B2, T1,<br>T20                                                                                                                                  | Р                           | Supply voltage for HVCMOS logic, stepped up logic level | Plane       |  |
| VSS     | A17, B10, B14,<br>B6, D18, F3,<br>F19, J3, K19,<br>K2, L1, L3, M3,<br>N2, N18, N20,<br>P3, P20, R2, R4,<br>R6, R13, R20,<br>T5, T7, T16,<br>T17, T19 | G                           | Ground                                                  | Plane       |  |
| VSSA    | B12, B15, B19,<br>B5, B8, C3, E19,<br>G3, H2, H19,<br>K1, N1, P19,<br>R18, T3, T9                                                                    | G                           | Ground                                                  | Plane       |  |
| N/C     | F18, G18, H18,<br>J18, J19, K18,<br>K20, L18, L20,<br>M18, M19, M20,<br>R15, R16, T14,<br>T15                                                        |                             | No connect                                              |             |  |

<sup>(1)</sup> I=Input, O=output, P=Power, G=Ground, NC = No Connect

## 6 Specifications

#### 6.1 Absolute Maximum Ratings

Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

| ·                                          |                                                                                                               | MIN   | MAX       | UNIT |
|--------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------|-----------|------|
| SUPPLY VOLTAGE                             |                                                                                                               |       |           |      |
| V <sub>DD</sub>                            | Supply voltage for LVCMOS core logic and LVCMOS low speed interface (LSIF) <sup>(1)</sup>                     | - 0.5 | 2.3       | V    |
| $V_{DDA}$                                  | Supply voltage for high speed serial interface (HSSI) receivers <sup>(1)</sup>                                | - 0.3 | 2.2       | V    |
| V <sub>OFFSET</sub>                        | Supply voltage for HVCMOS and micromirror electrode <sup>(1)</sup> (2)                                        | - 0.5 | 11        | V    |
| V <sub>BIAS</sub>                          | Supply voltage for micromirror electrode <sup>(1)</sup>                                                       | - 0.5 | 19        | V    |
| V <sub>RESET</sub>                         | Supply voltage for micromirror electrode <sup>(1)</sup>                                                       | - 15  | 0.5       | V    |
| V <sub>DDA</sub> - V <sub>DD</sub>         | Supply voltage delta (absolute value) <sup>(3)</sup>                                                          |       | 0.3       | V    |
| V <sub>BIAS</sub> - V <sub>OFFSET</sub>    | Supply voltage delta (absolute value) <sup>(4)</sup>                                                          |       | 11        | V    |
| V <sub>BIAS</sub> - V <sub>RESET</sub>     | Supply voltage delta (absolute value) <sup>(5)</sup>                                                          |       | 34        | V    |
| INPUT VOLTAGE                              |                                                                                                               |       | l         |      |
|                                            | Input voltage for other inputs - LSIF and LVCMOS <sup>(1)</sup>                                               | - 0.5 | 2.45      | V    |
|                                            | Input voltage for other inputs - HSSI <sup>(1)</sup> (6)                                                      | - 0.2 | $V_{DDA}$ | V    |
| LOW SPEED INTERFAC                         | CE (LSIF)                                                                                                     |       |           |      |
| f <sub>CLOCK</sub>                         | LSIF clock frequency (LS_CLK)                                                                                 |       | 130       | MHz  |
| V <sub>ID</sub>                            | LSIF differential input voltage magnitude <sup>(6)</sup>                                                      |       | 810       | mV   |
| I <sub>ID</sub>                            | LSIF differential input current                                                                               |       | 10        | mA   |
| HIGH SPEED SERIAL IN                       | NTERFACE (HSSI)                                                                                               |       |           |      |
| f <sub>CLOCK</sub>                         | HSSI clock frequency (DCLK)                                                                                   |       | 1.65      | GHz  |
| V <sub>ID</sub>                            | HSSI differential input voltage magnitude Data Lane <sup>(6)</sup>                                            |       | 700       | mV   |
| V <sub>ID</sub>                            | HSSI differential input voltage magnitude Clock Lane <sup>(6)</sup>                                           |       | 700       | mV   |
| ENVIRONMENTAL                              |                                                                                                               |       |           |      |
| T <sub>WINDOW</sub> and T <sub>ARRAY</sub> | Temperature, operating <sup>(7)</sup>                                                                         | 0     | 90        | °C   |
| · WINDOW SITE TARKAY                       | Temperature, non-operating <sup>(7)</sup>                                                                     | - 40  | 90        | °C   |
| T <sub>DELTA</sub>                         | Absolute temperature delta between any point on the window edge and the ceramic test point TP1 <sup>(8)</sup> |       | 30        | °C   |
| T <sub>DP</sub>                            | Dew point temperature, operating and non - operating (noncondensing)                                          |       | 81        | °C   |

- (1) All voltage values are with respect to the ground terminals (V<sub>SS</sub>). The following required power supplies must be connected for proper DMD operation: V<sub>DD</sub>, V<sub>DDA</sub>, V<sub>OFFSET</sub>, V<sub>BIAS</sub>, and V<sub>RESET</sub>. All V<sub>SS</sub> connections are also required.
- (2) V<sub>OFFSET</sub> supply transients must fall within specified voltages.
- (3) Exceeding the recommended allowable absolute voltage difference between V<sub>DDA</sub> and V<sub>DD</sub> may result in excessive current draw.
- (4) Exceeding the recommended allowable absolute voltage difference between V<sub>BIAS</sub> and V<sub>OFFSET</sub> may result in excessive current draw.
- (5) Exceeding the recommended allowable absolute voltage difference between V<sub>BIAS</sub> and V<sub>RESET</sub> may result in excessive current draw.
- (6) This maximum input voltage rating applies when each input of a differential pair is at the same voltage potential. LVDS and HSSI differential inputs must not exceed the specified limit or damage may result to the internal termination resistors.
- (7) The highest temperature of the active array (as calculated using Micromirror Array Temperature Calculation) or of any point along the window edge as defined in ₹ 7-1. The locations of thermal test points TP2, TP3, TP4 and TP5 in ₹ 7-1 are intended to measure the highest window edge temperature. If a particular application causes another point on the window edge to be at a higher temperature, that point should be used.
- (8) Temperature delta is the highest difference between the ceramic test point 1 (TP1) and anywhere on the window edge as shown in 
  7-1. The window test points TP2, TP3, TP4, and TP5 shown in 7-1 are intended to result in the worst case delta. If a particular application causes another point on the window edge to result in a larger delta temperature, that point should be used.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



## **6.2 Storage Conditions**

Applicable for the DMD as a component or non-operating in a system.

|                     |                                                                     | MIN  | MAX | UNIT   |
|---------------------|---------------------------------------------------------------------|------|-----|--------|
| T <sub>DMD</sub>    | DMD temperature                                                     | - 40 | 80  | °C     |
| T <sub>DP-AVG</sub> | Average dew point temperature, non-condensing <sup>(1)</sup>        |      | 28  | °C     |
| T <sub>DP-ELR</sub> | Elevated dew point temperature range, non-condensing <sup>(2)</sup> | 28   | 36  | °C     |
| CT <sub>ELR</sub>   | Cumulative time in elevated dew point temperature range             |      | 24  | months |

- (1) The average temperature over time (including storage and operating temperatures) that the device is not in the elevated dew point temperature range.
- (2) Exposure to dew point temperatures in the elevated range during storage and operation should be limited to less than a total cumulative time of CT<sub>ELR</sub>.

#### 6.3 ESD Ratings

|                    |               |                                                                                | VALUE | UNIT |
|--------------------|---------------|--------------------------------------------------------------------------------|-------|------|
| V.===:             | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> | discharge     | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

- (1) JEDEC document JEP155 states that 500 V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250 V CDM allows safe manufacturing with a standard ESD control process.

## **6.4 Recommended Operating Conditions**

Over operating free-air temperature range and supply voltages (unless otherwise noted). The functional performance of the device specified in this data sheet is achieved when operating the device within the limits defined by the Recommended Operating Conditions. No level of performance is implied when operating the device above or below the Recommended Operating Conditions limits.

| Operating Contain                       |                                                                     | MIN                   | TYP  | MAX                   | UNIT |
|-----------------------------------------|---------------------------------------------------------------------|-----------------------|------|-----------------------|------|
| SUPPLY VOLTAGE                          | <b>ES</b> <sup>(1)</sup> (2)                                        |                       |      | <u> </u>              |      |
| V <sub>DD</sub>                         | Supply voltage for LVCMOS core logic and low speed interface (LSIF) | 1.71                  | 1.8  | 1.95                  | V    |
| $V_{DDA}$                               | Supply voltage for high speed serial interface (HSSI) receivers     | 1.71                  | 1.8  | 1.95                  | V    |
| V <sub>OFFSET</sub>                     | Supply voltage for HVCMOS and micromirror electrode <sup>(3)</sup>  | 9.5                   | 10   | 10.5                  | V    |
| V <sub>BIAS</sub>                       | Supply voltage for micromirror electrode                            | 17.5                  | 18   | 18.5                  | V    |
| V <sub>RESET</sub>                      | Supply voltage for micromirror electrode                            | - 14.5                | - 14 | - 13.5                | V    |
| V <sub>DDA</sub> - V <sub>DD</sub>      | Supply voltage delta, absolute value <sup>(4)</sup>                 |                       |      | 0.3                   | V    |
| V <sub>BIAS</sub> - V <sub>OFFSET</sub> | Supply voltage delta, absolute value <sup>(5)</sup>                 |                       |      | 10.5                  | V    |
| V <sub>BIAS</sub> - V <sub>RESET</sub>  | Supply voltage delta, absolute value                                |                       |      | 33                    | V    |
| LVCMOS INPUT                            |                                                                     |                       |      | <u> </u>              |      |
| V <sub>IH</sub>                         | High level input voltage <sup>(6)</sup>                             | 0.7 × V <sub>DD</sub> |      |                       | V    |
| V <sub>IL</sub>                         | Low level input voltage <sup>(6)</sup>                              |                       |      | 0.3 × V <sub>DD</sub> | V    |
| LOW SPEED SER                           | IAL INTERFACE (LSIF)                                                |                       |      | <u>'</u>              |      |
| f <sub>CLOCK</sub>                      | LSIF clock frequency (LS_CLK) <sup>(7)</sup>                        | 108                   | 120  | 130                   | MHz  |
| DCD <sub>IN</sub>                       | LSIF duty cycle distortion (LS_CLK)                                 | 44%                   |      | 56%                   |      |
| V <sub>ID</sub>                         | LSIF differential input voltage magnitude <sup>(7)</sup>            | 150                   | 350  | 440                   | mV   |
| V <sub>LVDS</sub>                       | LSIF voltage <sup>(7)</sup>                                         | 575                   |      | 1520                  | mV   |
| V <sub>CM</sub>                         | Common mode voltage <sup>(7)</sup>                                  | 700                   | 900  | 1300                  | mV   |
| Z <sub>LINE</sub>                       | Line differential impedance (PWB/trace)                             | 90                    | 100  | 110                   | Ω    |
| Z <sub>IN</sub>                         | Internal differential termination resistance                        | 80                    | 100  | 120                   | Ω    |
| HIGH SPEED SER                          | IAL INTERFACE (HSSI)                                                |                       |      |                       |      |
| f <sub>CLOCK</sub>                      | HSSI clock frequency (DCLK) <sup>(8)</sup>                          | 1.2                   |      | 1.6                   | GHz  |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

## 6.4 Recommended Operating Conditions (continued)

Over operating free-air temperature range and supply voltages (unless otherwise noted). The functional performance of the device specified in this data sheet is achieved when operating the device within the limits defined by the Recommended Operating Conditions. No level of performance is implied when operating the device above or below the Recommended Operating Conditions limits.

|                        |                                                                                                                | MIN | TYP  | MAX      | UNIT               |
|------------------------|----------------------------------------------------------------------------------------------------------------|-----|------|----------|--------------------|
| DCD <sub>IN</sub>      | HSSI duty cycle distortion (DCLK)                                                                              | 44% | 50%  | 56%      |                    |
| V <sub>ID</sub>   Data | HSSI differential input voltage magnitude data lane <sup>(8)</sup>                                             | 100 |      | 600      | mV                 |
| V <sub>ID</sub>   CLK  | HSSI differential input voltage magnitude Clock lane <sup>(8)</sup>                                            | 295 |      | 600      | mV                 |
| VCM <sub>DC</sub> Data | Input common mode voltage (DC) data lane <sup>(8)</sup>                                                        | 200 | 600  | 800      | mV                 |
| VCM <sub>DC</sub> CLK  | Input common mode voltage (DC) Clk lane <sup>(8)</sup>                                                         | 200 | 600  | 800      | mV                 |
| VCM <sub>ACp-p</sub>   | AC peak to peak (ripple) on common mode voltage of data lane and Clock lane <sup>(8)</sup>                     |     |      | 100      | mV                 |
| Z <sub>LINE</sub>      | Line differential impedance (PWB/trace)                                                                        |     | 100  |          | Ω                  |
| Z <sub>IN</sub>        | Internal differential termination resistance (R <sub>Xterm</sub> )                                             | 80  | 100  | 120      | Ω                  |
| ENVIRONMENT            | AL                                                                                                             |     |      |          |                    |
|                        | Array temperature, long - term operational <sup>(9)</sup> (10) (11) (12) (13)                                  | 10  |      | 40 to 70 | °C                 |
| T <sub>ARRAY</sub>     | Array temperature, short-term operational, 500 hr max <sup>(10)</sup> (14)                                     | 0   |      | 10       | °C                 |
| T <sub>WINDOW</sub>    | Window temperature, operational <sup>(15)</sup>                                                                | ,   |      | 85       | °C                 |
| T <sub>DELTA</sub>     | Absolute temperature delta between any point on the window edge and the ceramic test point TP1 <sup>(16)</sup> |     |      | 14       | °C                 |
| T <sub>DP-AVG</sub>    | Average dew point temperature (non - condensing) <sup>(17)</sup>                                               |     |      | 28       | °C                 |
| T <sub>DP-ELR</sub>    | Elevated dew point temperature range (non-condensing) <sup>(18)</sup>                                          | 28  |      | 36       | °C                 |
| CT <sub>ELR</sub>      | Cumulative time in elevated dew point temperature range                                                        |     |      | 24       | months             |
| ILL <sub>0</sub>       | Illumination marginal ray angle <sup>(19)</sup>                                                                |     |      | 55       | degrees            |
| LAMP ILLUMINA          | ATION                                                                                                          |     |      |          |                    |
| ILL <sub>UV</sub>      | Illumination wavelength < 395 nm <sup>(9)</sup>                                                                |     | 0.68 | 2        | mW/cm <sup>2</sup> |
| ILL <sub>VIS</sub>     | Illumination wavelengths between 395 nm and 800 nm <sup>(13)</sup>                                             |     |      | 36.8     | W/cm <sup>2</sup>  |
| ILL <sub>IR</sub>      | Illumination wavelength > 800 nm                                                                               |     |      | 10       | mW/cm <sup>2</sup> |
| SOLID STATE IL         | LUMINATION                                                                                                     |     |      |          |                    |
| ILL <sub>UV</sub>      | Illumination wavelength < 410 nm <sup>(9)</sup>                                                                |     |      | 3        | mW/cm <sup>2</sup> |
| ILL <sub>VIS</sub>     | Illumination wavelengths between 410 nm and 800 nm <sup>(13)</sup>                                             |     |      | 44.9     | W/cm2              |
| ILL <sub>IR</sub>      | Illumination wavelength > 800 nm                                                                               |     |      | 10       | mW/cm <sup>2</sup> |

- All power supply connections are required to operate the DMD: V<sub>DD</sub>, V<sub>DDA</sub>, V<sub>OFFSET</sub>, V<sub>BIAS</sub>, and V<sub>RESET</sub>. All V<sub>SS</sub> connections are required to operate the DMD.
- (2) All voltage values are with respect to the V<sub>SS</sub> ground pins.
- (3) V<sub>OFFSET</sub> supply transients must fall within specified max voltages.
- (4) To prevent excess current, the supply voltage delta  $|V_{DDA} V_{DD}|$  must be less than specified limit.
- (5) To prevent excess current, the supply voltage delta | V<sub>BIAS</sub> V<sub>OFFSET</sub> | must be less than specified limit.
- (6) LVCMOS input pin is DMD\_DEN\_ARSTZ.
- (7) See the low speed interface (LSIF) timing requirements in Timing Requirements.
- (8) See the high speed serial interface (HSSI) timing requirements in Timing Requirements.
- (9) Simultaneous exposure of the DMD to the maximum Recommended Operating Conditions for temperature and UV illumination reduces device lifetime
- (10) The array temperature cannot be measured directly and must be computed analytically from the temperature measured at test point (TP1) shown in 🖺 7-1 and the package thermal resistance using the Micromirror Array Temperature Calculation.
- (11) Per 🖺 6-1, the maximum operational array temperature should be derated based on the micromirror landed duty cycle that the DMD experiences in the end application. Refer to Micromirror Landed-On/Landed-Off Duty Cycle for a definition of micromirror landed duty cycle.
- (12) Long-term is defined as the usable life of the device.
- (13) The maximum optical power that can be incident on the DMD is limited by the maximum optical power density and the micromirror array temperature
- (14) Short-term is the total cumulative time over the useful life of the device.
- (15) The locations of thermal test points TP2, TP3, TP4, and TP5 shown in 🛭 7-1 are intended to measure the highest window edge

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



- temperature. For most applications, the locations shown are representative of the highest window edge temperature. If a particular application causes additional points on the window edge to be at a higher temperature, test points should be added to those locations.
- (16) Temperature delta is the highest difference between the ceramic test point 1 (TP1) and anywhere on the window edge as shown in 37-1. The window test points TP2, TP3, TP4, and TP5 shown in 37-1 are intended to result in the worst case delta temperature. If a particular application causes another point on the window edge to result in a larger delta in temperature, that point should be used.
- (17) The average over time (including storage and operating) that the device is not in the 'elevated dew point temperature range'.
- (18) Exposure to dew point temperatures in the elevated range during storage and operation should be limited to less than a total cumulative time of CT<sub>FLR</sub>.
- (19) The maximum marginal ray angle of the incoming illumination light at any point in the micromirror array, including pond of micromirrors (POM), should not exceed 55 degrees from the normal to the device array plane. The device window aperture has not necessarily been designed to allow incoming light at higher maximum angles to pass to the micromirrors, and the device performance has not been tested nor qualified at angles exceeding this. Illumination light exceeding this angle outside the micromirror array (including POM) will contribute to thermal limitations described in this document, and may negatively affect lifetime.



图 6-1. Maximum Recommended Array Temperature—Derating Curve

#### 6.5 Thermal Information

|                                                                      | DLP471NE    |      |
|----------------------------------------------------------------------|-------------|------|
| THERMAL METRIC                                                       | FYP PACKAGE | Unit |
|                                                                      | 149 PINS    |      |
| Thermal Resistance, active area to test point 1 (TP1) <sup>(1)</sup> | 0.8         | °C/W |

(1) The DMD is designed to conduct absorbed and dissipated heat to the back of the package. The cooling system must be capable of maintaining the DMD within the temperature range specified in † 6.4. The total heat load on the DMD is largely driven by the incident light absorbed by the active area; although other contributions include light energy absorbed by the window aperture and electrical power dissipation of the array. Optical systems should be designed to minimize the light energy falling outside the window clear aperture since any additional thermal load in this area can significantly degrade the reliability of the device.

#### 6.6 Electrical Characteristics

Over operating free-air temperature range and supply voltages (unless otherwise noted)

|                   | PARAMETER (1) (2)                             | TEST CONDITIONS (1) | MIN | TYP | MAX  | UNIT |
|-------------------|-----------------------------------------------|---------------------|-----|-----|------|------|
| CURRENT - TYPICAL |                                               |                     |     |     |      |      |
| I <sub>DD</sub>   | Supply current V <sub>DD</sub> <sup>(3)</sup> |                     |     | 800 | 1200 | mA   |

Submit Document Feedback

## **6.6 Electrical Characteristics (continued)**

Over operating free-air temperature range and supply voltages (unless otherwise noted)

|                     | PARAMETER (1) (2)                                        | TEST CONDITIONS (1)                               | MIN                   | TYP   | MAX                   | UNIT |
|---------------------|----------------------------------------------------------|---------------------------------------------------|-----------------------|-------|-----------------------|------|
| I <sub>DDA</sub>    | Supply current V <sub>DDA</sub> <sup>(3)</sup>           |                                                   |                       | 1000  | 1200                  | mA   |
| I <sub>DDA</sub>    | Supply current V <sub>DDA</sub> <sup>(3)</sup>           | Single macro mode                                 |                       | 500   | 600                   | mA   |
| I <sub>OFFSET</sub> | Supply current V <sub>OFFSET</sub> (4) (5)               |                                                   |                       | 20    | 25                    | mA   |
| I <sub>BIAS</sub>   | Supply current V <sub>BIAS</sub> (4) (5)                 |                                                   |                       | 2.5   | 4.0                   | mA   |
| I <sub>RESET</sub>  | Supply current V <sub>RESET</sub> (5)                    |                                                   | -9.3                  | -6.9  |                       | mA   |
| POWER - TY          | PICAL                                                    | 1                                                 |                       |       |                       |      |
| P <sub>DD</sub>     | Supply power dissipation V <sub>DD</sub> <sup>(3)</sup>  |                                                   |                       | 1440  | 2437.5                | mW   |
| P <sub>DDA</sub>    | Supply power dissipation V <sub>DDA</sub> <sup>(3)</sup> |                                                   |                       | 1620  | 2340                  | mW   |
| P <sub>DDA</sub>    | Supply power dissipation V <sub>DDA</sub> <sup>(3)</sup> | single macro mode                                 |                       | 900   | 1170                  | mW   |
| P <sub>OFFSET</sub> | Supply power dissipation V <sub>OFFSET</sub> (4) (5)     |                                                   |                       | 230   | 367.5                 | mW   |
| P <sub>BIAS</sub>   | Supply power dissipation V <sub>BIAS</sub> (4) (5)       |                                                   |                       | 43.2  | 70.3                  | mW   |
| P <sub>RESET</sub>  | Supply power dissipation V <sub>RESET</sub> (5)          |                                                   |                       | 107.8 | 152.25                | mW   |
| P <sub>TOTAL</sub>  | Supply power dissipation Total                           |                                                   |                       | 3441  | 5367.55               | mW   |
| LVCMOS INPI         | UT                                                       | 1                                                 |                       |       |                       |      |
| I <sub>IL</sub>     | Low level input current (6)                              | V <sub>DD</sub> = 1.95 V, V <sub>I</sub> = 0 V    | - 100                 |       |                       | nA   |
| I <sub>IH</sub>     | High level input current (6)                             | V <sub>DD</sub> = 1.95 V, V <sub>I</sub> = 1.95 V |                       |       | 135                   | μA   |
| LVCMOS OUT          | ГРИТ                                                     |                                                   |                       |       |                       |      |
| V <sub>OH</sub>     | DC output high voltage <sup>(7)</sup>                    | I <sub>OH</sub> = -2 mA                           | 0.8 x V <sub>DD</sub> |       |                       | V    |
| V <sub>OL</sub>     | DC output low voltage (7)                                | I <sub>OL</sub> = 2 mA                            |                       |       | 0.2 x V <sub>DD</sub> | V    |
| RECEIVER EY         | YE CHARACTERISTICS                                       | 1                                                 |                       |       |                       |      |
| A.4                 | Minimum data eye opening (8) (9)                         |                                                   | 100                   |       | 600                   | mV   |
| A1                  | Minimum clock eye opening (8) (9)                        |                                                   | 295                   |       | 600                   | mV   |
| A2                  | Maximum data signal swing (8) (9)                        |                                                   |                       |       | 600                   | mV   |
| X1                  | Maximum data eye closure (8)                             |                                                   |                       |       | 0.275                 | UI   |
| X2                  | Maximum data eye closure <sup>(8)</sup>                  |                                                   |                       |       | 0.4                   | UI   |
| t <sub>DRIFT</sub>  | Drift between Clock and Data between Training Patterns   |                                                   |                       |       | 20                    | ps   |
| CAPACITANC          | E                                                        | 1                                                 |                       |       |                       |      |
| C <sub>IN</sub>     | Input capacitance LVCMOS                                 | f = 1 MHz                                         |                       |       | 10                    | pF   |
| C <sub>IN</sub>     | Input capacitance LSIF (low speed interface)             | f = 1 MHz                                         |                       |       | 20                    | pF   |
| C <sub>IN</sub>     | Input capacitance HSSI (high speed serial interface)     | f = 1 MHz                                         |                       |       | 20                    | pF   |
| C <sub>OUT</sub>    | Output capacitance                                       | f = 1 MHz                                         |                       |       | 10                    | pF   |

- $(1) \qquad \text{All power supply connections are required to operate the DMD: } V_{DD}, V_{DDA}, V_{OFFSET}, V_{BIAS}, \text{ and } V_{RESET}. \text{ All } V_{SS} \text{ connections are required to operate the DMD: } V_{DDA}, V_{DDA}, V_{OFFSET}, V_{BIAS}, \text{ and } V_{RESET}. \text{ All } V_{SS} \text{ connections are required to operate the DMD: } V_{DDA}, V_$ required to operate the DMD.
- (2) All voltage values are with respect to the ground pins (V<sub>SS</sub>).
- (3) To prevent excess current, the supply voltage delta |  $V_{DDA} - V_{DD}$  | must be less than specified limit.
- To prevent excess current, the supply voltage delta  $|V_{BIAS}| V_{OFFSET}|$  must be less than specified limit. Supply power dissipation based on 3 global resets in 200  $\mu$ s. (4)
- (5)
- LVCMOS input specifications are for pin DMD\_DEN\_ARSTZ. (6)
- (7) LVCMOS output specification is for pins LS\_RDATA\_A and LS\_RDATA\_B.
- (8) Refer to 图 6-11, Receiver Eye Mask (1e-12 BER).
- (9) Defined in Recommended Operating Conditions.



# **6.7 Switching Characteristics**

Over operating free-air temperature range and supply voltages (unless otherwise noted)

| PARAMETER       |                                                                             | TEST CONDITIONS                        | MIN | TYP MAX | UNIT |
|-----------------|-----------------------------------------------------------------------------|----------------------------------------|-----|---------|------|
|                 | Output propagation, Clock to Q (C2Q), rising edge of                        | C <sub>L</sub> = 5 pF                  |     | 11.1    | ns   |
| t <sub>pd</sub> | LS_CLK (differential clock signal) input to LS_RDATA output. <sup>(1)</sup> | C <sub>L</sub> = 10 pF                 |     | 11.3    | ns   |
|                 | Slew rate, LS_RDATA                                                         | 20%-80%, C <sub>L</sub> <10pF          | 0.5 |         | V/ns |
|                 | Output duty cycle distortion, LS_RDATA_A and LS_RDATA_B                     | 50-(C2Q rise - C2Q<br>fall )*130e6*100 | 40% | 60%     |      |

#### (1) See Switching Characteristics.



图 6-2. Switching Characteristics

## 6.8 Timing Requirements

Over operating free-air temperature range and supply voltages (unless otherwise noted)

|                   | PARAMETER                          | TEST CONDITIONS                                            | MIN   | TYP | MAX | UNIT |
|-------------------|------------------------------------|------------------------------------------------------------|-------|-----|-----|------|
| LVCMO             | S                                  | ·                                                          |       |     |     |      |
| t <sub>r</sub>    | Rise time <sup>(1)</sup>           | 20% to 80% reference points                                |       |     | 25  | ns   |
| t <sub>f</sub>    | Fall time <sup>(1)</sup>           | 80% to 20% reference points                                |       |     | 25  | ns   |
| LOW SF            | PEED INTERFACE (LSIF)              | ·                                                          |       |     |     |      |
| t <sub>r</sub>    | Rise time <sup>(2)</sup>           | 20% to 80% reference points                                |       |     | 450 | ps   |
| t <sub>f</sub>    | Fall time <sup>(2)</sup>           | 80% to 20% reference points                                |       |     | 450 | ps   |
| t <sub>W(H)</sub> | Pulse duration high <sup>(3)</sup> | LS_CLK. 50% to 50% reference points                        | 3.1   |     |     | ns   |
| t <sub>W(L)</sub> | Pulse duration low <sup>(3)</sup>  | LS_CLK. 50% to 50% reference points                        | 3.1   |     |     | ns   |
| t <sub>su</sub>   | Setup time <sup>(4)</sup>          | LS_WDATA valid before rising edge of LS_CLK (differential) |       |     | 1.5 | ns   |
| t <sub>h</sub>    | Hold time <sup>(4)</sup>           | LS_WDATA valid after rising edge of LS_CLK (differential)  |       |     | 1.5 | ns   |
| HIGH SE           | PEED SERIAL INTERFACE (HSS         | 1)                                                         |       |     |     |      |
|                   | Rise time <sup>(5)</sup> —data     | from - A1 to A1 minimum eye height specification           | 50    |     | 115 | ps   |
| t <sub>r</sub>    | Rise time <sup>(5)</sup> —clock    | from - A1 to A1 minimum eye height specification           | 50    |     | 135 | ps   |
|                   | Fall time <sup>(5)</sup> - data    | from A1 to - A1 minimum eye height specification           | 50    |     | 115 | ps   |
| t <sub>f</sub>    | Fall time <sup>(5)</sup> - clock   | from A1 to - A1 minimum eye height specification           | 50    |     | 135 | ps   |
| t <sub>W(H)</sub> | Pulse duration high <sup>(6)</sup> | DCLK. 50% to 50% reference points                          | 0.275 |     |     | ns   |
| t <sub>W(L)</sub> | Pulse duration low <sup>(6)</sup>  | DCLK. 50% to 50% reference points                          | 0.275 |     |     | ns   |

- (1) See 8 6-9 for rise time and fall time for LVCMOS.
- (2) See 8 6-5 for rise time and fall time for LSIF.
- (3) See 8 6-4 for pulse duration high and low time for LSIF.
- (4) See 4 for setup and hold time for LSIF.
- (5) See 图 6-10 for rise time and fall time for HSSI.
- (6) See 图 6-12 for pulse duration high and low for HSSI.



#### A. See 方程式 1 and 方程式 2

## 图 6-3. LSIF Waveform Requirements

$$V_{LVDS (max)} = V_{CM (max)} + \left| \frac{1}{2} \times V_{ID (max)} \right|$$
(1)

$$V_{LVDS (min)} = V_{CM (min)} - \left| \frac{1}{2} \times V_{ID (max)} \right|$$
(2)

(2)





图 6-4. LSIF Timing Requirements



图 6-5. LSIF Rise, Fall Time Slew



图 6-6. LSIF Voltage Requirements



图 6-7. LSIF Equivalent Input



图 6-8. LVCMOS Input Hysteresis



图 6-9. LVCMOS Rise, Fall Time Slew Rate



A. See 方程式 3 and 方程式 4.

图 6-10. HSSI Waveform Requirements



$$V_{\text{HSSI(max)}} = V_{\text{CM(max)}} + \left| \frac{1}{2} \times V_{\text{ID(max)}} \right|$$

(3)

$$V_{\text{HSSI(min)}} = V_{\text{CM (min)}} - \left| \frac{1}{2} \times V_{\text{ID (max)}} \right|$$

(4)



图 6-11. HSSI Eye Characteristics



图 6-12. HSSI CLK Characteristics

## 6.9 System Mounting Interface Loads

| PARAMETER                                                                  | MIN | TYP | MAX | UNIT |
|----------------------------------------------------------------------------|-----|-----|-----|------|
| When loads are applied to the electrical and thermal interface areas       |     |     |     |      |
| Maximum load to be applied to the electrical interface area <sup>(1)</sup> |     |     | 111 | N    |
| Maximum load to be applied to the thermal interface area <sup>(1)</sup>    |     |     | 111 | N    |
| When a load is applied to only the electrical interface area               |     |     |     |      |
| Maximum load to be applied to the electrical interface area <sup>(1)</sup> |     |     | 222 | N    |
| Maximum load to be applied to the thermal interface area <sup>(1)</sup>    |     |     | 0   | N    |

(1) The load should be uniformly applied in the corresponding areas shown in 

8 6-13.



图 6-13. System Mounting Interface Loads



## **6.10 Micromirror Array Physical Characteristics**

| PARAMETER DESCRIPTION                          |                                              |        | UNIT              |
|------------------------------------------------|----------------------------------------------|--------|-------------------|
| Number of active columns <sup>(1)</sup>        | M                                            | 1920   | micromirrors      |
| Number of active rows <sup>(1)</sup>           | N                                            | 1080   | micromirrors      |
| Micromirror (pixel) pitch (1)                  | P                                            | 5.4    | μm                |
| Micromirror active array width <sup>(1)</sup>  | Micromirror pitch × number of active columns | 10.368 | mm                |
| Micromirror active array height <sup>(1)</sup> | Micromirror pitch × number of active rows    | 5.832  | mm                |
| Micromirror active border <sup>(2)</sup>       | Pond of micromirror (POM)                    | 20     | micromirrors/side |

- (1) See 6-14.
- The structure and qualities of the border around the active array includes a band of partially functional micromirrors referred to as the Pond Of Micromirrors (POM). These micromirrors are structurally and/or electrically prevented from tilting toward the bright or ON state but still require an electrical bias to tilt toward the OFF state.



图 6-14. Micromirror Array Physical Characteristics

Submit Document Feedback

### **6.11 Micromirror Array Optical Characteristics**

|                                  | PARAMETER                                     | TEST CONDITIONS     | MIN  | TYP | MAX  | UNIT         |
|----------------------------------|-----------------------------------------------|---------------------|------|-----|------|--------------|
| Micromirror tilt an              | gle (1) (2) (3) (4)                           | Landed state        | 15.6 |     | 18.4 | degrees      |
| Micromirror crossover time (5)   |                                               | Typical performance | 1 3  |     | 3    | 11.0         |
| Micromirror switch               | ning time <sup>(6)</sup>                      | Typical performance | 6    |     |      | μ \$         |
|                                  | Bright pixel(s) in active area <sup>(8)</sup> | Gray 10 Screen (9)  |      |     | 0    |              |
|                                  | Bright pixel(s) in the POM (10)               | Gray 10 Screen (9)  |      |     | 1    |              |
| Image performance <sup>(7)</sup> | Dark pixel(s) in the active area (11)         | White Screen        | 4 0  |     | 4    | micromirrors |
| periormanoc                      | Adjacent pixel(s) (12)                        | Any Screen          |      |     | 0    |              |
|                                  | Unstable pixel(s) in active area (13)         | Any Screen          |      |     | 0    |              |

- (1) Measured relative to the plane formed by the overall micromirror array.
- (2) Represents the variation that can occur between any two individual micromirrors, located on the same device or located on different devices.
- (3) For some applications, it is critical to account for the micromirror tilt angle variation in the overall system optical design. With some system optical designs, the micromirror tilt angle variation within a device may result in perceivable non-uniformities in the light field reflected from the micromirror array. With some system optical designs, the micromirror tilt angle variation between devices may result in colorimetry variations, system efficiency variations or system contrast variations.
- (4) When the micromirror array is landed (not parked), the tilt direction of each individual micromirror is dictated by the binary contents of the CMOS memory cell associated with each individual micromirror. A binary value of 1 results in a micromirror landing in the ON State direction. A binary value of 0 results in a micromirror landing in the OFF State direction. See [8] 6-15.
- (5) The time required for a micromirror to nominally transition from one landed state to the opposite landed state.
- (6) The minimum time between successive transitions of a micromirror.
- (7) Conditions of Acceptance: All DMD image quality returns will be evaluated using the following projected image test conditions:

Test set degamma shall be linear.

Test set brightness and contrast shall be set to nominal.

The diagonal size of the projected image shall be a minimum of 60 inches.

The projections screen shall be 1X gain.

The projected image shall be inspected from a 8 foot minimum viewing distance.

The image shall be in focus during all image quality tests.

- (8) Bright pixel definition: A single pixel or mirror that is stuck in the ON position and is visibly brighter than the surrounding pixels.
- (9) Gray 10 screen definition: All areas of the screen are colored with the following settings:

Red = 10/255

Green = 10/255

Blue = 10/255

- (10) POM definition: Rectangular border of off-state mirrors surrounding the active area.
- (11) Dark pixel definition: A single pixel or mirror that is stuck in the OFF position and is visibly darker than the surrounding pixels.
- (12) Adjacent pixel definition: Two or more stuck pixels sharing a common border or common point, also referred to as a cluster.
- (13) Unstable pixel definition: A single pixel or mirror that does not operate in sequence with parameters loaded into memory. The unstable pixel appears to be flickering asynchronously with the image.





图 6-15. Micromirror Landed Orientation and Tilt

#### **6.12 Window Characteristics**

|                                                                   | DESCRIPTION <sup>(1)</sup>                                                                    | MIN | TYP              | MAX |
|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----|------------------|-----|
| Window material                                                   |                                                                                               |     | Corning Eagle XG |     |
| Window refractive index                                           | At wavelength 546.1 nm                                                                        |     | 1.5119           |     |
| Window transmittance, single-pass through both surfaces and glass | Minimum within the wavelength range 420 nm to 680 nm. Applies to all angles 0° to 30° AOI (2) | 97% |                  |     |
|                                                                   | Average over the wavelength range 420 nm to 680 nm. Applies to all angles 30° to 45° AOI (2)  | 97% |                  |     |

- (1) See 节 7.5 for more information.
- (2) Angle of incidence (AOI) is the angle between an incident ray and the normal to a reflecting or refracting surface.

## 6.13 Chipset Component Usage Specification

Reliable function and operation of the DLP471NE DMD requires that it be used in conjunction with the other components of the applicable DLP chipset, including those components that contain or implement TI DMD control technology. TI DMD control technology consists of the TI technology and devices used for operating or controlling a DLP DMD.

#### 备注

TI assumes no responsibility for image quality artifacts or DMD failures caused by optical system operating conditions exceeding limits described previously.

## 7 Detailed Description

#### 7.1 Overview

The DMD is a 0.47-inch diagonal spatial light modulator which consists of an array of highly reflective aluminum micromirrors. The DMD is an electrical input, optical output micro-optical-electrical-mechanical system (MOEMS). The fast switching speed of the DMD micromirrors combined with advanced DLP image processing algorithms enables frame rates of up to 240Hz to be displayed. The electrical interface is low voltage differential signaling (LVDS). The DMD consists of a two-dimensional array of 1-bit CMOS memory cells. The array is organized in a grid of M memory cell columns by N memory cell rows. Refer to the # 7.2. The positive or negative deflection angle of the micromirrors can be individually controlled by changing the address voltage of underlying CMOS addressing circuitry and micromirror reset signals (MBRST).

The DLP 0.47" 1080p chipset is comprised of the DLP471NE DMD, DLPC7540 display controller, and the DLPA100 power management and motor driver. To ensure reliable operation, the DLP471NE DMD must always be used with the DLP display controller and the power management and motor driver specified in the chipset.

### 7.2 Functional Block Diagram



Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

#### 7.3 Feature Description

#### 7.3.1 Power Interface

The DMD requires 4 DC voltages: 1.8 V source,  $V_{OFFSET}$ ,  $V_{RESET}$ , and  $V_{BIAS}$ . In a typical configuration, 3.3 V is created by the DLPA100 power management and motor driver and is used on the DMD board to create the 1.8 V. The TI voltage regulator TPS65145 takes in the 3.3 V and outputs  $V_{OFFSET}$ ,  $V_{RESET}$ ,  $V_{BIAS}$ .

#### **7.3.2 Timing**

The data sheet specifies timing at the device pin. For output timing analysis, the tester pin electronics and its transmission line effects must be considered. Timing reference loads are not intended to be precise representations of any particular system environment or depiction of the actual load presented by a production test. TI recommends that system designers use IBIS or other simulation tools to correlate the timing reference load to a system environment. Use the specified load capacitance value for characterization and measurement of AC timing signals only. This load capacitance value does not indicate the maximum load the device is capable of driving.

#### 7.4 Device Functional Modes

DMD functional modes are controlled by the DLPC7540 display controller. See the DLPC7540 display controller data sheet or contact a TI applications engineer.

#### 7.5 Optical Interface and System Image Quality Considerations

TI assumes no responsibility for end-equipment optical performance. Achieving the desired end-equipment optical performance involves making trade-offs between numerous component and system design parameters. Optimizing system optical performance and image quality strongly relate to optical system design parameter trades. Although it is not possible to anticipate every conceivable application, projector image quality and optical performance is contingent on compliance to the optical system operating conditions described in the following sections.

#### 7.5.1 Numerical Aperture and Stray Light Control

TI recommends that the light cone angle defined by the numerical aperture of the illumination optics is the same as the light cone angle defined by the numerical aperture of the projection optics. This angle must not exceed the nominal device micromirror tilt angle unless appropriate apertures are added in the illumination and/or projection pupils to block out flat-state and stray light from the projection lens. The micromirror tilt angle defines DMD capability to separate the "ON" optical path from any other light path, including undesirable flat-state specular reflections from the DMD window, DMD border structures, or other system surfaces near the DMD such as prism or lens surfaces. If the numerical aperture exceeds the micromirror tilt angle, or if the projection numerical aperture angle is more than two degrees larger than the illumination numerical aperture angle (and vice versa), contrast degradation and objectionable artifacts in the display border and/or active area could occur.

#### 7.5.2 Pupil Match

TI's optical and image quality specifications assume that the exit pupil of the illumination optics is nominally centered within 2° of the entrance pupil of the projection optics. Misalignment of pupils can create objectionable artifacts in the display border and/or active area, which may require additional system apertures to control, especially if the numerical aperture of the system exceeds the pixel tilt angle.

#### 7.5.3 Illumination Overfill

The active area of the device is surrounded by an aperture on the inside DMD window surface that masks structures of the DMD chip assembly from normal view, and is sized to anticipate several optical operating conditions. Overfill light illuminating the window aperture can create artifacts from the edge of the window aperture opening and other surface anomalies that may be visible on the screen. Design the illumination optical system to limit light flux incident anywhere on the window aperture from exceeding approximately 10% of the average flux level in the active area. Depending on the particular system optical architecture, overfill light may have to be further reduced below the suggested 10% level in order to be acceptable.

Copyright © 2022 Texas Instruments Incorporated



## 7.6 Micromirror Array Temperature Calculation



图 7-1. DMD Thermal Test Points

Micromirror array temperature cannot be measured directly, therefore it must be computed analytically from measurement points on the outside of the package, the package thermal resistance, the electrical power, and the illumination heat load. The relationship between array temperature and the reference ceramic temperature (thermal test TP1 in  $\boxed{3}$  7-1) is provided by the following equations:

$$T_{ARRAY} = T_{CERAMIC} + (Q_{ARRAY} \times R_{ARRAY-TO-CERAMIC})$$
 (5)

$$Q_{ARRAY} = Q_{ELECTRICAL} + Q_{ILLUMINATION}$$
(6)

#### where

- T<sub>ARRAY</sub> = Computed array temperature (°C)
- T<sub>CERAMIC</sub> = Measured ceramic temperature (°C) (TP1 location)
- R<sub>ARRAY-TO-CERAMIC</sub> = Thermal resistance of package specified in # 6.5 from array to ceramic TP1 (°C/Watt)
- Q<sub>ARRAY</sub> = Total DMD power on the array (W) (electrical + absorbed)
- Q<sub>ELECTRICAL</sub> = Nominal electrical power (W)
- Q<sub>INCIDENT</sub> = Incident illumination optical power (W)
- Q<sub>ILLUMINATION</sub> = (DMD average thermal absorptivity × Q<sub>INCIDENT</sub>) (W)
- DMD average thermal absorptivity = 0.40

The electrical power dissipation of the DMD is variable and depends on the voltages, data rates, and operating frequencies. A nominal electrical power dissipation to use when calculating array temperature is 2.5 W. The absorbed power from the illumination source is variable and depends on the operating state of the micromirrors and the intensity of the light source. The equations shown above are valid for a single chip or multichip DMD system. It assumes an illumination distribution of 83.7% on the active array, and 16.3% on the array border.

The sample calculation for a typical projection application is as follows:

$$Q_{INCIDENT} = 25 \text{ W (measured)}$$
 (7)

$$T_{CERAMIC} = 55.0^{\circ}C \text{ (measured)}$$
 (8)

$$Q_{ELECTRICAL} = 2.5 \text{ W}$$
(9)

$$Q_{ARRAY} = 2.5 \text{ W} + (0.40 \times 25 \text{ W}) = 12.5 \text{ W}$$
 (10)

$$T_{ARRAY} = 55.0^{\circ}C + (12.5 \text{ W} \times 0.8^{\circ}C/\text{W}) = 65.0^{\circ}C$$
 (11)



## 7.7 Micromirror Landed-On/Landed-Off Duty Cycle

#### 7.7.1 Definition of Micromirror Landed-On/Landed-Off Duty Cycle

The micromirror landed-on/landed-off duty cycle (landed duty cycle) denotes the percentage of time that an individual micromirror is landed in the ON state versus the amount of time the same micromirror is landed in the OFF state.

For example, a landed duty cycle of 100/0 indicates that the referenced pixel is in the ON state 100% of the time (and in the OFF state 0% of the time); whereas 0/100 would indicate that the pixel is in the OFF state 100% of the time. Likewise, 50/50 indicates that the pixel is ON for 50% of the time (and OFF for 50% of the time).

Note that when assessing landed duty cycle, the time spent switching from one state (ON or OFF) to the other state (OFF or ON) is considered negligible and is thus ignored.

Since a micromirror can only be landed in one state or the other (ON or OFF), the two numbers (percentages) always add to 100.

#### 7.7.2 Landed Duty Cycle and Useful Life of the DMD

Knowing the long-term average landed duty cycle (of the end product or application) is important because subjecting all (or a portion) of the DMD micromirror array (also called the active array) to an asymmetric landed duty cycle for a prolonged period of time can reduce the DMD useful life.

Note that it is the symmetry/asymmetry of the landed duty cycle that is of relevance. The symmetry of the landed duty cycle is determined by how close the two numbers (percentages) are to being equal. For example, a landed duty cycle of 50/50 is perfectly symmetrical whereas a landed duty cycle of 100/0 or 0/100 is perfectly asymmetrical.

#### 7.7.3 Landed Duty Cycle and Operational DMD Temperature

Operational DMD temperature and landed duty cycle interact to affect DMD useful life, and this interaction can be exploited to reduce the impact that an asymmetrical landed duty cycle has on the DMD useful life. This is quantified in the de-rating curve shown in 

8 6-1. The importance of this curve is that:

- · All points along this curve represent the same useful life.
- All points above this curve represent lower useful life (and the further away from the curve, the lower the useful life).
- All points below this curve represent higher useful life (and the further away from the curve, the higher the useful life).

In practice, this curve specifies the maximum operating DMD temperature for a given long-term average landed duty cycle.

#### 7.7.4 Estimating the Long-Term Average Landed Duty Cycle of a Product or Application

During a given period of time, the landed duty cycle of a given pixel follows from the image content being displayed by that pixel.

For example, in the simplest case, when displaying pure-white on a given pixel for a given time period, that pixel operates under a 100/0 landed duty cycle during that time period. Likewise, when displaying pure-black, the pixel operates under a 0/100 landed duty cycle.

Between the two extremes (ignoring for the moment color and any image processing that may be applied to an incoming image), the landed duty cycle tracks one-to-one with the gray scale value, as shown in  $\frac{1}{2}$  7-1.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

表 7-1. Grayscale Value and Landed Duty Cycle

| GRAYSCALE VALUE | LANDED DUTY CYCLE |
|-----------------|-------------------|
| 0%              | 0/100             |
| 10%             | 10/90             |
| 20%             | 20/80             |
| 30%             | 30/70             |
| 40%             | 40/60             |
| 50%             | 50/50             |
| 60%             | 60/40             |
| 70%             | 70/30             |
| 80%             | 80/20             |
| 90%             | 90/10             |
| 100%            | 100/0             |

Accounting for color rendition (but still ignoring image processing) requires knowing both the color intensity (from 0% to 100%) for each constituent primary color (red, green, and/or blue) for the given pixel as well as the color cycle time for each primary color, where "color cycle time" is the total percentage of the frame time that a given primary must be displayed in order to achieve the desired white point.

Use 方程式 12 to calculate the landed duty cycle of a given pixel during a given time period

#### where

- Red\_Cycle\_%, represents the percentage of the frame time that red is displayed to achieve the desired white
  point
- Green\_Cycle\_% represents the percentage of the frame time that green is displayed to achieve the desired white point
- Blue\_Cycle\_%, represents the percentage of the frame time that blue is displayed to achieve the desired white point

For example, assume that the red, green, and blue color cycle times are 30%, 50%, and 20% respectively (in order to achieve the desired white point), then the landed duty cycle for various combinations of red, green, blue color intensities would be as shown in  $\frac{1}{8}$  7-2 and  $\frac{1}{8}$  7-3.

表 7-2. Example Landed Duty Cycle for Full-Color, Color Percentage

| CYCLE PERCENTAGE |     |     |  |  |
|------------------|-----|-----|--|--|
| RED GREEN BLUE   |     |     |  |  |
| 30%              | 50% | 20% |  |  |

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



表 7-3. Example Landed Duty Cycle for Full-Color

| S    | CALE VALUE |      | LANDED DUTY |
|------|------------|------|-------------|
| RED  | GREEN      | BLUE | CYCLE       |
| 0%   | 0%         | 0%   | 0/100       |
| 100% | 0%         | 0%   | 30/70       |
| 0%   | 100%       | 0%   | 50/50       |
| 0%   | 0%         | 100% | 20/80       |
| 0%   | 12%        | 0%   | 6/94        |
| 0%   | 0%         | 35%  | 7/93        |
| 60%  | 0%         | 0%   | 18/82       |
| 0%   | 100%       | 100% | 70/30       |
| 100% | 0%         | 100% | 50/50       |
| 100% | 100%       | 0%   | 80/20       |
| 0%   | 12%        | 35%  | 13/87       |
| 60%  | 0%         | 35%  | 25/75       |
| 60%  | 12%        | 0%   | 24/76       |
| 100% | 100%       | 100% | 100/0       |

The last factor to account for in estimating the landed duty cycle is any applied image processing. Within the DLPC7540 controller, the gamma function affects the landed duty cycle.

Gamma is a power function of the form  $Output\_Level = A \times Input\_Level^{Gamma}$ , where A is a scaling factor that is typically set to 1.

In the DLPC7540 controller, gamma is applied to the incoming image data on a pixel-by-pixel basis. A typical gamma factor is 2.2, which transforms the incoming data as shown in  $\boxtimes$  7-2.



图 7-2. Example of Gamma = 2.2

From 🛚 7-2, if the gray scale value of a given input pixel is 40% (before gamma is applied), then gray scale value is 13% after gamma is applied. Therefore, it can be seen that since gamma has a direct impact on the displayed gray scale level of a pixel, it also has a direct impact on the landed duty cycle of a pixel.

Consideration must also be given to any image processing which occurs before the DLPC7540 controllers.

## 8 Application and Implementation

#### 备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

#### 8.1 Application Information

DMDs are spatial light modulators which reflect incoming light from an illumination source to one of two directions, with the primary direction being into a projection or collection optic. Each application is derived primarily from the optical architecture of the system and the format of the data coming into the DLPC7540 controller. The high tilt pixel in the bottom-illuminated DMD increases brightness performance and enables a smaller system footprint for thickness constrained applications. Typical applications using the DLP471NE include smart projectors and enterprise projectors.

DMD power-up and power-down sequencing is strictly controlled by the DLPC7540 through the TPS65145 PMIC. Refer to † 9 for power-up and power-down specifications. To ensure reliable operation, the DLP471NE DMD must always be used with DLPC7540 controller, a DLPA100 PMIC/Motor driver and aTPS65145 PMIC.

#### 8.2 Typical Application

The DLP471NE DMD combined with DLPC7540 digital controller and a power management device provides full HD (1920x1080) resolution for bright, colorful display applications. A typical display system using laser phosphor illumination combines the DLP471NE DMD, DLPC7540 display controller, TPS65145 voltage regulator and DLPA100 PMIC and motor driver. 图 8-1 shows a system block diagram for this configuration of the DLP 0.47" Full HD chipset and additional system components needed. See 图 8-2, a block diagram showing the system components needed along with the lamp configuration of the DLP 0.47" Full HD chipset. The components include the DLP471NE DMD, DLPC7540 display controller and the DLPA100 PMIC and motor driver and a TPS65145 PMIC.





图 8-1. Typical Full HD Laser Phosphor Application Diagram



图 8-2. Typical Full HD Lamp Application Diagram

#### 8.2.1 Design Requirements

Other core components of the display system include an illumination source, an optical engine for the illumination and projection optics, other electrical and mechanical components, and software. The type of illumination used and desired brightness has a major effect on the overall system design and size.

The display system uses the DLP471NE as the core imaging device and contains a 0.47-inch array of micromirrors. The DLPC7540 controller is the digital interface between the DMD and the rest of the system, taking digital input from front end receiver and driving the DMD over a high-speed interface. The DLPA100 PMIC serves as a voltage regulator for the controller, and color filter wheel and phosphor wheel motor control. The TPS65145 provide the DMD reset, offset and bias voltages. The LMR33630C provides the 1.8-V power to the DLP471NE.

#### 8.2.2 Detailed Design Procedure

For a complete DLP system, an optical module or light engine is required that contains the DLP471NE DMD, associated illumination sources, optical elements, and necessary mechanical components.

To ensure reliable operation, the DMD must always be used with DLPC7540 display controller and the TPS65145 PMIC and DLPA100. Refer to PCB Design Requirements for TI DLP TRP Digital Micromirror Devices for the DMD board design and manufacturing handling of the DMD sub assemblies.

### 8.2.3 Application Curves

In a typical projector application, the luminous flux on the screen from the DMD depends on the optical design of the projector. The efficiency and total power of the illumination optical system and the projection optical system determines the overall light output of the projector. The DMD is inherently a linear spatial light modulator, so its efficiency just scales the light output. 

8-3 describes the relationship of laser input optical power to light output for a laser-phosphor illumination system, where the phosphor is not at its thermal quenching limit.



图 8-3. Normalized Light Output vs. Normalized Laser Power for Laser Phosphor Illumination

## 8.3 Temperature Sensor Diode

The DMD features a built-in thermal diode that measures the temperature at one corner of the die outside the micromirror array. The thermal diode can be interfaced with the TMP411 temperature sensor as shown in  $\boxtimes$  8-4. The software application contains functions to configure the TMP411 to read the DLP471NE DMD temperature sensor diode. This data can be leveraged by the customer to incorporate additional functionality in the overall system design such as adjusting illumination, fan speeds, etc. All communication between the TMP411 and the DLPC7540 controller happens over the I<sup>2</sup>C interface. The TMP411 connects to the DMD via pins outlined in  $\gtrsim$  5-1.

If the temp sensor is not used, TEMP\_N and TEMP\_P pins should be left unconnected (NC).



- A. Details omitted for clarity.
- B. See the TMP411 datasheet for system board layout recommendation.
- C. See the TMP411 datasheet and the TI reference design for suggested component values for R1, R2, R3, R4, and C1.
- D. R5 = 0  $\Omega$ . R6 = 0  $\Omega$ . Place 0- $\Omega$  resistors close to the DMD package pins.

图 8-4. TMP411 Sample Schematic



## 9 Power Supply Recommendations

The following power supplies are all required to operate the DMD:

- V<sub>SS</sub>
- V<sub>BIAS</sub>
- V<sub>DD</sub>
- V<sub>OFFSET</sub>
- V<sub>RESET</sub>

DMD power-up and power-down sequencing is strictly controlled by the DLP display controller.

#### **CAUTION**

For reliable operation of the DMD, the following power supply sequencing requirements must be followed. Failure to adhere to any of the prescribed power-up and power-down requirements may affect device reliability. See the DMD power supply sequencing requirements in 

§ 9-1.

 $V_{BIAS}$ ,  $V_{DD}$ ,  $V_{OFFSET}$ , and  $V_{RESET}$  power supplies must be coordinated during power-up and power-down operations. Failure to meet any of the below requirements will result in a significant reduction in the DMD reliability and lifetime. Common ground  $V_{SS}$  must also be connected.

| SYMBOL              | PARAMETER         | DESCRIPTION                                                                                                             | MIN | TYP | MAX | UNIT |
|---------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>DELAY1</sub> | Delay requirement | from V <sub>OFFSET</sub> power up to V <sub>BIAS</sub> power up                                                         |     | 2   |     | ms   |
| t <sub>DELAY2</sub> | Delay requirement | from V <sub>BIAS</sub> and V <sub>RESET</sub> powered on and stable to DMD_EN_ARSTZ going high                          |     |     | μs  |      |
| t <sub>DELAY3</sub> | Delay requirement | from V <sub>OFFSET</sub> , V <sub>BIAS</sub> , and V <sub>RESET</sub> power down to when VDD and VDDA can power down 50 |     |     |     | μs   |

## 9.1 DMD Power Supply Power-Up Procedure

- During power-up, V<sub>DD</sub> must always start and settle before V<sub>OFFSET</sub> plus t<sub>DELAY1</sub> specified in ⊠ 9-1, V<sub>BIAS</sub>, and V<sub>RESET</sub> voltages are applied to the DMD.
- During power-up, it is a strict requirement that the voltage difference between V<sub>BIAS</sub> and V<sub>OFFSET</sub> must be within the specified limit shown in <sup>††</sup> 6.4.
- During power-up, there is no requirement for the relative timing of V<sub>RESET</sub> with respect to V<sub>BIAS</sub>.
- Power supply slew rates during power-up are flexible, provided that the transient voltage levels follow the requirements specified in  $\ddagger$  6.1, in  $\ddagger$  6.4, and in  $\boxtimes$  9-1.
- During power-up, LVCMOS input pins must not be driven high until after V<sub>DD</sub> has settled at operating voltage listed in 节 6.4.

#### 9.2 DMD Power Supply Power-Down Procedure

- During power-down, it is a strict requirement that the voltage difference between V<sub>BIAS</sub> and V<sub>OFFSET</sub> must be within the specified limit shown in <sup>††</sup> 6.4.
- During power-down, there is no requirement for the relative timing of V<sub>RESET</sub> with respect to V<sub>RIAS</sub>.
- Power supply slew rates during power-down are flexible, provided that the transient voltage levels follow the requirements specified in 节 6.1, in 节 6.4, and in 图 9-1.
- During power-down, LVCMOS input pins must be less than specified in 节 6.4.



- A. See 节 5 for the Pin Functions Table.
- B. To prevent excess current, the supply voltage difference |V<sub>BIAS</sub> V<sub>OFFSET</sub>| must be less than the specified limit in †† 6.4.
- C. To prevent excess current, the supply difference |V<sub>BIAS</sub> V<sub>RESET</sub>| must be less than the specified limit in the † 6.4.
- D.  $V_{BIAS}$  must power up after  $V_{OFFSET}$  has powered up, per the Delay1 specification in  $\frac{1}{8}$  9-1.
- E. V<sub>RESET</sub>, V<sub>OFFSET</sub> and V<sub>BIAS</sub> ramps must start after VDD and VDDA are powered up and stable.
- F. After the DMD micromirror park sequence is complete, the DLP controller software initiates a hardware power-down that activates DMD\_EN\_ARSTZ and disables V<sub>BIAS</sub>, V<sub>RESET</sub> and V<sub>OFFSET</sub>.
- G. Under power-loss conditions where emergency DMD micromirror park procedures are being enacted by the DLP controller hardware DMD\_EN\_ARSTZ goes low.
- H. V<sub>DD</sub> must remain high until after V<sub>OFFSET</sub>, V<sub>BIAS</sub>, V<sub>RESET</sub> go low, per Delay2 specification in 表 9-1.
- I. To prevent excess current, the supply voltage delta  $|V_{DDA} V_{DD}|$  must be less than specified limit in  $\dagger$  6.4.
- J. Not to scale. Details are omitted for clarity.

图 9-1. DMD Power Supply Requirements



## 10 Layout

## 10.1 Layout Guidelines

The DLP471NE DMD is part of a chipset that is controlled by the DLPC7540 display controller in conjunction with the TPS65145 PMIC and the DLPA100 power and motor controller. These guidelines are targeted at designing a PCB board with the DLP471NE DMD. The DMD board is a high-speed multi-layer PCB, with primarily high-speed digital logic including double data rate 3.2 Gbps and 250 Mbps differential data buses run to the DMD. TI recommends that full or mini power planes are used for  $V_{OFFSET}$ ,  $V_{RESET}$ , and  $V_{BIAS}$ . Solid planes are required for ground ( $V_{SS}$ ). The target impedance for the PCB is 50  $\Omega$  ±10% with exceptions listed in  $\frac{1}{8}$  10-1. TI recommends a 10 layer stack-up as described in  $\frac{1}{8}$  10-2. TI recommends manufacturing the PCB with a high quality FR-4 material.

#### 10.2 Impedance Requirements

TI recommends a target impedance for the PCB of 50  $\,^{\Omega}$  ±10% for all signals. The exceptions are listed in  $\,^{\pm}$  10-1.

| 表 10-1. Special impedance Requirements |                                                                                                                                                             |                                                        |  |  |  |  |
|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--|--|--|--|
| Signal Type                            | Signal Name                                                                                                                                                 | Impedance (Ω)                                          |  |  |  |  |
| DMD High Speed Data Signals            | DMD_HSSI0_N_(0····7), DMD_HSSI0_P_(0····7), DMD_HSSI1_N_(0····7), DMD_HSSI1_P_(0····7), DMD_HSSI0_CLK_N, DMD_HSSI0_CLK_P, DMD_HSSI1_CLK_N, DMD_HSSI1_CLK_P, | 100- $\Omega$ differential (50- $\Omega$ single ended) |  |  |  |  |
| DMD Low Speed Interface<br>Signals     | DMD_LS0_WDATA_N, DMD_LS0_WDATA_P, DMD_LS0_CLK_N, DMD_LS0_CLK_P                                                                                              | 100- $\Omega$ differential (50- $\Omega$ single ended) |  |  |  |  |

表 10-1. Special Impedance Requirements

#### 10.3 Layers

The layer stack-up and copper weight for each layer is shown in 表 10-2.

#### 表 10-2. Layer Stack-Up

| LAYER<br>NO. | LAYER NAME                                                 | COPPER WT. (oz.)         | COMMENTS                                                                                                                                                                                               |
|--------------|------------------------------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1            | Side A - DMD, primary<br>components, power mini-<br>planes | 0.5 oz. (before plating) | DMD and escapes. Two data input connectors. Top components including power generation and two data input connectors. Low frequency signals routing. Should have a copper fill (GND) plated up to 1 oz. |
| 2            | Ground                                                     | 0.5                      | Solid ground plane (net GND) reference for signal layers #1, 3                                                                                                                                         |
| 3            | Signal (high frequency)                                    | 0.5                      | High speed signal layer. High speed differential data buses from input connector to DMD                                                                                                                |
| 4            | Ground                                                     | 0.5                      | Solid ground plane (net GND) reference for signal layers #3, #5                                                                                                                                        |
| 5            | Power                                                      | 0.5                      | Primary split power planes for 1.8 V, 3.3 V, 10 V, - 14 V, 18 V                                                                                                                                        |
| 6            | Power                                                      | 0.5                      | Primary split power planes for 1.8 V, 3.3 V, 10 V, - 14V, 18V.                                                                                                                                         |
| 7            | Ground                                                     | 0.5                      | Solid ground plane (net GND) reference for signal layer #8                                                                                                                                             |
| 8            | Signal (high frequency)                                    | 0.5                      | High Speed Signal layer. High speed differential data buses from input connector to DMD                                                                                                                |
| 9            | Ground                                                     | 0.5                      | Solid ground plane (net GND) reference for signal layers #8, 10                                                                                                                                        |
| 10           | Side B - secondary<br>components, power mini-<br>planes    | 0.5 oz. (before plating) | Discrete components if necessary. Low frequency signals routing. Should have copper fill plated up to 1 oz.                                                                                            |

Product Folder Links: DLP471NE

## 10.4 Trace Width, Spacing

Unless otherwise specified, TI recommends that all signals follow the 0.005" /0.015" (trace-width/spacing) design rule. Use an analysis of impedance and stack-up requirements to determine and calculate actual trace widths.

Maximized the width of all voltage signals as space permits. Follow the width and spacing requirements listed in 表 10-3.

| 表 10-3. Special Trace Widths, Spacing Requireme |
|-------------------------------------------------|
|-------------------------------------------------|

| SIGNAL NAME         | MINIMUM TRACE<br>WIDTH (MIL) | MINIMUM TRACE SPACING (MIL) | LAYOUT REQUIREMENT                                                                                                      |  |  |  |  |
|---------------------|------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| GND                 | MAXIMIZE                     | 5                           | Maximize trace width to connecting pin as a minimum                                                                     |  |  |  |  |
| V <sub>DD</sub>     | 40                           | 15                          | Create mini planes on layers 1 and 10 as needed. Connect to devices on layers 1 and 10 as necessary with multiple vias. |  |  |  |  |
| V <sub>DDA</sub>    | 40                           | 15                          | Create mini planes on layers 1 and 10 as needed. Connect to devices on layers 1 and 10 as necessary with multiple vias. |  |  |  |  |
| V <sub>OFFSET</sub> | 40                           | 15                          | Create mini-planes on layers 1 and 10 as needed. Connect to devices on layers 1 and 10 as necessary.                    |  |  |  |  |
| V <sub>RESET</sub>  | 40                           | 15                          | Create mini-planes on layers 1 and 10 as needed. Connect to devices on layers 1 and 10 as necessary.                    |  |  |  |  |
| V <sub>BIAS</sub>   | 40                           | 15                          | Create mini-planes on layers 1 and 10 as needed. Connect to devices on layers 1 and 10 as necessary.                    |  |  |  |  |

#### 10.5 Power

TI strongly discourages signal routing on power planes or on planes adjacent to power planes. If signals must be routed on layers adjacent to power planes, they must not cross splits in power planes to prevent EMI and preserve signal integrity.

Connect all internal digital ground (GND) planes in as many places as possible. Connect all internal ground planes with a minimum distance between connections of 0.5". Extra vias may not required if there are sufficient ground vias due to normal ground connections of devices.

Connect power and ground pins of each component to the power and ground planes with at least one via for each pin. Minimize trace lengths for component power and ground pins. (ideally, less than 0.100").

Ground plane slots are strongly discouraged.

# 10.6 Trace Length Matching Recommendations

表 10-4 and 表 10-5 describe recommended signal trace length matching requirements. Follow these guidelines to avoid routing long traces over large areas of the PCB:

- Match the trace lengths so that longer signals route in a serpentine pattern
- · Minimize the number of turns.
- Ensure that the turn angles no sharper than 45 degrees.

图 10-1 shows an example of the HSSI signal pair routing.

Signals listed in  $\frac{10-4}{2}$  are specified fro data rate operation at up to 3.2 Gbps. Minimize the layer changes for these signals. Minimize the number of vias. Avoid sharp turns and layer switching while minimizing the lengths. When layer changes are necessary, place GND vias around the signal vias to provide a signal return path. The distance from one pair of differential signals to another must be at least 2 times the distance within the pair.

| 表 10 | )-4. HSSI High Sp | eed DMD D | ata Signals |
|------|-------------------|-----------|-------------|
|      |                   |           |             |

| SIGNAL NAME                         | REFERENCE SIGNAL                   | ROUTING SPECIFICATION | UNIT |  |
|-------------------------------------|------------------------------------|-----------------------|------|--|
| DMD_HSSI0_N(07),<br>DMD_HSSI0_P(07) | DMD_HSSIO_CLK_N,<br>DMD_HSSI_CLK_P | ±0.25                 | inch |  |
| DMD_HSSI1_N(07),<br>DMD_HSSI1_P(07) | DMD_HSSI0_CLK_N,<br>DMD_HSSI_CLK_P | ±0.25                 | inch |  |
| DMD_HSSI0_CLK_P                     | DMD_HSSI1_CLK_P                    | ±0.05                 | inch |  |
| Intra-pair P                        | Intra-pair N                       | ±0.01                 | inch |  |

表 10-5. Other Timing Critical Signals

| SIGNAL NAME                                                   | Constraints                                                                                     | Routing Layers |
|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------|
| LS_CLK_P, LS_CLK_N<br>LS_WDATA_P,<br>LS_WDATA_N<br>LS_RDATA_A | Intra-pair (P to N)<br>Matched to 0.01 inches<br>Signal-to-signal<br>Matched to +/- 0.25 inches | Layers 3, 8    |



图 10-1. Example HSSI PCB Routing

# 11 Device and Documentation Support

# 11.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

### 11.2 Device Support

### 11.2.1 Device Nomenclature



图 11-1. Part Number Description

### 11.2.2 Device Markings

The device marking includes both human-readable information and a 2-dimensional matrix code. The human-readable information is described in 🖺 11-2. The 2-dimensional matrix code is an alpha-numeric string that contains the DMD part number, Part 1 and Part 2 of the serial number.

#### Example:



图 11-2. DMD Marking Locations



### 11.3 Documentation Support

#### 11.3.1 Related Documentation

The following documents contain additional information related to the chipset components used with the DMD.

- DLPC7540 Display Controller Data Sheet
- TPS65145 Data Sheet
- DLPA100 Power and Motor Driver Data Sheet

### 11.4 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 11.5 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 11.6 Trademarks

TI E2E™ is a trademark of Texas Instruments.

DLP® is a registered trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

# 11.7 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.8 术语表

TI术语表

本术语表列出并解释了术语、首字母缩略词和定义。

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## 12.1 Package Option Addendum

#### 12.1.1 Packaging Information

| Orderable Device | Status (1) | Package<br>Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish <sup>(4)</sup> | MSL Peak Temp | Op Temp (°C) | Device Marking <sup>(5)</sup>     |
|------------------|------------|-----------------|--------------------|------|-------------|-------------------------|---------------------------------|---------------|--------------|-----------------------------------|
| DLP471NEA0FYN    | ACTIVE     | CPGA            | FYN                | 149  | 33          | RoHS & Green            | Call TI                         | Call TI       |              | see <i>Device Marking</i> section |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PRE\_PROD Unannounced device, not in production, not available for mass market, nor on the web, samples not available.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device
- (6) Multiple Device markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

Product Folder Links: DLP471NE



www.ti.com 25-Mar-2022

## **TRAY**



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal

| Device        | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|---------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| DLP471NEA0FYN | FYN             | CPGA            | 149  | 33  | 3 x 11               | 150                        | 315    | 135.9     | 12190      | 27.5       | 20         | 27.45      |









# 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司