**ISO7021** ZHCSK04A - JULY 2019 - REVISED OCTOBER 2019 # ISO7021 超低功耗双通道数字隔离器 ## 1 特性 - 超低功耗 - 每通道静态电流为 4.8μA (3.3V) - 100kbps 时的每通道电流为 15μA (3.3V) - 1Mbps 时的每通道电流为 120μA (3.3V) - 稳健可靠的隔离栅 - 预计寿命超过 100 年 - 隔离额定值为 3000V<sub>RMS</sub> - CMTI 典型值为 ±100kV/μs - 宽电源电压范围: 1.71V 至 1.89V 和 2.25V 至 5.5V - 宽温度范围: -55℃ 至 +125℃ - 小型 8-SOIC 封装 (8-D) - 信号传输速率: 高达 4Mbps - 默认输出*高电平* (ISO7021) 和低电平 (ISO7021F) 选项 - 优异的电磁兼容性 (EMC) - 系统级 ESD、EFT 和浪涌抗扰性 - ±8kV IEC 61000-4-2 跨隔离栅接触放电保护 - 极低辐射 - 安全相关认证(计划): - UL 1577 组件认证计划 - DIN V VDE V 0884-11 - CQC、TUV 和 CSA 认证 #### 简化应用电路原理图 ## 2 应用 - 4mA 至 20mA 环路供电式现场发送器 - 工厂自动化、工艺自动化 - 低功耗 GPIO、UART 隔离 ## 3 说明 ISO7021 器件是一种可用于隔离 CMOS 或 LVCMOS 数字 I/O 的超低功耗双通道数字隔离器。每条隔离通道的逻辑输入和输出缓冲器均由双电容二氧化硅 (SiO<sub>2</sub>) 绝缘栅相隔离。基于边缘的创新架构与开关键控调制方案相结合,使这些隔离器具有非常低的功耗,同时符合 UL1577 规定的 3000V<sub>RMS</sub> 隔离额定值。该器件的每通道动态电流消耗低于 120μA/Mbps,并且 3.3V 时每通道静态电流消耗为 4.8μA,从而允许在功耗和热性能受限的系统设计中使用 ISO7021。 该器件可在低至 1.71V 和高达 5.5V,并可在隔离栅的每一侧采用不同电源电压的情况下实现完整功能。双通道隔离器采用窄体 8-SOIC 封装,具有一个正向通道和一个反向通道。 该器件具有默认输出高电平和低电平选项。如果输入功率或信号出现损失,不具有 F 后缀的 ISO7021 器件默认输出高电平,具有 F 后缀的 ISO7021F 器件默认输出低电平。有关更多信息,请参阅器件功能模式部分。 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |---------|------------|-----------------| | ISO7021 | SOIC (8-D) | 4.90mm × 3.91mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 电压为 3.3V 时的数据速率与功耗间的关系 | | 目习 | Ċ. | | | |---|----------------------------------------------------|----|----------------------------------------|-----------------| | 1 | 特性1 | | 7.18 Insulation Characteristics Curves | 14 | | 2 | 应用 1 | | 7.19 Typical Characteristics | 15 | | 3 | 说明 1 | 8 | Parameter Measurement Information | 17 | | 4 | 修订历史记录 2 | 9 | Detailed Description | 18 | | 5 | Device Comparison Table3 | | 9.1 Overview | 18 | | 6 | Pin Configuration and Functions 4 | | 9.2 Functional Block Diagram | 18 | | 7 | Specifications5 | | 9.3 Feature Description | 18 | | • | 7.1 Absolute Maximum Ratings 5 | | 9.4 Device Functional Modes | 20 | | | 7.2 ESD Ratings | 10 | Application and Implementation | 21 | | | 7.3 Recommended Operating Conditions | | 10.1 Application Information | 21 | | | 7.4 Thermal Information | | 10.2 Typical Application | <mark>22</mark> | | | 7.5 Power Ratings 7 | 11 | Power Supply Recommendations | 24 | | | 7.6 Insulation Specifications | 12 | Layout | 25 | | | 7.7 Safety-Related Certifications | | 12.1 Layout Guidelines | | | | 7.8 Safety Limiting Values9 | | 12.2 Layout Example | 25 | | | 7.9 Electrical Characteristics 5V Supply | 13 | 器件和文档支持 | 26 | | | 7.10 Supply Current Characteristics 5V Supply 10 | | 13.1 文档支持 | 26 | | | 7.11 Electrical Characteristics 3.3V Supply | | 13.2 接收文档更新通知 | 26 | | | 7.12 Supply Current Characteristics 3.3V Supply 11 | | 13.3 社区资源 | 26 | | | 7.13 Electrical Characteristics 2.5V Supply | | 13.4 商标 | <u>26</u> | | | 7.14 Supply Current Characteristics 2.5V Supply 12 | | 13.5 静电放电警告 | 26 | | | 7.15 Electrical Characteristics 1.8V Supply | | 13.6 Glossary | 26 | | | 7.16 Supply Current Characteristics 1.8V Supply 13 | 14 | 机械、封装和可订购信息 | 26 | | | 7.17 Switching Characteristics | | | | | | - | | | | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | CI | hanges from Original (July 2019) to Revision A | Page | |----|------------------------------------------------|------| | • | RTM 发布 | 1 | # 5 Device Comparison Table # **Table 1. Device Features** | PART NUMBER | CHANNEL DIRECTION | MAXIMUM DATA<br>RATE | DEFAULT<br>OUTPUT | PACKAGE | RATED ISOLATION <sup>(1)</sup> | |-----------------------|-------------------------|----------------------|-------------------|---------|----------------------------------------------| | ISO7021 | 1 Forward,<br>1 Reverse | 4 Mbps | High | SOIC-8 | 3000 V <sub>RMS</sub> / 4242 V <sub>PK</sub> | | ISO7021 with F suffix | 1 Forward,<br>1 Reverse | 4 Mbps | Low | SOIC-8 | 3000 V <sub>RMS</sub> / 4242 V <sub>PK</sub> | <sup>(1)</sup> See for detailed isolation ratings. # 6 Pin Configuration and Functions #### **Pin Functions** | PIN | | 1/0 | DESCRIPTION | | |------------------|-----|-------|----------------------------------------|--| | NAME | NO. | - I/O | DESCRIPTION | | | GND1 | 4 | _ | Ground connection for V <sub>CC1</sub> | | | GND2 | 5 | _ | Ground connection for V <sub>CC2</sub> | | | INA | 7 | I | Input, channel A | | | INB | 3 | I | Input, channel B | | | OUTA | 2 | 0 | Output, channel A | | | OUTB | 6 | 0 | Output, channel B | | | V <sub>CC1</sub> | 1 | _ | Power supply, side 1 | | | V <sub>CC2</sub> | 8 | _ | Power supply, side 2 | | ## 7 Specifications ### 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) $^{(1)(2)(3)}$ | | | MIN | MAX | UNIT | |----------------|------------------------------------------------|------|-----------------|------| | 0 | V <sub>CC1</sub> to GND1 | -0.5 | 6 | V | | Supply Voltage | V <sub>CC2</sub> to GND2 | -0.5 | 6 | V | | Input/Output | INx to GNDx | -0.5 | $V_{CCX} + 0.5$ | V | | Voltage | OUTx to GNDx | -0.5 | $V_{CCX} + 0.5$ | V | | Output Current | lo | -15 | 15 | mA | | T | Operating junction temperature, T <sub>J</sub> | | 150 | °C | | Temperature | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±6000 | | | | Electrostatic discharge | Charged device model (CDM), per<br>JEDEC specification JESD22-C101, all<br>pins <sup>(2)</sup> | ±1500 | V | | | | Contact discharge per IEC 61000-4-2;<br>Isolation barrier withstand test <sup>(3)(4)</sup> | ±8000 | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> All voltage values except differential I/O bus voltages are with respect to the local ground terminal (GND1 or GND2) and are peak voltage values <sup>(3)</sup> Maximum voltage must not exceed 6 V. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. <sup>(3)</sup> IEC ESD strike is applied across the barrier with all pins on each side tied together creating a two-terminal device. <sup>(4)</sup> Testing is carried out in air or oil to determine the intrinsic contact discharge capability of the device. # 7.3 Recommended Operating Conditions | | | | MIN | NOM MAX | UNIT | |---------------------------------|---------------------------|-----------------------------------------|------------------------|------------------------|------| | V <sub>CC1</sub> <sup>(1)</sup> | Supply Voltage Side 1 | V <sub>CCO</sub> <sup>(2)</sup> = 1.8 V | 1.71 | 1.89 | V | | V <sub>CC1</sub> <sup>(1)</sup> | Supply Voltage Side 1 | V <sub>CCO</sub> = 2.5 V to 5 V | 2.25 | 5.5 | V | | V <sub>CC2</sub> <sup>(1)</sup> | Supply Voltage Side 2 | V <sub>CCO</sub> = 1.8 V | 1.71 | 1.89 | V | | V <sub>CC2</sub> <sup>(1)</sup> | Supply Voltage Side 2 | V <sub>CCO</sub> = 2.5 V to 5 V | 2.25 | 5.5 | V | | √ <sub>IH</sub> | High level Input voltage | | 0.7 x V <sub>CCI</sub> | V <sub>CCI</sub> | V | | V <sub>IL</sub> | Low level Input voltage | | 0 | 0.3 x V <sub>CCI</sub> | V | | | | V <sub>CCO</sub> = 5 V | -4 | | mA | | | High level output current | V <sub>CCO</sub> = 3.3 V | -2 | | mA | | OH | | V <sub>CCO</sub> = 2.5 V | -1 | | mA | | | | V <sub>CCO</sub> = 1.8 V | -1 | | mA | | | | V <sub>CCO</sub> = 5 V | | 4 | mA | | | Low lovel output ourrent | V <sub>CCO</sub> = 3.3 V | | 2 | mA | | OL | Low level output current | V <sub>CCO</sub> = 2.5 V | | 1 | mA | | | | V <sub>CCO</sub> = 1.8 V | | 1 | mA | | DR | Data Rate | | 0 | 4 | Mbps | | T <sub>A</sub> | Ambient temperature | | -55 | 125 | °C | <sup>(1)</sup> $V_{CC1}$ and $V_{CC2}$ can be set independent of one another (2) $V_{CCI}$ = Input-side $V_{CC}$ ; $V_{CCO}$ = Output-side $V_{CC}$ # 7.4 Thermal Information | | | ISO7021 | | |------------------------|----------------------------------------------|----------|------| | | THERMAL METRIC | D (SOIC) | UNIT | | | | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 94.3 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 28.6 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 43.6 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 2.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 42.9 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | _ | °C/W | # 7.5 Power Ratings | PARAMETER | | ETER TEST CONDITIONS | | TYP | MAX | UNIT | |-----------------|----------------------------------------|---------------------------------------------------------------------------------------|--|-----|-----|------| | $P_D$ | Maximum power dissipation (both sides) | V <sub>CC1</sub> = V <sub>CC2</sub> = 5.5 V, T <sub>J</sub> = 150°C, C <sub>L</sub> = | | | 8.4 | mW | | P <sub>D1</sub> | Maximum power dissipation (side-1) | 15 pF, Input a 2-MHz 50% duty cycle | | | 4.2 | mW | | P <sub>D2</sub> | Maximum power dissipation (side-2) | square wave | | | 4.2 | mW | ## 7.6 Insulation Specifications | | PARAMETER | TEST CONDITIONS | SPECIFIC ATIONS | UNIT | |-------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------| | | | | 8-D | | | IEC 6066 | 4-1 | | | | | CLR | External clearance <sup>(1)</sup> | Side 1 to side 2 distance through air | 4 | mm | | CPG | External creepage <sup>(1)</sup> | Side 1 to side 2 distance across package surface | 4 | mm | | DTI | Distance through the insulation | Minimum internal gap (internal clearance) | >17 | μm | | CTI | Comparative tracking index | IEC 60112; UL 746A | >600 | V | | | Material Group | According to IEC 60664-1 | I | | | | Over valte as a set a servi | Rated mains voltage ≤ 150 V <sub>RMS</sub> | I-IV | | | | Overvoltage category | Rated mains voltage ≤ 300 V <sub>RMS</sub> | I-III | | | DIN V VC | DE V 0884-11:2017-01 | | 1 | | | V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | AC voltage (bipolar) | 566 | $V_{PK}$ | | V <sub>IOWM</sub> | Maximum isolation working voltage | AC voltage (sine wave); time-dependent dielectric breakdown (TDDB) test; | 400 | $V_{RMS}$ | | IOWW | 3 | DC voltage | 566 | $V_{DC}$ | | $V_{IOTM}$ | Maximum transient isolation voltage | $V_{TEST} = V_{IOTM}$ , t = 60 s (qualification); $V_{TEST} = 1.2 \times V_{IOTM}$ , t = 1 s (100% production) | 4242 | $V_{PK}$ | | V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(2)</sup> | Test method per IEC 62368-1, 1.2/50 $\mu$ s waveform, $V_{TEST}$ = 1.6 $\times$ $V_{IOSM}$ = TBD $V_{PK}$ (qualification) | 4000 | $V_{PK}$ | | | | Method a: After I/O safety test subgroup 2/3, $V_{ini}$ = $V_{IOTM}$ , $t_{ini}$ = 60 s; $V_{pd(m)}$ = 1.2 × $V_{IORM}$ , $t_m$ = 10 s | ≤ 5 | | | $q_{pd}$ | Apparent charge <sup>(3)</sup> | Method a: After environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60 \text{ s}$ ; $V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10 \text{ s}$ | ≤ 5 | рС | | | | Method b1: At routine test (100% production) and preconditioning (type test), $V_{ini} = V_{IOTM}$ , $t_{ini} = 1$ s; $V_{pd(m)} = 1.875 \times V_{IORM}$ , $t_m = 1$ s | ≤ 5 | | | C <sub>IO</sub> | Barrier capacitance, input to output <sup>(4)</sup> | $V_{IO} = 0.4 \times \sin(2 \pi f t), f = 1 MHz$ | 1 | pF | | | | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C | > 10 <sup>12</sup> | | | R <sub>IO</sub> | Insulation resistance, input to output (4) | $V_{IO} = 500 \text{ V}, \ 100^{\circ}\text{C} \le T_{A} \le 150^{\circ}\text{C}$ | > 10 <sup>11</sup> | Ω | | | | $V_{IO} = 500 \text{ V at } T_S = 150^{\circ}\text{C}$ | > 10 <sup>9</sup> | | | | Pollution degree | | 2 | | | | Climatic category | | 55/125/<br>21 | | | UL 1577 | | | - U | | | V <sub>ISO</sub> | Withstand isolation voltage | $V_{TEST} = V_{ISO}$ , $t = 60$ s (qualification); $V_{TEST} = 1.2$ x $V_{ISO}$ , $t = 1$ s (100% production) | 3000 | $V_{RMS}$ | <sup>(1)</sup> Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed circuit board are used to help increase these specifications. Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier. Apparent charge is electrical discharge caused by a partial discharge (pd). All pins on each side of the barrier tied together creating a two-pin device. ## 7.7 Safety-Related Certifications | VDE | CSA | UL | CQC | TUV | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Plan to certify according<br>to DIN V VDE V 0884-<br>11:2017- 01 | Certified according to IEC 60950-1 and IEC 62368-1 | Plan to certify according<br>to UL 1577 Component<br>Recognition Program | Plan to certify according to GB4943.1-2011 | Plan to certify<br>according to EN 61010-<br>1:2010 (3rd Ed) and EN<br>60950- 1:2006/A2:2013 | | Maximum transient isolation voltage, 4242 V <sub>PK</sub> ; Maximum repetitive peak isolation voltage, 566 V <sub>PK</sub> ; Maximum surge isolation voltage, 4000 V <sub>PK</sub> | 3000 V <sub>RMS</sub> insulation per CSA 60950-1-07+A1+A2, IEC 60950-1 2nd Ed.+A1+A2, CSA 62368-1-14 and IEC 62368-1:2014 370 V <sub>RMS</sub> (DBQ-16) maximum working voltage (pollution degree 2, material group I) | Single protection,<br>3000 V <sub>RMS</sub> | Basic insulation, Altitude ≤ 5000 m, Tropical Climate, 250 V <sub>RMS</sub> maximum working voltage | 3000 V <sub>RMS</sub> insulation per<br>EN 61010-1:2010 (3rd Ed)<br>up to working voltage of<br>300 V <sub>RMS</sub><br>3000 V <sub>RMS</sub> insulation per<br>EN 60950-<br>1:2006/A2:2013 up to<br>working voltage of 370<br>V <sub>RMS</sub> | | Certificate planned | Certificate planned | Certificate planned | Certificate planned | Certificate planned | ## 7.8 Safety Limiting Values Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------| | D-8 PA | CKAGE | | | | | | | | | $R_{\theta JA} = 94.3^{\circ}\text{C/W}, \ V_I = 5.5 \ \text{V}, \ T_J = 150^{\circ}\text{C}, \ T_A = 25^{\circ}\text{C}$ | | | 241 | mA | | I <sub>S</sub> | Cofety input output or sumply surrent | $R_{\theta JA} = 94.3^{\circ}\text{C/W}, \ V_I = 3.6 \ \text{V}, \ T_J = 150^{\circ}\text{C}, \ T_A = 25^{\circ}\text{C}$ | | | 368 | A | | | Safety input, output, or supply current | R <sub>0JA</sub> = 94.3°C/W, V <sub>I</sub> = 2.75 V, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | | | 482 | mA | | | | R <sub>0JA</sub> = 94.3°C/W, V <sub>I</sub> = 1.89 V, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | | | 701 | mA | | Ps | Safety input, output, or total power | $R_{\theta JA} = 94.3^{\circ}C/W, T_J = 150^{\circ}C, T_A = 25^{\circ}C$ | | | 1325 | mW | | T <sub>S</sub> | Maximum safety temperature | | | | 150 | °C | The maximum safety temperature, $T_S$ , has the same value as the maximum junction temperature, $T_J$ , specified for the device. The $I_S$ and $P_S$ parameters represent the safety current and safety power respectively. The maximum limits of $I_S$ and $P_S$ should not be exceeded. These limits vary with the ambient temperature, TA. The junction-to-air thermal resistance, R<sub>0JA</sub>, in the table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter: $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device. $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where $T_{J(max)}$ is the maximum allowed junction temperature. $P_S = I_S \times V_I$ , where $V_I$ is the maximum input voltage. ## 7.9 Electrical Characteristics 5V Supply over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------|-----------------------------------------------------------------------------------|------------------------|-----|-----------------------------------|-------| | V <sub>IT+(IN)</sub> | Rising input switching threshold | | | 0.7 | x V <sub>CCI</sub> <sup>(1)</sup> | V | | V <sub>IT-(IN)</sub> | Falling input switching threshold | | 0.3 x V <sub>CCI</sub> | | | V | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = -4 mA | V <sub>CCO</sub> - 0.4 | | | ٧ | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 4 mA | | | 0.4 | ٧ | | V <sub>I(HYS)</sub> | Input threshold voltage hysteresis | | 0.1 x V <sub>CCI</sub> | | | ٧ | | I <sub>IH</sub> | High-level input current | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx | | | 1 | μΑ | | I <sub>IL</sub> | Low-level input current | V <sub>IL</sub> = 0 V at INx | -1 | | | μΑ | | CMTI | Common mode transient immunity | $V_{I} = V_{CC}$ or 0 V, $V_{CM} = 1200$ V | 50 | 100 | | kV/us | | C <sub>i</sub> | Input Capacitance (2) | $V_1 = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 2$<br>MHz, $V_{CC} = 5 \text{ V}$ | | 2 | | pF | $<sup>\</sup>begin{array}{ll} \hbox{(1)} & V_{CCI} = Input\mbox{-side}\ V_{CC};\ V_{CCO} = Output\mbox{-side}\ V_{CC} \\ \hbox{(2)} & Measured from input pin to same side ground. \\ \end{array}$ # 7.10 Supply Current Characteristics 5V Supply | PARAMETER | TEST CONDITIONS | SUPPLY CURRENT | MIN TYP | MAX | UNIT | |----------------------|----------------------------------------------------------------------------------|---------------------------------------------|---------|-------|------| | ISO7021 | | | | | | | | V <sub>I</sub> = V <sub>CC1</sub> (ISO7021); V <sub>I</sub> = 0 V (ISO7021 | I <sub>CC1</sub> | 5.9 | 11.8 | μΑ | | Supply current - DC | with F suffix) | I <sub>CC2</sub> | 5.9 | 11.8 | μΑ | | signal | $V_I = 0 \text{ V (ISO7021)}; V_I = V_{CC1} \text{ (ISO7021)}$ | I <sub>CC1</sub> | 6.5 | 11.9 | μΑ | | | with F suffix) | I <sub>CC2</sub> | 6.5 | 11.9 | μΑ | | | 10 kbps, No Load | I <sub>CC1</sub> | 7.2 | 12.2 | μΑ | | | 10 kbps, No Load | I <sub>CC2</sub> | 7.2 | 12.2 | μΑ | | Supply current - AC | 100 kbps, No Load | I <sub>CC1</sub> | 15.9 | 27.7 | μΑ | | signal | 100 kbps, No Load | I <sub>CC2</sub> | 15.9 | 27.7 | μΑ | | | 1 Mbps, No Load | I <sub>CC1</sub> | 129.0 | 175.0 | μΑ | | | | I <sub>CC2</sub> | 129.0 | 175.0 | μΑ | | | $V_I = V_{CC1}$ (ISO7021); $V_I = 0$ V (ISO7021 with F suffix) | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 5.9 | 11.4 | μΑ | | Total Supply Current | $V_I = 0 \text{ V (ISO7021)}; V_I = V_{CC1} \text{ (ISO7021)}$<br>with F suffix) | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 6.5 | 11.8 | μΑ | | Per Channel | 10 kbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 7.2 | 12.2 | μΑ | | | 100 kbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 15.9 | 27.8 | μΑ | | | 1 Mbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 129.0 | 175.0 | μΑ | # 7.11 Electrical Characteristics 3.3V Supply over operating free-air temperature range (unless otherwise noted) | | PARAMETER TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------|-------------------------------------------------------------------------------------|------------------------|-----|---------------------------------------|----------| | V <sub>IT+(IN)</sub> | Rising input switching threshold | | | | 0.7 x V <sub>CCI</sub> <sup>(1)</sup> | <b>V</b> | | V <sub>IT-(IN)</sub> | Falling input switching threshold | | 0.3 x V <sub>CCI</sub> | | | <b>V</b> | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = -2mA | V <sub>CCO</sub> - 0.3 | | | V | | $V_{OL}$ | Low-level output voltage | I <sub>OL</sub> = 2mA | | | 0.3 | V | | V <sub>I(HYS)</sub> | Input threshold voltage hysteresis | | 0.1 x V <sub>CCI</sub> | | | <b>V</b> | | I <sub>IH</sub> | High-level input current | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx | | | 1 | μΑ | | I <sub>IL</sub> | Low-level input current | V <sub>IL</sub> = 0 V at INx | -1 | | | μΑ | | CMTI | Common mode transient immunity | V <sub>I</sub> = V <sub>CC</sub> or 0 V, V <sub>CM</sub> = 1200 V | 50 | 100 | | kV/us | | C <sub>i</sub> | Input Capacitance (2) | $V_I = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 2$<br>MHz, $V_{CC} = 3.3 \text{ V}$ | | 2 | | pF | $$<sup>\</sup>label{eq:VCC} \begin{split} &V_{CCI} = \text{Input-side } V_{CC}; \ V_{CCO} = \text{Output-side } V_{CC} \\ &\text{Measured from input pin to same side ground.} \end{split}$$ ## 7.12 Supply Current Characteristics 3.3V Supply | PARAMETER | TEST CONDITIONS | SUPPLY CURRENT | MIN TYP | MAX | UNIT | |----------------------|----------------------------------------------------------------------------------|---------------------------------------------|---------|-------|------| | ISO7021 | | | | · | | | | V <sub>I</sub> = V <sub>CC1</sub> (ISO7021); V <sub>I</sub> = 0 V (ISO7021 | I <sub>CC1</sub> | 4.8 | 7.8 | μΑ | | Supply current - DC | with F suffix) | I <sub>CC2</sub> | 4.8 | 7.8 | μΑ | | signal | V <sub>I</sub> = 0 V (ISO7021); V <sub>I</sub> = V <sub>CC1</sub> (ISO7021 | I <sub>CC1</sub> | 5.2 | 8.4 | μΑ | | | with F suffix) | I <sub>CC2</sub> | 5.2 | 8.4 | μΑ | | | 10 kbps, No Load | I <sub>CC1</sub> | 5.7 | 8.8 | μΑ | | | TO KDPS, NO LOAU | I <sub>CC2</sub> | 5.7 | 8.8 | μΑ | | Supply current - AC | 100 kbps, No Load | I <sub>CC1</sub> | 15.0 | 23.0 | μΑ | | signal | 100 kbps, No Load | I <sub>CC2</sub> | 15.0 | 23.0 | μΑ | | | 1 Mbps, No Load | I <sub>CC1</sub> | 120.0 | 153.0 | μΑ | | | | I <sub>CC2</sub> | 120.0 | 155.0 | μΑ | | | $V_I = V_{CC1}$ (ISO7021); $V_I = 0$ V (ISO7021 with F suffix) | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 4.8 | 7.8 | μΑ | | Total Supply Current | $V_I = 0 \text{ V (ISO7021)}; V_I = V_{CC1} \text{ (ISO7021)}$<br>with F suffix) | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 5.2 | 8.4 | μΑ | | Per Channel | 10 kbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 5.7 | 8.8 | μΑ | | | 100 kbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 15.0 | 23.0 | μΑ | | | 1 Mbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 120.0 | 153.0 | μΑ | ## 7.13 Electrical Characteristics 2.5V Supply over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------|-----------------------------------------------------------------------------|------------------------|-----|---------------------------------------|-------| | V <sub>IT+(IN)</sub> | Rising input switching threshold | | | | 0.7 x V <sub>CCI</sub> <sup>(1)</sup> | V | | V <sub>IT-(IN)</sub> | Falling input switching threshold | | 0.3 x V <sub>CCI</sub> | | | V | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = -1mA | V <sub>CCO</sub> - 0.2 | | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 1mA | | | 0.2 | V | | $V_{I(HYS)}$ | Input threshold voltage hysteresis | | 0.1 x V <sub>CCI</sub> | | | ٧ | | I <sub>IH</sub> | High-level input current | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx | | | 1 | μΑ | | $I_{\rm IL}$ | Low-level input current | V <sub>IL</sub> = 0 V at INx | -1 | | | μΑ | | CMTI | Common mode transient immunity | V <sub>I</sub> = V <sub>CC</sub> or 0 V, V <sub>CM</sub> = 1200 V | 50 | 100 | | kV/us | | C <sub>i</sub> | Input Capacitance (2) | $V_I = V_{CC}/2 + 0.4xsin(2\pi ft), f = 2$<br>MHz, $V_{CC} = 2.5 \text{ V}$ | | 2 | | pF | $V_{CCI}$ = Input-side $V_{CC}$ ; $V_{CCO}$ = Output-side $V_{CC}$ Measured from input pin to same side ground. # 7.14 Supply Current Characteristics 2.5V Supply | PARAMETER | TEST CONDITIONS | SUPPLY CURRENT | MIN TYP | MAX | UNIT | |----------------------|----------------------------------------------------------------------------------|---------------------------------------------|---------|-------|------| | ISO7021 | | • | | ٠ | | | | V <sub>I</sub> = V <sub>CC1</sub> (ISO7021); V <sub>I</sub> = 0 V (ISO7021 | I <sub>CC1</sub> | 4.4 | 6.9 | μΑ | | Supply current - DC | with F suffix) | I <sub>CC2</sub> | 4.3 | 6.9 | μΑ | | signal | $V_I = 0 \text{ V (ISO7021)}; V_I = V_{CC1} \text{ (ISO7021)}$ | I <sub>CC1</sub> | 4.8 | 7.4 | μΑ | | | with F suffix) | I <sub>CC2</sub> | 4.8 | 7.4 | μΑ | | | 10 kbps, No Load | I <sub>CC1</sub> | 5.0 | 7.8 | μΑ | | | 10 kbps, No Load | I <sub>CC2</sub> | 5.0 | 7.8 | μΑ | | Supply current - AC | 100 kbps, No Load 1 Mbps, No Load | I <sub>CC1</sub> | 12.4 | 21.2 | μΑ | | signal | | I <sub>CC2</sub> | 12.4 | 21.2 | μΑ | | | | I <sub>CC1</sub> | 112.0 | 144.0 | μΑ | | | | I <sub>CC2</sub> | 113.0 | 144.0 | μΑ | | | $V_I = V_{CC1}$ (ISO7021); $V_I = 0$ V (ISO7021 with F suffix) | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 4.4 | 6.9 | μΑ | | Total Supply Current | $V_I = 0 \text{ V (ISO7021)}; V_I = V_{CC1} \text{ (ISO7021)}$<br>with F suffix) | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 4.8 | 7.4 | μΑ | | Per Channel | 10 kbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 5.0 | 7.8 | μΑ | | | 100 kbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 12.4 | 21.2 | μΑ | | | 1 Mbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 113.0 | 144.0 | μΑ | ## 7.15 Electrical Characteristics 1.8V Supply over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------|-------------------------------------------------------------------------------------|------------------------|-----|-----------------------------------|-------| | V <sub>IT+(IN)</sub> | Rising input switching threshold | | | 0.7 | x V <sub>CCI</sub> <sup>(1)</sup> | V | | V <sub>IT-(IN)</sub> | Falling input switching threshold | | 0.3 x V <sub>CCI</sub> | | | V | | $V_{OH}$ | High-level output voltage | I <sub>OH</sub> = -1mA | V <sub>CCO</sub> - 0.2 | | | V | | $V_{OL}$ | Low-level output voltage | I <sub>OL</sub> = 1mA | | | 0.2 | V | | V <sub>I(HYS)</sub> | Input threshold voltage hysteresis | | 0.1 x V <sub>CCI</sub> | | | V | | I <sub>IH</sub> | High-level input current | $V_{IH} = V_{CCI}^{(1)}$ at INx | | | 1 | μΑ | | I <sub>IL</sub> | Low-level input current | V <sub>IL</sub> = 0 V at INx | -1 | | | μΑ | | CMTI | Common mode transient immunity | V <sub>I</sub> = V <sub>CC</sub> or 0 V, V <sub>CM</sub> = 1200 V | 50 | 100 | | kV/us | | C <sub>i</sub> | Input Capacitance <sup>(2)</sup> | $V_I = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 2$<br>MHz, $V_{CC} = 1.8 \text{ V}$ | | 2 | | pF | $<sup>\</sup>begin{array}{ll} \hbox{(1)} & V_{CCI} = Input\mbox{-side}\ V_{CC};\ V_{CCO} = Output\mbox{-side}\ V_{CC} \\ \hbox{(2)} & Measured from input pin to same side ground. \\ \end{array}$ # 7.16 Supply Current Characteristics 1.8V Supply | PARAMETER | TEST CONDITIONS | SUPPLY CURRENT | MIN TYP | MAX | UNIT | |----------------------|----------------------------------------------------------------------------|---------------------------------------------|---------|-------|------| | SO7021 | | | | | | | | V <sub>I</sub> = V <sub>CC1</sub> (ISO7021); V <sub>I</sub> = 0 V (ISO7021 | I <sub>CC1</sub> | 3.4 | 5.7 | μΑ | | Supply current - DC | with F suffix) | I <sub>CC2</sub> | 3.4 | 5.7 | μΑ | | signal | V <sub>I</sub> = 0 V (ISO7021); V <sub>I</sub> = V <sub>CC1</sub> (ISO7021 | I <sub>CC1</sub> | 3.8 | 6.2 | μΑ | | | with F suffix) | I <sub>CC2</sub> | 3.8 | 6.2 | μΑ | | | 10 kbps, No Load | I <sub>CC1</sub> | 4.1 | 6.7 | μΑ | | | 10 kbps, 140 Loau | I <sub>CC2</sub> | 4.1 | 6.7 | μΑ | | Supply current - AC | 100 kbps, No Load | I <sub>CC1</sub> | 9.9 | 19.3 | μΑ | | signal | 100 kbps, No Load | I <sub>CC2</sub> | 9.9 | 19.3 | μΑ | | | 1 Mbps, No Load | I <sub>CC1</sub> | 90.0 | 134.0 | μΑ | | | | I <sub>CC2</sub> | 90.0 | 134.0 | μΑ | | | $V_I = V_{CC1}$ (ISO7021); $V_I = 0$ V (ISO7021 with F suffix) | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 3.4 | 5.7 | μΑ | | Total Supply Current | $V_I = 0$ V (ISO7021); $V_I = V_{CC1}$ (ISO7021 with F suffix) | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 3.8 | 6.2 | μΑ | | Per Channel | 10 kbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 3.9 | 6.7 | μΑ | | | 100 kbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 9.9 | 19.3 | μΑ | | | 1 Mbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 90.0 | 134.0 | μΑ | ## 7.17 Switching Characteristics $V_{CC1}$ , $V_{CC2}$ = 1.71 V to 1.89 V or 2.25 V to 5.5 V (over recommended operating conditions unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|-------------------------------------------------|---------------------------------------------|-----|-----|-----|-------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time | See 图 11 | | 140 | 165 | ns | | t <sub>P(dft)</sub> | Propagation delay drift | | | 15 | | ps/°C | | t <sub>UI</sub> | Minimum pulse width | See 图 11 | 250 | | | ns | | PWD | Pulse width distortion | | | | 10 | ns | | t <sub>sk(o)</sub> | Channel to channel output skew time | | | | 10 | ns | | t <sub>sk(p-p)</sub> | Part to part skew time | | | | 70 | ns | | | Output signal rise time | V <sub>CC</sub> = 1.71 V to 1.9 V, See 图 11 | | | 8 | ns | | t <sub>r</sub> | Output signal rise time | V <sub>CC</sub> = 2.25 V to 5.5 V, See 图 11 | | | 5 | ns | | 4 | Outrot simple fall times | V <sub>CC</sub> = 1.71 V to 1.9 V, See 图 11 | | | 8 | ns | | t <sub>f</sub> | Output signal fall time | V <sub>CC</sub> = 2.25 V to 5.5 V, See 图 11 | | | 5 | ns | | t <sub>DO</sub> | Default output delay time from input power loss | See 图 12 | | 400 | 750 | us | | t <sub>PU</sub> | Time from UVLO to valid output data | | 1 | | 5 | ms | | F <sub>R</sub> | Refresh rate | | 5 | 10 | | kbps | ## 7.18 Insulation Characteristics Curves 图 1. Thermal Derating Curve for Limiting Current per VDE 图 2. Thermal Derating Curve for Limiting Power per VDE ### 7.19 Typical Characteristics # Typical Characteristics (接下页) #### 8 Parameter Measurement Information - A. The input pulse is supplied by a generator having the following characteristics: PRR $\leq$ 50 kHz, 50% duty cycle, $t_r \leq$ 3 ns, $t_f \leq$ 3ns, $Z_O =$ 50 $\Omega$ . At the input, 50 $\Omega$ resistor is required to terminate Input Generator signal. It is not needed in actual application. - B. $C_L = 15$ pF and includes instrumentation and fixture capacitance within $\pm 20\%$ . #### 图 11. Switching Characteristics Test Circuit and Voltage Waveforms - A. $C_L = 15 \text{ pF}$ and includes instrumentation and fixture capacitance within $\pm 20\%$ . - B. Power Supply Ramp Rate = 10 mV/ns #### 图 12. Default Output Delay Time Test Circuit and Voltage Waveforms A. $C_L = 15$ pF and includes instrumentation and fixture capacitance within $\pm 20\%$ . 图 13. Common-Mode Transient Immunity Test Circuit #### 9 Detailed Description #### 9.1 Overview The ISO7021 device uses edge encoding of data with an ON-OFF keying (OOK) modulation scheme to transmit the digital data across a silicon dioxide isolation barrier. The transmitter uses a high frequency carrier signal to pass data across the barrier representing a signal edge transition. Using this method achieves very low power consumption and high immunity. The receiver demodulates the carrier signal after advanced signal conditioning and produces the output through a buffer stage. For low data rates, a refresh logic option is available to make sure the output state matches the input state. Advanced circuit techniques are used to maximize the CMTI performance and minimize the radiated emissions due to the high frequency carrier and IO buffer switching. The conceptual block diagram of a digital capacitive isolator, $\boxtimes$ 14, shows a functional block diagram of a typical channel. #### 9.2 Functional Block Diagram 图 14. Conceptual Block Diagram of a Digital Capacitive Isolator #### 9.3 Feature Description #### 9.3.1 Refresh The ISO7021 uses an edge based encoding scheme to transfer an input signal change across the isolation barrier versus sending across the DC state. The built in refresh function consistently validates that the DC output state of each isolator channel matches the DC input state. An internal watchdog timer monitors for activity on the individual inputs and transmits the logic state when there is no input signal transition for more than 100 $\mu$ s. This ensures that the input and output state of the isolator always match. ## 9.3.2 Electromagnetic Compatibility (EMC) Considerations Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge and electromagnetic emissions. These electromagnetic disturbances are regulated by international standards such as IEC 61000-4-x and CISPR 22. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the ISO70xx family of devices incorporates many chip-level design improvements for overall system robustness. Some of these improvements include: Robust ESD protection cells for input and output signal pins and inter-chip bond pads. ## Feature Description (接下页) - Low-resistance connectivity of ESD cells to supply and ground pins. - Enhanced performance of high voltage isolation capacitor for better tolerance of ESD, EFT and surge events. - Bigger on-chip decoupling capacitors to bypass undesirable high energy signals through a low impedance path. - PMOS and NMOS devices isolated from each other by using guard rings to avoid triggering of parasitic SCRs. - Reduced common mode currents across the isolation barrier by ensuring purely differential internal operation. The device has no issue being able to meet either CISPR 22 Class A and CISPR22 Class B standards in an unshielded environment. ### 9.4 Device Functional Modes 表 2 shows the functional modes for the device. ### 表 2. Function Table | V <sub>CCI</sub> | V <sub>cco</sub> | INPUT<br>(INx) | OUTPUT<br>(OUTx) | COMMENTS | |------------------|------------------|----------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Н | Н | Normal Operation: | | PU | PU | L | L | A channel output assumes the logic state of its input. | | | | X | Default | The channel output assumes the selected default option. | | PD | PU | X | Default | When $V_{CCI}$ is unpowered, a channel output assumes the logic state based on the selected default option. Default is $\mathit{High}$ for the device without the F suffix and $\mathit{Low}$ for device with the F suffix. When $V_{CCI}$ transitions from unpowered to powered-up, a channel output assumes the logic state of the input. When $V_{CCI}$ transitions from powered-up to unpowered, channel output assumes the selected default state. | | Х | PD | Х | Undetermined | When $V_{\text{CCO}}$ is unpowered, a channel output is undetermined and tri state. When $V_{\text{CCO}}$ transitions from unpowered to powered-up, a channel output assumes the selected default option. | ### 9.4.1 Device I/O Schematics 图 15. Device I/O Schematics ## 10 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 10.1 Application Information The ISO7021 device is an ultra-low power digital isolator. The device uses single-ended CMOS-logic switching technology. The voltage range is from 1.71 V to 1.89 V and 2.25 V to 5.5 V for both supplies, $V_{\rm CC1}$ and $V_{\rm CC2}$ , and can be set irrespective of one another. When designing with digital isolators, keep in mind that because of the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (that is, $\mu$ C or UART), and a data converter or a line transceiver, regardless of the interface type or standard. See *Isolated power and data interface for low-power applications reference design* TI Design for detailed information on designing the ISO70xx in low-power applications. #### 10.1.1 Insulation Lifetime Insulation lifetime projection data is collected by using industry-standard Time Dependent Dielectric Breakdown (TDDB) test method. In this test, all pins on each side of the barrier are tied together creating a two-terminal device and high voltage applied between the two sides; see 16 for TDDB test setup. The insulation breakdown data is collected at various high voltages switching at 60 Hz over temperature. For reinforced insulation, VDE standard requires the use of TDDB projection line with failure rate of less than 1 part per million (ppm) and a minimum insulation lifetime of 20 years. VDE standard also requires additional safety margin of 20% for working voltage and 87.5% for insulation lifetime which translates into minimum required life time of 37.5 years. ₹ 17 shows the intrinsic capability of the isolation barrier to withstand high voltage stress over its lifetime. Based on the TDDB data, the intrinsic capability of these devices is 400 VRMS with a lifetime of >100 years. Other factors, such as package size, pollution degree, material group, and so forth can further limit the working voltage of the component. The working voltage of the DBQ-16 package specified up to 400 VRMS. At the lower working voltages, the corresponding insulation barrier life time is much longer. 图 16. Test Setup for Insulation Lifetime Measurement # TEXAS INSTRUMENTS ## Application Information (接下页) 图 17. Insulation Lifetime Projection Data ## 10.2 Typical Application 图 18 shows the isolated UART. 图 18. Isolated UART for a Temperature Field Transmitter ## Typical Application (接下页) ## 10.2.1 Design Requirements To design with these devices, use the parameters listed in 表 3. #### 表 3. Design Parameters | PARAMETER | VALUE | |--------------------------------------------------------|-------------------------------------| | Supply voltage, V <sub>CC1</sub> and V <sub>CC2</sub> | 1.71 V to 1.89 V or 2.25 V to 5.5 V | | Decoupling capacitor between V <sub>CC1</sub> and GND1 | 0.1 μF | | Decoupling capacitor from V <sub>CC2</sub> and GND2 | 0.1 μF | ### 10.2.2 Detailed Design Procedure Unlike optocouplers, which require external components to improve performance, provide bias, or limit current, the device only require two external bypass capacitors to operate. 图 19. Typical ISO7021 Circuit Hook-up #### 10.2.3 Application Curves The following typical eye diagrams of the device indicates wide open eye at the maximum data rate of 4 Mbps. ## 11 Power Supply Recommendations Put a 0.1-μF bypass capacitor at the input and output supply pins (V<sub>CC1</sub> and V<sub>CC2</sub>) to make sure that operation is reliable at data rates and supply voltage. Put the capacitors as near to the supply pins as possible. If only one primary-side power supply is available in an application, use a transformer driver to help generate the isolated power for the secondary-side. Texas Instruments recommends the SN6501 device or SN6505A device. Refer to the SN6501 Transformer Driver for Isolated Power Supplies data sheet or SN6505 Low-Noise 1-A Transformer Drivers for Isolated Power Supplies data sheet for detailed power supply design and transformer selection recommendations. #### 12 Layout #### 12.1 Layout Guidelines A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 22). Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer. - Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link. - Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow. - Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/in<sup>2</sup>. - Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links usually have margin to tolerate discontinuities such as vias. If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly. Refer to the Digital Isolator Design Guide for detailed layout recommendations,. #### 12.1.1 PCB Material For digital circuit boards operating at less than 150 Mbps, (or rise and fall times greater than 1 ns), and trace lengths of up to 10 inches, use standard FR-4 UL94V-0 printed circuit board. This PCB is preferred over cheaper alternatives because of lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and the self-extinguishing flammability-characteristics. #### 12.2 Layout Example Figure 22. Recommended Layer Stack #### 13 器件和文档支持 #### 13.1 文档支持 #### 13.1.1 相关文档 请参阅如下相关文档: - 德州仪器 (TI), 《数字隔离器设计指南》 - 德州仪器 (TI), 《隔离相关术语》 - 德州仪器 (TI), 《具有集成 PGA 和基准的 ADS1220 4 通道 2kSPS 低功耗 24 位 ADC》数据表 - 德州仪器 (TI), 《具有 UART 接口的 ADS122U04 24 位 4 通道 2kSPS Δ-Σ ADC》数据表 - 德州仪器 (TI), 《具有 PGA 和电压基准的 ADS124S0x 低功耗、低噪声、高集成度、6 通道和 12 通道 4kSPS 24 位 Δ-Σ ADC》数据表 - 德州仪器 (TI), 《用于超低功耗和低功耗应用的独特高效率隔离式直流/直流 转换器》TI 设计 - 德州仪器 (TI), 《SN6501 用于隔离式电源的变压器驱动器》数据表 - 德州仪器 (TI), 《SN6505A 用于隔离式电源的低噪声 1A 变压器驱动器》数据表 - 德州仪器 (TI), 《适用于低功耗 应用 的隔离式电源和数据接口参考设计》 TI 设计 #### 13.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com. 上的器件产品文件夹。单击右上角的*通知我*进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查阅已修订文档中包含的修订历史记录。 #### 13.3 社区资源 TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 13.4 商标 E2E is a trademark of Texas Instruments. #### 13.5 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 13.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 14 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 ## **PACKAGE OPTION ADDENDUM** 10-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | ISO7021D | ACTIVE | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -55 to 125 | 7021 | Samples | | ISO7021DR | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -55 to 125 | 7021 | Samples | | ISO7021FD | ACTIVE | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -55 to 125 | 7021F | Samples | | ISO7021FDR | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -55 to 125 | 7021F | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and ## **PACKAGE OPTION ADDENDUM** 10-Dec-2020 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Jan-2022 ## TAPE AND REEL INFORMATION | _ | | | |---|----|-----------------------------------------------------------| | | | Dimension designed to accommodate the component width | | | B0 | Dimension designed to accommodate the component length | | | K0 | Dimension designed to accommodate the component thickness | | | W | Overall width of the carrier tape | | ı | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ISO7021DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | ISO7021FDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 5-Jan-2022 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------|--------------|-----------------|------|------|-------------|------------|-------------| | ISO7021DR | SOIC | D | 8 | 2500 | 350.0 | 350.0 | 43.0 | | ISO7021FDR | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 38.0 | # PACKAGE MATERIALS INFORMATION www.ti.com 5-Jan-2022 ### **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-----------|--------------|--------------|------|-----|--------|--------|--------|--------| | ISO7021D | D | SOIC | 8 | 75 | 505.46 | 6.76 | 3810 | 4 | | ISO7021FD | D | SOIC | 8 | 75 | 505.46 | 6.76 | 3810 | 4 | SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司