

# 1.1A, Single-Input, Single Cell Li-Ion Battery Charger With 50mA LDO and 2.3A Production Test Support

#### **FEATURES**

- 30V Input Rating, with Overvoltage Protection (OVP)
- Input Voltage Dynamic Power Management Feature
- 50mA Integrated Low Dropout Linear Regulator (LDO)
- 1% Charge Voltage Regulation Accuracy
- 10% Charge Current Accuracy
- Single-Input Interface Selects USB 100mA,
   500mA or User-Programmable Maximum Input Current Limit
- 4.2V at 2.3A Production Test Mode
- Thermal Regulation and Thermal Shutdown Protection for Output Current Control

- Soft-Start Feature to Reduce Inrush Current
- Status Indication Power Good and Charging/Done
- Available in Small 2mm x 3mm DFN-10 Package

#### **APPLICATIONS**

- Mobile Phones
- Smart Phones
- Portable Media Players
- Portable Navigation Devices
- Low-Power Handheld Devices

#### DESCRIPTION

The bq25040 is an integrated Li-ion linear battery charger targeted at space-limited portable applications. It operates from either a USB port or AC adapter and charges a single cell Li-Ion battery with up to 1.1A of charge current.

The bq25040 has a single power output that charges the battery. A system load can be placed in parallel with the battery. The charge current is programmed using the ISET and EN/SET inputs. The input current limit is programmable to USB100, USB500 or a user programmed current limit up to 1.1A. Additionally, a 4.9V ±3% 50mA LDO is integrated into the IC for supplying low power external circuitry. The single-input interface (EN/SET) is used to select the charge current and to place the bq25040 into Production Test Mode. In Production Test Mode, the bq25040 operates as a linear regulator without a battery connected, where the output is regulated at 4.2V and supplies up to 2.3A to calibrate GSM transceivers.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **DESCRIPTION CONTINUED**

The battery is charged in three phases: conditioning, constant current and constant voltage. In all charge phases, an internal control loop monitors the IC junction temperature and reduces the charge current if an internal temperature threshold is exceeded.

The charger power stage and charge current sense functions are fully integrated. The charger function has accuracy current and voltage regulation loops, charge status display, and charge termination.

#### ORDERING INFORMATION

| PART NUMBER (1) | V <sub>BAT(REG)</sub>                | V <sub>OVP</sub> | $V_{LDO}$ | MARKING |
|-----------------|--------------------------------------|------------------|-----------|---------|
| bq25040DQCR     | bq25040DQCR 4.2V<br>bq25040DQCT 4.2V |                  | 4.9V      | OAB     |
| bq25040DQCT     |                                      |                  | 4.9V      | OAB     |

<sup>(1)</sup> The DQC package is available in the following options:

## **ABSOLUTE MAXIMUM RATINGS(1)**

over operating free-air temperature range (unless otherwise noted)

|                                       |                                           | VALUE                    | UNIT |
|---------------------------------------|-------------------------------------------|--------------------------|------|
| Input voltage                         | IN (with respect to VSS)                  | -0.3 to 30               | V    |
|                                       | EN/SET, ISET, IFULL (with respect to VSS) | -0.3 to 7                | V    |
| Output voltage                        | BAT, CHG, PG (with respect to VSS)        | -0.3 to 7                | V    |
|                                       | LDO (with respect to VSS)                 | -0.3 to 7 <sup>(2)</sup> | V    |
| Input current (Continuous)            | IN                                        | 1.5                      | Α    |
| Input current (Pulsed)                | IN, 20% duty cycle with 10 ms period      | 2.5                      | Α    |
| Output current (Continuous)           | BAT                                       | 1.5                      | Α    |
| Output current (Pulsed)               | BAT, 20% duty cycle with 10 ms period     | 2.5                      | Α    |
| Output current (Continuous)           | LDO                                       | 100                      | mA   |
| Output sink current                   | CHG, PG                                   | 15                       | mA   |
| Junction temperature, T <sub>J</sub>  |                                           | -40 to 150               | °C   |
| Storage temperature, T <sub>stg</sub> |                                           | -65 to 150               | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to the network ground terminal unless otherwise noted.

#### DISSIPATION RATINGS<sup>(1)</sup>

| PACKAGE              | $R_{	heta JA}$ | R <sub>⊕JC</sub> |  |  |
|----------------------|----------------|------------------|--|--|
| 10 Pin 2mm × 3mm SON | 58.7 °C/W      | 3.9 °C/W         |  |  |

(1) This data is based on using the JEDEC High-K board and the exposed die pad is connected to a Cu pad on the board. The pad is connected to the ground plane by a 2x3 via matrix.

R - taped and reeled in quantities of 3,000 devices per reel.

T - taped and reeled in quantities of 250 devices per reel.

<sup>(2)</sup> If  $V_{LDO}$  is greater than  $V_{IN}$ , current must be limited to less than 100mA or damage may occur.



#### RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                      |                                                                  | MIN                 | MAX  | UNITS |
|----------------------|------------------------------------------------------------------|---------------------|------|-------|
|                      | IN voltage range                                                 | 4.35                | 26   |       |
| $V_{IN}$             | IN operating voltage range                                       | 4.35 <sup>(1)</sup> | 6.7  | V     |
| I <sub>IN</sub>      | Input current, IN pin (charging)                                 |                     | 1.1  | Α     |
| I <sub>IN(PTM)</sub> | Input current PTM, IN pin, 20% duty cycle with 10ms period       |                     | 2.3  | Α     |
| Io                   | Output current in charge mode, BAT pin (charging)                |                     | 1.1  | Α     |
| I <sub>O(PTM)</sub>  | Output current in PTM, BAT pin, 20% duty cycle with 10 ms period |                     | 2.3  | Α     |
| T <sub>J</sub>       | Junction Temperature                                             | 0                   | 125  | °C    |
| R <sub>ISET</sub>    | Fast-charge current programming resistor                         | 475                 | 5360 | Ω     |
| R <sub>IFULL</sub>   | Charge Done threshold                                            | 1                   | 10   | kΩ    |

<sup>(1)</sup> Operation with  $V_{IN}$  < 5V may result in reduced performance due to dropout operation for LDO and/or charger.

## **ELECTRICAL CHARACTERISTICS**

Over junction temperature range  $0^{\circ}C \le T_{J} \le 125^{\circ}C$  and recommended supply voltage (unless otherwise noted)

|                         | PARAMETER                                                                       | TEST CONDITIONS                                                                                                                                                         | MIN                                  | TYP  | MAX  | UNIT |
|-------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------|------|------|
| INPUT                   |                                                                                 |                                                                                                                                                                         |                                      |      |      |      |
| V <sub>UVLO</sub>       | Undervoltage lock-out                                                           | $V_{IN}: 0V \rightarrow 4V$                                                                                                                                             | 3.15                                 | 3.30 | 3.45 | V    |
| V <sub>HYS(UVLO)</sub>  | Hysteresis on UVLO                                                              | $V_{IN}: 4V \rightarrow 0V$                                                                                                                                             | 190                                  | 240  | 290  | mV   |
| V <sub>IN(PG)</sub>     | Input Power Good detection threshold V <sub>IN(PG)</sub> above V <sub>BAT</sub> | (Input power good if $V_{IN} > V_{BAT} + V_{IN(PG)}$ )<br>$V_{BAT} = 3.6V$ , $V_{IN}$ : $3.5V \rightarrow 4V$                                                           | 30                                   | 75   | 150  | mV   |
| V <sub>HYS(INPG)</sub>  | Hysteresis on V <sub>IN(PG)</sub>                                               | $V_{BAT} = 3.6V, V_{IN}: 4V \rightarrow 3.5V$                                                                                                                           | 18                                   | 32   | 54   | mV   |
| t <sub>DGL(NO-IN)</sub> | Delay time, input power loss to charger turn-off                                | Time measured from $V_{\text{IN}}\text{: 5V} \rightarrow 2.5\text{V},$ 1µs fall-time                                                                                    |                                      | 32   |      | ms   |
| V <sub>OVP</sub>        | Input overvoltage protection threshold                                          | $V_{IN}: 5V \rightarrow 7V$                                                                                                                                             | 6.7                                  | 6.9  | 7.1  | V    |
| V <sub>HYS(OVP)</sub>   | Hysteresis on OVP                                                               | $V_{IN}: 7V \rightarrow 5V$                                                                                                                                             |                                      | 100  |      | mV   |
| t <sub>BLK(OVP)</sub>   | Input overvoltage blanking time                                                 |                                                                                                                                                                         |                                      | 115  |      | μs   |
| t <sub>REC(OVP)</sub>   | Input overvoltage recovery time                                                 | Time measured from $V_{IN}$ : 11V $\rightarrow$ 5V 1 $\mu$ s fall-time to $\overline{CHG}$ = LO, $V_{BAT}$ = 3.5V                                                       |                                      | 500  |      | μѕ   |
| V <sub>IN(DPM)</sub>    | Input DPM threshold                                                             | VIN Falling, I <sub>CHRG</sub> reduced to 90%,<br>USB100 or USB500 Mode                                                                                                 | 4.38                                 | 4.43 | 4.48 | V    |
|                         | USB100 mode input current limit                                                 | USB100 programmed by EN/SET,<br>$R_{ISET} > 1.1k\Omega$ , $V_{BAT} = 3.5V$                                                                                              | 90                                   | 100  | mA   |      |
| I <sub>IN</sub>         | USB500 mode input current Limit                                                 | USB500 programmed by EN/SET,<br>$R_{ISET} > 1.1k\Omega$ , $V_{BAT} = 3.5V$                                                                                              | 380                                  | 395  | 415  | mA   |
| ISET SHORT              | CIRCUIT TEST                                                                    |                                                                                                                                                                         |                                      |      |      |      |
| R <sub>ISET</sub>       | Continuous Monitor                                                              | $R_{\text{ISET}}\text{=}~500\Omega\rightarrow200\Omega,$ IC latches off after $t_{\text{DGL(SHORT)}}$                                                                   | 320                                  |      | 460  | Ω    |
| t <sub>DGL(SHORT)</sub> | Deglitch time transition from ISET to IC latched off                            |                                                                                                                                                                         |                                      | 1.5  |      | ms   |
| I <sub>LIM</sub>        | Current limit with ISET shorted                                                 | V <sub>ISET</sub> = 0V, IC latches off after t <sub>DGL(SHORT)</sub>                                                                                                    | 1.7                                  | 2.0  | 2.2  | Α    |
| QUIESCENT               | CURRENT                                                                         |                                                                                                                                                                         |                                      |      |      |      |
| I <sub>BAT(PDWN)</sub>  | Battery current into BAT                                                        | V <sub>IN</sub> = 0 V                                                                                                                                                   |                                      |      | 1    | μΑ   |
|                         | Standby gurrent into INI pin                                                    | $V_{IN} \le V_{OVP}$                                                                                                                                                    |                                      |      | 150  | ^    |
| I <sub>IN(STDBY)</sub>  | Standby current into IN pin                                                     | V <sub>IN</sub> = 10V                                                                                                                                                   |                                      |      | 350  | μΑ   |
| I <sub>CC</sub>         | Active supply current, IN pin                                                   | $V_{IN}$ = 6V, no load on BAT pin,<br>$V_{BAT}$ > $V_{BAT(REG)}$ , IC enabled                                                                                           |                                      |      | 3    | mA   |
| BATTERY CI              | HARGER FAST-CHARGE                                                              |                                                                                                                                                                         |                                      |      |      |      |
| V <sub>BAT(REG)</sub>   | Battery charge voltage                                                          |                                                                                                                                                                         | 4.16                                 | 4.20 | 4.24 | V    |
| I <sub>CHRG</sub>       | Programmed Output "fast charge" current range                                   | $\begin{array}{l} V_{BAT(REG)} > V_{BAT} > V_{LOWV}, \ V_{IN} = 5V, \\ R_{ISET} = 475\Omega \ to \ 5.36k\Omega, \\ User \ Programmable \ set \ by \ EN/SET \end{array}$ | 100                                  |      | 1100 | mA   |
| V <sub>DO(IN-BAT)</sub> | $V_{IN} - V_{BAT}$                                                              | V <sub>IN</sub> = 4.1V and I <sub>BAT</sub> = 1A                                                                                                                        |                                      | 280  | 512  | mV   |
| I <sub>CHRG</sub>       | Output "fast charge" formula                                                    | $V_{\rm BAT(REG)} > V_{\rm BAT} > V_{\rm LOWV}, V_{\rm IN}$ = 5 V, User Programmable set by EN/SET                                                                      | K <sub>ISET</sub> /R <sub>ISET</sub> |      |      | А    |

Copyright © 2009, Texas Instruments Incorporated



## **ELECTRICAL CHARACTERISTICS (continued)**

Over junction temperature range  $0^{\circ}C \le T_{J} \le 125^{\circ}C$  and recommended supply voltage (unless otherwise noted)

|                            | PARAMETER                                             | TEST CONDITIONS                                                                          | MIN             | TYP        | MAX   | UNIT              |
|----------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------|-----------------|------------|-------|-------------------|
| K <sub>ISET</sub>          | Fast charge current factor                            |                                                                                          | 480             | 530        | 580   | ΑΩ                |
| PRE-CHARG                  | E AND CHARGE DONE                                     |                                                                                          |                 |            |       |                   |
| 1                          | Dro charge current                                    | $V_{\rm BAT} < V_{\rm LOWV}, V_{\rm IN} = 5V,$<br>$I_{\rm CHRG} = 250 \rm mA$ to 1100 mA | 17              | 20         | 22    | 0/1               |
| IPRECHG                    | Pre-charge current                                    | $V_{BAT} < V_{LOWV}, V_{IN} = 5V,$<br>$I_{CHRG} = 100 \text{ mA to } 249 \text{ mA}$     | 16              | 20         | 27    | %I <sub>CHG</sub> |
| $V_{LOWV}$                 | Pre-charge to fast-charge transition threshold        |                                                                                          | 2.4             | 2.5        | 2.6   | V                 |
| t <sub>DGL1(LOWV)</sub>    | Deglitch time on pre-charge to fast-charge transition |                                                                                          |                 | 50         |       | μs                |
| t <sub>DGL2(LOWV)</sub>    | Deglitch time on fast-charge to pre-charge transition |                                                                                          |                 | 25         |       | ms                |
| I <sub>IFULL</sub>         | Reference current to IFULL programming resistor       |                                                                                          | 70              | 75         | 80    | μΑ                |
| I <sub>IFULL%</sub>        | Charge done current formula                           | I <sub>IFULL%</sub> = 0% to 50% of I <sub>CHRG</sub>                                     | R <sub>IF</sub> | ULL/KIFULL |       | %                 |
| K <sub>IFULL</sub>         | Charge done current factor                            | V <sub>IN</sub> = 5V, I <sub>CHGDONE</sub> = 25mA to 600mA                               | 180             | 200        | 220   | Ω/%               |
| LDO                        |                                                       |                                                                                          |                 |            |       |                   |
| V <sub>LDO</sub>           | LDO Output voltage                                    | $V_{LDO} + V_{DO(LDO)} \le V_{IN} \le V_{OVP},$<br>$I_{LDO} = 0mA \text{ to } 50mA$      | 4.75            | 4.90       | 5.05  | V                 |
| I <sub>LDO(MAX)</sub>      | LDO output current limit                              | V <sub>LDO</sub> = 0V                                                                    | 65              | 125        | 185   | mA                |
| V <sub>DO(LDO)</sub>       | LDO Dropout voltage                                   | V <sub>IN</sub> = 4.5V, I <sub>LDO</sub> = 50mA                                          |                 | 150        | 300   | mV                |
| PRODUCTIO                  | N TEST MODE                                           |                                                                                          |                 |            |       |                   |
| V <sub>BAT(PTM)</sub>      | Production Test Mode BAT Output Voltage               | V <sub>IN</sub> = 5.5V, I <sub>BAT</sub> = 2A for 4ms pulse                              | 4.116           | 4.20       | 4.284 | V                 |
| I <sub>LIM(PTM)</sub>      | Production Test Mode Maximum BAT output current       |                                                                                          | 2.3             |            |       | Α                 |
| THERMAL RI                 | EGULATION                                             |                                                                                          |                 |            |       |                   |
| $T_{J(REG)}$               | Temperature regulation limit                          | T <sub>J</sub> Rising                                                                    |                 | 125        |       | °C                |
| T <sub>J(OFF)</sub>        | Thermal shutdown temperature                          | T <sub>J</sub> Rising                                                                    |                 | 155        |       | °C                |
| T <sub>J(OFF-HYS)</sub>    | Thermal shutdown hysteresis                           | T <sub>J</sub> Falling                                                                   |                 | 20         |       | °C                |
| EN/SET INTE                | RFACE                                                 |                                                                                          |                 |            |       |                   |
| t <sub>EN/SET(Latch)</sub> | EN/SET latch timer                                    | Timer to lock pulse count                                                                | 1.5             |            |       | ms                |
| t <sub>EN/SET(OFF)</sub>   | EN/SET latch timer                                    | Timer to turn off charge current                                                         | 1.5             |            |       | ms                |
| t <sub>HI(MIN)</sub>       | High duration on EN/SET                               |                                                                                          | 100             |            | 700   | μs                |
| t <sub>LO(MIN)</sub>       | Low time duration on EN/SET                           |                                                                                          | 100             |            | 700   | μs                |
| LOGIC LEVE                 | LS ON EN/SET                                          |                                                                                          | · ·             |            |       |                   |
| V <sub>IL</sub>            | Logic LOW input voltage                               |                                                                                          | 0               |            | 0.4   | V                 |
| V <sub>IH</sub>            | Logic HIGH input voltage                              |                                                                                          | 1.4             |            | 6.0   | V                 |
| R <sub>PULLDOWN</sub>      | EN/SET pulldown resistor                              | See Note (1)                                                                             |                 | 260        |       | kΩ                |
|                            | LS ON CHG and PG                                      |                                                                                          | 1               |            |       |                   |
| V <sub>OL</sub>            | Output LOW voltage                                    | I <sub>SINK</sub> = 5mA                                                                  |                 |            | 0.425 | V                 |
| I <sub>IH</sub>            | Leakage current                                       | $V_{\overline{CHG}} = V_{\overline{PG}} = 5V$                                            |                 |            | 1     | μА                |

<sup>(1)</sup> No specified low without an external pulldown.



## **PIN CONFIGURATION**

## 10-Pin 2mm × 3mm DFN (TOP VIEW)



## **PIN FUNCTIONS**

| PIN NAME NO. |                    |     | DECORIDATION                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|--------------|--------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|              |                    | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| IN           | 1                  | ı   | Input power supply. IN is connected to the external dc supply (ac adapter or USB port). Bypass IN to VSS with at least a $1\mu F$ ceramic capacitor.                                                                                                                                                                                                                                               |  |  |  |
| ISET         | 2 Curre when the U |     | Current programming input. Connect a resistor from ISET to VSS to program the fast-charge current when the user programmable mode is selected by EN/SET. If the current limit set by ISET is lower than the USB500 limit, the current is limited by the ISET setting even in USB500 mode. The resistor range is between $475\Omega$ and $5.36k\Omega$ to set the current between 100 mA and 1.1 A. |  |  |  |
| VSS          | 3, 7               | -   | Ground terminal. Connect to the thermal pad and the ground plane of the circuit.                                                                                                                                                                                                                                                                                                                   |  |  |  |
| LDO          | 4                  | 0   | LDO output. LDO is regulated to 4.9V and drives up to 50mA. Bypass LDO to VSS with at least a $1\mu F$ ceramic capacitor. LDO is enabled when VIN is above the UVLO and less than $V_{OVP}$ . The LDO current is not limited by the input current limit.                                                                                                                                           |  |  |  |
| IFULL        | 5                  | I   | Charge done current programming input. Connect a resistor from IFULL to VSS to program the charge done threshold. The CHG output goes high-impedance when I <sub>BAT</sub> falls to the charge done threshold. The charge done threshold is programmable from 5% to 50% of the fast charge current programmed at ISET.                                                                             |  |  |  |
| EN/SET       | 6                  | I   | One-wire Interface Input. Drive EN/SET with pulses to enable/disable the device and select different modes. See Table 1 for the data map. EN/SET is pulled to VSS with an internal ~260kΩ resistor.                                                                                                                                                                                                |  |  |  |
| CHG          | 8                  | 0   | Charge done indicator open-drain output. CHG is pulled low while the device is charging the battery. CHG goes high impedance when the battery is fully charged and does not indicate subsequent recharge cycles. CHG is high impedance during fault conditions.                                                                                                                                    |  |  |  |
| PG           | 9                  | 0   | Power good open-drain output. $\overline{PG}$ is an open-drain output that pulls to VSS when the input power is above the battery voltage by 80mV and below the OVP threshold. $\overline{PG}$ is high impedance when outside this range.                                                                                                                                                          |  |  |  |
| BAT          | 10                 | 0   | Battery connection output. Connect the battery and the system input to BAT. Bypass BAT to VSS with at least a $1\mu F$ ceramic capacitor. If no battery is installed, the capacitance on the BAT line must be at least $40\mu F$ . In Production Test Mode, BAT regulates to 4.2V and supplies up to 2.3A.                                                                                         |  |  |  |
| Thermal PAD  | Pad                | -   | There is an internal electrical connection between the exposed thermal pad and the VSS pin of the device. The thermal pad must be connected to the same potential as the VSS pin on the printed circuit board. Do not use the thermal pad as the primary ground input for the device. VSS pin must be connected to ground at all times.                                                            |  |  |  |

Copyright © 2009, Texas Instruments Incorporated



#### **BLOCK DIAGRAM**





#### TYPICAL APPLICATION CIRCUITS



Figure 1. Typical Application Circuit With Battery Always Installed, I<sub>CHRG</sub> = 780mA, I<sub>CHGDONE</sub> = 78mA



Figure 2. Typical Application Circuit for PTM or With No Battery Installed,  $I_{\text{CHRG}} = 780\text{mA},\,I_{\text{CHGDONE}} = 39\text{mA}$ 



## **TYPICAL CHARACTERISTICS**

USB500 Mode, Circuit of Figure 2, T<sub>A</sub> = 25°C

## Adapter Plugin With Battery Connected Showing Startup With PG, CHG, LDO $V_{\text{EN/SET}} = 0 \text{V}$











PTM Load Transient ROUT =  $100\Omega$  to  $2.3\Omega$  Circuit of Figure 2





USB500 to USB100 Mode Transition Using EN/SET

Figure 6.



Figure 8.



## **TYPICAL CHARACTERISTICS (continued)**

USB500 Mode, Circuit of Figure 2, T<sub>A</sub> = 25°C















## **TYPICAL CHARACTERISTICS (continued)**

USB500 Mode, Circuit of Figure 2,  $T_A = 25$ °C









Submit Documentation Feedback

Copyright © 2009, Texas Instruments Incorporated



## **TYPICAL CHARACTERISTICS (continued)**

USB500 Mode, Circuit of Figure 2, T<sub>A</sub> = 25°C







#### **DETAILED FUNCTIONAL DESCRIPTION**

The bq25040 has a single power output that charges a single cell Li-Ion battery from a USB or AC Adapter source. A system load can be placed in parallel with the battery. The charge current is programmed using the ISET and EN/SET inputs. The charge current is programmable to USB100, USB500 or a user programmed charge current up to 1.1A. A Production Test mode is available that supplies up to 2.3A at 4.2V. Additionally, a 4.9V, 50mA linear regulator (LDO) is integrated into the IC for supplying low power external circuitry. The charger power stage and charge current sense functions are fully integrated. The charger function has high accuracy current and voltage regulation loops, charge status display, and charge termination.

## **Battery Charge Control (BAT)**

Charging begins when a battery with a voltage less than  $V_{RCH}$  is installed, a valid input source is connected and the EN/SET input is low. A valid input source is defined as  $V_{IN}$  greater than  $V_{BAT}$  + 80mV and less than  $V_{OVP}$ . Additionally,  $V_{IN}$  must be above the UVLO. The battery is charged in three phases: conditioning precharge, constant current fast charge (current regulation) and constant voltage tapering (voltage regulation). In all charge phases, an internal control loop monitors the IC junction temperature and reduces the charge current if an internal temperature threshold is exceeded. Figure 21 shows a typical charge profile.



Figure 21. Typical Charge Cycle

When the battery is first installed, the device enters precharge mode. While  $V_{BAT}$  is less than  $V_{LOWV}$ , the bq25040 remains in precharge mode where the current limit is set to 20% of the current limit programmed at ISET. Once  $V_{BAT}$  exceeds  $V_{LOWV}$ , the bq25040 enters fast charge mode where the current limit is set by the EN/SET input (USB100, USB500, or ISET. See the *Input Current Limit* section for details). After the battery is charged up to the  $V_{BAT(REG)}$ , the device enters voltage regulation.  $V_{BAT}$  is regulated to  $V_{BAT(REG)}$  as the charge current is reduced. Once  $I_{BAT}$  decreases to the termination current threshold set by IFULL, the CHG output goes high impedance but charging continues. Figure 21 graphically illustrates a typical charge cycle. The bq25040 does not contain charge safety timers, so all safety timers must be done by the host processor.



## Single Input Interface (EN/SET)

EN/SET is used to enable/disable the device as well as select the input current limit and Production Test mode. EN/SET is pulled low to enable the device. After the  $50\mu s$  deglitch expires, the IC enters the 32ms WAIT state. EN/SET may be used to program the current limit during this time. Once  $t_{WAIT}$  expires, the IC starts up. If no command is sent to EN/SET during  $t_{WAIT}$ , the IC starts up in USB500 mode.

Programming the different modes is done by pulsing the EN/SET input. See Table 1 for a map of the different modes. A valid high pulse is between  $100\mu s$  and  $700\mu s$ . The time between pulses must be between  $100\mu s$  and  $700\mu s$  to be properly read. Once EN/SET is held low for 1.5ms, the number of pulses is passed to the control logic and decoded and then the mode changes. If during the pulse counting, more than 3 pulses occur, the USB100 mode is immediately selected on the fourth pulse, and the 1.5ms timer does not have to expire. See Figure 22 for a flow diagram of the EN/SET interface.

Once a mode has been programmed once, further pulses on EN/SET are ignored until power is toggled, or the device is disabled and then enabled.

| NO. OF PULSES | MODE CONTROL         | VALUE                                |
|---------------|----------------------|--------------------------------------|
| 0             | Current Limit        | USB500 Mode<br>(default for startup) |
| 1             | Current Limit        | ISET Programmed                      |
| 2             | Current Limit        | USB100 Mode                          |
| 3             | Production Test Mode | Enabled                              |
| ≥ 4           | Current Limit        | USB100 Mode                          |

Table 1. Pulse Counting Map for EN/SET Interface

If, at any time, the EN/SET input is held high for more than 1.5ms, the IC is disabled. When disabled, charging is suspended and the bq25040 input quiescent current is reduced.



Figure 22. EN/SET Timing Diagram

Copyright © 2009, Texas Instruments Incorporated





Figure 23. EN/SET State Diagram



### Input Current Limit (ISET, EN/SET)

The fast charge current is programmed using the EN/SET and ISET inputs. The EN/SET input allows the user to select USB100 mode, USB500 mode, or the user programmable current set by ISET. The user programmable current is set by connecting a resistor from ISET to VSS. The value of the resistor is determined by:

$$R_{ISET} = \frac{K_{ISET}}{I_{CHG}}$$
 (1)

The fast charge current ( $I_{CHG}$ ) must be programmed between 100mA and 1.1A. If the current at ISET is programmed to be less than the USB500 current limit, the current will be limited to the ISET current limit threshold when USB500 mode is selected. Additionally, the precharge current is always 20% of the current programmed by ISET, not 20% of the mode selected by EN/SET. However, if USB100 mode is selected, the precharge current may be restricted to the USB100 limit.

### **Charge Done Threshold (IFULL)**

The charge done threshold is programmed using the IFULL input. The user programmable charge done threshold is set by connecting a resistor from IFULL to VSS. The value of the resistor is determined by:

$$R_{IFULL} = IFULL\% \times K_{IFULL}$$
 (2)

The charge done threshold (IFULL%) is defined as a percentage of the fast charge current programmed at ISET. IFULL% must be programmed between 5% and 50%. The CHG output goes high once I<sub>BAT</sub> falls below the threshold set by IFULL signaling to the microprocessor that the battery is fully charged and the charge cycle should be terminated, but charging continues until disabled by the EN/SET input.

#### **Production Test Mode (PTM)**

The EN/SET interface input for the bq25040 allows the user to select the Production Test mode (PTM). In PTM, BAT is regulated to 4.2V and supplies up to 2.3A for powering external loads with no battery installed. This allows the user to supply loads with no battery connected as in production tests. The IC will not handle continuous dc current of 2.3A. When using currents greater than 1.5A in PTM, the user must limit the duty cycle at the maximum current to 20% with a maximum period of 10ms. In PTM, thermal regulation is disabled; however, thermal shutdown is still active.

#### **Undervoltage Lockout**

The bq25040 remains in power down mode when the input voltage is below the undervoltage lockout threshold (UVLO). During this mode, the control input (EN/SET) is ignored. The charge FET connected between IN and BAT is off and the status outputs (CE and PG) are high impedance. Once the input voltage rises above UVLO, the internal circuitry is turned on and the normal operating procedures are followed.

## **Input Overvoltage Protection**

The bq25040 contains an input overvoltage protection circuit that disables the LDO output and charging when the input voltage rises above  $V_{\text{OVP}}$ . This prevents damage from faulty adapters. The OVP circuitry contains a 115 $\mu$ s deglitch that prevents ringing on the input from line transients from tripping the OVP circuitry falsely. If an adapter with an output greater than  $V_{\text{OVP}}$  is plugged in, the IC completes soft-start power up and then shuts down if the voltage remains above  $V_{\text{OVP}}$  after 115 $\mu$ s. The LDO remains off and charging remains disabled until the input voltage falls below  $V_{\text{OVP}}$ .

## Input DPM Mode (V<sub>IN</sub>-DPM)

The bq25040 uses the  $V_{IN}$ -DPM mode for operation from current-limited USB ports. When in USB100 or USB500 mode,  $V_{IN}$ -DPM is enabled, the input voltage is monitored. If  $V_{IN}$  falls to  $V_{IN}$ -DPM, the input current limit is reduced to prevent the input voltage from falling further. This prevents the bq25040 from crashing poorly designed or incorrectly configured USB sources. Figure 24 shows the  $V_{IN}$ -DPM behavior to a current limited source. In this figure, the input source has a 250mA current limit and the device is configured with the 395mA current limit (USB500 mode).

Copyright © 2009, Texas Instruments Incorporated





Figure 24. V<sub>IN</sub>-DPM Protects from Crashing Poor Input Sources

## 50 mA LDO (LDO)

The LDO output of the bq25040 is a low dropout linear regulator (LDO) that supplies up to 50mA while regulating to  $V_{LDO}$ . The LDO is active whenever the input voltage is between UVLO and  $V_{OVP}$ . It is not affected by the EN/SET input. The LDO output is used to power circuitry such as USB transceivers in dead battery conditions. This allows the user to operate the product immediately after plugging the adapter in, instead of waiting for the battery to charge to useable levels. Note that the LDO current is not monitored by the input current limit. The LDO current is limited separately and is in addition to the input current limit.

## Charge Done Indicator (CHG)

The bq25040 contains an open drain  $\overline{\text{CHG}}$  output that indicates when a charge cycle is complete. When charging a battery in precharge, fastcharge or CV mode, the  $\overline{\text{CHG}}$  output is pulled to VSS. Once the BAT output reaches regulation and the charge current falls below the termination threshold,  $\overline{\text{CHG}}$  goes high impedance to signal the battery is fully charged. The  $\overline{\text{CHG}}$  output remains high during subsequent battery refresh charges. Connect  $\overline{\text{CHG}}$  to the required logic level voltage through a  $1 \text{k} \Omega$  to  $100 \text{k} \Omega$  resistor to use the signal with a microprocessor. Additionally,  $\overline{\text{CHG}}$  may be used to drive an LED for a visual charging status signal.  $I_{\overline{\text{CHG}}}$  must be below 15mA.

CHG may be pulled up to any voltage rail less than the maximum rating on the CHG output. Many LED applications choose to pull up CHG to the battery voltage. This is acceptable; however, note that at low battery conditions, the LED may appear dim. Another option is to pull up CHG to the LDO output. This is also acceptable; however, note that the LDO current is not limited by the input current limit and the additional current may cause the bq25040 input current to exceed the maximum USB100 specification.

## Power Good ( $\overline{PG}$ )

The bq25040 contains a  $\overline{PG}$  signal that indicates when a valid input source is connected. The  $\overline{PG}$  output goes low when an input source between (V<sub>BAT</sub> + 80mV) and V<sub>OVP</sub> is connected. Additionally, the input source must be greater than the UVLO voltage threshold. See Table 2 for the nominal  $\overline{PG}$  deglitches under different conditions.



#### Table 2.

| CONDITION                                    | PG DEGLITCH (MEASURED FROM EVENT TO PG HIGH OR LOW) |                                |  |  |  |  |  |  |
|----------------------------------------------|-----------------------------------------------------|--------------------------------|--|--|--|--|--|--|
| CONDITION                                    | bq25040 ENABLED (EN/SET low)                        | bq25040 DISABLED (EN/SET high) |  |  |  |  |  |  |
| Entering OVP (V <sub>IN</sub> = 5.5V→10V)    | 100 μs                                              | 0                              |  |  |  |  |  |  |
| Leaving OVP (V <sub>IN</sub> = 10V→5.5V)     | 450 μs                                              | 500 μs                         |  |  |  |  |  |  |
| Entering SLEEP (V <sub>IN</sub> = 5.5V→3.6V) | 32 ms                                               | 0                              |  |  |  |  |  |  |
| Leaving SLEEP(V <sub>IN</sub> = 3.6V→5.5V)   | 500 μs                                              | 500 μs                         |  |  |  |  |  |  |
| Entering UVLO (V <sub>IN</sub> = 5.5V→2.5V)  | 0                                                   | 0                              |  |  |  |  |  |  |
| Leaving UVLO (V <sub>IN</sub> = 2.5V→5.5V)   | 230 μs                                              | 230 μs                         |  |  |  |  |  |  |

PG may be pulled up to any voltage rail less than the maximum rating on the PG output. Many LED applications choose to pull up PG to the battery voltage. This is acceptable, however note that at low battery conditions, the LED may appear dim. Another option is to pull up PG to the LDO output. This is also acceptable, however note that the LDO current is not limited by the input current limit and the additional current may cause the bq25040 input current to exceed the maximum USB100 specification.

## Thermal Regulation and Thermal Shutdown

The bq25040 contain a thermal regulation loop that monitors the die temperature continuously. If the temperature exceeds T<sub>J(REG)</sub>, the device automatically reduces the charging current to prevent the die temperature from increasing further. The LDO current is not modified by thermal regulation. If the die temperature continues to rise despite the operation of the thermal loop, and increases to T<sub>J(OFF)</sub>, the IC is turned off. Once the device die temperature cools by T<sub>J(OFF-HYS)</sub>, the device turns on and returns to thermal regulation. Continuous over-temperature conditions result in the pulsing of the load current. If the junction temperature of the device exceeds  $T_{J(OFF)}$  the charge FET is turned off. The FET is turned back on when the junction temperature falls below  $T_{J(OFF)} - T_{J(OFF-HYS)}$ .

Note that these features monitor the die temperature of the bq25040. This is not synonymous with ambient temperature. Self heating exists due to the power dissipated in the IC because of the linear nature of the battery charging algorithm. Battery NTC monitoring must be done by the host processor.

Product Folder Link(s): bq25040

Copyright © 2009, Texas Instruments Incorporated



#### APPLICATION INFORMATION

## **Selection of Input/Output Capacitors**

In most applications, all that is needed is a high-frequency decoupling capacitor on the input power pin. For normal charging applications, a  $1\mu F$  ceramic capacitor, placed in close proximity to the IN pin and GND pad works best. For Production Test mode applications, where the current is up to 2.3A, a  $22\mu F$  input capacitor is required. In some applications, depending on the power supply characteristics and cable length, it may be necessary to increase the input filter capacitor to avoid exceeding the OVP voltage threshold during adapter hot plug events where the ringing exceeds the deglitch time.

The charger in the bq25040 requires a capacitor from BAT to GND for loop stability. Connect a  $1\mu F$  ceramic capacitor from BAT to GND close to the pins for best results. For Production Test mode applications up to 2.3A, a  $40\mu F$  capacitor from BAT to GND is required. More output capacitance may be required to minimize the output droop during large load transients.

The LDO also requires an output capacitor for loop stability. Connect at least a 1µF ceramic capacitor from LDO to GND close to the pins. For improved transient response, this capacitor may be increased.

#### **b25040 Charger Design Example**

The following sections provide an example for determining the component values for use with the bq25040.

#### Requirements

Refer to Figure 1 for Schematics of the Design Example.

- Supply voltage = 5V
- Fast charge current of approximately 780 mA; ISET pin 2
- Full Current Threshold = 10% of Fast Charge; IFULL pin 5

#### **Calculations**

#### Program the Fast Charge Current (ISET)

 $R_{ISET} = K_{ISET} / I_{CHG}$ 

 $K_{ISFT} = 530A\Omega$  from the electrical characteristics table.

 $R_{ISFT} = 530A\Omega/0.78A = 679\Omega$ 

Select the closest standard value, which for this case is  $680\Omega$ . Connect this resistor between ISET (pin 2) and VSS.

## Program the Charge Done Current (IFULL)

 $R_{IFULL} = K_{IFULL} \times I_{IFULL\%}$ 

 $K_{IFULL} = 200\Omega/\%$ .

 $R_{IFULL} = 200\Omega/\% \times 10\% = 2k\Omega$ .

Connect this resistor between IFULL (pin 5) and VSS.

## Status Indicators (CHG and PG)

The STAT pins ( $\overline{PG}$  and  $\overline{CHG}$ ) are open drain FETs (internal), if used, should be pulled up via a resistor and possibly a LED to a power source. If monitored by a host, the host  $V_{CC}$  source should be used. The  $\overline{PG}$  and CHG are 7V devices. If used as a LED indicator, the BAT, LDO or IN could be used.

If the IN pin is used a 6.2V zener should be used to clamp the voltage if there is a possibility that the input voltage could exceed 7V. If the BAT pin is used, as the battery voltage changes the intensity of the LED will change. The brightness is greatly decreased for a battery voltage less than 3V. The LDO may be the best source to power the LEDs from since it is a regulated source for high input voltages.



#### **Thermal Considerations**

The bq25040 is packaged in a thermally enhanced SON package. The package includes a thermal pad to provide an effective thermal contact between the IC and the printed circuit board (PCB). Full PCB design guidelines for this package are provided in the application note entitled: QFN/SON PCB Attachment Application Note (SLUA271).

The most common measure of package thermal performance is thermal impedance ( $\theta_{JA}$ ) measured (or modeled) from the chip junction to the air surrounding the package surface (ambient). The mathematical expression for  $\theta_{JA}$  is:

$$\vartheta_{JA} = \frac{T_J - T_A}{P_D} \tag{3}$$

Where:

 $T_{,l}$  = chip junction temperature

 $T_A$  = ambient temperature

P<sub>D</sub> = device power dissipation

Factors that can greatly influence the measurement and calculation of  $\theta_{JA}$  include:

- Whether or not the device is board mounted
- Trace size, composition, thickness, and geometry
- Orientation of the device (horizontal or vertical)
- Volume of the ambient air surrounding the device under test and airflow
- Whether other surfaces are in close proximity to the device being tested

The device power dissipation, P<sub>D</sub>, is a function of the charge rate and the voltage drop across the internal PowerFET. It can be calculated from the following equation when a battery pack is being charged:

$$P_D = (V_{IN} - V_{OUT}) \times I_{OUT}$$

Due to the charge profile of Li-Ion batteries the maximum power dissipation is typically seen at the beginning of the charge cycle when the battery voltage is at its lowest. See the charging profile. If the board thermal design is not adequate the programmed fast charge rate current may not be achieved under maximum input voltage and minimum battery voltage, as the thermal loop can be active, effectively reducing the charge current to avoid excessive IC junction temperature

Copyright © 2009, Texas Instruments Incorporated



### **PCB Layout Considerations**

It is important to pay special attention to the PCB layout. The following provides some guidelines:

- To obtain optimal performance, the decoupling capacitor from IN to GND (thermal pad) and the output filter capacitors from OUT to GND (thermal pad) should be placed as close as possible to the bq25040, with short trace runs to both IN, OUT and GND (thermal pad).
- All low-current GND connections should be kept separate from the high-current charge or discharge paths
  from the battery. Use a single-point ground technique incorporating both the small signal ground path and the
  power ground path.
- The high current charge paths into IN pin and from the OUT pin must be sized appropriately for the maximum charge current in order to avoid voltage drops in these traces.
- The bq25040 is packaged in a thermally enhanced QFN package. The package includes a thermal pad to provide an effective thermal contact between the IC and the printed circuit board (PCB); this thermal pad is also the main ground connection for the device. Connect the thermal pad to the PCB ground connection. Full PCB design guidelines for this package are provided in the application note entitled: QFN/SON PCB Attachment Application Note (SLUA271).



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| BQ25040DQCR      | ACTIVE | WSON         | DQC                | 10   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | OAB                     | Samples |
| BQ25040DQCT      | ACTIVE | WSON         | DQC                | 10   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | OAB                     | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

## PACKAGE MATERIALS INFORMATION

www.ti.com 20-Jan-2018

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| 7 til dillionolorio aro nominar |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|---------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| BQ25040DQCR                     | WSON            | DQC                | 10 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |
| BQ25040DQCT                     | WSON            | DQC                | 10 | 250  | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |

www.ti.com 20-Jan-2018



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ25040DQCR | WSON         | DQC             | 10   | 3000 | 210.0       | 185.0      | 35.0        |
| BQ25040DQCT | WSON         | DQC             | 10   | 250  | 210.0       | 185.0      | 35.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4209674/B







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated