











#### UCC21220, UCC21220A

ZHCSH68E - NOVEMBER 2017 - REVISED MAY 2019

# 具有高噪声抗扰度的 UCC21220、UCC21220A 4A/6A 双通道基本隔离式和功能隔离式栅极驱动器

## 1 特性

- 支持基本隔离和功能隔离
- CMTI 大于 100V/ns
- 4A 峰值拉电流、6A 峰值灌电流输出
- 开关参数:
  - 40ns 最大传播延迟
  - 5ns 最大延迟匹配
  - 5.5ns 最大脉宽失真中,将*最大脉宽失真*从 "5ns"更改为"5.5ns"
  - 35µs 最大 VDD 上电延迟
- 高达 18V 的 VDD 输出驱动电源
  - 5V 和 8V VDD UVLO 选项
- 工作温度范围 (T<sub>A</sub>) -40°C 至 125°C
- 窄体 SOIC-16 (D) 封装
- 抑制短于 5ns 的输入脉冲
- TTL 和 CMOS 兼容输入
- 安全相关认证:
  - 符合 DIN V VDE V 0884-11:2017-01 和 DIN EN 61010-1 标准的 4242V<sub>PK</sub> 隔离(计划)
  - 符合 UL 1577 标准且持续时长为 1 分钟的 3000V<sub>RMS</sub> 隔离
  - 符合 GB4943.1-2011 标准的 CQC 认证(计划)

#### 2 应用

- 服务器电源
- 光伏逆变器、光伏电源优化器
- 电信砖型转换器
- 无线基础设施

#### 工业运输和机器人

## 3 说明

UCC21220 和 UCC21220A 器件是具有 4A 峰值拉电流和 6A 峰值灌电流的基本隔离式和功能隔离式双通道栅极驱动器。它们设计用于在 PFC、隔离式直流/直流和同步整流应用中驱动功率 MOSFET 和 GaNFET,借助超过 100V/ns 的共模瞬态抗扰度 (CMTI),可实现快速开关性能和稳健的接地反弹保护。

这些器件可以配置为两个低侧驱动器、两个高侧驱动器 或半桥驱动器。可以将两个输出并联,以形成单个驱动 器,由于具有一流的延迟匹配性能,因此可以在重负载 条件下使驱动强度加倍。

保护 功能 包括: DIS 引脚在设置为高电平时可同时关断两个输出; INA/B 引脚可抑制短于 5ns 的输入瞬态;输入和输出可以承受 -2V 的尖峰达 200ns,所有电源都具有欠压锁定 (UVLO) 功能,有源下拉保护功能可以在断电或悬空时将输出钳制在 2.1V 以下。

凭借这些 功能,这些器件可实现高效率、高功率密度 和稳健性,适用于多种电源 应用。

器件信息(1)

| 器件型号      | 封装        | UVLO |
|-----------|-----------|------|
| UCC21220  | SOIC (16) | 8V   |
| UCC21220A | SOIC (16) | 5V   |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。

#### 典型应用





| _ | $\Rightarrow$ |
|---|---------------|
| _ | ملب           |
| _ | w             |

| 1 | 特性                                                  | 1   | 8.5 Power-up UVLO Delay to OUTPUT |    |
|---|-----------------------------------------------------|-----|-----------------------------------|----|
| 2 | 应用                                                  | 1   | 8.6 CMTI Testing                  | 18 |
| 3 | 说明 <sup>2</sup>                                     | 1 9 | Detailed Description              | 19 |
| 4 | 修订历史记录                                              |     | 9.1 Overview                      | 19 |
| 5 | Device Comparison Table                             |     | 9.2 Functional Block Diagram      | 19 |
| 6 | Pin Configuration and Functions                     |     | 9.3 Feature Description           | 20 |
| 7 | Specifications                                      |     | 9.4 Device Functional Modes       | 23 |
| • | 7.1 Absolute Maximum Ratings                        | 10  | Application and Implementation    | 24 |
|   | 7.2 ESD Ratings                                     |     | 10.1 Application Information      | 24 |
|   | 7.3 Recommended Operating Conditions                |     | 10.2 Typical Application          | 24 |
|   | 7.4 Thermal Information                             | 11  | Power Supply Recommendations      | 34 |
|   | 7.5 Power Ratings                                   | 42  | Layout                            | 35 |
|   | 7.6 Insulation Specifications                       |     | 12.1 Layout Guidelines            | 3  |
|   | 7.7 Safety-Related Certifications                   |     | 12.2 Layout Example               | 30 |
|   | 7.8 Safety-Limiting Values                          | 40  | 器件和文档支持                           | 38 |
|   | 7.9 Electrical Characteristics                      |     | 13.1 文档支持                         | 38 |
|   | 7.10 Switching Characteristics                      |     | 13.2 相关链接                         | 38 |
|   | 7.11 Thermal Derating Curves                        |     | 13.3 接收文档更新通知                     | 38 |
|   | 7.12 Typical Characteristics                        |     | 13.4 社区资源                         | 38 |
| 8 | Parameter Measurement Information 16                |     | 13.5 商标                           | 3  |
| - | 8.1 Minimum Pulses                                  |     | 13.6 静电放电警告                       | 3  |
|   | 8.2 Propagation Delay and Pulse Width Distortion 16 |     | 13.7 Glossary                     | 38 |
|   | 8.3 Rising and Falling Time                         |     | 机械、封装和可订购信息                       | 38 |
|   | 8.4 Input and Disable Response Time                 |     |                                   |    |

# 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| Changes from Revision D (December 2018) to Revision E                                      | Page |
|--------------------------------------------------------------------------------------------|------|
| • 已更改 特性、 应用和 说明列表 部分                                                                      | 1    |
| • 已更改 将"功能方框图"更改为"典型应用"                                                                    | 1    |
| Added UL certificate number                                                                | 9    |
| Added maximum VCCI Power-up Delay Time: UVLO Rise to OUTA, OUTB                            | 11   |
| Added maximum VDDA, VDDB Power-up Delay Time: UVLO Rise to OUTA, OUTB                      | 11   |
| Changes from Revision C (August 2018) to Revision D                                        | Page |
| • 已更改 将 UCC21220A 的销售状态从"产品预览"更改成了"初始发行版"。                                                 | 1    |
| Changes from Revision B (May 2018) to Revision C                                           | Page |
| • 己添加 5V VDD UVLO threshold and hysteresis graph in <i>Typical Characteristics</i> section | 12   |
| Changes from Revision A (December 2017) to Revision B                                      | Page |
| 己添加 添加了 UCC21220A 预告信息器件。                                                                  | 1    |
| Changed DTI from 16um to 17um in Insulation Specifications table                           | 8    |





| Ch | nanges from Original (November 2017) to Revision A                                         | Page |
|----|--------------------------------------------------------------------------------------------|------|
| •  | 已更改 在 <b>特性</b> 部分                                                                         | 1    |
| •  | 已更改 将数据表状态从预告信息 更改为产品数据                                                                    | 1    |
| •  | Clarified descriptions in <i>Pin Functions</i> table                                       | 5    |
| •  | Separated figure titles and condition statements in <i>Typical Characteristics</i> section | 12   |
| •  | 已添加 typical timing specifications to <i>Power-up UVLO Delay to OUTPUT</i> section          | 17   |
| •  | 已添加 guideline to Layout Guidelines section                                                 | 35   |



# **5 Device Comparison Table**

| DEVICE OPTIONS | UVLO | RECOMMENDED<br>VDD SUPPLY MIN. | PACKAGE             |
|----------------|------|--------------------------------|---------------------|
| UCC21220D      | 8-V  | 9.2-V                          | Narrow Body SOIC-16 |
| UCC21220AD     | 5-V  | 6.0-V                          | Narrow Body SOIC-16 |



# 6 Pin Configuration and Functions



## **Pin Functions**

| F    | PIN | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                   |
|------|-----|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DIS  | 5   | I                  | Disables both driver outputs if asserted high, enables if set low or left open. This pin is pulled low internally if left open. It is recommended to tie this pin to ground if not used to achieve better noise immunity. Bypass using a ≈ 1-nF low ESR/ESL capacitor close to DIS pin when connecting to a μC with distance. |
| GND  | 4   | Р                  | Primary-side ground reference. All signals in the primary side are referenced to this ground.                                                                                                                                                                                                                                 |
| INA  | 1   | -                  | Input signal for A channel. INA input has a TTL/CMOS compatible input threshold. This pin is pulled low internally if left open. It is recommended to tie this pin to ground if not used to achieve better noise immunity.                                                                                                    |
| INB  | 2   | I                  | Input signal for B channel. INB input has a TTL/CMOS compatible input threshold. This pin is pulled low internally if left open. It is recommended to tie this pin to ground if not used to achieve better noise immunity.                                                                                                    |
|      | 6   |                    |                                                                                                                                                                                                                                                                                                                               |
|      | 7   |                    | No internal connection.                                                                                                                                                                                                                                                                                                       |
| NC   | 12  |                    | No internal connection.                                                                                                                                                                                                                                                                                                       |
|      | 13  |                    |                                                                                                                                                                                                                                                                                                                               |
| OUTA | 15  | 0                  | Output of driver A. Connect to the gate of the A channel FET or IGBT.                                                                                                                                                                                                                                                         |
| OUTB | 10  | 0                  | Output of driver B. Connect to the gate of the B channel FET or IGBT.                                                                                                                                                                                                                                                         |
| VCCI | 3   | Р                  | Primary-side supply voltage. Locally decoupled to GND using a low ESR/ESL capacitor located as close to the device as possible.                                                                                                                                                                                               |
| VCCI | 8   | Р                  | This pin is internally shorted to pin 3.                                                                                                                                                                                                                                                                                      |
| VDDA | 16  | Р                  | Secondary-side power for driver A. Locally decoupled to VSSA using a low ESR/ESL capacitor located as close to the device as possible.                                                                                                                                                                                        |
| VDDB | 11  | Р                  | Secondary-side power for driver B. Locally decoupled to VSSB using a low ESR/ESL capacitor located as close to the device as possible.                                                                                                                                                                                        |
| VSSA | 14  | Р                  | Ground for secondary-side driver A. Ground reference for secondary side A channel.                                                                                                                                                                                                                                            |
| VSSB | 9   | Р                  | Ground for secondary-side driver B. Ground reference for secondary side B channel.                                                                                                                                                                                                                                            |

<sup>(1)</sup> P = power, G = ground, I = input, O = output



# 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                     |                                                      | MIN  | MAX                              | UNIT |
|-----------------------------------------------------|------------------------------------------------------|------|----------------------------------|------|
| Input bias pin supply voltage                       | VCCI to GND                                          | -0.5 | 6                                | V    |
| Driver bias supply                                  | VDDA-VSSA, VDDB-VSSB                                 | -0.5 | 20                               | V    |
| Output signal voltage                               | OUTA to VSSA, OUTB to VSSB                           | -0.5 | $V_{VDDA}$ +0.5, $V_{VDDB}$ +0.5 | V    |
|                                                     | OUTA to VSSA, OUTB to VSSB, Transient for 200 ns (2) | -2   | $V_{VDDA}$ +0.5, $V_{VDDB}$ +0.5 | V    |
| land simply relians                                 | INA, INB, DIS to GND                                 | -0.5 | V <sub>VCCI</sub> +0.5           | V    |
| Input signal voltage                                | INA, INB Transient to GND for 200ns (2)              | -2   | V <sub>VCCI</sub> +0.5           | V    |
| Junction temperature, T <sub>J</sub> <sup>(3)</sup> |                                                      | -40  | 150                              | °C   |
| Storage temperature, T <sub>stg</sub>               |                                                      | -65  | 150                              | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±4000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)

|                |                           |                             | MIN | MAX | UNIT |
|----------------|---------------------------|-----------------------------|-----|-----|------|
| VCCI           | VCCI Input supply voltage |                             | 3   | 5.5 | V    |
| VDDA,<br>VDDB  | Driver output bias supply | UCC21220 - 8V UVLO Version  | 9.2 | 18  | V    |
|                |                           | UCC21220A - 5V UVLO Version | 6.0 | 18  | V    |
| TJ             | Junction Temperature      |                             | -40 | 130 | °C   |
| T <sub>A</sub> | Ambient Temperature       |                             | -40 | 125 | °C   |

<sup>(2)</sup> Values are verified by characterization and are not production tested.

<sup>(3)</sup> To maintain the recommended operating conditions for T<sub>J</sub>, see the Thermal Information.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 7.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              | UCC21220,<br>UCC21220A<br>D (SOIC) | UNIT |
|-------------------------------|----------------------------------------------|------------------------------------|------|
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 16 PINS<br>68.5                    | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 30.5                               | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 22.8                               | °C/W |
| ΨЈТ                           | Junction-to-top characterization parameter   | 17.1                               | °C/W |
| ΨЈВ                           | Junction-to-board characterization parameter | 22.5                               | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

# 7.5 Power Ratings

| $P_D$                             | Power dissipation                     | VCCI = 5.5 V, VDDA/B = 12 V, INA/B = 3.3   | 1825 | mW |
|-----------------------------------|---------------------------------------|--------------------------------------------|------|----|
| $P_{DI}$                          | Power dissipation by transmitter side | V, 5.4 MHz 50% duty cycle square wave 1.0- | 15   | mW |
| P <sub>DA</sub> , P <sub>DB</sub> | Power dissipation by each driver side | nF load                                    | 905  | mW |



# 7.6 Insulation Specifications

|                   | PARAMETER                                 | TEST CONDITIONS                                                                                                                                                                              | VALUE              | UNIT             |  |
|-------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|--|
| CLR               | External clearance (1)                    | Shortest pin-to-pin distance through air                                                                                                                                                     | > 4                | mm               |  |
| CPG               | External creepage <sup>(1)</sup>          | Shortest pin-to-pin distance across the package surface                                                                                                                                      | > 4                | mm               |  |
| DTI               | Distance through the insulation           | Minimum internal gap (internal clearance)                                                                                                                                                    | >17                | μm               |  |
| CTI               | Comparative tracking index                | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                                        | > 600              | V                |  |
|                   | Material group                            |                                                                                                                                                                                              | I                  |                  |  |
|                   |                                           | Rated mains voltage ≤ 150 V <sub>RMS</sub>                                                                                                                                                   | I-IV               |                  |  |
|                   | Overvoltage category per IEC 60664-1      | Rated mains voltage ≤ 300 V <sub>RMS</sub>                                                                                                                                                   | 1-111              |                  |  |
|                   | 120 00004-1                               | Rated mains voltage ≤ 600 V <sub>RMS</sub>                                                                                                                                                   | 1-11               |                  |  |
| DIN V VDE         | V 0884-11:2017-01 <sup>(2)</sup>          | ,                                                                                                                                                                                            | 1                  |                  |  |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | AC voltage (bipolar)                                                                                                                                                                         | 990                | $V_{PK}$         |  |
| $V_{IOWM}$        | Maximum working isolation                 | AC voltage (sine wave); time dependent dielectric breakdown (TDDB) test;                                                                                                                     | 700                | $V_{RMS}$        |  |
| IOWIWI            | voltage                                   | DC Voltage                                                                                                                                                                                   | 990                | $V_{DC}$         |  |
| V <sub>IOTM</sub> | Maximum transient isolation voltage       | $V_{TEST} = V_{IOTM}$ , t = 60 s (qualification);<br>$V_{TEST} = 1.2 \times V_{IOTM}$ , t = 1 s (100% production)                                                                            | 4242               | $V_{PK}$         |  |
| V <sub>IOSM</sub> | Maximum surge isolation voltage (3)       | Test method per IEC 62368-1, 1.2/50 μs waveform,<br>V <sub>TEST</sub> = 1.3 × V <sub>IOSM</sub> = 7800 V <sub>PK</sub> (qualification)                                                       | 6000               | $V_{PK}$         |  |
|                   |                                           | Method a, After I/O safety test subgroup 2/3, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s; $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10$ s                                                      | <5                 |                  |  |
| q <sub>pd</sub>   | Apparent charge (4)                       | Method a, After environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s; $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10$ s                                                    | <5                 | pC               |  |
|                   |                                           | Method b1; At routine test (100% production) and preconditioning (type test) $V_{ini} = 1.2 \times V_{IOTM}; t_{ini} = 1 \text{ s}; \\ V_{pd(m)} = 1.5 \times V_{IORM}, t_{m} = 1 \text{ s}$ | <5                 |                  |  |
| C <sub>IO</sub>   | Barrier capacitance, input to output (5)  | $V_{IO} = 0.4 \sin (2\pi ft), f = 1 \text{ MHz}$                                                                                                                                             | 0.5                | pF               |  |
|                   |                                           | V <sub>IO</sub> = 500 V at T <sub>A</sub> = 25°C                                                                                                                                             | > 10 <sup>12</sup> |                  |  |
| R <sub>IO</sub>   | Isolation resistance, input to output (5) | V <sub>IO</sub> = 500 V at 100°C ≤ T <sub>A</sub> ≤ 125°C                                                                                                                                    | > 10 <sup>11</sup> | Ω                |  |
|                   | σιιραί                                    | V <sub>IO</sub> = 500 V at T <sub>S</sub> =150°C                                                                                                                                             | > 10 <sup>9</sup>  | 1                |  |
|                   | Pollution degree                          |                                                                                                                                                                                              | 2                  |                  |  |
|                   | Climatic category                         |                                                                                                                                                                                              | 40/125/21          |                  |  |
| UL 1577           |                                           |                                                                                                                                                                                              |                    |                  |  |
| V <sub>ISO</sub>  | Withstand isolation voltage               | $V_{TEST} = V_{ISO} = 3000 \ V_{RMS}, t = 60 \ s. $ (qualification), $V_{TEST} = 1.2 \times V_{ISO} = 3600 \ V_{RMS}, t = 1 \ s. $ (100% production)                                         | 3000               | V <sub>RMS</sub> |  |

<sup>(1)</sup> Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed circuit board are used to help increase these specifications.

<sup>(2)</sup> This coupler is suitable for basic electrical insulation only within the maximum operating ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

<sup>(3)</sup> Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.

<sup>(4)</sup> Apparent charge is electrical discharge caused by a partial discharge (pd).

<sup>(5)</sup> All pins on each side of the barrier tied together creating a two-pin device.



#### 7.7 Safety-Related Certifications

| VDE                                                                                                                                                                                                | UL                                                        | CQC                                                                                                 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| Certified according to DIN V VDE V 0884-<br>11:2017-01 and DIN EN 61010-1 (VDE 0411-1):2011-07                                                                                                     | Recognized under UL 1577 Component<br>Recognition Program | Certified according to GB 4943.1-2011                                                               |
| Basic Insulation Maximum Transient<br>Overvoltage, 4242 V <sub>PK</sub> ;<br>Maximum Repetitive Peak Voltage, 990<br>V <sub>PK</sub> ;<br>Maximum Surge Isolation Voltage, 6000<br>V <sub>PK</sub> | Single protection, 3000 V <sub>RMS</sub>                  | Basic insulation, Altitude ≤ 5000 m, Tropical Climate, 660 V <sub>RMS</sub> maximum working voltage |
| Planned for certification                                                                                                                                                                          | Certificate Number: E181974                               | Planned for certification                                                                           |

# 7.8 Safety-Limiting Values

Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry.

|                | PARAMETER                          | TEST CONDITIONS                                                                                                                                                | SIDE                  | MIN | TYP | MAX  | UNIT |
|----------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----|------|------|
| I <sub>S</sub> | Safety output supply current       | $ \begin{array}{l} R_{\theta JA} = 68.5^{\circ} C/W, \ V_{VDDA/B} = 12 \ V, \ T_{J} = \\ 150^{\circ} C, \ T_{A} = 25^{\circ} C \\ See \ \fbox{1} \end{array} $ | DRIVER A,<br>DRIVER B |     |     | 75   | mA   |
|                |                                    |                                                                                                                                                                | INPUT                 |     |     | 15   |      |
| _              | Cafati avanlu navan                | $R_{\theta JA} = 68.5^{\circ}C/W, V_{VCCI} = 5.5 V, T_{J} =$                                                                                                   | DRIVER A              |     |     | 905  | \^/  |
| PS             | P <sub>S</sub> Safety supply power | 150°C, T <sub>A</sub> = 25°C<br>See 图 2                                                                                                                        | DRIVER B              |     |     | 905  | mW   |
|                |                                    |                                                                                                                                                                | TOTAL                 |     |     | 1825 |      |
| T <sub>S</sub> | Safety temperature <sup>(1)</sup>  |                                                                                                                                                                |                       |     |     | 150  | °C   |

<sup>(1)</sup> The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power respectively. The maximum limits of I<sub>S</sub> and P<sub>S</sub> should not be exceeded. These limits vary with the ambient temperature, T<sub>A</sub>.

The junction-to-air thermal resistance,  $R_{\theta JA}$ , in the *Thermal Information* table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:

 $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device.

 $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where  $T_{J(max)}$  is the maximum allowed junction temperature.

 $P_S = I_S \times V_I$ , where  $V_I$  is the maximum input voltage.



## 7.9 Electrical Characteristics

 $V_{VCCI}$  = 3.3 V or 5.0 V, 0.1- $\mu$ F capacitor from VCCI to GND and 1 $\mu$ F capacitor from VDDA/B to VSSA/B,  $V_{VDDA}$  =  $V_{VDDB}$  = 12 V, 1- $\mu$ F capacitor from VDDA and VDDB to VSSA and VSSB,  $T_A$  =  $-40^{\circ}$ C to +125°C, unless otherwise noted<sup>(1)(2)</sup>.

|                                                                          | PARAMETER                                                               | TEST CONDITIONS                                                                                                                                                                                  | MIN    | TYP   | MAX  | UNIT |
|--------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|------|------|
| SUPPLY CURR                                                              | ENTS                                                                    |                                                                                                                                                                                                  |        |       |      |      |
| I <sub>VCCI</sub>                                                        | VCCI quiescent current                                                  | V <sub>INA</sub> = 0 V, V <sub>INB</sub> = 0 V                                                                                                                                                   |        | 1.5   | 2.0  | mA   |
| I <sub>VDDA</sub> , I <sub>VDDB</sub>                                    | VDDA and VDDB quiescent current                                         | V <sub>INA</sub> = 0 V, V <sub>INB</sub> = 0 V                                                                                                                                                   |        | 1.0   | 1.8  | mA   |
| I <sub>VCCI</sub>                                                        | VCCI operating current                                                  | (f = 500 kHz) current per channel                                                                                                                                                                |        | 2.5   |      | mA   |
| I <sub>VDDA</sub> , I <sub>VDDB</sub>                                    | VDDA and VDDB operating current                                         | (f = 500 kHz) current per channel,<br>C <sub>OUT</sub> = 100 pF,<br>V <sub>VDDA</sub> , V <sub>VDDB</sub> = 12 V                                                                                 |        | 2.5   |      | mA   |
| VCC SUPPLY V                                                             | OLTAGE UNDERVOLTAGE THRES                                               | SHOLDS                                                                                                                                                                                           |        |       |      |      |
| V <sub>VCCI_ON</sub>                                                     | UVLO Rising threshold                                                   |                                                                                                                                                                                                  | 2.55   | 2.7   | 2.85 | V    |
| V <sub>VCCI_OFF</sub>                                                    | UVLO Falling threshold                                                  |                                                                                                                                                                                                  | 2.35   | 2.5   | 2.65 | V    |
| V <sub>VCCI_HYS</sub>                                                    | UVLO Threshold hysteresis                                               |                                                                                                                                                                                                  |        | 0.2   |      | V    |
|                                                                          | D SUPPLY VOLTAGE UNDERVOL                                               | TAGE THRESHOLDS (5-V UVLO Ve                                                                                                                                                                     | rsion) |       | ·    |      |
| V <sub>VDDA_ON</sub> ,<br>V <sub>VDDB_ON</sub>                           | UVLO Rising threshold                                                   |                                                                                                                                                                                                  | 5.0    | 5.5   | 5.9  | V    |
| V <sub>VDDA_OFF</sub> ,<br>V <sub>VDDB_OFF</sub>                         | UVLO Falling threshold                                                  |                                                                                                                                                                                                  | 4.7    | 5.2   | 5.6  | V    |
| V <sub>VDDA_HYS</sub> ,<br>V <sub>VDDB_HYS</sub>                         | UVLO Threshold hysteresis                                               |                                                                                                                                                                                                  |        | 0.3   |      | V    |
| UCC21220 VDD                                                             | SUPPLY VOLTAGE UNDERVOLTA                                               | AGE THRESHOLDS (8-V UVLO Vers                                                                                                                                                                    | sion)  |       |      |      |
| V <sub>VDDA_ON</sub> ,<br>V <sub>VDDB_ON</sub>                           | UVLO Rising threshold                                                   |                                                                                                                                                                                                  | 8      | 8.5   | 9    | V    |
| V <sub>VDDA_OFF</sub> ,<br>V <sub>VDDB_OFF</sub>                         | UVLO Falling threshold                                                  |                                                                                                                                                                                                  | 7.5    | 8     | 8.5  | V    |
| V <sub>VDDA_HYS</sub> ,<br>V <sub>VDDB_HYS</sub>                         | UVLO Threshold hysteresis                                               |                                                                                                                                                                                                  |        | 0.5   |      | V    |
| INA, INB AND D                                                           | ISABLE                                                                  |                                                                                                                                                                                                  |        |       |      |      |
| V <sub>INAH</sub> , V <sub>INBH</sub> ,<br>V <sub>DISH</sub>             | Input high threshold voltage                                            |                                                                                                                                                                                                  | 1.6    | 1.8   | 2    | V    |
| V <sub>INAL</sub> , V <sub>INBL</sub> ,<br>V <sub>DISL</sub>             | Input low threshold voltage                                             |                                                                                                                                                                                                  | 0.8    | 1     | 1.25 | V    |
| V <sub>INA_HYS</sub> ,<br>V <sub>INB_HYS</sub> ,<br>V <sub>DIS_HYS</sub> | Input threshold hysteresis                                              |                                                                                                                                                                                                  |        | 0.8   |      | V    |
| OUTPUT                                                                   |                                                                         |                                                                                                                                                                                                  |        |       |      |      |
| I <sub>OA+</sub> , I <sub>OB+</sub>                                      | Peak output source current                                              | $C_{VDD}$ = 10 $\mu$ F, $C_{LOAD}$ = 0.18 $\mu$ F, f = 1 kHz, bench measurement                                                                                                                  |        | 4     |      | Α    |
| I <sub>OA-</sub> , I <sub>OB-</sub>                                      | Peak output sink current                                                | $C_{VDD}$ = 10 $\mu$ F, $C_{LOAD}$ = 0.18 $\mu$ F, f = 1 kHz, bench measurement                                                                                                                  |        | 6     |      | А    |
| R <sub>OHA</sub> , R <sub>OHB</sub>                                      | Output resistance at high state                                         | I <sub>OUT</sub> = -10 mA, R <sub>OHA</sub> , R <sub>OHB</sub> do not represent drive pull-up performance. See t <sub>RISE</sub> in Switching Characteristics and Output Stage for more details. |        | 5     |      | Ω    |
| R <sub>OLA</sub> , R <sub>OLB</sub>                                      | Output resistance at low state                                          | I <sub>OUT</sub> = 10 mA                                                                                                                                                                         |        | 0.55  |      | Ω    |
| V <sub>OHA</sub> , V <sub>OHB</sub>                                      | Output voltage at high state                                            | V <sub>VDD</sub> = 12 V, I <sub>OUT</sub> = -10 mA                                                                                                                                               |        | 11.95 |      | V    |
| V <sub>OLA</sub> , V <sub>OLB</sub>                                      | Output voltage at low state                                             | V <sub>VDD</sub> = 12 V, I <sub>OUT</sub> = 10 mA                                                                                                                                                |        | 5.5   |      | mV   |
| V <sub>OAPDA</sub> , V <sub>OAPDB</sub>                                  | Driver output (V <sub>OUTA</sub> , V <sub>OUTB</sub> ) active pull down | V <sub>VDDA</sub> and V <sub>VDDB</sub> unpowered,<br>I <sub>OUTA</sub> , I <sub>OUTB</sub> = 200 mA                                                                                             |        | 1.75  | 2.1  | V    |
|                                                                          |                                                                         | +                                                                                                                                                                                                |        |       |      |      |

<sup>(1)</sup> Current direction in the testing conditions are defined to be positive into the pin and negative out of the specified terminal (unless otherwise noted).

<sup>(2)</sup> Parameters that has only typical values, are not production tested and guaranteed by design.



# 7.10 Switching Characteristics

 $V_{VCCI} = 3.3 \text{ V or } 5.5 \text{ V}, 0.1 \text{-}\mu\text{F}$  capacitor from VCCI to GND,  $V_{VDDA} = V_{VDDB} = 12 \text{ V}, 1 \text{-}\mu\text{F}$  capacitor from VDDA and VDDB to VSSA and VSSB, load capacitance  $C_{OUT} = 0$  pF,  $T_J = -40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ , unless otherwise noted<sup>(1)</sup>.

|                             | PARAMETER                                                                         | TEST CONDITIONS                                                                                 | MIN | TYP | MAX | UNIT  |
|-----------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| t <sub>RISE</sub>           | Output rise time, see 图 28                                                        | $C_{VDD}$ = 10 $\mu$ F, $C_{OUT}$ = 1.8 nF, $V_{VDDA}$ , $V_{VDDB}$ = 12 V, f = 1 kHz           |     | 5   | 16  | ns    |
| t <sub>FALL</sub>           | Output fall time, see 图 28                                                        | $C_{VDD}$ = 10 $\mu$ F, $C_{OUT}$ = 1.8 nF , $V_{VDDA}$ , $V_{VDDB}$ = 12 V, f = 1 kHz          |     | 6   | 12  | ns    |
| t <sub>PWmin</sub>          | Minimum input pulse width that passes to output, see 图 25 and 图 26                | Output does not change the state if input signal less than t <sub>PWmin</sub>                   |     | 10  | 20  | ns    |
| t <sub>PDHL</sub>           | Propagation delay at falling edge, see 图 27                                       | INx high threshold, $V_{\text{INH}}$ , to 10% of the output                                     |     | 28  | 40  | ns    |
| t <sub>PDLH</sub>           | Propagation delay at rising edge, see 图 27                                        | INx low threshold, V <sub>INL</sub> , to 90% of the output                                      |     | 28  | 40  | ns    |
| t <sub>PWD</sub>            | Pulse width distortion in each channel, see 图 27                                  | tpdlha - tpdhla ,  tpdlhb- tpdhlb                                                               |     |     | 5.5 | ns    |
| t <sub>DM</sub>             | Propagation delays matching,<br> tppLHA - tppLHB ,  tppHLA - tppHLB ,<br>see   27 | f = 1 MHz                                                                                       |     |     | 5   | ns    |
| t <sub>VCCI+ to</sub>       | VCCI Power-up Delay Time: UVLO<br>Rise to OUTA, OUTB,<br>See   30                 | INA or INB tied to VCCI                                                                         |     | 40  | 59  |       |
| t <sub>VDD+ to</sub><br>OUT | VDDA, VDDB Power-up Delay Time:<br>UVLO Rise to OUTA, OUTB<br>See   31            | INA or INB tied to VCCI                                                                         |     | 22  | 35  | μs    |
| CM <sub>H</sub>             | High-level common-mode transient immunity (See CMTI Testing)                      | Slew rate of GND vs. VSSA/B, INA and INB both are tied to GND or VCCI; V <sub>CM</sub> =1000 V; | 100 |     |     | V/ns  |
| CM <sub>L</sub>             | Low-level common-mode transient immunity (See CMTI Testing)                       | Slew rate of GND vs. VSSA/B, INA and INB both are tied to GND or VCCI; V <sub>CM</sub> =1000 V; | 100 |     |     | V/115 |

(1) Parameters that has only typical values, are not production tested and guaranteed by design.

# 7.11 Thermal Derating Curves





# TEXAS INSTRUMENTS

#### 7.12 Typical Characteristics





# Typical Characteristics (接下页)





# Typical Characteristics (接下页)





# Typical Characteristics (接下页)





#### 8 Parameter Measurement Information

#### 8.1 Minimum Pulses

A typical 5-ns deglitch filter removes small input pulses introduced by ground bounce or switching transients. To change the output stage on OUTA or OUTB, one has to assert longer pulses than  $t_{PW(min)}$ , typically 10 ns, to guarantee an output state change. see 25 and 26 for detailed information of the operation of deglitch filter.



# 8.2 Propagation Delay and Pulse Width Distortion

 $\boxtimes$  27 shows how one calculates pulse width distortion ( $t_{PWD}$ ) and delay matching ( $t_{DM}$ ) from the propagation delays of channels A and B. It can be measured by ensuring that both inputs are in phase.



图 27. Delay Matching and Pulse Width Distortion

#### 8.3 Rising and Falling Time

8 Shows the criteria for measuring rising (t<sub>RISE</sub>) and falling (t<sub>FALL</sub>) times. For more information on how short rising and falling times are achieved see Output Stage



图 28. Rising and Falling Time Criteria



#### 8.4 Input and Disable Response Time

图 29 shows the response time of the disable function. For more information, see Disable Pin.



图 29. Disable Pin Timing

# 8.5 Power-up UVLO Delay to OUTPUT

Before the driver is ready to deliver a proper output state, there is a power-up delay from the UVLO rising edge to output and it is defined as  $t_{VCCI+ to OUT}$  for VCCI UVLO, which is 40 µs typically, and  $t_{VDD+ to OUT}$  for VDD UVLO, which is 22 µs typically. It is recommended to consider proper margin before launching PWM signal after the driver VCCI and VDD bias supply is ready. 30 and 31 show the power-up UVLO delay timing diagram for VCCI and VDD.

If INA or INB are active before VCCI or VDD have crossed above their respective on thresholds, the output will not update until  $t_{VCCI+\ to\ OUT}$  or  $t_{VDD+\ to\ OUT}$  after VCCI or VDD crossing its UVLO rising threshold. However, when either VCCI or VDD receive a voltage less than their respective off thresholds, there is <1 $\mu$ s delay, depending on the voltage slew rate on the supply pins, before the outputs are held low. This asymmetric delay is designed to ensure safe operation during VCCI or VDD brownouts.





# 8.6 CMTI Testing

■ 32 is a simplified diagram of the CMTI testing configuration.



Copyright © 2017, Texas Instruments Incorporated

图 32. Simplified CMTI Testing Setup



# 9 Detailed Description

#### 9.1 Overview

In order to switch power transistors rapidly and reduce switching power losses, high-current gate drivers are often placed between the output of control devices and the gates of power transistors. There are several instances where controllers are not capable of delivering sufficient current to drive the gates of power transistors. This is especially the case with digital controllers, since the input signal from the digital controller is often a 3.3-V logic signal capable of only delivering a few mA.

The UCC21220, UCC21220A are flexible dual gate drivers which can be configured to fit a variety of power supply and motor drive topologies, as well as drive several types of transistors. UCC21220 and UCC21220A have many features that allow it to integrate well with control circuitry and protect the gates it drives such as: disable pin, and under voltage lock out (UVLO) for both input and output voltages. The UCC21220, UCC21220A also hold its outputs low when the inputs are left open or when the input pulse is not wide enough. The driver inputs are CMOS and TTL compatible for interfacing with digital and analog power controllers alike. Each channel is controlled by its respective input pins (INA and INB), allowing full and independent control of each of the outputs.

## 9.2 Functional Block Diagram





#### 9.3 Feature Description

#### 9.3.1 VDD, VCCI, and Under Voltage Lock Out (UVLO)

The UCC21220 and UCC21220A have an internal under voltage lock out (UVLO) protection feature on the supply circuit blocks between the VDD and VSS pins for both outputs. When the VDD bias voltage is lower than  $V_{VDD\_ON}$  at device start-up or lower than  $V_{VDD\_OFF}$  after start-up, the VDD UVLO feature holds the effected output low, regardless of the status of the input pins (INA and INB).

When the output stages of the driver are in an unbiased or UVLO condition, the driver outputs are held low by an active clamp circuit that limits the voltage rise on the driver outputs (Illustrated in ₹ 33). In this condition, the upper PMOS is resistively held off by R<sub>Hi-Z</sub> while the lower NMOS gate is tied to the driver output through R<sub>CLAMP</sub>. In this configuration, the output is effectively clamped to the threshold voltage of the lower NMOS device, typically around 1.5V, when no bias power is available.



图 33. Simplified Representation of Active Pull Down Feature

The VDD UVLO protection has a hysteresis feature ( $V_{VDD\_HYS}$ ). This hysteresis prevents chatter when there is ground noise from the power supply. Also this allows the device to accept small drops in bias voltage, which is bound to happen when the device starts switching and operating current consumption increases suddenly.

The input side of the UCC21220 and UCC21220A also have an internal under voltage lock out (UVLO) protection feature. The device isn't active unless the voltage, VCCI, is going to exceed  $V_{VCCI\_ON}$  on start up. And a signal will cease to be delivered when that pin receives a voltage less than  $V_{VCCI\_OFF}$ . And, just like the UVLO for VDD, there is hystersis ( $V_{VCCI\_HYS}$ ) to ensure stable operation.

表 1. VCCI UVLO Feature Logic

| CONDITION                                              | INF | PUTS | OUTPUTS |      |  |
|--------------------------------------------------------|-----|------|---------|------|--|
|                                                        | INA | INB  | OUTA    | OUTB |  |
| VCCI-GND < V <sub>VCCI_ON</sub> during device start up | Н   | L    | L       | L    |  |
| VCCI-GND < V <sub>VCCI_ON</sub> during device start up | L   | Н    | L       | L    |  |
| VCCI-GND < V <sub>VCCI_ON</sub> during device start up | Н   | Н    | L       | L    |  |
| VCCI-GND < V <sub>VCCI_ON</sub> during device start up | L   | L    | L       | L    |  |
| VCCI-GND < V <sub>VCCI_OFF</sub> after device start up | Н   | L    | L       | L    |  |
| VCCI-GND < V <sub>VCCI_OFF</sub> after device start up | L   | Н    | L       | L    |  |
| VCCI-GND < V <sub>VCCI_OFF</sub> after device start up | Н   | Н    | L       | L    |  |
| VCCI-GND < V <sub>VCCI OFF</sub> after device start up | L   | L    | L       | L    |  |



#### 表 2. VDD UVLO Feature Logic

| CONDITION                                            | INI | PUTS | OUTPUTS |      |  |
|------------------------------------------------------|-----|------|---------|------|--|
|                                                      | INA | INB  | OUTA    | OUTB |  |
| VDD-VSS < V <sub>VDD_ON</sub> during device start up | Н   | L    | L       | L    |  |
| VDD-VSS < V <sub>VDD_ON</sub> during device start up | L   | Н    | L       | L    |  |
| VDD-VSS < V <sub>VDD_ON</sub> during device start up | Н   | Н    | L       | L    |  |
| VDD-VSS < V <sub>VDD_ON</sub> during device start up | L   | L    | L       | L    |  |
| VDD-VSS < V <sub>VDD_OFF</sub> after device start up | Н   | L    | L       | L    |  |
| VDD-VSS < V <sub>VDD_OFF</sub> after device start up | L   | Н    | L       | L    |  |
| VDD-VSS < V <sub>VDD_OFF</sub> after device start up | Н   | Н    | L       | L    |  |
| VDD-VSS < V <sub>VDD_OFF</sub> after device start up | L   | L    | L       | L    |  |

#### 9.3.2 Input and Output Logic Table

Assume VCCI, VDDA, VDDB are powered up (see VDD, VCCI, and Under Voltage Lock Out (UVLO) for more information on UVLO operation modes), 表 3 shows the operation with INA, INB and DIS and the corresponding output state.

# 表 3. INPUT/OUTPUT Logic Table(1)

|           |           |                |           |      | •                                                                                                                                                      |
|-----------|-----------|----------------|-----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| INP       | UTS       | DIC            | OUTI      | PUTS | NOTE                                                                                                                                                   |
| INA       | INB       | DIS            | OUTA OUTB |      | NOTE                                                                                                                                                   |
| L         | L         | L or Left Open | ┙         | L    | Disables both driver outputs if asserted high, enables if set low or left                                                                              |
| L         | Н         | L or Left Open | L         | Н    | open. This pin is pulled low internally if left open. It is recommended to tie this pin to ground if not used to achieve better noise immunity. Bypass |
| Н         | L         | L or Left Open | Н         | L    | using a ≈1nF low ESR/ESL capacitor close to DIS pin when connecting to                                                                                 |
| Н         | Н         | L or Left Open | Н         | Н    | a μC with distance.                                                                                                                                    |
| Left Open | Left Open | L or Left Open | L         | L    | It is recommended to tie INA/INB to ground if not used to achieve better noise immunity.                                                               |
| Х         | Х         | Н              | L         | L    | -                                                                                                                                                      |

<sup>(1) &</sup>quot;X" means L, H or left open.

#### 9.3.3 Input Stage

The input pins (INA, INB, and DIS) of UCC21220 and UCC21220A are based on a TTL and CMOS compatible input-threshold logic that is totally isolated from the VDD supply voltage. The input pins are easy to drive with logic-level control signals (such as those from 3.3-V micro-controllers), since the UCC21220 and UCC21220A have a typical high threshold ( $V_{INAH}$ ) of 1.8 V and a typical low threshold of 1 V, which vary little with temperature (see 2 12 and 2 16). A wide hysterisis ( $V_{INA_HYS}$ ) of 0.8 V makes for good noise immunity and stable operation. If any of the inputs are ever left open, internal pull-down resistors force the pin low. These resistors are typically 200 k $\Omega$  for INA/B and 50 k $\Omega$  for DIS (See Functional Block Diagram). However, it is still recommended to ground an input if it is not being used.

Since the input side of UCC21220 or UCC21220A are isolated from the output drivers, the input signal amplitude can be larger or smaller than VDD, provided that it doesn't exceed the recommended limit. This allows greater flexibility when integrating with control signal sources, and allows the user to choose the most efficient VDD for their MOSFET/IGBT gate. That said, the amplitude of any signal applied to INA or INB must *never* be at a voltage higher than VCCI.



#### 9.3.4 Output Stage

The UCC21220 and UCC21220A output stages feature a pull-up structure which delivers the highest peak-source current when it is most needed, during the Miller plateau region of the power-switch turn on transition (when the power switch drain or collector voltage experiences dV/dt). The output stage pull-up structure features a P-channel MOSFET and an additional *Pull-Up* N-channel MOSFET in parallel. The function of the N-channel MOSFET is to provide a boost in the peak-sourcing current, enabling fast turn on. This is accomplished by briefly turning on the N-channel MOSFET during a narrow instant when the output is changing states from low to high. The on-resistance of this N-channel MOSFET ( $R_{NMOS}$ ) is approximately 1.47  $\Omega$  when activated.

The R<sub>OH</sub> parameter is a DC measurement and it is representative of the on-resistance of the P-channel device only. This is because the *Pull-Up* N-channel device is held in the off state in DC condition and is turned on only for a brief instant when the output is changing states from low to high. Therefore the effective resistance of the UCC21220 and UCC21220A pull-up stage during this brief turn-on phase is much lower than what is represented by the R<sub>OH</sub> parameter.

The pull-down structure of the UCC21220 and UCC21220A are composed of an N-channel MOSFET. The R<sub>OL</sub> parameter, which is also a DC measurement, is representative of the impedance of the pull-down state in the device. Both outputs of the UCC21220 and UCC21220A are capable of delivering 4-A peak source and 6-A peak sink current pulses. The output voltage swings between VDD and VSS provides rail-to-rail operation, thanks to the MOS-out stage which delivers very low drop-out.



图 34. Output Stage



#### 9.3.5 Diode Structure in UCC21220 and UCC21220A

₹ 35 illustrates the multiple diodes involved in the ESD protection components. This provides a pictorial representation of the absolute maximum rating for the device.



图 35. ESD Structure

#### 9.4 Device Functional Modes

#### 9.4.1 Disable Pin

Setting the DIS pin high shuts down both outputs simultaneously. Pull the DIS pin low (or left open) allows UCC21220 and UCC21220A to operate normally. The DIS pin is quite responsive, as far as propagation delay and other switching parameters are concerned (See § 22). The DIS pin is only functional (and necessary) when VCCI stays above the UVLO threshold. It is recommended to tie this pin to GND if the DIS pin is not used to achieve better noise immunity.



# 10 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 10.1 Application Information

The UCC21220 and UCC21220A effectively combine both isolation and buffer-drive functions. The flexible, universal capability of the UCC21220 (with up to 5.5-V VCCI and 18-V VDDA/VDDB) allows the device to be used as a low-side, high-side, high-side/low-side or half-bridge driver for MOSFETs, IGBTs or GaN transistor. With integrated components, advanced protection features (UVLO and disable) and optimized switching performance; the UCC21220 and UCC21220A enable designers to build smaller, more robust designs for enterprise, telecom, automotive, and industrial applications with a faster time to market.

# 10.2 Typical Application

The circuit in \( \begin{align\*} 36 \) shows a reference design with UCC21220 or UCC21220A driving a typical half-bridge configuration which could be used in several popular power converter topologies such as synchronous buck, synchronous boost, half-bridge/full bridge isolated topologies, and 3-phase motor drive applications.



图 36. Typical Application Schematic



# Typical Application (接下页)

#### 10.2.1 Design Requirements

表 4 lists reference design parameters for the example application: UCC21220 or UCC21220A driving 650-V MOSFETs in a high side-low side configuration.

| >            |                                   |  |  |  |  |  |  |  |
|--------------|-----------------------------------|--|--|--|--|--|--|--|
| VALUE        | UNITS                             |  |  |  |  |  |  |  |
| IPP65R150CFD | -                                 |  |  |  |  |  |  |  |
| 5.0          | V                                 |  |  |  |  |  |  |  |
| 12           | V                                 |  |  |  |  |  |  |  |
| 3.3          | V                                 |  |  |  |  |  |  |  |
| 100          | kHz                               |  |  |  |  |  |  |  |
| 400          | V                                 |  |  |  |  |  |  |  |
|              | VALUE IPP65R150CFD 5.0 12 3.3 100 |  |  |  |  |  |  |  |

表 4. UCC21220 and UCC21220A Design Requirements

#### 10.2.2 Detailed Design Procedure

#### 10.2.2.1 Designing INA/INB Input Filter

It is recommended that users avoid shaping the signals to the gate driver in an attempt to slow down (or delay) the signal at the output. However, a small input  $R_{IN}$ - $C_{IN}$  filter can be used to filter out the ringing introduced by non-ideal layout or long PCB traces.

Such a filter should use an  $R_{IN}$  in the range of 0  $\Omega$  to100  $\Omega$  and a  $C_{IN}$  between 10 pF and 100 pF. In the example, an  $R_{IN}$  = 51  $\Omega$  and a  $C_{IN}$  = 33 pF are selected, with a corner frequency of approximately 100 MHz.

When selecting these components, it is important to pay attention to the trade-off between good noise immunity and propagation delay.

#### 10.2.2.2 Select External Bootstrap Diode and its Series Resistor

The bootstrap capacitor is charged by VDD through an external bootstrap diode every cycle when the low side transistor turns on. Charging the capacitor involves high-peak currents, and therefore transient power dissipation in the bootstrap diode may be significant. Conduction loss also depends on the diode's forward voltage drop. Both the diode conduction losses and reverse recovery losses contribute to the total losses in the gate driver circuit.

When selecting external bootstrap diodes, it is recommended that one chose high voltage, fast recovery diodes or SiC Schottky diodes with a low forward voltage drop and low junction capacitance in order to minimize the loss introduced by reverse recovery and related grounding noise bouncing. In the example, the DC-link voltage is 400  $V_{DC}$ . The voltage rating of the bootstrap diode should be higher than the DC-link voltage with a good margin. Therefore, a 600-V ultrafast diode, MURA160T3G, is chosen in this example.

A bootstrap resistor,  $R_{BOOT}$ , is used to reduce the inrush current in  $D_{BOOT}$  and limit the ramp up slew rate of voltage of VDDA-VSSA during each switching cycle, especially when the VSSA(SW) pin has an excessive negative transient voltage. The recommended value for  $R_{BOOT}$  is between 1  $\Omega$  and 20  $\Omega$  depending on the diode used. In the example, a current limiting resistor of 2.2  $\Omega$  is selected to limit the inrush current of bootstrap diode. The estimated worst case peak current through  $D_{Boot}$  is,

$$I_{DBoot(pk)} = \frac{V_{DD} - V_{BDF}}{R_{Boot}} = \frac{12V - 1.5V}{2.7\Omega} \approx 4A$$

where

V<sub>BDF</sub> is the estimated bootstrap diode forward voltage drop around 4 A.

(1)



#### 10.2.2.3 Gate Driver Output Resistor

The external gate driver resistors, R<sub>ON</sub>/R<sub>OFF</sub>, are used to:

- 1. Limit ringing caused by parasitic inductances/capacitances.
- Limit ringing caused by high voltage/current switching dv/dt, di/dt, and body-diode reverse recovery.
- 3. Fine-tune gate drive strength, i.e. peak sink and source current to optimize the switching loss.
- 4. Reduce electromagnetic interference (EMI).

As mentioned in Output Stage, the UCC21220 and UCC21220A have a pull-up structure with a P-channel MOSFET and an additional *pull-up* N-channel MOSFET in parallel. The combined peak source current is 4 A. Therefore, the peak source current can be predicted with:

$$I_{OA+} = min \left( 4A, \frac{V_{DD} - V_{BDF}}{R_{NMOS} || R_{OH} + R_{ON} + R_{GFET\_Int}} \right)$$

$$I_{OB+} = min \left( 4A, \frac{V_{DD}}{R_{NMOS} || R_{OH} + R_{ON} + R_{GFET\_Int}} \right)$$
(2)

where

- R<sub>ON</sub>: External turn-on resistance.
- R<sub>GFET\_INT</sub>: Power transistor internal gate resistance, found in the power transistor datasheet.
- I<sub>O+</sub> = Peak source current The minimum value between 4 A, the gate driver peak source current, and the calculated value based on the gate drive loop resistance.

In this example:

$$I_{OA+} = \frac{V_{DD} - V_{BDF}}{R_{NMOS} || R_{OH} + R_{ON} + R_{GFET\_Int}} = \frac{12V - 0.8V}{1.47\Omega || 5\Omega + 2.2\Omega + 1.5\Omega} \approx 2.3A$$
(4)

$$I_{OB+} = \frac{V_{DD}}{R_{NMOS} || R_{OH} + R_{ON} + R_{GFET\_Int}} = \frac{12V}{1.47\Omega || 5\Omega + 2.2\Omega + 1.5\Omega} \approx 2.5A$$
(5)

Therefore, the high-side and low-side peak source current is 2.3 A and 2.5 A respectively. Similarly, the peak sink current can be calculated with:

$$I_{OA-} = min \left( 6A, \frac{V_{DD} - V_{BDF} - V_{GDF}}{R_{OL} + R_{OFF} || R_{ON} + R_{GFET\_Int}} \right)$$

$$I_{OB-} = min \left( 6A, \frac{V_{DD} - V_{GDF}}{R_{OL} + R_{OFF} || R_{ON} + R_{GFET\_Int}} \right)$$
(6)

where

- R<sub>OFF</sub>: External turn-off resistance, R<sub>OFF</sub>=0 in this example;
- V<sub>GDF</sub>: The anti-parallel diode forward voltage drop which is in series with R<sub>OFF</sub>. The diode in this example is an MSS1P4.
- I<sub>O</sub>: Peak sink current the minimum value between 6 A, the gate driver peak sink current, and the calculated value based on the gate drive loop resistance.



In this example,

$$I_{OA-} = \frac{V_{DD} - V_{BDF} - V_{GDF}}{R_{OL} + R_{OFF} \parallel R_{ON} + R_{GFET\_Int}} = \frac{12V - 0.8V - 0.85V}{0.55\Omega + 0\Omega + 1.5\Omega} \approx 5.0A \tag{8}$$

$$I_{OB-} = \frac{V_{DD} - V_{GDF}}{R_{OL} + R_{OFF} || R_{ON} + R_{GFET\_Int}} = \frac{12V - 0.85V}{0.55\Omega + 0\Omega + 1.5\Omega} \approx 5.4A \tag{9}$$

Therefore, the high-side and low-side peak sink current is 5.0 A and 5.4A respectively.

Importantly, the estimated peak current is also influenced by PCB layout and load capacitance. Parasitic inductance in the gate driver loop can slow down the peak gate driver current and introduce overshoot and undershoot. Therefore, it is strongly recommended that the gate driver loop should be minimized. On the other hand, the peak source/sink current is dominated by loop parasitics when the load capacitance (C<sub>ISS</sub>) of the power transistor is very small (typically less than 1 nF), because the rising and falling time is too small and close to the parasitic ringing period.

#### 10.2.2.4 Estimating Gate Driver Power Loss

The total loss,  $P_G$ , in the gate driver subsystem includes the power losses of the UCC21220 and UCC21220A ( $P_{GD}$ ) and the power losses in the peripheral circuitry, such as the external gate drive resistor. Bootstrap diode loss is not included in  $P_G$  and not discussed in this section.

P<sub>GD</sub> is the key power loss which determines the thermal safety-related limits of the UCC21220 and UCC21220A, and it can be estimated by calculating losses from several components.

The first component is the static power loss,  $P_{GDQ}$ , which includes quiescent power loss on the driver as well as driver self-power consumption when operating with a certain switching frequency.  $P_{GDQ}$  is measured on the bench with no load connected to OUTA and OUTB at a given VCCI, VDDA/VDDB, switching frequency and ambient temperature. 85 5 and 85 8 shows the operating current consumption vs. operating frequency with no load. In this example,  $V_{VCCI} = 5$  V and  $V_{VDD} = 12$  V. The current on each power supply, with INA/INB switching from 0 V to 3.3 V at 100 kHz is measured to be  $I_{VCCI} \approx 2.5$  mA, and  $I_{VDDA} = I_{VDDB} \approx 1.5$  mA. Therefore, the  $P_{GDQ}$  can be calculated with

$$P_{GDQ} = V_{VCCI} \times I_{VCCI} + V_{VDDA} \times I_{DDA} + V_{VDDB} \times I_{DDB} = 50 \text{mW}$$
(10)

The second component is switching operation loss,  $P_{GDO}$ , with a given load capacitance which the driver charges and discharges the load during each switching cycle. Total dynamic loss due to load switching,  $P_{GSW}$ , can be estimated with

$$P_{GSW} = 2 \times V_{DD} \times Q_G \times f_{SW}$$

where

• 
$$Q_G$$
 is the gate charge of the power transistor. (11)

If a split rail is used to turn on and turn off, then VDD is going to be equal to difference between the positive rail to the negative rail.

So, for this example application:

$$P_{GSW} = 2 \times 12V \times 100nC \times 100kHz = 240mW$$
 (12)

27



 $Q_G$  represents the total gate charge of the power transistor switching 480 V at 14 A provided by the datasheet, and is subject to change with different testing conditions. The UCC21220 and UCC21220A gate driver loss on the output stage,  $P_{GDO}$ , is part of  $P_{GSW}$ .  $P_{GDO}$  will be equal to  $P_{GSW}$  if the external gate driver resistances are zero, and all the gate driver loss is dissipated inside the UCC21220 and UCC21220A. If there are external turn-on and turn-off resistances, the total loss will be distributed between the gate driver pull-up/down resistances and external gate resistances. Importantly, the pull-up/down resistance is a linear and fixed resistance if the source/sink current is not saturated to 4 A/6 A, however, it will be non-linear if the source/sink current is saturated. Therefore,  $P_{GDO}$  is different in these two scenarios.

## Case 1 - Linear Pull-Up/Down Resistor:

$$P_{GDO} = \frac{P_{GSW}}{2} \times \left( \frac{R_{OH} || R_{NMOS}}{R_{OH} || R_{NMOS} + R_{ON} + R_{GFET\_Int}} + \frac{R_{OL}}{R_{OL} + R_{OFF} || R_{ON} + R_{GFET\_Int}} \right)$$
(13)

In this design example, all the predicted source/sink currents are less than 4 A/6 A, therefore, the UCC21220 and UCC21220A gate driver loss can be estimated with:

$$P_{GDO} = \frac{240 \text{mW}}{2} \times \left( \frac{5\Omega \| 1.47\Omega}{5\Omega \| 1.47\Omega + 2.2\Omega + 1.5\Omega} + \frac{0.55\Omega}{0.55\Omega + 0\Omega + 1.5\Omega} \right) \approx 60 \text{mW}$$
(14)

#### Case 2 - Nonlinear Pull-Up/Down Resistor:

$$P_{GDO} = 2 \times f_{SW} \times \left[ 4A \times \int\limits_{0}^{T_{R\_Sys}} \left( V_{DD} - V_{OUTA/B} \left( t \right) \right) dt + 6A \times \int\limits_{0}^{T_{F\_Sys}} V_{OUTA/B} \left( t \right) dt \right]$$

where

V<sub>OUTA/B</sub>(t) is the gate driver OUTA and OUTB pin voltage during the turn on and off transient, and it can be simplified that a constant current source (4 A at turn-on and 6 A at turn-off) is charging/discharging a load capacitor. Then, the V<sub>OUTA/B</sub>(t) waveform will be linear and the T<sub>R\_Sys</sub> and T<sub>F\_Sys</sub> can be easily predicted. (15)

For some scenarios, if only one of the pull-up or pull-down circuits is saturated and another one is not, the  $P_{GDO}$  will be a combination of Case 1 and Case 2, and the equations can be easily identified for the pull-up and pull-down based on the above discussion. Therefore, total gate driver loss dissipated in the gate driver UCC21220 and UCC21220A,  $P_{GD}$ , is:

$$P_{GD} = P_{GDQ} + P_{GDO} \tag{16}$$

which is equal to 127 mW in the design example.

#### 10.2.2.5 Estimating Junction Temperature

The junction temperature (T<sub>J</sub>) of the UCC21220 and UCC21220A can be estimated with:

$$T_J = T_C + \Psi_{JT} \times P_{GD}$$

where

T<sub>C</sub> is the UCC21220 and UCC21220A case-top temperature measured with a thermocouple or some other instrument, ψ<sub>JT</sub> is the junction-to-top characterization parameter from the Thermal Information table. Importantly, ψ<sub>JT</sub> is developed based on JEDEC standard PCB board and it is subject to change when the PCB board layout is different. For more information, please visit application report - semiconductor and IC package thermal metrics.

Using the junction-to-top characterization parameter  $(\Psi_{JT})$  instead of the junction-to-case thermal resistance  $(R_{\Theta JC})$  can greatly improve the accuracy of the junction temperature estimation. The majority of the thermal energy of most ICs is released into the PCB through the package leads, whereas only a small percentage of the total energy is released through the top of the case (where thermocouple measurements are usually conducted).  $R_{\Theta JC}$  can only be used effectively when most of the thermal energy is released through the case, such as with metal packages or when a heatsink is applied to an IC package. In all other cases, use of  $R_{\Theta JC}$  will inaccurately



estimate the true junction temperature.  $\Psi_{JT}$  is experimentally derived by assuming that the amount of energy leaving through the top of the IC will be similar in both the testing environment and the application environment. As long as the recommended layout guidelines are observed, junction temperature estimates can be made accurately to within a few degrees Celsius. For more information, see the Layout Guidelines and Semiconductor and IC Package Thermal Metrics application report.

#### 10.2.2.6 Selecting VCCI, VDDA/B Capacitor

Bypass capacitors for VCCI, VDDA, and VDDB are essential for achieving reliable performance. It is recommended that one choose low ESR and low ESL surface-mount multi-layer ceramic capacitors (MLCC) with sufficient voltage ratings, temperature coefficients and capacitance tolerances. Importantly, DC bias on an MLCC will impact the actual capacitance value. For example, a 25-V,  $1-\mu F$  X7R capacitor is measured to be only 500 nF when a DC bias of 15  $V_{DC}$  is applied.

#### 10.2.2.6.1 Selecting a VCCI Capacitor

A bypass capacitor connected to VCCI supports the transient current needed for the primary logic and the total current consumption, which is only a few mA. Therefore, a 25-V MLCC with over 100 nF is recommended for this application. If the bias power supply output is a relatively long distance from the VCCI pin, a tantalum or electrolytic capacitor, with a value over 1 µF, should be placed in parallel with the MLCC.

#### 10.2.2.6.2 Selecting a VDDA (Bootstrap) Capacitor

A VDDA capacitor, also referred to as a *bootstrap capacitor* in bootstrap power supply configurations, allows for gate drive current transients up to 6 A, and needs to maintain a stable gate drive voltage for the power transistor.

The total charge needed per switching cycle can be estimated with

$$Q_{Total} = Q_G + \frac{I_{VDD} @ 100 kHz \left(No \ Load\right)}{f_{SW}} = 100 nC + \frac{1.5 mA}{100 kHz} = 115 nC$$

where

- Q<sub>G</sub>: Gate charge of the power transistor.
- I<sub>VDD</sub>: The channel self-current consumption with no load at 100kHz.

Therefore, the absolute minimum C<sub>Boot</sub> requirement is:

$$C_{Boot} = \frac{Q_{Total}}{\Delta V_{VDDA}} = \frac{115nC}{0.5V} = 230nF$$

where

In practice, the value of  $C_{Boot}$  is greater than the calculated value. This allows for the capacitance shift caused by the DC bias voltage and for situations where the power stage would otherwise skip pulses due to load transients. Therefore, it is recommended to include a safety-related margin in the  $C_{Boot}$  value and place it as close to the VDD and VSS pins as possible. A 50-V 1- $\mu$ F capacitor is chosen in this example.

$$C_{Boot} = 1 \mu F$$
 (20)

To further lower the AC impedance for a wide frequency range, it is recommended to have bypass capacitor with a low capacitance value, in this example a 100 nF, in parallel with  $C_{Boot}$  to optimize the transient performance.

注

Too large  $C_{BOOT}$  is not good.  $C_{BOOT}$  may not be charged within the first few cycles and  $V_{BOOT}$  could stay below UVLO. As a result, the high-side FET does not follow input signal command. Also during initial  $C_{BOOT}$  charging cycles, the bootstrap diode has highest reverse recovery current and losses.



#### 10.2.2.6.3 Select a VDDB Capacitor

Chanel B has the same current requirements as Channel A, Therefore, a VDDB capacitor (Shown as  $C_{VDD}$  in  $\boxtimes$  36) is needed. In this example with a bootstrap configuration, the VDDB capacitor will also supply current for VDDA through the bootstrap diode. A 50-V, 10- $\mu$ F MLCC and a 50-V, 220-nF MLCC are chosen for  $C_{VDD}$ . If the bias power supply output is a relatively long distance from the VDDB pin, a tantalum or electrolytic capacitor with a value over 10  $\mu$ F, should be used in parallel with  $C_{VDD}$ .

#### 10.2.2.7 Application Circuits with Output Stage Negative Bias

When parasitic inductances are introduced by non-ideal PCB layout and long package leads (e.g. TO-220 and TO-247 type packages), there could be ringing in the gate-source drive voltage of the power transistor during high di/dt and dv/dt switching. If the ringing is over the threshold voltage, there is the risk of unintended turn-on and even shoot-through. Applying a negative bias on the gate drive is a popular way to keep such ringing below the threshold. Below are a few examples of implementing negative gate drive bias.

₹ 37 shows the first example with negative bias turn-off on the channel-A driver using a Zener diode on the isolated power supply output stage. The negative bias is set by the Zener diode voltage. If the isolated power supply,  $V_A$ , is equal to 17 V, the turn-off voltage will be −5.1 V and turn-on voltage will be 17 V − 5.1 V ≈ 12 V. The channel-B driver circuit is the same as channel-A, therefore, this configuration needs two power supplies for a half-bridge configuration, and there will be steady state power consumption from  $R_Z$ .



图 37. Negative Bias with Zener Diode on Iso-Bias Power Supply Output



 $\boxtimes$  38 shows another example which uses two supplies (or single-input-double-output power supply). Power supply  $V_{A+}$  determines the positive drive output voltage and  $V_{A-}$  determines the negative turn-off voltage. The configuration for channel B is the same as channel A. This solution requires more power supplies than the first example, however, it provides more flexibility when setting the positive and negative rail voltages.



图 38. Negative Bias with Two Iso-Bias Power Supplies



The last example, shown in 39, is a single power supply configuration and generates negative bias through a Zener diode in the gate drive loop. The benefit of this solution is that it only uses one power supply and the bootstrap power supply can be used for the high side drive. This design requires the least cost and design effort among the three solutions. However, this solution has limitations:

- 1. The negative gate drive bias is not only determined by the Zener diode, but also by the duty cycle, which means the negative bias voltage will change when the duty cycle changes. Therefore, converters with a fixed duty cycle (~50%) such as variable frequency resonant convertors or phase shift convertors which favor this solution.
- 2. The high side VDDA-VSSA must maintain enough voltage to stay in the recommended power supply range, which means the low side switch must turn-on or have free-wheeling current on the body (or anti-parallel) diode for a certain period during each switching cycle to refresh the bootstrap capacitor. Therefore, a 100% duty cycle for the high side is not possible unless there is a dedicated power supply for the high side, like in the other two example circuits.



图 39. Negative Bias with Single Power Supply and Zener Diode in Gate Drive Path



#### 10.2.3 Application Curves

Channel 1 (Yellow): INA pin signal.

Channel 2 (Blue): INB pin signal.

Channel 3 (Pink): Gate-source signal on the high side power transistor.

Channel 4 (Green): Gate-source signal on the low side power transistor.

In \$\bigsep\$ 40, INA and INB are sent complimentary 3.3-V, 20%/80% duty-cycle signals with 200ns deadtime. The gate drive signals on the power transistor have a 200-ns dead time with 400V high voltage on the DC-Link, shown in the measurement section of \$\bigsep\$ 40. Note that with high voltage present, lower bandwidth differential probes are required, which limits the achievable accuracy of the measurement.





# 11 Power Supply Recommendations

The recommended input supply voltage (VCCI) for UCC21220 and UCC21220A is between 3 V and 5.5 V. The output bias supply voltage (VDDA/VDDB) range from 9.2V to 18V. The lower end of this bias supply range is governed by the internal under voltage lockout (UVLO) protection feature of each device. One mustn't let VDD or VCCI fall below their respective UVLO thresholds (For more information on UVLO see VDD, VCCI, and Under Voltage Lock Out (UVLO)). The upper end of the VDDA/VDDB range depends on the maximum gate voltage of the power device being driven by UCC21220 and UCC21220A. The UCC21220 and UCC21220A have a recommended maximum VDDA/VDDB of 18 V.

A local bypass capacitor should be placed between the VDD and VSS pins. This capacitor should be positioned as close to the device as possible. A low ESR, ceramic surface mount capacitor is recommended. It is further suggested that one place two such capacitors: one with a value of ≈10-µF for device biasing, and an additional ≤100-nF capacitor in parallel for high frequency filtering..

Similarly, a bypass capacitor should also be placed between the VCCI and GND pins. Given the small amount of current drawn by the logic circuitry within the input side of UCC21220 and UCC21220A, this bypass capacitor has a minimum recommended value of 100 nF.



# 12 Layout

## 12.1 Layout Guidelines

Consider these PCB layout guidelines for in order to achieve optimum performance for the UCC21220 and UCC21220A.

#### 12.1.1 Component Placement Considerations

- Low-ESR and low-ESL capacitors must be connected close to the device between the VCCI and GND pins and between the VDD and VSS pins to support high peak currents when turning on the external power transistor.
- To avoid large negative transients on the switch node VSSA (HS) pin, the parasitic inductances between the source of the top transistor and the source of the bottom transistor must be minimized.
- It is recommended to bypass using a ≥1-nF low ESR/ESL capacitor, C<sub>DIS</sub>, close to DIS pin when connecting to a μC with distance

#### 12.1.2 Grounding Considerations

- It is essential to confine the high peak currents that charge and discharge the transistor gates to a minimal
  physical area. This will decrease the loop inductance and minimize noise on the gate terminals of the
  transistors. The gate driver must be placed as close as possible to the transistors.
- Pay attention to high current path that includes the bootstrap capacitor, bootstrap diode, local VSSB-referenced bypass capacitor, and the low-side transistor body/anti-parallel diode. The bootstrap capacitor is recharged on a cycle-by-cycle basis through the bootstrap diode by the VDD bypass capacitor. This recharging occurs in a short time interval and involves a high peak current. Minimizing this loop length and area on the circuit board is important for ensuring reliable operation.

## 12.1.3 High-Voltage Considerations

- To ensure isolation performance between the primary and secondary side, one should avoid placing any PCB traces or copper below the driver device. A PCB cutout is recommended in order to prevent contamination that may compromise the UCC21220 and UCC21220A isolation performance.
- For half-bridge, or high-side/low-side configurations, one should try to increase the clearance distance of the PCB layout between the high and low-side PCB traces.

#### 12.1.4 Thermal Considerations

- A large amount of power may be dissipated by the UCC21220 and UCC21220A if the driving voltage is high, the load is heavy, or the switching frequency is high (Refer to Estimating Gate Driver Power Loss for more details). Proper PCB layout can help dissipate heat from the device to the PCB and minimize junction to board thermal impedance (θ IR).
- Increasing the PCB copper connecting to VDDA, VDDB, VSSA and VSSB pins is recommended, with priority on maximizing the connection to VSSA and VSSB (See 

  43 and 44). However, high voltage PCB considerations mentioned above must be maintained.
- If there are multiple layers in the system, it is also recommended to connect the VDDA, VDDB, VSSA and VSSB pins to internal ground or power planes through multiple vias of adequate size. Ensure that no traces or coppers from different high-voltage planes overlap.



# 12.2 Layout Example

图 42 shows a 2-layer PCB layout example with the signals and key components labeled.



图 42. Layout Example

图 43 and 图 44 shows top and bottom layer traces and copper.

注

There are no PCB traces or copper between the primary and secondary side, which ensures isolation performance.

PCB traces between the high-side and low-side gate drivers in the output stage are increased to maximize the creepage distance for high-voltage operation, which will also minimize cross-talk between the switching node VSSA (SW), where high dv/dt may exist, and the low-side gate drive due to the parasitic capacitance coupling.





# Layout Example (接下页)

图 45 and 图 46 are 3D layout pictures with top view and bottom views.

#### 注

The location of the PCB cutout between the primary side and secondary sides, which ensures isolation performance.







图 46. 3-D PCB Bottom View



#### 13 器件和文档支持

#### 13.1 文档支持

#### 13.1.1 相关文档

请参阅如下相关文档:

• 隔离相关术语

#### 13.2 相关链接

下表列出了快速访问链接。类别包括技术文档、支持与社区资源、工具和软件,以及申请样片或购买产品的快速链接。

表 5. 相关链接

| 器件        | 产品文件夹 | 样片与购买 | 技术文档  | 工具与软件 | 支持和社区 |
|-----------|-------|-------|-------|-------|-------|
| UCC21220  | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| UCC21220A | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |

#### 13.3 接收文档更新通知

要接收文档更新通知,请导航至 ti.com. 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 13.4 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.5 商标

E2E is a trademark of Texas Instruments.

#### 13.6 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

#### 13.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 14 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| UCC21220AD       | ACTIVE | SOIC         | D                  | 16   | 40             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 21220A               | Samples |
| UCC21220ADR      | ACTIVE | SOIC         | D                  | 16   | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 21220A               | Samples |
| UCC21220D        | ACTIVE | SOIC         | D                  | 16   | 40             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 21220                | Samples |
| UCC21220DR       | ACTIVE | SOIC         | D                  | 16   | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 21220                | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com 5-Jan-2022

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| 7 til differenciene die fremmai |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|---------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| UCC21220ADR                     | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| UCC21220DR                      | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UCC21220ADR | SOIC         | D               | 16   | 2500 | 350.0       | 350.0      | 43.0        |
| UCC21220DR  | SOIC         | D               | 16   | 2500 | 350.0       | 350.0      | 43.0        |

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## **TUBE**



#### \*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| UCC21220AD | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |
| UCC21220D  | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |

# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司