

# TPS54622-EP 17V 输入、6A 输出同步降压转换开关

# 1 特性

- 集成  $26m\Omega$  和  $19m\Omega$  金属氧化物半导体场效应晶 体管 (MOSFET)
- 分离电源轨: PVIN 上的电压为 1.6V 至 17V
- 200kHz 至 1.6MHz 开关频率
- 与外部时钟同步
- 过热条件下具有 0.6V ±1% 的电压基准
- 断续电流限制
- 单调启动至预偏置输出
- 可调节慢启动和电源排序
- 针对欠压和过压问题的电源正常输出监控
- 可调输入欠压锁定
- 与 TPS54620 引脚兼容
- 要查看 SWIFT™ 文档,请访问 http://www.ti.com/
- 使用 TPS54622-EP 并借助 WEBENCH® Power Designer 创建定制设计方案

# 2 应用

- 高密度分布式电源系统
- 高性能负载点稳压
- 宽带、网络及光纤通信基础设施
- 支持国防、航天和医疗应用
  - 受控基线
  - 同一组装和测试场所
  - 同一制造场所
  - 额定温度为 55°C 至 125°C
  - 延长的产品生命周期
  - 延长的产品变更通知
  - 产品可追溯性

# 3 说明

TPS54622-EP 器件采用热增强型 3.5mm × 3.5mm VQFN 封装,是一款功能齐全的 17V、6A 同步降压转 换器;该器件具有高效率且集成了高侧和低侧 MOSFET, 经过优化可实现小型设计。通过采用电流 模式控制来减少元件数量,同时选择高开关频率来缩小 电感器尺寸,从而进一步节省空间。

输出电压启动斜坡由 SS/TR 引脚控制,该引脚既支持 独立电源运行,又支持跟踪模式。此外,正确配置使能 与开漏电源良好引脚也可实现电源定序。

高侧 FET 的逐周期电流限制可在过载情况下保护器 件,并通过低侧拉电流限制防止电流失控,增强限制效 果。此外,还提供可关闭低侧 MOSFET 的低侧灌电流 限制,防止反向电流过大。当过流持续时间超出预设时 间时,将触发间断保护。当裸片温度超过热关断温度 时,热断续保护功能将禁用该器件,并在内置热关断断 续时间后重新启用该部件。

# 器件信息

| 器件型号        | 封装 <sup>(1)</sup> | 封装尺寸(标称值)       |  |  |  |  |
|-------------|-------------------|-----------------|--|--|--|--|
| TPS54622-EP | VQFN (14)         | 3.50mm × 3.50mm |  |  |  |  |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。





效率与负载电流间的关系



# **Table of Contents**

| <b>1</b> 特性 1                         | 8.1 Application Information         | <mark>2</mark> 4 |
|---------------------------------------|-------------------------------------|------------------|
| 2 应用1                                 | 8.2 Typical Application             | 24               |
| 3 说明 1                                | 9 Power Supply Recommendations      | 33               |
| 4 Revision History2                   | 10 Layout                           | 33               |
| 5 Pin Configurations and Functions3   | 10.1 Layout Guidelines              |                  |
| 6 Specifications4                     | 10.2 Layout Examples                | 34               |
| 6.1 Absolute Maximum Ratings4         | 10.3 Estimated Circuit Area         | 35               |
| 6.2 ESD Ratings 4                     | 11 Device and Documentation Support | 36               |
| 6.3 Recommended Operating Conditions4 | 11.1 Device Support                 | 36               |
| 6.4 Thermal Information5              | 11.2 Documentation Support          | 36               |
| 6.5 Electrical Characteristics5       | 11.3 接收文档更新通知                       | 36               |
| 6.6 Typical Characteristics8          | 11.4 支持资源                           | 36               |
| 7 Detailed Description11              | 11.5 Trademarks                     | 36               |
| 7.1 Overview11                        | 11.6 静电放电警告                         | 36               |
| 7.2 Functional Block Diagram12        | 11.7 术语表                            | 36               |
| 7.3 Feature Description12             |                                     |                  |
| 7.4 Device Functional Modes20         | Information                         | 37               |
| 8 Application and Implementation24    |                                     |                  |

**4 Revision History** 注:以前版本的页码可能与当前版本的页码不同

| DATE          | REVISION | NOTES            |
|---------------|----------|------------------|
| December 2020 | *        | Initial release. |



# **5 Pin Configurations and Functions**



图 5-1. RHL Package 14-Pin VQFN With Exposed Thermal Pad Top View

表 5-1. Pin Functions

| PIN                       |        | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                               |
|---------------------------|--------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                      | NO.    | 1/0(1/             | DESCRIPTION                                                                                                                                                                                                               |
| воот                      | 13     | I                  | A bootstrap cap is required between BOOT and PH. The voltage on this cap carries the gate drive voltage for the high-side MOSFET.                                                                                         |
| COMP                      | 8      | 0                  | Error amplifier output, and input to the output switch current comparator. Connect frequency compensation to this pin.                                                                                                    |
| EN                        | 10     | I                  | Enable pin. Float to enable. Adjust the input undervoltage lockout with two resistors.                                                                                                                                    |
| GND                       | 2, 3   | G                  | Return for control circuitry and low-side power MOSFET.                                                                                                                                                                   |
| PH                        | 11, 12 | 0                  | The switch node.                                                                                                                                                                                                          |
| PVIN                      | 4, 5   | Р                  | Power input. Supplies the power switches of the power converter.                                                                                                                                                          |
| PWRGD                     | 14     | G                  | Power Good fault pin. Asserts low if output voltage is low due to thermal shutdown, dropout, overvoltage, EN shutdown or during slow start.                                                                               |
| RT/CLK                    | 1      | I                  | Automatically selects between RT mode and CLK mode. An external timing resistor adjusts the switching frequency of the device; In CLK mode, the device synchronizes to an external clock.                                 |
| SS/TR                     | 9      | 0                  | Slow start and tracking. An external capacitor connected to this pin sets the internal voltage reference rise time. The voltage on this pin overrides the internal reference. It can be used for tracking and sequencing. |
| VIN                       | 6      | Р                  | Supplies the control circuitry of the power converter.                                                                                                                                                                    |
| VSENSE                    | 7      | I                  | Inverting input of the gm error amplifier.                                                                                                                                                                                |
| Exposed<br>Thermal<br>PAD | 15     | G                  | Thermal pad of the package and signal ground and it must be soldered down for proper operation.                                                                                                                           |

(1) I = input, O = output, G = GND, P = Power



# **6 Specifications**

# **6.1 Absolute Maximum Ratings**

Over operating junction temperature range (unless otherwise noted)(1)

|                                     | , , , , , , , , , , , , , , , , , , , | MIN   | MAX           | UNIT |  |
|-------------------------------------|---------------------------------------|-------|---------------|------|--|
|                                     | VIN                                   | - 0.3 | 20            |      |  |
|                                     | PVIN                                  | - 0.3 | 20            |      |  |
|                                     | EN                                    | - 0.3 | 6             |      |  |
|                                     | ВООТ                                  | - 0.3 | 27            |      |  |
| Input Voltage                       | VSENSE                                | - 0.3 | 3             | V    |  |
|                                     | COMP                                  | - 0.3 | 3             |      |  |
|                                     | PWRGD                                 | - 0.3 | 6             |      |  |
|                                     | SS/TR                                 | - 0.3 | 3             |      |  |
|                                     | RT/CLK                                | - 0.3 | 6             |      |  |
|                                     | воот-рн                               | 0     | 7.5           | V    |  |
| Octobrid Malkania                   | PH                                    | - 1   | 20            |      |  |
| Output Voltage                      | PH 10-ns Transient                    | - 3   | 20            |      |  |
|                                     | PH 5-ns Transient                     | - 4   | 20            |      |  |
| Vdiff (GND to exposed th            | ermal pad)                            | - 0.2 | 0.2           | V    |  |
| Source Current                      | RT/CLK                                |       | ±100          | μΑ   |  |
| Source Current                      | PH                                    |       | Current Limit | Α    |  |
|                                     | PH                                    |       | Current Limit | Α    |  |
| Sink Current                        | PVIN                                  |       | Current Limit | Α    |  |
| Silik Gullelit                      | COMP                                  |       | ±200          | μΑ   |  |
|                                     | PWRGD                                 | - 0.1 | 5             | mA   |  |
| Operating Junction Temperature      |                                       | - 55  | 150           | °C   |  |
| Storage Temperature, T <sub>s</sub> | tg                                    | - 65  | 150           | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | 2000  |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | 500   | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# **6.3 Recommended Operating Conditions**

Submit Document Feedback

Over operating free-air temperature range (unless otherwise noted)

|                                                |      | MIN  | NOM MAX | UNIT |
|------------------------------------------------|------|------|---------|------|
| Input voltage                                  | VIN  | 4.5  | 17      | ٧    |
| Power stage input voltage                      | PVIN | 1.6  | 17      | V    |
| Output current                                 |      | 0    | 6       | Α    |
| Operating junction temperature, T <sub>J</sub> |      | - 55 | 150     | °C   |

Product Folder Links: TPS54622-EP



### **6.4 Thermal Information**

|                      |                                              | TPS54622-EP |      |
|----------------------|----------------------------------------------|-------------|------|
|                      | THERMAL METRIC <sup>(1)</sup> (2)            | RHL (VQFN)  | UNIT |
|                      |                                              | 14 PINS     |      |
| R <sub>0</sub> JA    | Junction-to-ambient thermal resistance       | 47.2        | °C/W |
| R <sub>0</sub> JA    | Junction-to-ambient thermal resistance (3)   | 32          | °C/W |
| R <sub>0</sub> JCtop | Junction-to-case (top) thermal resistance    | 64.8        | °C/W |
| R <sub>0</sub> JB    | Junction-to-board thermal resistance         | 14.4        | °C/W |
| ψJT                  | Junction-to-top characterization parameter   | 0.5         | °C/W |
| ψ ЈВ                 | Junction-to-board characterization parameter | 14.7        | °C/W |
| R <sub>0</sub> JCbot | Junction-to-case (bottom) thermal resistance | 3.2         | °C/W |

- (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.
- (2) Power rating at a specific ambient temperature T<sub>A</sub> should be determined with a junction temperature of 150°C. This is the point where distortion starts to substantially increase. Thermal management of the PCB should strive to keep the junction temperature at or below 150°C for best performance and long-term reliability. See the power dissipation estimate in the application section of this datasheet for more information.
- (3) Test Board Conditions:
  - 2.5 inches × 2.5 inches, 4 layers, thickness: 0.062 inch
  - 2 oz. copper traces located on the top of the PCB
  - · 2 oz. copper ground planes on the 2 internal layers of and the bottom layer
  - 4 0.010 inch thermal vias located under the device package

#### 6.5 Electrical Characteristics

 $T_{J} = -55^{\circ}\text{C}$  to 150°C, VIN = 4.5 V to 17 V, PVIN = 1.6 V to 17 V (unless otherwise noted)

| PARAMETER                                    | TEST CONDITIONS                                              | MIN   | TYP  | MAX   | UNIT       |  |
|----------------------------------------------|--------------------------------------------------------------|-------|------|-------|------------|--|
| SUPPLY VOLTAGE (VIN AND PVIN PINS)           |                                                              |       |      |       |            |  |
| VIN internal UVLO threshold                  | VIN rising                                                   |       | 4    | 4.5   | V          |  |
| VIN internal UVLO hysteresis                 |                                                              |       | 150  |       | mV         |  |
| VIN shutdown supply Current                  | EN = 0 V                                                     |       | 2    | 5     | μА         |  |
| VIN operating - non switching supply current | VSENSE = 810 mV                                              |       | 600  | 800   | μ <b>А</b> |  |
| ENABLE AND UVLO (EN PIN)                     |                                                              | ,     |      |       |            |  |
| Enable threshold                             | Rising                                                       |       | 1.22 | 1.26  | V          |  |
| Enable threshold                             | Falling                                                      | 1.1   | 1.18 |       |            |  |
| Input current                                | EN = 1.1 V                                                   |       | 1.08 |       | μА         |  |
| Hysteresis current                           | EN = 1.3 V                                                   | ,     | 3.2  |       | μА         |  |
| VOLTAGE REFERENCE                            |                                                              | ,     |      |       |            |  |
| Voltage reference                            | $0 \text{ A} \leqslant I_{\text{OUT}} \leqslant 6 \text{ A}$ | 0.594 | 0.6  | 0.606 | V          |  |
| MOSFET                                       |                                                              | ,     |      |       |            |  |
| High-side switch resistance                  | BOOT-PH = 3 V                                                |       | 32   | 60    | mΩ         |  |
| High-side switch resistance <sup>(1)</sup>   | BOOT-PH = 6 V                                                | ,     | 26   | 40    | mΩ         |  |
| Low-side Switch Resistance <sup>(1)</sup>    | VIN = 12 V                                                   |       | 19   | 30    | mΩ         |  |
| ERROR AMPLIFIER                              |                                                              |       |      | I     |            |  |
| Error amplifier Transconductance (gm)        | - 2 μ A < I <sub>COMP</sub> < 2 μ A, V <sub>(COMP)</sub> =   |       | 1300 |       | μ Mhos     |  |
| Error amplifier dc gain                      | VSENSE = 0.6 V                                               | 1000  | 3100 |       | V/V        |  |
| Error amplifier source/sink                  | V <sub>(COMP)</sub> = 1 V, 100-mV input overdrive            |       | ±125 |       | μ <b>А</b> |  |
| Start switching threshold                    |                                                              |       | 0.25 |       | V          |  |



# **6.5 Electrical Characteristics (continued)**

 $T_J$  = -55°C to 150°C, VIN = 4.5 V to 17 V, PVIN = 1.6 V to 17 V (unless otherwise noted)

| PARAMETER          | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|--------------------|-----------------|-----|-----|-----|------|
| COMP to Iswitch gm |                 |     | 16  |     | A/V  |

Product Folder Links: TPS54622-EP



# **6.5 Electrical Characteristics (continued)**

 $T_J = -55^{\circ}\text{C}$  to 150°C, VIN = 4.5 V to 17 V, PVIN = 1.6 V to 17 V (unless otherwise noted)

| PARAMETER                                                  | TEST CONDITIONS                                           | MIN  | TYP   | MAX  | UNIT       |
|------------------------------------------------------------|-----------------------------------------------------------|------|-------|------|------------|
| CURRENT LIMIT                                              |                                                           |      |       |      |            |
| High-side switch current limit threshold                   |                                                           | 8    | 11    | 14   | Α          |
| Low-side switch sourcing current limit                     |                                                           | 6.5  | 10    | 15   | Α          |
| Low-side switch sinking current limit                      |                                                           | 2    | 3     | 4    | Α          |
| Hiccup wait time                                           |                                                           |      | 512   |      | Cycles     |
| Hiccup time before re-start                                |                                                           |      | 16384 |      | Cycles     |
| THERMAL SHUTDOWN                                           |                                                           |      |       |      |            |
| Thermal shutdown <sup>(2)</sup>                            |                                                           | 160  | 175   |      | °C         |
| Thermal shutdown hysteresis <sup>(2)</sup>                 |                                                           |      | 10    |      | °C         |
| Thermal shutdown hiccup time <sup>(2)</sup>                |                                                           |      | 16384 |      | Cycles     |
| TIMING RESISTOR AND EXTERNAL CLOCK (                       | RT/CLK PIN)                                               |      |       |      |            |
| Minimum switching frequency                                | Rrt = 240 kΩ (1%)                                         | 160  | 200   | 240  | kHz        |
| Switching frequency                                        | Rrt = 100 kΩ (1%)                                         | 400  | 480   | 560  | kHz        |
| Maximum switching frequency                                | Rrt = 29 k $\Omega$ (1%)                                  | 1500 | 1600  | 1900 | kHz        |
| Minimum pulse width                                        |                                                           |      | 20    |      | ns         |
| RT/CLK high threshold                                      |                                                           |      |       | 2    | V          |
| RT/CLK low threshold                                       |                                                           | 0.7  |       |      | V          |
| RT/CLK falling edge to PH rising edge delay                | Measure at 500 kHz with RT resistor in series             |      | 66    |      | ns         |
| Switching frequency range (RT mode set point and CLK mode) |                                                           | 200  |       | 1600 | kHz        |
| PH (PH PIN)                                                |                                                           |      |       |      |            |
| Minimum on-time                                            | Measured at 90% to 90% of VIN, 25°C, I <sub>PH</sub> = 2A |      | 100   | 145  | ns         |
| BOOT (BOOT PIN)                                            |                                                           |      |       |      |            |
| BOOT-PH UVLO                                               |                                                           |      | 2.3   | 3    | V          |
| SLOW START AND TRACKING (SS/TR PIN)                        |                                                           |      |       |      |            |
| SS charge current                                          |                                                           |      | 2.14  |      | μ <b>A</b> |
| SS/TR to VSENSE matching                                   | V <sub>(SS/TR)</sub> = 0.4 V                              |      | 16    | 60   | mV         |
| POWER GOOD (PWRGD PIN)                                     |                                                           | -    |       |      |            |
|                                                            | VSENSE falling (Fault)                                    |      | 92    |      | % Vref     |
| NOTIOE # 1 1 1                                             | VSENSE rising (Good)                                      |      | 94    |      | % Vref     |
| VSENSE threshold                                           | VSENSE rising (Fault)                                     |      | 111   |      | % Vref     |
|                                                            | VSENSE falling (Good)                                     |      | 109   |      | % Vref     |
| Output high leakage                                        | VSENSE = Vref, V <sub>(PWRGD)</sub> = 5.5 V               |      | 30    | 100  | nA         |
| Output low sink current                                    | V <sub>(PWRGD)</sub> = 0.3V                               | 2    |       |      | mA         |
| Minimum VIN for valid output                               | V <sub>(PWRGD)</sub> < 0.5 V at 100 μA                    |      | 0.6   | 1    | V          |
| Minimum SS/TR voltage for PWRGD                            |                                                           |      |       | 1.4  | V          |

<sup>(1)</sup> Measured at pins.

<sup>(2)</sup> Specified by design. Not production tested.



# 6.6 Typical Characteristics





# **6.6 Typical Characteristics (continued)**





# **6.6 Typical Characteristics (continued)**





# 7 Detailed Description

### 7.1 Overview

The TPS54622-EP device is a 17-V, 6-A, synchronous step-down (buck) converter with two integrated N-channel MOSFETs. To improve performance during line and load transients the device implements a constant frequency, peak current mode control which also simplifies external frequency compensation. The wide switching frequency of 200 kHz to 1600 kHz allows for efficiency and size optimization when selecting the output filter components. The switching frequency is adjusted using a resistor to ground on the RT/CLK pin. The device also has an internal phase lock loop (PLL) controlled by the RT/CLK pin that can be used to synchronize the switching cycle to the falling edge of an external system clock.

The device has been designed for safe monotonic start-up into prebiased loads. The default start-up is when VIN is typically 4 V. The EN pin has an internal pullup current source that can be used to adjust the input voltage undervoltage lockout (UVLO) with two external resistors. In addition, the EN pin can be floating for the device to operate with the internal pullup current. The total operating current for the device is approximately 600  $\,\mu$  A when not switching and under no load. When the device is disabled, the supply current is typically less than 2  $\,\mu$  A.

The integrated MOSFETs allow for high-efficiency power supply designs with continuous output currents up to 6 amperes. The MOSFETs have been sized to optimize efficiency for lower duty cycle applications.

The device reduces the external component count by integrating the boot recharge circuit. The bias voltage for the integrated high-side MOSFET is supplied by a capacitor between the BOOT and PH pins. The boot capacitor voltage is monitored by a BOOT to PH UVLO (BOOT-PH UVLO) circuit allowing PH pin to be pulled low to recharge the boot capacitor. The device can operate at 100% duty cycle as long as the boot capacitor voltage is higher than the preset BOOT-PH UVLO threshold which is typically 2.1 V. The output voltage can be stepped down to as low as the 0.6-V voltage reference (Vref).

The device has a power good comparator (PWRGD) with hysteresis which monitors the output voltage through the VSENSE pin. The PWRGD pin is an open-drain MOSFET which is pulled low when the VSENSE pin voltage is less than 92% or greater than 106% of the reference voltage Vref and asserts high when the VSENSE pin voltage is 94% to 104% of the Vref.

The SS/TR (slow start/tracking) pin is used to minimize inrush currents or provide power supply sequencing during power up. A small value capacitor or resistor divider should be coupled to the pin for slow start or critical power supply sequencing requirements.

The device is protected from output overvoltage, overload, and thermal fault conditions. The device minimizes excessive output overvoltage transients by taking advantage of the overvoltage circuit power good comparator. When the overvoltage comparator is activated, the high-side MOSFET is turned off and prevented from turning on until the VSENSE pin voltage is lower than 104% of the Vref. The device implements both high-side MOSFET overload protection and bidirectional low-side MOSFET overload protections which help control the inductor current and avoid current runaway. The device also shuts down if the junction temperature is higher than thermal shutdown trip point. The device is restarted under control of the slow start circuit automatically after the built-in thermal shutdown hiccup time.



## 7.2 Functional Block Diagram



# 7.3 Feature Description

### 7.3.1 Fixed-Frequency PWM Control

The device uses a adjustable fixed-frequency, peak current mode control. The output voltage is compared through external resistors on the VSENSE pin to an internal voltage reference by an error amplifier which drives the COMP pin. An internal oscillator initiates the turnon of the high-side power switch. The error amplifier output is converted into a current reference which compares to the high-side power switch current. When the power switch current reaches current reference generated by the COMP voltage level the high-side power switch is turned off and the low-side power switch is turned on.

#### 7.3.2 Continuous Current Mode Operation (CCM)

As a synchronous buck converter, the device normally works in continuous conduction mode (CCM) under all load conditions.

#### 7.3.3 VIN and Power VIN Pins (VIN and PVIN)

The device allows for a variety of applications by using the VIN and PVIN pins together or separately. The VIN pin voltage supplies the internal control circuits of the device. The PVIN pin voltage provides the input voltage to the power converter system.

If tied together, the input voltage for VIN and PVIN can range from 4.5 V to 17 V. If using the VIN separately from PVIN, the VIN pin must be from 4.5 V to 17 V, and the PVIN pin can range from as low as 1.6 V to 17 V. A voltage divider connected to the EN pin can adjust the either input voltage UVLO appropriately. Adjusting the input voltage UVLO on the PVIN pin helps to provide consistent power-up behavior.

### 7.3.4 Voltage Reference

The voltage reference system produces a precise ±1% voltage reference overtemperature by scaling the output of a temperature stable bandgap circuit.



### 7.3.5 Adjusting the Output Voltage

The output voltage is set with a resistor-divider from the output (VOUT) to the VSENSE pin. TI recommends using 1% tolerance or better divider resistors. Referring to the application schematic of 图 8-1, start with a 10 k  $\Omega$  for R6 and use 方程式 1 to calculate R5. To improve efficiency at light loads, consider using larger value resistors. If the values are too high, the regulator is more susceptible to noise and voltage errors from the VSENSE input current and are noticeable.

$$R5 = \frac{Vo - Vref}{Vref}R6$$
 (1)

where

Vref = 0.6 V

The minimum output voltage and maximum output voltage can be limited by the minimum on-time of the high-side MOSFET and bootstrap voltage (BOOT-PH voltage) respectively. More discussions are located in *Minimum Output Voltage* and *Bootstrap Voltage* (BOOT) and Low Dropout Operation.

### 7.3.6 Safe Start-Up Into Prebiased Outputs

The device has been designed to prevent the low-side MOSFET from discharging a prebiased output. During monotonic prebiased startup, the low-side MOSFET is not allowed to sink current until the SS/TR pin voltage is higher than 1.4 V.

#### 7.3.7 Error Amplifier

The device uses a transconductance error amplifier. The error amplifier compares the VSENSE pin voltage to the lower of the SS/TR pin voltage or the internal 0.6-V voltage reference. The transconductance of the error amplifier is 1300  $\,\mu$  A/V during normal operation. The frequency compensation network is connected between the COMP pin and ground.

#### 7.3.8 Slope Compensation

The device adds a compensating ramp to the switch current signal. This slope compensation prevents sub-harmonic oscillations. The available peak inductor current remains constant over the full duty cycle range.

# 7.3.9 Enable and Adjusting Undervoltage Lockout

The EN pin provides electrical on/off control of the device. Once the EN pin voltage exceeds the threshold voltage, the device starts operation. If the EN pin voltage is pulled below the threshold voltage, the regulator stops switching and enters low lq state.

The EN pin has an internal pullup current source, allowing the user to float the EN pin for enabling the device. If an application requires controlling the EN pin, use open-drain or open collector output logic to interface with the pin.

The device implements internal UVLO circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO threshold has a hysteresis of 150 mV.

If an application requires either a higher UVLO threshold on the VIN pin or a secondary UVLO on the PVIN, in split rail applications, then the EN pin can be configured as shown in  $\boxed{8}$  7-1,  $\boxed{8}$  7-2, and  $\boxed{8}$  7-3. When using the external UVLO function, TI recommends setting the hysteresis to be greater than 500 mV.

The EN pin has a small pullup current Ip which sets the default state of the pin to enable when no external components are connected. The pullup current is also used to control the voltage hysteresis for the UVLO function since it increases by  $I_h$  once the EN pin crosses the enable threshold. The UVLO thresholds can be calculated using Equation 2 and Equation 3.







图 7-2. Adjustable PVIN Undervoltage Lockout, VIN ≥ 4.5 V





Copyright @ 2016, Texas Instruments Incorporated

图 7-3. Adjustable VIN and PVIN Undervoltage Lockout

R1 = 
$$\frac{V_{START} \left( \frac{V_{ENFALLING}}{V_{ENRISING}} \right) - V_{STOP}}{I_{p} \left( 1 - \frac{V_{ENFALLING}}{V_{ENRISING}} \right) + I_{h}}$$
(2)

$$R2 = \frac{R1 \times V_{ENFALLING}}{V_{STOP} - V_{ENFALLING} + R1(I_p + I_h)}$$
(3)

### where

- $I_h = 3.4 \mu A$
- I<sub>p</sub> = 1.15 μA
- V<sub>ENRISING</sub> = 1.21 V
- V<sub>ENFALLING</sub> = 1.17 V

# 7.3.10 Adjustable Switching Frequency and Synchronization (RT/CLK)

The RT/CLK pin can be used to set the switching frequency of the device in two modes.

In RT mode, a resistor (RT resistor) is connected between the RT/CLK pin and GND. The switching frequency of the device is adjustable from 200 kHz to 1600 kHz by placing a maximum of 240 k  $\Omega$  and minimum of 29 k $\Omega$  respectively. In CLK mode, an external clock is connected directly to the RT/CLK pin. The device is synchronized to the external clock frequency with PLL.

The CLK mode overrides the RT mode. The device is able to detect the proper mode automatically and switch from the RT mode to CLK mode.

## 7.3.11 Slow Start (SS/TR)

The device uses the lower voltage of the internal voltage reference or the SS/TR pin voltage as the reference voltage and regulates the output accordingly. A capacitor on the SS/TR pin to ground implements a slow start time. The device has an internal pullup current source of 2.3  $\,\mu$  A that charges the external slow-start capacitor. The calculations for the slow start time (t<sub>SS</sub>, 10% to 90%) and slow-start capacitor (Css) are shown in Equation 4. The voltage reference (Vref) is 0.6 V and the slow start charge current (Iss) is 2.3  $\,\mu$  A.



$$t_{SS} (ms) = \frac{Css (nF) \times Vref (V)}{Iss (\mu A)}$$
 (4)

When the input UVLO is triggered, the EN pin is pulled below 1.21 V, or a thermal shutdown event occurs the device stops switching and enters low current operation. At the subsequent power up, when the shutdown condition is removed, the device does not start switching until it has discharged its SS/TR pin to ground ensuring proper soft start behavior.

### 7.3.12 Power Good (PWRGD)

The PWRGD pin is an open-drain output. Once the VSENSE pin is between 94% and 104% of the internal voltage reference the PWRGD pin pulldown is deasserted and the pin floats. TI recommends using a pullup resistor from the values of 10 k $\Omega$  to 100 k $\Omega$  to a voltage source that is 5.5 V or less. The PWRGD is in a defined state once the VIN input voltage is greater than 1 V but with reduced current sinking capability. The PWRGD achieves full current sinking capability once the VIN input voltage is above 4.5 V.

The PWRGD pin is pulled low when VSENSE is lower than 92% or greater than 106% of the nominal internal reference voltage. Also, the PWRGD is pulled low, if the input UVLO or thermal shutdown are asserted, the EN pin is pulled low or the SS/TR pin is below 1.4 V.

### 7.3.13 Output Overvoltage Protection (OVP)

The device incorporates an output overvoltage protection (OVP) circuit to minimize output voltage overshoot. For example, when the power supply output is overloaded the error amplifier compares the actual output voltage to the internal reference voltage. If the VSENSE pin voltage is lower than the internal reference voltage for a considerable time, the output of the error amplifier demands maximum output current. Once the condition is removed, the regulator output rises and the error amplifier output transitions to the steady state voltage. In some applications with small output capacitance, the power supply output voltage can respond faster than the error amplifier. This leads to the possibility of an output overshoot. The OVP feature minimizes the overshoot by comparing the VSENSE pin voltage to the OVP threshold. If the VSENSE pin voltage is greater than the OVP threshold the high-side MOSFET is turned off preventing current from flowing to the output and minimizing output overshoot. When the VSENSE voltage drops lower than the OVP threshold, the high-side MOSFET is allowed to turn on at the next clock cycle.

#### 7.3.14 Overcurrent Protection

The device is protected from overcurrent conditions by cycle-by-cycle current limiting on both the high-side MOSFET and the low-side MOSFET.

# 7.3.14.1 High-Side MOSFET Overcurrent Protection

The device implements current mode control which uses the COMP pin voltage to control the turnoff of the high-side MOSFET and the turnon of the low-side MOSFET on a cycle-by-cycle basis. Each cycle the switch current and the current reference generated by the COMP pin voltage are compared, when the peak switch current intersects the current reference the high-side switch is turned off.

### 7.3.14.2 Low-Side MOSFET Overcurrent Protection

While the low-side MOSFET is turned on its conduction current is monitored by the internal circuitry. During normal operation the low-side MOSFET sources current to the load. At the end of every clock cycle, the low-side MOSFET sourcing current is compared to the internally set low-side sourcing current limit. If the low-side sourcing current is exceeded the high-side MOSFET is not turned on and the low-side MOSFET stays on for the next cycle. The high-side MOSFET is turned on again when the low-side current is below the low-side sourcing current limit at the start of a cycle.

The low-side MOSFET may also sink current from the load. If the low-side sinking current limit is exceeded the low-side MOSFET is turned off immediately for the rest of that clock cycle. In this scenario both MOSFETs are off until the start of the next cycle.

Furthermore, if an output overload condition (as measured by the COMP pin voltage) has lasted for more than the hiccup wait time which is programmed for 512 switching cycles, the device will shut down itself and restart

after the hiccup time of 16384 cycles. The hiccup mode helps to reduce the device power dissipation under severe overcurrent conditions.

#### 7.3.15 Thermal Shutdown

The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 175°C typically. Once the junction temperature drops below 165°C typically, the internal thermal hiccup timer will start to count. The device reinitiates the power-up sequence after the built-in thermal shutdown hiccup time (16384 cycles) is over.

### 7.3.16 Small Signal Model for Loop Response

 $\[Begin{tabular}{c} \end{tabular} \]$  7-4 shows an equivalent model for the device control loop which can be modeled in a circuit simulation program to check frequency response and transient responses. The error amplifier is a transconductance amplifier with a gm of 1300  $\mu$  A/V. The error amplifier can be modeled using an ideal voltage controlled current source. The resistor  $R_{OUT(ea)}$  (2.38  $M\Omega$ ) and capacitor  $C_{OUT(ea)}$  (20.7 pF) model the open loop gain and frequency response of the error amplifier. The 1-mV AC voltage source between the nodes a and b effectively breaks the control loop for the frequency response measurements. Plotting a/c and c/b show the small signal response of the power stage and frequency compensation respectively. Plotting a/b shows the small signal response of the overall loop. The dynamic loop response can be checked by replacing the  $R_L$  with a current source with the appropriate load step amplitude and step rate in a time domain analysis.



Copyright © 2016, Texas Instruments Incorporated

图 7-4. Small Signal Model for Loop Response

# 7.3.17 Simple Small Signal Model for Peak Current Mode Control



load current decreases, the gain increases and the pole frequency lowers, keeping the 0-dB crossover frequency the same for the varying load conditions which makes it easier to design the frequency compensation.



图 7-5. Simplified Small Signal Model for Peak Current Mode Control



图 7-6. Simplified Frequency Response for Peak Current Mode Control

$$\frac{\text{VOUT}}{\text{VC}} = \text{Adc} \times \frac{\left(1 + \frac{\text{s}}{2\pi \times fz}\right)}{\left(1 + \frac{\text{s}}{2\pi \times fp}\right)}$$
(5)

$$Adc = gm_{ps} \times R_{L}$$
 (6)

where

- $\rm gm_{ps}$  is the power stage gain (16 A/V).
- R<sub>L</sub> is the load resistance.

$$fp = \frac{1}{C_O \times R_L \times 2\pi}$$
 (7)

where

- C<sub>O</sub> is the output capacitance.
- · R<sub>L</sub> is the load resistance.

$$fz = \frac{1}{C_{O} \times R_{ESR} \times 2\pi}$$
 (8)

where

- C<sub>O</sub> is the output capacitance.
- R<sub>ESR</sub> is the equivalent series resistance of the output capacitor.

### 7.3.18 Small Signal Model for Frequency Compensation

The device uses a transconductance amplifier for the error amplifier and readily supports two of the commonly used Type II compensation circuits and a Type III frequency compensation circuit, as shown in 27-7. In Type 2A, one additional high-frequency pole, C6, is added to attenuate high frequency noise. In Type III, one additional capacitor, C11, is added to provide a phase boost at the crossover frequency. See *Designing Type III Compensation for Current Mode Step-Down Converters* for a complete explanation of Type III compensation.

The design guidelines below are provided for advanced users who prefer to compensate using the general method. The following equations only apply to designs whose ESR zero is above the bandwidth of the control loop. This is usually true with ceramic output capacitors. See *Application and Implementation* for a step-by-step design procedure using higher ESR output capacitors with lower ESR zero frequencies.



图 7-7. Types of Frequency Compensation

The general design guidelines for device loop compensation are as follows:

- 1. Determine the crossover frequency, fc. A good starting point is 1/10<sup>th</sup> of the switching frequency, fsw.
- 2. R4 can be determined by:

$$R4 = \frac{2\pi \times fc \times VOUT \times Co}{gm_{ea} \times Vref \times gm_{ps}}$$
(9)

where

- $gm_{ea}$  is the GM amplifier gain (1300  $\mu$  A/V).
- gm<sub>ps</sub> is the power stage gain (16 A/V).
- Vref is the reference voltage (0.6 V).

$$C4 = \frac{R_L \times Co}{R4}$$
 (10)

4. C6 is optional. It can be used to cancel the zero from the equivalent series resistance (ESR) of the output capacitor C<sub>O</sub>.

$$C6 = \frac{R_{ESR} \times Co}{R4}$$
 (11)



5. Type III compensation can be implemented with the addition of one capacitor, C11. This allows for slightly higher loop bandwidths and higher phase margins. If used, C11 is calculated from Equation 12.

$$C11 = \frac{1}{(2 \cdot \pi \cdot R8 \cdot fc)}$$
(12)

#### 7.4 Device Functional Modes

### 7.4.1 Adjustable Switching Frequency (RT Mode)

To determine the RT resistance for a given switching frequency, use Equation 13 or the curve in ☒ 7-8. To reduce the solution size one would set the switching frequency as high as possible, but tradeoffs of the supply efficiency and minimum controllable on-time should be considered.



图 7-8. RT Set Resistor vs Switching Frequency

# 7.4.2 Synchronization (CLK Mode)

An internal phase locked loop (PLL) has been implemented to allow synchronization from 200 kHz to 1600 kHz, and to easily switch from RT mode to CLK mode.

To implement the synchronization feature, connect a square wave clock signal to the RT/CLK pin with a duty cycle from 20% to 80%. The clock signal amplitude must transition lower than 0.8 V and higher than 2 V. The start of the switching cycle is synchronized to the falling edge of RT/CLK pin.

In applications where both RT mode and CLK mode are needed, the device can be configured as shown in \$\textstyce{\textstyce{\textstyce{RT}}}\$ 7-9. Before the external clock is present, the device works in RT mode and the switching frequency is set by RT resistor. When the external clock is present, the CLK mode overrides the RT mode. The first time the SYNC pin is pulled above the RT/CLK high threshold (2 V), the device switches from the RT mode to the CLK mode and the RT/CLK pin becomes high impedance as the PLL starts to lock onto the frequency of the external clock. TI does not recommended switching from the CLK mode back to the RT mode because the internal switching frequency drops to 100 kHz first before returning to the switching frequency set by RT resistor.

Product Folder Links: TPS54622-EP



### RT/CLK Mode Select



图 7-9. Works With Both RT Mode and CLK Mode

### 7.4.3 Bootstrap Voltage (BOOT) and Low Dropout Operation

The device has an integrated boot regulator, and requires a small ceramic capacitor between the BOOT and PH pins to provide the gate drive voltage for the high-side MOSFET. The boot capacitor is charged when the BOOT pin voltage is less than VIN and BOOT-PH voltage is below regulation. The value of this ceramic capacitor should be between 0.1  $\mu$  F and 1  $\mu$  F. TI recommends a ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 10 V or higher because of the stable characteristics over temperature and voltage.

To improve drop out, the device is designed to operate at 100% duty cycle as long as the BOOT to PH pin voltage is greater than the BOOT-PH UVLO threshold which is typically 2.1 V. When the voltage between BOOT and PH drops below the BOOT-PH UVLO threshold, the high-side MOSFET is turned off and the low-side MOSFET is turned on allowing the boot capacitor to be recharged. In applications with split input voltage rails, 100% duty cycle operation can be achieved as long as (VIN - PVIN) > 4 V.

### 7.4.4 Sequencing (SS/TR)

Many of the common power supply sequencing methods can be implemented using the SS/TR, EN and PWRGD pins.

The sequential method is illustrated in 🛭 7-10 using two TPS54622-EP-EP devices. The power good of the first device is coupled to the EN pin of the second device which enables the second power supply once the primary supply reaches regulation.



图 7-10. Sequential Start-Up Sequence

₹ 7-11 shows the method implementing ratiometric sequencing by connecting the SS/TR pins of two devices together. The regulator outputs ramp up and reach regulation at the same time. When calculating the slow start time the pullup current source must be doubled in Equation 4.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback





### 图 7-11. Ratiometric Start-Up Sequence

Ratiometric and simultaneous power supply sequencing can be implemented by connecting the resistor network of R1 and R2 shown in 8 7-12 to the output of the power supply that needs to be tracked or another voltage reference source. Using Equation 14 and Equation 15, the tracking resistors can be calculated to initiate the Vout2 slightly before, after or at the same time as Vout1. Equation 16 is the voltage difference between Vout1 and Vout2.

To design a ratiometric start-up in which the Vout2 voltage is slightly greater than the Vout1 voltage when Vout2 reaches regulation, use a negative number in Equation 14 and Equation15 for deltaV. Equation 16 results in a positive number for applications where the Vout2 is slightly lower than Vout1 when Vout2 regulation is achieved.

The deltaV variable is zero volt for simultaneous sequencing. To minimize the effect of the inherent SS/TR to VSENSE offset (Vssoffset, 29 mV) in the slow start circuit and the offset created by the pullup current source (lss,  $2.3 \mu A$ ) and tracking resistors, the Vssoffset and lss are included as variables in the equations.

To ensure proper operation of the device, the calculated R1 value from Equation 14 must be greater than the value calculated in Equation 17.

$$R1 = \frac{Vout2 + \Delta V}{Vref} \times \frac{Vssoffset}{Iss}$$
 (14)

$$R2 = \frac{\text{Vref} \times R1}{\text{Vout2} + \Delta V - \text{Vref}}$$
 (15)

$$\Delta V = Vout1 - Vout2 \tag{16}$$

$$R1 > 2800 \times Vout1 - 180 \times \Delta V \tag{17}$$





Copyright © 2020, Texas Instruments Incorporated

图 7-12. Ratiometric and Simultaneous Start-Up Sequence

There are two final considerations when using a resistor divider to the SS/TR pin for simultaneous start-up. First, as described in *Power Good (PWRGD)*, for the PWRGD output to be active the SS/TR voltage must be above 1.4 V. The external divider may prevent the SS/TR voltage from charging above the threshold. For the SS/TR pin to charge above the threshold, an external MOSFET may be needed to disconnect the resistor divider or modify the resistor divider ratio after start-up is complete. The PWRGD pin of the  $V_{OUT(1)}$  converter could be used to turn on or turn off the external MOSFET. Second, a pre-bias on  $V_{OUT(1)}$  may prevent  $V_{OUT(2)}$  from turning on. When the TPS54622-EP is enabled, an internal 700-  $\Omega$  MOSFET at the SS/TR pin turns on to discharge the SS/TR voltage as described in *Slow Start (SS/TR)*. The SS/TR pin voltage must discharge below 20 mV before the TPS54622-EP starts up. If the upper resistor at the SS/TR pin is too small, the SS/TR pin does not discharge below the threshold, and  $V_{OUT(2)}$  does not ramp up. The upper resistor in the SS/TR divider may need to be increased to allow the SS/TR pin to discharge below the threshold.

# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# **8.1 Application Information**

The TPS54622-EP device is a highly integrated synchronous step-down DC-DC converter. This device is used to convert a higher DC input voltage to a lower DC output voltage with a maximum output current of 6 A.

## 8.2 Typical Application

The application schematic of 🖺 8-1 was developed to meet the requirements above. This circuit is available as the TPS54622-EP evaluation module. The design procedure is given in this section. For more information about Type II and Type III frequency compensation circuits, see *Designing Type III Compensation for Current Mode Step-Down Converters* and design calculator (SLVC219).



图 8-1. Typical Application Circuit

#### 8.2.1 Design Requirements

This example details the design of a high-frequency switching regulator design using ceramic output capacitors. A few parameters must be known to start the design process. These parameters are typically determined at the system level. For this example, begin with the known parameters listed in 表 8-1.

| DESIGN PARAMETER                              | EXAMPLE VALUE             |  |  |  |
|-----------------------------------------------|---------------------------|--|--|--|
| Output voltage                                | 3.3 V                     |  |  |  |
| Output current                                | 6 A                       |  |  |  |
| Transient response 1-A load step              | Δ V <sub>OUT</sub> = 5%   |  |  |  |
| Input voltage                                 | 12 V nominal, 8 V to 17 V |  |  |  |
| Output voltage ripple                         | 33 mV p-p                 |  |  |  |
| Start input voltage (rising V <sub>IN</sub> ) | 6.528 V                   |  |  |  |
| Stop input voltage (falling V <sub>IN</sub> ) | 6.190 V                   |  |  |  |
| Switching frequency                           | 480 kHz                   |  |  |  |
|                                               |                           |  |  |  |

表 8-1. Design Parameters

### 8.2.2 Detailed Design Procedures

### 8.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS54622-EP device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- · Run electrical simulations to see important waveforms and circuit performance
- · Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2.2.2 Operating Frequency

The first step is to decide on a switching frequency for the regulator. There is a trade off between higher and lower switching frequencies. Higher switching frequencies may produce smaller a solution size using lower valued inductors and smaller output capacitors compared to a power supply that switches at a lower frequency. However, the higher switching frequency causes extra switching losses, which hurt the converter's efficiency and thermal performance. In this design, a moderate switching frequency of 480 kHz is selected to achieve both a small solution size and a high-efficiency operation.

### 8.2.2.3 Output Inductor Selection

To calculate the value of the output inductor, use Equation 18. KIND is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. The inductor ripple current is filtered by the output capacitor. Therefore, choosing high inductor ripple currents impact the selection of the output capacitor since the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value is at the discretion of the designer; however, KIND is normally from 0.1 to 0.3 for the majority of applications.

$$L1 = \frac{Vinmax - Vout}{Io \cdot Kind} \cdot \frac{Vout}{Vinmax \cdot fsw}$$
(18)

For this design example, use KIND = 0.3 and the inductor value is calculated to be  $3.08 \, \mu H$ . For this design, a nearest standard value was chosen:  $3.3 \, \mu H$ . For the output filter inductor, it is important that the RMS current and saturation current ratings not be exceeded. The RMS and peak inductor current can be found from Equation 20 and Equation 21.

Iripple = 
$$\frac{\text{Vinmax} - \text{Vout}}{\text{L1}} \cdot \frac{\text{Vout}}{\text{Vinmax} \cdot f \text{sw}}$$
(19)

ILrms = 
$$\sqrt{\log^2 + \frac{1}{12} \cdot \left( \frac{V_o \cdot (Vinmax - Vo)}{Vinmax \cdot L1 \cdot fsw} \right)^2}$$
 (20)

$$ILpeak = lout + \frac{lripple}{2}$$
(21)



For this design, the RMS inductor current is 6.02 A and the peak inductor current is 6.84 A. The chosen inductor is a Coilcraft MSS1048 series 3.3  $\mu$ H. It has a saturation current rating of 7.38 A and a RMS current rating of 7.22 A.

The current flowing through the inductor is the inductor ripple current plus the output current. During power-up, faults or transient load conditions, the inductor current can increase above the calculated peak inductor current level calculated above. In transient conditions, the inductor current can increase up to the switch current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation current rating equal to or greater than the switch current limit rather than the peak inductor current.

### 8.2.2.4 Output Capacitor Selection

There are three primary considerations for selecting the value of the output capacitor. The output capacitor determines the modulator pole, the output voltage ripple, and how the regulator responds to a large change in load current. The output capacitance needs to be selected based on the more stringent of these three criteria.

The desired response to a large change in the load current is the first criteria. The output capacitor needs to supply the load with current when the regulator can not. This situation would occur if there are desired hold-up times for the regulator where the output capacitor must hold the output voltage above a certain level for a specified amount of time after the input power is removed. The regulator is also temporarily not able to supply sufficient output current if there is a large, fast increase in the current needs of the load such as a transition from no load to full load. The regulator usually needs two or more clock cycles for the control loop to see the change in load current and output voltage and adjust the duty cycle to react to the change. The output capacitor must be sized to supply the extra current to the load until the control loop responds to the load change. The output capacitance must be large enough to supply the difference in current for 2 clock cycles while only allowing a tolerable amount of droop in the output voltage. Equation 22 shows the minimum output capacitance necessary to accomplish this.

$$Co > \frac{2 \cdot \Delta lout}{f sw \cdot \Delta Vout}$$
(22)

#### where

- $\triangle$  lout is the change in output current.
- f<sub>SW</sub> is the regulators switching frequency.
- $\triangle$  Vout is the allowable change in the output voltage.

For this example, the transient load response is specified as a 5% change in Vout for a load step of 1 A. For this example,  $\triangle$  lout = 3 A and  $\triangle$  Vout = 0.05 × 3.3 = 0.165 V. Using these numbers gives a minimum capacitance of 75.8  $\upmu$  F. This value does not take the ESR of the output capacitor into account in the output voltage change. For ceramic capacitors, the ESR is usually small enough to ignore in this calculation.

Equation 23 calculates the minimum output capacitance needed to meet the output voltage ripple specification. Where fsw is the switching frequency, Vripple is the maximum allowable output voltage ripple, and Iripple is the inductor ripple current. In this case, the maximum output voltage ripple is 33 mV. Under this requirement, Equation 23 yields  $13.2 \, \mu F$ .

$$Co > \frac{1}{8 \cdot f \text{sw}} \cdot \frac{1}{\text{Voripple}}$$
Iripple (23)

Equation 24 calculates the maximum ESR an output capacitor can have to meet the output voltage ripple specification. Equation 24 indicates the ESR should be less than 19.7 m  $\Omega$ . In this case, the ESR of the ceramic capacitors is much smaller than 19.7 m  $\Omega$ .

$$Resr < \frac{Voripple}{Iripple}$$
 (24)

Additional capacitance deratings for aging, temperature and DC bias should be factored in which increases this minimum value. For this example, a 100-  $\mu$  F, 6.3-V X5R ceramic capacitor with 3 m  $\Omega$  of ESR is be used. Capacitors generally have limits to the amount of ripple current they can handle without failing or producing excess heat. An output capacitor that can support the inductor ripple current must be specified. Some capacitor data sheets specify the RMS (Root Mean Square) value of the maximum ripple current. Equation 25 can be used to calculate the RMS ripple current the output capacitor needs to support. For this application, Equation 25 yields 485 mA.

$$Icorms = \frac{Vout \cdot (Vinmax - Vout)}{\sqrt{12} \cdot Vinmax \cdot L1 \cdot fsw}$$
(25)

### 8.2.2.5 Input Capacitor Selection

The TPS54622-EP requires a high-quality ceramic, type X5R or X7R, input decoupling capacitor of at least 4.7  $\mu$ F of effective capacitance on the PVIN input voltage pins and 4.7  $\mu$ F on the Vin input voltage pin. In some applications, additional bulk capacitance may also be required for the PVIN input. The effective capacitance includes any DC bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of the TPS54622-EP. The input ripple current can be calculated using Equation 26.

$$Icirms = Iout \cdot \sqrt{\frac{Vout}{Vinmin} \cdot \frac{(Vinmin - Vout)}{Vinmin}}$$
(26)

The value of a ceramic capacitor varies significantly over temperature and the amount of DC bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance to volume ratio and are fairly stable over temperature. The output capacitor must also be selected with the DC bias taken into account. The capacitance value of a capacitor decreases as the DC bias across a capacitor increases. For this example design, a ceramic capacitor with at least a 25 V voltage rating is required to support the maximum input voltage. For this example, one 10  $\mu$ F and one 4.7  $\mu$ F 25-V capacitors in parallel have been selected as the VIN and PVIN inputs are tied together so the TPS54622-EP may operate from a single supply. The input capacitance value determines the input ripple voltage of the regulator. The input voltage ripple can be calculated using Equation 27. Using the design example values, loutmax = 6 A, Cin = 14.7  $\mu$ F, Fsw = 480 kHz, yields an input voltage ripple of 213 mV and a RMS input ripple current of 2.95 A.

$$\Delta Vin = \frac{\text{loutmax} \cdot 0.25}{\text{Cin} \cdot f \text{sw}}$$
(27)

### 8.2.2.6 Slow-Start Capacitor Selection

The slow-start capacitor determines the minimum amount of time it takes for the output voltage to reach its nominal programmed value during power up. This is useful if a load requires a controlled voltage slew rate. This is also used if the output capacitance is very large and would require large amounts of current to quickly charge the capacitor to the output voltage level. The large currents necessary to charge the capacitor may make the TPS54622-EP reach the current limit or excessive current draw from the input power supply may cause the input voltage rail to sag. Limiting the output voltage slew rate solves both of these problems. The soft-start capacitor value can be calculated using Equation 28. For the example circuit, the soft-start time is not too critical since the output capacitor value is  $100~\mu$  F which does not require much current to charge to 3.3~V. The example circuit has the soft-start time set to an arbitrary value of 6 ms which requires a 22-nF capacitor. In TPS54622-EP, Iss is  $2.3~\mu$  and Vref is 0.6~V.

$$C6(nF) = \frac{Tss(ms) \cdot Iss(\mu A)}{Vref(V)}$$
(28)



### 8.2.2.7 Bootstrap Capacitor Selection

A 0.1-μF to 1-μF ceramic capacitor must be connected between the BOOT to PH pin for proper operation. TI recommends using a ceramic capacitor with X5R or better grade dielectric. The capacitor should have 10-V or higher voltage rating.

## 8.2.2.8 Undervoltage Lockout Setpoint

The undervoltage lockout (UVLO) can be adjusted using the external voltage divider network of R3 and R4. R3 is connected between VIN and the EN pin of the TPS54622-EP and R4 is connected between EN and GND. The UVLO has two thresholds, one for power up when the input voltage is rising and one for power down or brownouts when the input voltage is falling. For the example design, the supply should turn on and start switching once the input voltage increases above 6.528 V (UVLO start or enable). After the regulator starts switching, it should continue to do so until the input voltage falls below 6.19 V (UVLO stop or disable). Equation 2 and Equation 3 can be used to calculate the values for the upper and lower resistor values. For the stop voltages specified, the nearest standard resistor value for R3 is 35.7 k $\Omega$  and for R4 is 8.06 k $\Omega$ .

# 8.2.2.9 Output Voltage Feedback Resistor Selection

The resistor-divider network R5 and R6 is used to set the output voltage. For the example design, 10 k $\Omega$  was selected for R5. Using Equation 29, R6 is calculated as 2.22 k $\Omega$ . The nearest standard 1% resistor is 2.21 k $\Omega$ .

$$R6 = \frac{R5 \cdot Vref}{Vo - Vref}$$
 (29)

#### 8.2.2.9.1 Minimum Output Voltage

Due to the internal design of the TPS54622-EP, there is a minimum output voltage limit for any given input voltage. The output voltage can never be lower than the internal voltage reference of 0.6 V. Above 0.6 V, the output voltage may be limited by the minimum controllable on-time. The minimum output voltage in this case is given by Equation 30:

Product Folder Links: TPS54622-FP



$$Voutmin = Ontimemin \cdot Fsmax (Vinmax + Ioutmin (RDS2min - RDS1min)) - Ioutmin (RL + RDS2min)$$
(30)

#### where

- Voutmin = minimum achievable output voltage
- Ontimemin = minimum controllable on-time (135-ns maximum)
- Fsmax = maximum switching frequency including tolerance
- Vinmax = maximum input voltage
- · loutmin = minimum load current
- RDS1min = minimum high-side MOSFET ON-resistance (36-32-mΩ typical)
- RDS2min = minimum low-side MOSFET ON-resistance (19-m $\Omega$  typical)
- · RL = series resistance of output inductor

## 8.2.2.10 Compensation Component Selection

There are several industry techniques used to compensate DC-DC regulators. The method presented here is easy to calculate and yields high phase margins. For most conditions, the regulator has a phase margin from 60 to 90 degrees. The method presented here ignores the effects of the slope compensation that is internal to the TPS54622-EP. Since the slope compensation is ignored, the actual crossover frequency is usually lower than the crossover frequency used in the calculations.

First, the modulator pole, fpmod, and the ESR zero, fzmod, must be calculated using Equation 31 and Equation 32. For Cout, use a derated value of 75  $\mu$ F. Use Equation 33 and Equation 34 to estimate a starting point for the closed loop crossover frequency, fco. Then the required compensation components may be derived. For this design example, fpmod is 3.86 kHz and fzmod is 707.4 kHz. Equation 33 is the geometric mean of the modulator pole and the ESR zero and Equation 34 is the geometric mean of the modulator pole and one half the switching frequency. Use a frequency near the lower of these two values as the intended crossover frequency, fco. In this case Equation 33 yields 52.2 kHz and Equation 34 yields 30.4 kHz. The lower value is 30.4 kHz. A slightly higher frequency of 30 kHz is chosen as the intended crossover frequency.

$$f \text{pmod} = \frac{\text{lout}}{2 \cdot \pi \cdot \text{Vout} \cdot \text{Cout}}$$
(31)

$$f z mod = \frac{1}{2 \cdot \pi \cdot RESR \cdot Cout}$$
 (32)

$$f co = \sqrt{f p mod \cdot f z mod}$$
(33)

$$f co = \sqrt{f p mod \cdot \frac{f sw}{2}}$$
(34)

Now the compensation components can be calculated. First calculate the value for R2 which sets the gain of the compensated network at the crossover frequency. Use Equation 35 to determine the value of R2.

$$R4 = \frac{2\pi \cdot f \cdot Vout \cdot Cout}{gm_{ea} \cdot Vref \cdot gm_{ps}}$$
(35)

Next calculate the value of C3. Together with R2, C3 places a compensation zero at the modulator pole frequency. Equation 36 to determine the value of C3.

$$C4 = \frac{\text{Vout} \cdot \text{Cout}}{\text{lout} \cdot \text{R4}}$$
(36)

Using Equation 35 and Equation 36 the standard values for R4 and C4 are 3.74 k $\Omega$  and 0.01  $\mu$ F.



An additional high-frequency pole can be used if necessary by adding a capacitor in parallel with the series combination of R4 and C4. The pole frequency can be placed at the ESR zero frequency of the output capacitor as given by Equation 8. Use Equation 37 to calculate the required capacitor value for C5.

$$C5 = \frac{RESR \cdot Cout}{R4}$$
 (37)

# 8.2.2.11 Fast Transient Considerations

In applications where fast transient responses are very important, Type III frequency compensation can be used instead of the traditional Type II frequency compensation.

For more information about Type II and Type III frequency compensation circuits, see *Designing Type III Compensation for Current Mode Step-Down Converters* and design calculator (SLVC219).

### 8.2.3 Application Curves



Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated











# 9 Power Supply Recommendations

The TPS54622-EP is designed to operate from an input voltage supply range from 4.5 V to 17 V. This supply voltage must be well regulated. Power supplies must be well bypassed for proper electrical performance. This includes a minimum of one 4.7-µF (after derating) ceramic capacitor, type X5R or better from PVIN to GND, and from VIN to GND. Additional local ceramic bypass capacitance may be required in systems with small input ripple specifications, in addition to bulk capacitance if the TPS54622-EP device is located more than a few inches away from its input power supply. In systems with an auxiliary power rail available, the power stage input, PVIN, and the analog power input, VIN, may operate from separate input supplies. See 🗵 10-1 for recommended bypass capacitor placement.

# 10 Layout

# 10.1 Layout Guidelines

- Layout is a critical portion of good power supply design. See 

  10-1 for a PCB layout example.
- The top layer contains the main power traces for VIN, VOUT, and VPHASE. Also on the top layer are connections for the remaining pins of the TPS54622-EP and a large top-side area filled with ground.
- Connect the top layer ground area to the internal ground layers using vias at the input bypass capacitor, the
  output filter capacitor, and directly under the TPS54622-EP device to provide a thermal path from the
  exposed thermal pad land to ground.
- Tie the GND pin directly to the power pad under the IC and the power pad.
- For operation at full rated load, the top side ground area together with the internal ground plane, must provide adequate heat dissipating area.
- There are several signals paths that conduct fast changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power supplies performance.
- To help eliminate these problems, the PVIN pin should be bypassed to ground with a low ESR ceramic bypass capacitor with X5R or X7R dielectric.
- Care should be taken to minimize the loop area formed by the bypass capacitor connections, the PVIN pins, and the ground connections.
- The VIN pin must also be bypassed to ground using a low ESR ceramic capacitor with X5R or X7R dielectric.
- Make sure to connect this capacitor to the quite analog ground trace rather than the power ground trace of the PVIn bypass capacitor.
- Since the PH connection is the switching node, the output inductor should be located close to the PH pins, and the area of the PCB conductor minimized to prevent excessive capacitive coupling.
- The output filter capacitor ground should use the same power ground trace as the PVIN input bypass capacitor.
- Try to minimize this conductor length while maintaining adequate width.
- The small signal components should be grounded to the analog ground path as shown.
- The RT/CLK pin is sensitive to noise so the RT resistor must be located as close as possible to the IC and routed with minimal lengths of trace.
- The additional external components can be placed approximately as shown.
- It may be possible to obtain acceptable performance with alternate PCB layouts, however, this layout has been shown to produce good results and is meant as a guideline.
- · Land pattern and stencil information is provided in the data sheet addendum.
- The dimension and outline information is for the standard RHL (S-PVQFN-N14) package.
- There may be slight differences between the provided data and actual lead frame used on the TPS54622-EPRHL package.

Copyright © 2021 Texas Instruments Incorporated



# 10.2 Layout Examples



图 10-1. PCB Layout





图 10-2. Ultra-Small PCB Layout Using TPS54622-EP (PMP4854-2)

# 10.3 Estimated Circuit Area

The estimated printed-circuit-board area for the components used in the design of  $\boxtimes$  8-1 is 0.58 in<sup>2</sup> (374 mm<sup>2</sup>). This area does not include test points or connectors.



# 11 Device and Documentation Support

# 11.1 Device Support

### 11.1.1 Development Support

For the Design Calculator, see SLVC219.

### 11.1.2 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS54622-EP-EP device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- · Run electrical simulations to see important waveforms and circuit performance
- · Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

### 11.2 Documentation Support

### 11.2.1 Related Documentation

For related documentation, see the following:

Designing Type III Compensation for Current Mode Step-Down Converters

### 11.3 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 11.4 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 11.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

WEBENCH® is a registered trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

### 11.6 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 11.7 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



# PACKAGE OPTION ADDENDUM

12-Jan-2021

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS54622RHLREP   | ACTIVE     | VQFN         | RHL                | 14   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -55 to 125   | 4622EP                  | Samples |
| V62/20607-01XE   | ACTIVE     | VQFN         | RHL                | 14   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -55 to 125   | 4622EP                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





12-Jan-2021

# PACKAGE MATERIALS INFORMATION

www.ti.com 18-Dec-2020

# TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   | B0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| ı | P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS54622RHLREP | VQFN            | RHL                | 14 | 3000 | 330.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 18-Dec-2020



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS54622RHLREP | VQFN         | RHL             | 14   | 3000 | 367.0       | 367.0      | 35.0        |

PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
  6. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司