www.ti.com

SLLS159F - MARCH 1993-REVISED NOVEMBER 2009

### **DUAL DIFFERENTIAL DRIVERS AND RECEIVERS**

Check for Samples: SN65C1167 SN75C1167 SN65C1168 SN75C1168

#### **FEATURES**

- Meet or Exceed Standards TIA/EIA-422-B and ITU Recommendation V.11
- BiCMOS Process Technology
- Low Supply-Current Requirements: 9 mA Max
- Low Pulse Skew
- Receiver Input Impedance . . . 17 kΩ Typ
- Receiver Input Sensitivity . . . ±200 mV
- Receiver Common-Mode Input Voltage Range of -7 V to 7 V
- Operate From Single 5-V Power Supply
- Glitch-Free Power-Up/Power-Down Protection
- Receiver 3-State Outputs Active-Low Enable for SN65C1167 and SN75C1167 Only
- Improved Replacements for the MC34050 and MC34051

SN65C1167 ... DB OR NS PACKAGE SN75C1167 ... DB, N, OR NS PACKAGE (TOP VIEW)



SN65C1168 . . . N, NS, OR PW PACKAGE SN75C1168 . . . DB, N, NS, OR PW PACKAGE (TOP VIEW)



#### **DESCRIPTION**

The SN65C1167, SN75C1167, SN65C1168, and SN75C1168 dual drivers and receivers are integrated circuits designed for balanced transmission lines. The devices meet TIA/EIA-422-B and ITU recommendation V.11.

The SN65C1167 and SN75C1167 combine dual 3-state differential line drivers and 3-state differential line receivers, both of which operate from a single 5-V power supply. The driver and receiver have active-high and active-low enables, respectively, which can be connected together externally to function as direction control. The SN65C1168 and SN75C1168 drivers have individual active-high enables.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAGE    | (1) (2)       | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------|---------------|-----------------------|------------------|
|                | PDIP – N   | Tube          | SN75C1167N            | SN75C1167N       |
|                | PDIF - IN  | Tube          | SN75C1168N            | SN75C1168N       |
| 0°C to 70°C    | SOP – NS   | Topo and roal | SN75C1167NSR          | 75C1167          |
|                | 30P - N3   | Tape and reel | SN75C1168NSR          | 75C1168          |
|                | CCOD DD    | Topo and roal | SN75C1167DBR          | CA1167           |
|                | SSOP – DB  | Tape and reel | SN75C1168DBR          | CA1168           |
|                | TCCOD DW   | Tube          | SN75C1168PW           | CA1160           |
|                | TSSOP – PW | Tape and reel | SN75C1168PWR          | - CA1168         |
|                | PDIP – N   | Tube          | SN65C1168N            | SN65C1168N       |
|                | SOP – NS   | Topo and roal | SN65C1167NSR          | 65C1167          |
| –40°C to 85°C  | 30P - N3   | Tape and reel | SN65C1168NSR          | 65C1168          |
| -40°C 10 65°C  | SSOP - DB  | Tape and reel | SN65C1167DBR          | CB1167           |
|                | TCCOD DW   | Tube          | SN65C1168PW           | CD4460           |
|                | TSSOP – PW | Tape and reel | SN65C1168PWR          | - CB1168         |

<sup>(1)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/sc/packaging.

<sup>(2)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.



### **FUNCTION TABLES**

### Each Driver(1)

| INPUT | ENABLE | OUTPUTS |   |  |  |  |
|-------|--------|---------|---|--|--|--|
| D     | DE     | Υ       | Z |  |  |  |
| Н     | Н      | Н       | L |  |  |  |
| L     | Н      | L       | Н |  |  |  |
| X     | L      | Z       | Z |  |  |  |

 H = high level, L = low level, X = irrelevant, Z = high impedance

### Each Receiver<sup>(1)</sup>

| DIFFERENTIAL INPUTS<br>A - B                            | EN <u>AB</u> LE<br>RE | OUTPUT<br>R |
|---------------------------------------------------------|-----------------------|-------------|
| V <sub>ID</sub> ≥ 0.2 V                                 | L                     | Н           |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < 0.2 \text{ V}$ | L                     | ?           |
| V <sub>ID</sub> ≤ −0.2 V                                | L                     | L           |
| X                                                       | Н                     | Z           |
| Open                                                    | L                     | Н           |

(1) H = high level, L = low level, ? = indeterminate, X = irrelevant, Z = high impedance (off), Open = input disconnected or connected driver off

### **LOGIC DIAGRAM (POSITIVE LOGIC)**

SN65C1167/SN75C1167

RE 4

1D 15 14 1Y

1D 13 1Z

1R 1 1B

9 10 2Y

11

 $\frac{6}{7}$  2A 2B

2Z

### SN65C1168, SN75C1168





### **SCHEMATIC OF INPUTS**



### **SCHEMATIC OF OUTPUTS**





### ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

|                                    |                                                 |                  | MIN  | MAX                   | UNIT             |
|------------------------------------|-------------------------------------------------|------------------|------|-----------------------|------------------|
| V <sub>CC</sub>                    | Supply voltage range <sup>(2)</sup>             |                  | -0.5 | 7                     | V                |
| \/                                 | lanut valtaga ranga                             | Driver           | -0.5 | V <sub>CC</sub> + 0.5 | V                |
| V <sub>I</sub>                     | Input voltage range                             | A or B, Receiver | -11  | 14                    | V                |
| V <sub>ID</sub>                    | Differential input voltage range <sup>(3)</sup> | Receiver         | -14  | 14                    | V                |
| Vo                                 | Output voltage range                            | Driver           | -0.5 | 7                     | V                |
| I <sub>IK</sub> or I <sub>OK</sub> | Clamp current range                             | Driver           |      | ±20                   | mA               |
| I <sub>O</sub>                     | Output surrent rongs                            | Driver           |      | ±150                  |                  |
|                                    | Output current range                            | Receiver         |      | ±25                   | mA               |
| I <sub>CC</sub>                    | Supply current                                  |                  |      | 200                   | mA               |
|                                    | GND current                                     |                  |      | -200                  | mA               |
| $T_J$                              | Operating virtual junction temperature          |                  |      | 150                   | °C               |
|                                    |                                                 | DB package       |      | 82                    |                  |
| 0                                  | Dealers the model in a dealer (4) (5)           | N package        |      | 67                    | 0 <b>0</b> // // |
| $\theta_{JA}$                      | Package thermal impedance (4) (5)               | NS package       |      | 64                    | °C/W             |
|                                    |                                                 | PW package       |      | 108                   |                  |
| T <sub>stg</sub>                   | Storage temperature range                       | -65              | 150  | °C                    |                  |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### RECOMMENDED OPERATING CONDITIONS

|                 |                                |             |                      | MIN | NOM | MAX | UNIT |  |
|-----------------|--------------------------------|-------------|----------------------|-----|-----|-----|------|--|
| V <sub>CC</sub> | Supply voltage                 |             |                      | 4.5 | 5   | 5.5 | V    |  |
| $V_{IC}$        | Common-mode input voltage (1)  | Receiver    |                      |     | ±7  | V   |      |  |
| $V_{\text{ID}}$ | Differential input voltage     | Receiver    |                      |     | ±7  | V   |      |  |
| $V_{IH}$        | High-level input voltage       | Except A, B |                      |     |     |     | V    |  |
| $V_{IL}$        | Low-level input voltage        | Except A, B |                      |     | 0.8 | V   |      |  |
|                 | High lovel output ourrent      | Receiver    |                      |     |     | -6  | mA   |  |
| Іон             | High-level output current      | Driver      |                      |     |     | -20 | ША   |  |
|                 | Low level output ourrent       | Receiver    |                      |     |     | 6   | A    |  |
| I <sub>OL</sub> | Low-level output current       | Driver      |                      |     |     | 20  | - mA |  |
| _               | Operating free air temperature |             | SN75C1167, SN75C1168 | 0   |     | 70  | °C   |  |
| T <sub>A</sub>  | Operating free-air temperature |             | SN65C1167, SN65C1168 | -40 |     | 85  |      |  |

(1) Refer to TIA/EIA-422-B for exact conditions.

<sup>(2)</sup> All voltages values except differential input voltage are with respect to the network GND.

<sup>(3)</sup> Differential input voltage is measured at the noninverting terminal with respect to the inverting terminal.

<sup>(4)</sup> Maximum power dissipation is a function of T<sub>J</sub>(max), θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any allowable ambient temperature is P<sub>D</sub> = (T<sub>J</sub>(max) – T<sub>A</sub>)/θ<sub>JA</sub>. Operating at the absolute maximum T<sub>J</sub> of 150°C can affect reliability.

<sup>(5)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.



#### **DRIVER SECTION**

# Electrical Characteristics(1)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                          | TI                                               | EST CONDIT                  | TONS                     | MIN | TYP <sup>(2)</sup> | MAX  | UNIT |
|---------------------|----------------------------------------------------|--------------------------------------------------|-----------------------------|--------------------------|-----|--------------------|------|------|
| $V_{IK}$            | Input clamp voltage                                | I <sub>I</sub> = −18 mA                          |                             |                          |     |                    | -1.5 | V    |
| $V_{OH}$            | High-level output voltage                          | V <sub>IH</sub> = 2 V,                           | V <sub>IL</sub> = 0.8<br>V, | I <sub>OH</sub> = −20 mA | 2.4 | 3.4                |      | V    |
| V <sub>OL</sub>     | Low-level output voltage                           | V <sub>IH</sub> = 2 V,                           | V <sub>IL</sub> = 0.8<br>V, | I <sub>OL</sub> = 20 mA  |     | 0.2                | 0.4  | V    |
| V <sub>OD1</sub>    | Differential output voltage                        | $I_O = 0 \text{ mA}$                             |                             |                          | 2   |                    | 6    | V    |
| V <sub>OD2</sub>    | Differential output voltage (1)                    |                                                  |                             | 2                        | 3.1 |                    | V    |      |
| $\Delta  V_{OD} $   | Change in magnitude of differential output voltage | D 400 0 4                                        | O                           |                          |     | ±0.4               | V    |      |
| V <sub>OC</sub>     | Common-mode output voltage                         | $R_L = 100 \Omega, S$                            | See Figure 1                |                          |     | ±3                 | V    |      |
| Δ V <sub>OC</sub>   | Change in magnitude of common-mode output voltage  |                                                  |                             |                          |     |                    | ±0.4 | V    |
|                     | Outside a service of the service of the            | .,                                               |                             |                          |     | 100                | A    |      |
| I <sub>O(OFF)</sub> | Output current with power off                      | $V_{CC} = 0 \text{ V}$ $V_{O} = -0.25 \text{ V}$ |                             |                          |     |                    | -100 | μΑ   |
|                     | Lligh impedance state output ourrent               | V <sub>O</sub> = 2.5 V                           |                             |                          |     |                    | 20   |      |
| $I_{OZ}$            | High-impedance-state output current                | V <sub>O</sub> = 5 V                             |                             |                          |     |                    | -20  | μΑ   |
| I <sub>IH</sub>     | High-level input current                           | $V_I = V_{CC}$ or $V$                            | ′ін                         |                          |     |                    | 1    | μΑ   |
| I <sub>IL</sub>     | Low-level input current                            | V <sub>I</sub> = GND or                          | V <sub>IL</sub>             |                          |     |                    | -1   | μΑ   |
| I <sub>OS</sub>     | Short-circuit output current <sup>(3)</sup>        | $V_O = V_{CC}$ or $Q$                            | GND,                        |                          | -30 |                    | -150 | mA   |
| ı                   | Supply current (total package) <sup>(4)</sup>      | No load,                                         | $V_I = V_{CC}$ o            | r GND                    |     | 4                  | 6    | mΛ   |
| I <sub>CC</sub>     | Supply current (total package)                     | Enabled                                          | $V_1 = 2.4 \text{ or}$      | 0.5 V                    |     | 5                  | 3    | mA   |
| C <sub>i</sub>      | Input capacitance                                  |                                                  |                             |                          |     | 6                  |      | pF   |

- (1) Refer to TIA/EIA-422-B for exact conditions. (2) All typical values are at  $V_{CC} = 5$  V, and  $T_A = 25$ °C.
- Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.
- This parameter is measured per input, while the other inputs are at V<sub>CC</sub> or GND.

### **Switching Characteristics**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                                         | TEST COND                                           | DITIONS                            | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|--------------------|---------------------------------------------------|-----------------------------------------------------|------------------------------------|-----|--------------------|-----|------|
| t <sub>PHL</sub>   | Propagation delay time, high- to low-level output | R1 = R2 = $50 \Omega$ ,<br>C1 = C2 = C3 = $40 pF$ , | R3 = $500 \Omega$ ,<br>S1 is open, |     | 7                  | 12  | ns   |
| t <sub>PLH</sub>   | Propagation delay time, low- to high-level output | See Figure 2                                        |                                    |     | 7                  | 12  | ns   |
| t <sub>sk(p)</sub> | Pulse skew                                        |                                                     |                                    |     | 0.5                | 4   | ns   |
| t <sub>r</sub>     | Rise time                                         | $R1 = R2 = 50 \Omega$ ,                             | R3 = 500 Ω,                        |     | 5                  | 10  | ns   |
| t <sub>f</sub>     | Fall time                                         | C1 = C2 = C3 = 40 pF,<br>SeeFigure 3                | S1 is open,                        |     | 5                  | 10  | ns   |
| t <sub>PZH</sub>   | Output enable time to high level                  | $R1 = R2 = 50 \Omega$ ,                             | R3 = $500 \Omega$ ,                |     | 10                 | 19  | ns   |
| t <sub>PZL</sub>   | Output enable time to low level                   | C1 = C2 = C3 = 40 pF,<br>See Figure 4               | S1 is closed,                      |     | 10                 | 19  | ns   |
| t <sub>PHZ</sub>   | Output disable time from low level                | $R1 = R2 = 50 \Omega$ ,                             | R3 = $500 \Omega$ ,                |     | 7                  | 16  | ns   |
| t <sub>PLZ</sub>   | Output disable time from high level               | C1 = C2 = C3 = 40 pF,<br>See Figure 4               | S1 is closed,                      |     | 7                  | 16  | ns   |

(1) All typical values are at  $V_{CC} = 5 \text{ V}$ , and  $T_A = 25^{\circ}\text{C}$ .



#### RECEIVER SECTION

### **Electrical Characteristics**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                                               |                     | TEST (                                          | CONDITIONS                                      | MIN                 | TYP <sup>(1)</sup> | MAX         | UNIT |
|------------------|---------------------------------------------------------|---------------------|-------------------------------------------------|-------------------------------------------------|---------------------|--------------------|-------------|------|
| V <sub>IT+</sub> | Positive-going input threshold volt input               | age, differential   |                                                 |                                                 |                     |                    | 0.2         | V    |
| V <sub>IT</sub>  | Negative-going input threshold vo input                 | ltage, differential |                                                 |                                                 | -0.2 <sup>(2)</sup> |                    |             | V    |
| V <sub>hys</sub> | Input hysteresis (V <sub>IT+</sub> - V <sub>IT-</sub> ) |                     |                                                 |                                                 |                     | 60                 |             | mV   |
| $V_{IK}$         | Input clamp voltage, RE                                 | SN75C1167           | I <sub>I</sub> = −18 mA                         |                                                 |                     |                    | -1.5        | V    |
| V <sub>OH</sub>  | High-level output voltage                               |                     | $V_{ID} = 200 \text{ mV},$                      | I <sub>OH</sub> = −6 mA                         | 3.8                 | 4.2                |             | V    |
| V <sub>OL</sub>  | Low-level output voltage                                |                     | V <sub>ID</sub> = −200 mV,                      | I <sub>OL</sub> = 6 mA                          |                     | 0.1                | 0.3         | V    |
| l <sub>OZ</sub>  | High-impedance-state output current                     | SN75C1167           | VO = VCC or GND                                 |                                                 |                     | ±0.5               | ±5          | μΑ   |
| I                | Line input current                                      |                     | Other input at 0 V                              | V <sub>I</sub> = 10 V<br>V <sub>I</sub> = -10 V |                     |                    | 1.5<br>-2.5 | mA   |
| I <sub>I</sub>   | Enable input current, RE                                | SN75C1167           | $V_I = V_{CC}$ or GND                           | 1                                               |                     |                    | ±1          | μΑ   |
| ri               | Input resistance                                        |                     | $V_{IC} = -7 \text{ V to } 7 \text{ V},$        | Other input at 0 V                              | 4                   | 17                 |             | kΩ   |
|                  | Complete compare (Astal as also as)                     |                     | No lood Engblod                                 | $V_I = V_{CC}$ or GND                           |                     | 4                  | 6           | A    |
| I <sub>CC</sub>  | Supply current (total package)                          | No load, Enabled    | V <sub>IH</sub> = 2.4 V or 0.5 V <sup>(3)</sup> |                                                 | 5                   | 9                  | mA          |      |

### **Switching Characteristics**

over operating free-air temperature range (unless otherwise noted) (1)

|                                                                    | PARAMETER                                         | TEST CONDITIONS                     | MIN | TYP <sup>(2)</sup> | MAX | UNIT |
|--------------------------------------------------------------------|---------------------------------------------------|-------------------------------------|-----|--------------------|-----|------|
| t <sub>PLH</sub> Propagation delay time, low- to high-level output |                                                   | Soo Figure F                        | 9   | 17                 | 27  | ns   |
| t <sub>PHL</sub>                                                   | Propagation delay time, high- to low-level output | See Figure 5                        | 9   | 17                 | 27  | ns   |
| t <sub>TLH</sub>                                                   | Transition time, low- to high-level output        | V - 0 V Soo Figure F                |     | 4                  | 9   | ns   |
| t <sub>THL</sub>                                                   | Transition time, high- to low-level output        | V <sub>IC</sub> = 0 V, See Figure 5 |     | 4                  | 9   | ns   |
| t <sub>PZH</sub>                                                   | Output enable time to high level                  |                                     |     | 13                 | 22  | ns   |
| t <sub>PZL</sub>                                                   | Output enable time to low level                   | R <sub>I</sub> = 1 kW, See Figure 6 |     | 13                 | 22  | ns   |
| t <sub>PHZ</sub>                                                   | Output disable time from high level               | INL = 1 KW, See Figure 0            |     | 13                 | 22  | ns   |
| t <sub>PLZ</sub>                                                   | Output disable time from low level                |                                     |     | 13                 | 22  | ns   |

<sup>(1)</sup> Measured per input while the other inputs are at  $V_{CC}$  or GND (2) All typical values are at  $V_{CC}$  = 5 V and  $T_A$  = 25°C.

All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ . The algebraic convention, where the less positive (more negative) limit is designated as minimum, is used in this data sheet for common-mode input voltage and threshold voltage levels only.

Refer to TIA/EIA-422-B for exact conditions.



#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver Test Circuit, VoD and Voc

- A. C1, C2, and C3 include probe and jig capacitance.
- B. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, 50% duty cycle,  $t_r = t_f \le 6$  ns.



Figure 2. Driver Test Circuit and Voltage Waveforms

- C. C1, C2, and C3 include probe and jig capacitance.
- D. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, 50% duty cycle, t<sub>r</sub> = t<sub>f</sub> ≤ 6 ns.



Figure 3. Driver Test Circuit and Voltage Waveforms

- E. C1, C2, and C3 include probe and jig capacitance.
- F. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, 50% duty cycle,  $t_r = t_f \le 6$  ns.



### PARAMETER MEASUREMENT INFORMATION (continued)



Figure 4. Driver Test Circuit and Voltage Waveforms

- G. C<sub>L</sub> includes probe and jig capacitance.
- H. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, 50% duty cycle,  $t_r = t_f \le 6$  ns.



Figure 5. Receiver Test Circuit and Voltage Waveforms

- I. C<sub>L</sub> includes probe and jig capacitance.
- J. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, 50% duty cycle,  $t_r = t_f \le 6$  ns.



Figure 6. Receiver Test Circuit and Voltage Waveforms





www.ti.com 14-Oct-2022

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| SN65C1167NSR     | ACTIVE | SO           | NS                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 65C1167              | Samples |
| SN65C1167NSRG4   | ACTIVE | so           | NS                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 65C1167              | Samples |
| SN65C1168N       | ACTIVE | PDIP         | N                  | 16   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | -40 to 85    | SN65C1168N           | Samples |
| SN65C1168NSR     | ACTIVE | SO           | NS                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 65C1168              | Samples |
| SN65C1168PW      | ACTIVE | TSSOP        | PW                 | 16   | 90             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | CB1168               | Samples |
| SN65C1168PWG4    | ACTIVE | TSSOP        | PW                 | 16   | 90             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | CB1168               | Samples |
| SN65C1168PWR     | ACTIVE | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | CB1168               | Samples |
| SN75C1167DB      | ACTIVE | SSOP         | DB                 | 16   | 80             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |              | CA1167               | Samples |
| SN75C1167DBR     | ACTIVE | SSOP         | DB                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | CA1167               | Samples |
| SN75C1167N       | ACTIVE | PDIP         | N                  | 16   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | SN75C1167N           | Samples |
| SN75C1167NSR     | ACTIVE | SO           | NS                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75C1167              | Samples |
| SN75C1167NSRG4   | ACTIVE | SO           | NS                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75C1167              | Samples |
| SN75C1168DBR     | ACTIVE | SSOP         | DB                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | CA1168               | Samples |
| SN75C1168N       | ACTIVE | PDIP         | N                  | 16   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | SN75C1168N           | Samples |
| SN75C1168NE4     | ACTIVE | PDIP         | N                  | 16   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | SN75C1168N           | Samples |
| SN75C1168NSR     | ACTIVE | SO           | NS                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75C1168              | Samples |
| SN75C1168NSRG4   | ACTIVE | so           | NS                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75C1168              | Samples |
| SN75C1168PW      | ACTIVE | TSSOP        | PW                 | 16   | 90             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | CA1168               | Samples |
| SN75C1168PWR     | ACTIVE | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | CA1168               | Samples |
| SN75C1168PWRG4   | ACTIVE | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | CA1168               | Samples |

## **PACKAGE OPTION ADDENDUM**

www.ti.com 14-Oct-2022

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**INSTRUMENTS** 

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 9-Aug-2022

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65C1167NSR | so              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN65C1168NSR | so              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN65C1168PWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN75C1167DBR | SSOP            | DB                 | 16 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SN75C1167NSR | so              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN75C1168DBR | SSOP            | DB                 | 16 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SN75C1168NSR | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN75C1168PWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 9-Aug-2022



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | rins SPQ Length (mm) Width (mm |       | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|--------------------------------|-------|------------|-------------|
| SN65C1167NSR | SO           | NS              | 16   | 2000                           | 356.0 | 356.0      | 35.0        |
| SN65C1168NSR | SO           | NS              | 16   | 2000                           | 356.0 | 356.0      | 35.0        |
| SN65C1168PWR | TSSOP        | PW              | 16   | 2000                           | 356.0 | 356.0      | 35.0        |
| SN75C1167DBR | SSOP         | DB              | 16   | 2000                           | 356.0 | 356.0      | 35.0        |
| SN75C1167NSR | SO           | NS              | 16   | 2000                           | 356.0 | 356.0      | 35.0        |
| SN75C1168DBR | SSOP         | DB              | 16   | 2000                           | 356.0 | 356.0      | 35.0        |
| SN75C1168NSR | SO           | NS              | 16   | 2000                           | 367.0 | 367.0      | 38.0        |
| SN75C1168PWR | TSSOP        | PW              | 16   | 2000                           | 356.0 | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022

### **TUBE**



\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65C1168N    | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN65C1168PW   | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SN65C1168PWG4 | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SN75C1167DB   | DB           | SSOP         | 16   | 80  | 530    | 10.5   | 4000   | 4.1    |
| SN75C1167N    | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN75C1168N    | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN75C1168NE4  | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN75C1168PW   | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |





- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-150.





NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



### **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOP



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



SOF



### NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOF



#### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated