

## SGM72110 SP10T LTE Switch with MIPI RFFE Interface

## **GENERAL DESCRIPTION**

The SGM72110 is a single-pole/ten-throw (SP10T) antenna switch, which supports from 0.1GHz to 3.0GHz. The device features low insertion loss and high isolation, which make it suitable for high linearity receiving applications. It also has the advantage of high linearity performance. The SGM72110 is not subject to cellular interference and is applied to multi-mode and multi-band LTE mobile phones.

The SGM72110 has the ability to integrate SP10T RF switch and MIPI controller on silicon-on-insulator (SOI) process. Internal driver and decoder for switch control signals are offered by the controller, which makes it flexible in RF path band and routing selection.

No external DC blocking capacitors are required on the RF paths as long as no external DC voltage is applied, which can save PCB area and cost.

The SGM72110 is available in a Green UTQFN-2.4× 2.4-20L package.

# **APPLICATIONS**

3G/4G Applications

## **FEATURES**

- Supply Voltage Range: 2.4V to 4.8V
- Advanced Silicon-On-Insulator (SOI) Process
- Frequency Range: 0.1GHz to 3.0GHz
- Low Insertion Loss: 0.6dB (TYP) at 2.7GHz
- MIPI RFFE Interface Compatible
- No External DC Blocking Capacitors Required
- Available in a Green UTQFN-2.4×2.4-20L Package

## **BLOCK DIAGRAM**



Figure 1. SGM72110 Block Diagram



### SGM72110

### **PACKAGE/ORDERING INFORMATION**

| MODEL    | PACKAGE<br>DESCRIPTION | SPECIFIED<br>TEMPERATURE<br>RANGE | ORDERING<br>NUMBER | PACKAGE<br>MARKING | PACKING<br>OPTION   |
|----------|------------------------|-----------------------------------|--------------------|--------------------|---------------------|
| SGM72110 | UTQFN-2.4×2.4-20L      | -40°C to +85°C                    | SGM72110YURC20G/TR | RD7<br>XXXX        | Tape and Reel, 3000 |

### MARKING INFORMATION

NOTE: XXXX = Date Code and Trace Code.

| YYY -<br>X X X X | Serial Number    |
|------------------|------------------|
|                  | Trace Code       |
|                  | Date Code - Year |

Green (RoHS & HSF): SG Micro Corp defines "Green" to mean Pb-Free (RoHS compatible) and free of halogen substances. If you have additional comments or questions, please contact your SGMICRO representative directly.

### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage, V <sub>DD</sub>            | 5V             |
|--------------------------------------------|----------------|
| Supply Voltage for MIPI, VIO               | 2V             |
| SDA, SCL Control Voltage, V <sub>CTL</sub> | 2V             |
| RF Input Power, P <sub>IN</sub>            | 26dBm          |
| Junction Temperature                       | +150°C         |
| Storage Temperature Range                  | 55°C to +150°C |
| Lead Temperature (Soldering, 10s)          | +260°C         |
| ESD Susceptibility                         |                |
| HBM                                        |                |
|                                            |                |

### **RECOMMENDED OPERATING CONDITIONS**

| Operating Temperature Range              | 40°C to +85°C    |
|------------------------------------------|------------------|
| Operating Frequency Range                | 0.1GHz to 3.0GHz |
| Supply Voltage, V <sub>DD</sub>          | 2.4V to 4.8V     |
| Supply Voltage for MIPI, V <sub>IO</sub> | 1.65V to 1.95V   |

### **OVERSTRESS CAUTION**

Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Functional operation of the device at any conditions beyond those indicated in the Recommended Operating Conditions section is not implied.

### **ESD SENSITIVITY CAUTION**

This integrated circuit can be damaged if ESD protections are not considered carefully. SGMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because even small parametric changes could cause the device not to meet the published specifications.

### DISCLAIMER

SG Micro Corp reserves the right to make any change in circuit design, or specifications without prior notice.



## **PIN CONFIGURATION**



### **PIN DESCRIPTION**

| PIN          | NAME  | FUNCTION                 |
|--------------|-------|--------------------------|
| 1            | NC    | No connection.           |
| 2            | RF10  | RF Port 10.              |
| 3            | RF9   | RF Port 9.               |
| 4            | RF8   | RF Port 8                |
| 5            | RF7   | RF Port 7.               |
| 6            | RF6   | RF Port 6.               |
| 7, 8, 10, 16 | GND   | Ground.                  |
| 9            | RFCOM | RF Common Port.          |
| 11           | RF5   | RF Port 5.               |
| 12           | RF4   | RF Port 4.               |
| 13           | RF3   | RF Port 3.               |
| 14           | RF2   | RF Port 2.               |
| 15           | RF1   | RF Port 1.               |
| 17           | VDD   | DC Power Supply.         |
| 18           | VIO   | Supply Voltage for MIPI. |
| 19           | SDA   | RFFE Data Signal.        |
| 20           | SCL   | RFFE Clock Signal.       |
| Exposed Pad  | GND   | Ground.                  |

# Register\_0 TRUTH TABLE

Table 1. Register\_0 Truth Table

| State | Mode      |    |    |    | r_0 Bits |    |    |    |    |
|-------|-----------|----|----|----|----------|----|----|----|----|
| State | Wode      | D7 | D6 | D5 | D4       | D3 | D2 | D1 | D0 |
| 1     | Isolation | х  | х  | 0  | 0        | 0  | 0  | 0  | 0  |
| 2     | RF1       | х  | х  | х  | 0        | 0  | 0  | 1  | 0  |
| 3     | RF2       | х  | х  | х  | 0        | 1  | 0  | 1  | 0  |
| 4     | RF3       | х  | х  | х  | 0        | 1  | 1  | 1  | 0  |
| 5     | RF4       | х  | х  | х  | 0        | 1  | 0  | 1  | 1  |
| 6     | RF5       | х  | х  | х  | 0        | 0  | 0  | 0  | 1  |
| 7     | RF6       | х  | х  | х  | 0        | 1  | 0  | 0  | 1  |
| 8     | RF7       | х  | х  | х  | 0        | 0  | 1  | 1  | 0  |
| 9     | RF8       | х  | х  | х  | 0        | 0  | 1  | 0  | 0  |
| 10    | RF9       | х  | х  | х  | 0        | 1  | 1  | 0  | 0  |
| 11    | RF10      | х  | х  | х  | 0        | 1  | 0  | 0  | 0  |

# **ELECTRICAL CHARACTERISTICS**

 $(T_A = +25^{\circ}C, V_{DD} = 2.4V \text{ to } 4.8V, P_{IN} = 0 \text{dBm}, 50\Omega$ , typical values are at  $V_{DD} = 2.8V$ , unless otherwise noted.)

| PARAMETER                                          | SYMBOL             | CONDITIONS                                       | MIN                   | TYP             | MAX  | UNITS |
|----------------------------------------------------|--------------------|--------------------------------------------------|-----------------------|-----------------|------|-------|
| DC Characteristics                                 | •                  | •                                                | •                     |                 | •    | •     |
| Supply Voltage                                     | V <sub>DD</sub>    |                                                  | 2.4                   | 2.8             | 4.8  | V     |
| Supply Current                                     | I <sub>VDD</sub>   |                                                  |                       | 32              | 70   | μA    |
| Supply Voltage for MIPI                            | V <sub>IO</sub>    |                                                  | 1.65                  | 1.8             | 1.95 | V     |
| Supply Current for MIPI                            | I <sub>VIO</sub>   |                                                  |                       | 4.8             | 12   | μA    |
| Control Valtage                                    | V <sub>CTL_H</sub> | High                                             | 0.8 × V <sub>IO</sub> | V <sub>IO</sub> | 1.95 | V     |
| Control Voltage                                    | V <sub>CTL_L</sub> | Low                                              | 0                     |                 | 0.45 | v     |
| Switching Time                                     | t <sub>sw</sub>    | 50% of control voltage to 90% of RF power        |                       | 1               | 2    | μs    |
| Turn-On Time                                       | t <sub>on</sub>    | Time from $V_{DD}$ = 0V to part on and RF at 90% |                       | 5               | 10   | μs    |
| RF Characteristics                                 |                    |                                                  |                       |                 |      |       |
|                                                    | IL                 | f <sub>0</sub> = 0.1GHz to 1.0GHz                |                       | 0.43            | 0.57 |       |
| Insertion Loss<br>(RFCOM to All RF Ports)          |                    | f <sub>0</sub> = 1.0GHz to 2.0GHz                |                       | 0.53            | 0.80 | dB    |
|                                                    |                    | f <sub>0</sub> = 2.0GHz to 2.7GHz                |                       | 0.60            | 1.00 |       |
|                                                    |                    | f <sub>0</sub> = 0.1GHz to 1.0GHz                | 27                    | 45              |      |       |
| Isolation<br>(RFCOM to All RF Ports)               | ISO                | f <sub>0</sub> = 1.0GHz to 2.0GHz                | 21                    | 37              |      | dB    |
|                                                    |                    | f <sub>0</sub> = 2.0GHz to 2.7GHz                | 21                    | 33              |      |       |
|                                                    |                    | f <sub>0</sub> = 0.1GHz to 1.0GHz                |                       | 26              |      |       |
| Input Return Loss<br>(RFCOM to All RF Ports)       | RL                 | f <sub>0</sub> = 1.0GHz to 2.0GHz                |                       | 22              |      | dB    |
|                                                    |                    | f <sub>0</sub> = 2.0GHz to 2.7GHz                |                       | 15              |      | 1     |
| 0.1dB Compression Point<br>(RFCOM to All RF Ports) | P <sub>0.1dB</sub> | f <sub>0</sub> = 0.1GHz to 3.0GHz                |                       | 26              |      | dBm   |



## **MIPI READ AND WRITE TIMING**



Figure 3. Register Read Command Timing Diagram

## **COMMAND SEQUENCE BIT DEFINITIONS**

| Туре          | SSC | Command Frame Bits |      |        |      | Bus    | Extended Operation |       |                    |                |                      |                    |                |                      |
|---------------|-----|--------------------|------|--------|------|--------|--------------------|-------|--------------------|----------------|----------------------|--------------------|----------------|----------------------|
|               |     | C[11:8]            | C[7] | C[6:5] | C[4] | C[3:0] | Parity Bits        | Daula | Data Frame<br>Bits | Parity<br>Bits | Bus<br>Park<br>Cycle | Data Frame<br>Bits | Parity<br>Bits | Bus<br>Park<br>Cycle |
| Reg<br>Write  | Y   | SA[3:0]            | 0    | 10     | A[4] | A[3:0] | Y                  | -     | D[7:0]             | Y              | Y                    | -                  | -              | -                    |
| Reg<br>Read   | Y   | SA[3:0]            | 0    | 11     | A[4] | A[3:0] | Y                  | Y     | D[7:0]             | Y              | Y                    | -                  | -              | -                    |
| Reg0<br>Write | Y   | SA[3:0]            | 1    | D[6:5] | D[4] | D[3:0] | Y                  | Y     | -                  | -              | -                    | -                  | -              | -                    |

Legends:

SSC = Sequence Start Command

SA = Slave Address A = Register Address

D = Data Bit



### **REGISTER MAPS**

### Register\_0

Register Address: 0x00; R/W

#### Table 2. Register\_0 Register Details

| Bits   | Bit Name  | Description          | Default  | Туре | B/G | Trig    |
|--------|-----------|----------------------|----------|------|-----|---------|
| D[7:0] | MODE_CTRL | See Table 1 section. | 00000000 | R/W  | No  | 0, 1, 2 |

### **PM\_TRIG**

#### Table 3. PM\_TRIG Register Details

| Bits | Bit Name       | Descript                                                                                                                  | tion                                                                                                                                                                       | Default | Туре | B/G | Trig |
|------|----------------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-----|------|
| D[7] | PWR_MODE_1     | 0: Normal<br>1: Low power                                                                                                 | 0                                                                                                                                                                          | R/W     | Yes  | No  |      |
| D[6] | PWR_MODE_0     | 0: Active - Normal<br>1: Startup - All registers are reset to t                                                           | the default                                                                                                                                                                | 0       | R/W  | Yes | No   |
| D[5] | TRIGGER_MASK_2 | 1: TRIGGER_2 disabled is set to log is disabled                                                                           | of the three TRIGGER_MASK_x<br>gic '1', the corresponding trigger<br>d, in that case data written to a                                                                     | 0       | R/W  | No  | No   |
| D[4] | TRIGGER_MASK_1 | 0: TRIGGER_1 enabled directly to t<br>1: TRIGGER_1 disabled Otherwise,                                                    | register associated with the trigger goes<br>directly to the destination register.<br>Otherwise, if the TRIGGER_MASK_x is<br>set to logic '0', incoming data is written to | 0       | R/W  | No  | No   |
| D[3] | TRIGGER_MASK_0 | 0: TRIGGER_0 enabled                                                                                                      | the shadow register, and the destination register is unchanged until its corresponding trigger is asserted.                                                                |         | R/W  | No  | No   |
| D[2] | TRIGGER_2      | 0: Keep its associated destination regis<br>1: Load its associated destination regis<br>shadow register, provided TRIGGER | sters with the data in the parallel                                                                                                                                        | 0       | w    | Yes | No   |
| D[1] | TRIGGER_1      | 0: Keep its associated destination reg<br>1: Load its associated destination regis<br>shadow register, provided TRIGGER   | 0                                                                                                                                                                          | w       | Yes  | No  |      |
| D[0] | TRIGGER_0      | 0: Keep its associated destination reg<br>1: Load its associated destination regis<br>shadow register, provided TRIGGER   | sters with the data in the parallel                                                                                                                                        | 0       | W    | Yes | No   |

### PRODUCT\_ID

Register Address: 0x1D; R

### Table 4. PRODUCT\_ID Register Details

| Bits   | Bit Name   | Description     | Default  | Туре | B/G | Trig |
|--------|------------|-----------------|----------|------|-----|------|
| D[7:0] | PRODUCT_ID | Product number. | 00000010 | R    | No  | No   |

### MANUFACTURER\_ID

Register Address: 0x1E; R

#### Table 5. MANUFACTURER\_ID Register Details

| Bits   | Bit Name             | Description                                                                                                                                                                     | Default  | Туре | B/G | Trig |
|--------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|-----|------|
| D[7:0] | MANUFACTURER_ID[7:0] | Lower eight bits of Manufacturer ID.<br>Read-only. Note that during USID programming, the write command<br>sequence is executed on the register, but the value does not change. | 01001010 | R    | No  | No   |



# **REGISTER MAPS (continued)**

### MAN\_USID

Register Address: 0x1F; R and R/W

#### Table 6. MAN\_USID Register Details

| Bits   | Bit Name                                                                                                                                                                                           | Description         |      | Туре | B/G | Trig |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|------|-----|------|
| D[7:6] | Reserved                                                                                                                                                                                           | Reserved.           | 00   | R    | No  | No   |
| D[5:4] | MANUFACTURER_ID[9:8] Upper two bits of Manufacturer ID.<br>Read-only. Note that during USID programming, the write command<br>sequence is executed on the register, but the value does not change. |                     | 00   | R    | No  | No   |
| D[3:0] | USID                                                                                                                                                                                               | USID of the device. | 1011 | R/W  | No  | No   |



# **TYPICAL APPLICATION CIRCUIT**



Figure 4. SGM72110 Typical Application Circuit

# **EVALUATION BOARD LAYOUT**



Figure 5. SGM72110 Evaluation Board Layout



## **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### DECEMBER 2022 - REV.A to REV.A.1

| Jpdated Electrical Characteristics4 |
|-------------------------------------|
|                                     |

#### Changes from Original (MAY 2022) to REV.A

| Changed from product preview to production dataAll |
|----------------------------------------------------|
|----------------------------------------------------|



Page

Page

# PACKAGE OUTLINE DIMENSIONS

# UTQFN-2.4×2.4-20L



| Symbol | Dimensions In Millimeters |       |       |  |  |  |  |
|--------|---------------------------|-------|-------|--|--|--|--|
|        | MIN                       | MOD   | МАХ   |  |  |  |  |
| A      | 0.500                     | 0.550 | 0.600 |  |  |  |  |
| A1     | 0.000                     | 0.020 | 0.050 |  |  |  |  |
| A2     | 0.127 REF                 |       |       |  |  |  |  |
| D      | 2.300                     | 2.400 | 2.500 |  |  |  |  |
| E      | 2.300                     | 2.400 | 2.500 |  |  |  |  |
| D1     | 1.200                     | 1.300 | 1.400 |  |  |  |  |
| E1     | 1.200                     | 1.300 | 1.400 |  |  |  |  |
| е      | 0.400 BSC                 |       |       |  |  |  |  |
| k      | 0.250 REF                 |       |       |  |  |  |  |
| L      | 0.150                     | 0.200 | 0.250 |  |  |  |  |
| L1     | 0.100 REF                 |       |       |  |  |  |  |

NOTE: This drawing is subject to change without notice.

# TAPE AND REEL INFORMATION

### **REEL DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

### KEY PARAMETER LIST OF TAPE AND REEL

| Package Type      | Reel<br>Diameter | Reel Width<br>W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|------------------|--------------------------|------------|------------|------------|------------|------------|------------|-----------|------------------|
| UTQFN-2.4×2.4-20L | 7″               | 9.5                      | 2.65       | 2.65       | 0.75       | 4.0        | 4.0        | 2.0        | 8.0       | Q2               |

### **CARTON BOX DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

### **KEY PARAMETER LIST OF CARTON BOX**

| Reel Type   | Length<br>(mm) | Width<br>(mm) | Height<br>(mm) | Pizza/Carton |        |
|-------------|----------------|---------------|----------------|--------------|--------|
| 7" (Option) | 368            | 227           | 224            | 8            |        |
| 7"          | 442            | 410           | 224            | 18           | DD0002 |

