

# SGM40666AS/SGM40666BS High-Current Over-Voltage Protector

## **GENERAL DESCRIPTION**

The SGM40666AS and SGM40666BS are over-voltage protection devices designed to protect low voltage systems from damage with a high voltage supply up to  $+31V_{DC}$  and  $+40V_{PEAK}$  (10s with 50mA current limit). The SGM40666AS withstands +90V/-400V while SGM40666BS can also withstand surges up to +80V/-400V without damage.

The integrated 27m $\Omega$  (TYP) R<sub>ON</sub> FET allows it to pass through 4.5A continuous current. The FET is turned off when the input voltage exceeds the over-voltage threshold, which can be adjusted between 4V and 22V with the optional external resistors.

When the OVLO input is set below the external OVLO select threshold (0.26V TYP), the SGM40666AS and SGM40666BS automatically choose the internal trip thresholds that are preset to 6.79V typically. SGMICRO provides customized OVP threshold options for 22.2V/15.3V/10.5V/6.35V/5.95V. Please contact us if necessary.

The open-drain output (nACOK) indicates a stable power supply between minimum  $V_{\text{IN}}$  and  $V_{\text{OVLO}}.$ 

The SGM40666AS and SGM40666BS are available in a Green WLCSP-1.65×1.24-12B package.

# **FEATURES**

- Wide Power Supply Voltage Range: 2.5V to 28V
- Input Voltage up to 40V with 50mA Current Limit for 10s Duration
- Integrated Switch On-Resistance: 27mΩ (TYP)
- Wide Adjustable OVLO Threshold Range: 4V to 22V
- Internal Over-Voltage Protection Threshold: 6.79V (TYP)
- Surge Immunity
  - SGM40666AS: Up to +90V/-400V Surge
    Immunity
  - SGM40666BS: Up to +80V/-400V Surge
    Immunity
- 32.3V Clamping Circuit Trigger Threshold when Rising Slope > 4.5V/µs (SGM40666AS)
- 45V Clamping Circuit Trigger Threshold (SGM40666BS)
- Over-Voltage Shutdown Response: 50ns (TYP)
- Start-Up Debounce Time: 16.5ms
- Soft-Start Function
- Enable Function
- Thermal Shutdown Protection
- Power Good Flag
- Available in a Green WLCSP-1.65×1.24-12B Package

# **APPLICATIONS**

Battery Charging Ports Mobile Phones Tablet Computers



## PACKAGE/ORDERING INFORMATION

| MODEL      | PACKAGE<br>DESCRIPTION | SPECIFIED<br>TEMPERATURE<br>RANGE | ORDERING<br>NUMBER | PACKAGE<br>MARKING | PACKING<br>OPTION   |
|------------|------------------------|-----------------------------------|--------------------|--------------------|---------------------|
| SGM40666AS | WLCSP-1.65×1.24-12B    | -40°C to +85°C                    | SGM40666ASYG/TR    | XXXXX<br>MDLYG     | Tape and Reel, 3000 |
| SGM40666BS | WLCSP-1.65×1.24-12B    | -40°C to +85°C                    | SGM40666BSYG/TR    | XXXXX<br>G5YYG     | Tape and Reel, 3000 |

### MARKING INFORMATION

NOTE: XXXXX = Date Code, Trace Code and Vendor Code.



Trace Code Vendor Code

Serial Number

Green (RoHS & HSF): SG Micro Corp defines "Green" to mean Pb-Free (RoHS compatible) and free of halogen substances. If you have additional comments or questions, please contact your SGMICRO representative directly.

## **ABSOLUTE MAXIMUM RATINGS**

Voltage Range (with Respect to GND)

| IN0.3V to 31V <sup>(1)</sup>                               |
|------------------------------------------------------------|
| IN (Peak for 10s Duration, 50mA Limit)0.3V to 40V $^{(1)}$ |
| OUT0.3V to V <sub>IN</sub> + 0.3V                          |
| OVLO0.3V to 25V                                            |
| nACOK, nEN0.3V to 6V                                       |
| IN, OUT Continuous Current 4.5A <sup>(2)</sup>             |
| IN, OUT Peak Current (10ms)8A                              |
| Package Thermal Resistance                                 |
| WLCSP-1.65×1.24-12Β, θ <sub>JA</sub> 105°C/W               |
| WLCSP-1.65×1.24-12B, θ <sub>JC</sub>                       |
| Junction Temperature+150°C                                 |
| Storage Temperature Range65°C to +150°C                    |
| Lead Temperature (Soldering, 10s)+260°C                    |
| ESD Susceptibility                                         |
| HBM4kV                                                     |
| CDM                                                        |
| Air Gap Discharge on IN Pin (IEC61000-4-2) 20kV            |
| Contact Discharge on IN Pin (IEC61000-4-2) 12kV            |

### **OVERSTRESS CAUTION**

Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Functional operation of the device at any conditions beyond those indicated in the Recommended Operating Conditions section is not implied.

## **RECOMMENDED OPERATING CONDITIONS**

| Supply Voltage Range 2.5V to 28V (3)               | 1 |
|----------------------------------------------------|---|
| Operating Junction Temperature Range40°C to +125°C | ; |

#### NOTES:

1. Non-frequent repeated peak voltage during the input surge transient and ESD transient is not subject to this rating value. which may be higher than 40V in the surge test.

2. Continuous current limit may vary with the circuit board thermal dissipation condition.

3. If protection discharging is triggered, the discharging keeps until the supply falls below the hysteresis range. Continuously force driving during discharging with a voltage in the hysteresis range can cause overstress and even damage the device. Supply voltage within the hysteresis range is not recommended.

## ESD SENSITIVITY CAUTION

This integrated circuit can be damaged if ESD protections are not considered carefully. SGMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because even small parametric changes could cause the device not to meet the published specifications.

#### DISCLAIMER

SG Micro Corp reserves the right to make any change in circuit design, or specifications without prior notice.



# **PIN CONFIGURATION**



WLCSP-1.65×1.24-12B

## **PIN DESCRIPTION**

| PIN        | NAME  | FUNCTION                                                                                                                                                                                       |
|------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1         | nEN   | Device Enable Pin. Active low to enable the IN to OUT pass path.                                                                                                                               |
| A2, A3, B2 | OUT   | Output Pin. Internal switch output.                                                                                                                                                            |
| A4, B4, C4 | GND   | Ground.                                                                                                                                                                                        |
| B1         | nACOK | Open-Drain Flag Output for Power Good. When the input voltage is stable between the minimum $V_{IN}$ and $V_{OVLO}$ , nACOK is driven low. nACOK is high impedance if thermal shutdown occurs. |
| B3, C2, C3 | IN    | Input and Device Supply Pin. Use a 0.1µF ceramic capacitor near to the device.                                                                                                                 |
| C1         | OVLO  | Over-Voltage Protection Threshold Adjustment. When the internal threshold is used, set the OVLO to connect to GND. Connect to a resistor divider network to adjust the OVLO threshold.         |



# **ELECTRICAL CHARACTERISTICS**

| PARAMETER                         | SYMBOL                   | CONDITIONS                                                                                                                                                                                                                                                                                    | MIN   | TYP   | MAX   | UNITS |
|-----------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| Input Voltage Range               | V <sub>IN</sub>          |                                                                                                                                                                                                                                                                                               | 2.5   |       | 28    | V     |
| Input Supply Current              | I <sub>IN</sub>          | V <sub>IN</sub> = 5V                                                                                                                                                                                                                                                                          |       | 75    | 105   | μA    |
| OVLO Supply Current               | I <sub>IN_Q</sub>        | $V_{OVLO} = 3V, V_{IN} = 5V, V_{OUT} = 0V$                                                                                                                                                                                                                                                    |       | 80    | 110   | μA    |
| Internal Over-Voltage Protection  | V                        | V <sub>IN</sub> rising                                                                                                                                                                                                                                                                        | 6.63  | 6.79  | 6.95  | v     |
| Threshold                         | V <sub>IN_OVLO</sub>     | V <sub>IN</sub> falling                                                                                                                                                                                                                                                                       | 6.58  | 6.70  |       | v     |
| V <sub>BG</sub> Reference         | V <sub>BG</sub>          |                                                                                                                                                                                                                                                                                               | 1.163 | 1.191 | 1.220 | V     |
| Adjustable OVLO Threshold Range   |                          |                                                                                                                                                                                                                                                                                               | 4     |       | 22    | V     |
| External OVLO Select Threshold    | V <sub>OVLO_SELECT</sub> |                                                                                                                                                                                                                                                                                               | 0.24  | 0.26  | 0.29  | V     |
| Switch On-Resistance              | R <sub>ON</sub>          | V <sub>IN</sub> = 5V, I <sub>OUT</sub> = 0.5A, T <sub>J</sub> = +25°C                                                                                                                                                                                                                         |       | 27    | 37    | mΩ    |
| OUT Load Capacitance              | Cout                     | V <sub>IN</sub> = 5V, T <sub>J</sub> = +25°C                                                                                                                                                                                                                                                  |       |       | 1000  | μF    |
| OVLO Parasitic Capacitance        | C <sub>P_OVLO</sub>      | T <sub>J</sub> = +25°C                                                                                                                                                                                                                                                                        |       | 24    |       | pF    |
| OVLO Input Leakage Current        | I <sub>OVLO</sub>        | V <sub>OVLO</sub> = 1.3V, T <sub>J</sub> = +25°C                                                                                                                                                                                                                                              | -100  |       | 100   | nA    |
| IN Leakage Voltage by OVLO        | $V_{\text{IN\_LEAK}}$    | $V_{\text{OVLO}}$ = 20V, $V_{\text{IN}}$ = unconnected, $R_{\text{OVLO}}$ = 1M $\Omega$                                                                                                                                                                                                       |       |       | 0.2   | V     |
| Thermal Shutdown                  |                          |                                                                                                                                                                                                                                                                                               |       | 150   |       | °C    |
| Thermal Shutdown Hysteresis       |                          |                                                                                                                                                                                                                                                                                               |       | 20    |       | °C    |
| Digital Signal (nACOK, nEN)       | ·                        |                                                                                                                                                                                                                                                                                               |       |       |       |       |
| nACOK Output Low Voltage          | V <sub>OL</sub>          | $V_{I/O}$ = 3.3V, $I_{SINK}$ = 1mA, see Figure 1                                                                                                                                                                                                                                              |       | 0.08  | 0.32  | V     |
| nACOK Leakage Current             | I <sub>ACOK_LEAK</sub>   | $V_{I/O}$ = 3.3V, nACOK de-asserted, T <sub>J</sub> = +25°C, see Figure 1                                                                                                                                                                                                                     |       |       | 1     | μA    |
| nEN Input Low Threshold           | V <sub>LTH</sub>         |                                                                                                                                                                                                                                                                                               |       |       | 0.4   | V     |
| nEN Input High Threshold          | V <sub>HTH</sub>         |                                                                                                                                                                                                                                                                                               | 1.2   |       |       | V     |
| nEN Input Leakage                 | I <sub>nEN_LEAK</sub>    | V <sub>IN</sub> = 5V, T <sub>J</sub> = +25°C                                                                                                                                                                                                                                                  |       |       | 1     | μA    |
| Timing Characteristics            | ·                        |                                                                                                                                                                                                                                                                                               |       |       |       |       |
| Debounce Time                     | t <sub>DEB</sub>         | Time from V_{IN} > 2.5V to the time V_{OUT} starts rising, T_J = +25°C                                                                                                                                                                                                                        |       | 16.5  |       | ms    |
| Soft-Start Time                   | t <sub>ss</sub>          | Time from $V_{IN}$ > 2.5V to soft-start off,<br>T <sub>J</sub> = +25°C                                                                                                                                                                                                                        |       | 33    |       | ms    |
| Switch Turn-On Time               | t <sub>on</sub>          | $V_{IN}$ = 5V, R <sub>L</sub> = 100 $\Omega$ , C <sub>LOAD</sub> = 10µF,<br>V <sub>OUT</sub> from 10% to 90%, T <sub>J</sub> = +25°C                                                                                                                                                          |       | 1.6   |       | ms    |
| Switch Turn-Off Time              | t <sub>OFF</sub>         | $\label{eq:VIN} \begin{split} V_{\text{IN}} > V_{\text{IN}\_\text{OVLO}} \text{ to } V_{\text{OUT}} = 80\% \text{ of } V_{\text{IN}},  R_L = 100\Omega, \\ \text{with } 20\% \text{ overdrive, for the case of using the} \\ \text{internal threshold, } T_J = +25^\circ\text{C} \end{split}$ |       | 50    |       | ns    |
| Switch Turn-Off Propagation Delay | t <sub>DELAY</sub>       | $V_{OVLO} > V_{BG}$ with 20% overdrive to output falling 10%, $R_L = 100\Omega$ , for the case of using external threshold, $T_L = +25^{\circ}C$                                                                                                                                              |       | 50    |       | ns    |



# **TYPICAL PERFORMANCE CHARACTERISTICS**















# **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**



SG Micro Corp

# **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**



Time (50µs/div)





Time (100µs/div)





Time (100µs/div)



## **TYPICAL APPLICATION CIRCUIT**



#### NOTE:

1. Voltage divider networks  $R_1$  and  $R_2$  are only used for adjustable OVLO. When using the default OVP threshold, connect OVLO to GND directly.



# FUNCTIONAL BLOCK DIAGRAM







## **TIMING DIAGRAM**



NOTE: The waveforms can not be scaled.



# SURGE UP TEST CIRCUIT





## **DETAILED DESCRIPTION**

The SGM40666AS and SGM40666BS are designed to protect low voltage systems from damage with a high voltage supply up to +31V<sub>DC</sub> and +40V<sub>PEAK</sub> (10s with 50mA current limit). The SGM40666AS withstands +90V/-400V while SGM40666BS can also withstand surges up to +80V/-400V without damage. Surge up tests are performed according to the test circuit in Figure 4. If the input voltage exceeds the over-voltage threshold, the internal 27m $\Omega$  (TYP) low R<sub>oN</sub> FET is turned off to prevent damage to the protected components. A built-in 16.5ms (TYP) debounce time prevents turning the internal FET on falsely during start-up.

#### **Device Operation**

The SGM40666AS and SGM40666BS have a timing logic controlled charge pump, which is used as gate driver of the internal FET. If the internal trip threshold is used, the charge pump is enabled when  $V_{IN} < V_{IN_OVLO}$ , while if external trip threshold is used, it is enabled when  $V_{OVLO} < V_{OVLO_EXT}$ .

The charge pump turns the internal FET on after a 16.5ms (TYP) debounce delay (see Figure 3), then soft-start function limits the FET inrush current for another 16.5ms (TYP). Once  $V_{\text{IN}}$  rises above  $V_{\text{OVLO}\_\text{THRESH}}$ , the FET is turned off.

### **Enable Function**

The IC has an enable pin that is used to enable or disable the device. Pull nEN high to turn off the internal pass FET, while pull it low to turn on the FET, the IC enters the start-up routine.

### **Over-Voltage Lockout (OVLO)**

The typical over-voltage lockout (OVLO) thresholds of the SGM40666AS and SGM40666BS are 6.79V.

If the input voltage exceeds the OVP rising trip level, the switch will be turned off in about 50ns. The switch will remain off until  $V_{\text{IN}}$  falls below the OVP falling trip level.

## **External Adjustable OVLO**

The devices detect the voltage on the OVLO pin to check if an external divider exists.

If the OVLO pin is connected to GND, the OVLO value set internally will be applied.

When an external resistor divider network is connected to the OVLO pin and  $V_{OVLO} > V_{OVLO\_SELECT}$  (0.26V TYP), then this

external resistor divider determines the  $V_{IN_OVLO_EXT}$ . At present,  $V_{IN_OVLO_EXT}$ ,  $V_{BG}$ , and  $R_1$  are known,  $R_2$  can be given by Equation 1:

$$V_{IN_OVLO_EXT} = V_{BG} \times \left(1 + \frac{R_1}{R_2}\right)$$
(1)

This external resistor divider network is completely independent of the internal resistor divider network.

Note that OVLO pin must not be floating.

#### **Surge Protection**

The SGM40666AS integrates a clamping circuit to suppress the input surge voltage. When V<sub>IN</sub> voltage rises sharply (typically >  $4.5V/\mu$ s) above 32.3V, the internal clamping circuit will be triggered to discharge the surge energy to the ground.

The SGM40666BS discharges the surge energy to the ground when surge voltage rises above 45V.

### **Thermal Shutdown Protection**

The SGM40666AS and SGM40666BS have the thermal shutdown protection. If the junction temperature exceeds  $+150^{\circ}$ C (TYP), the internal FET turns off. And the devices exit thermal shutdown if the junction temperature cools down by 20°C (TYP).

### **nACOK Output**

The device has an open-drain nACOK output that indicates a stable power source to the host. When the input voltage is stable between minimum  $V_{\rm IN}$  and  $V_{\rm OVLO}$  after debounce delay, nACOK goes to low. A pull-up resistor is set from nACOK to the host system logic I/O voltage. nACOK is high impedance if thermal shutdown occurs.

### **USB OTG Support**

When used in an OTG application, the SGM40666AS and SGM40666BS can provide power from OUT to IN. Initially, the OTG voltage applied at OUT will forward bias the power switch bulk diode and present a voltage drop of approximately 0.7V between OUT and IN. Once the voltage at IN exceeds the minimum input voltage of 2.5V and after debounce time, the main power switch will turn fully on, reducing the voltage drop from OUT to IN significantly.



## **APPLICATION INFORMATION**

#### **IN Bypass Capacitor**

Place a  $0.1\mu$ F ceramic bypass capacitor between IN and GND pins as close as possible to the device for most applications. When the power source has significant inductance because of long lead length, the device clamps the overshoot because of LC tank circuit.

#### **Output Capacitor**

The soft-start function is provided by the slow turn-on time, which allows the SGM40666AS and SGM40666BS to charge an output capacitor (up to  $1000\mu$ F typically) without shutting down because of over-current condition.

## **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Original (NOVEMBER 2022) to REV.A

Changed from product preview to production data......All



Page

# PACKAGE OUTLINE DIMENSIONS

## WLCSP-1.65×1.24-12B



**TOP VIEW** 

RECOMMENDED LAND PATTERN (Unit: mm)



SIDE VIEW

**BOTTOM VIEW** 

| Symbol | Dimensions In Millimeters |       |       |  |  |  |
|--------|---------------------------|-------|-------|--|--|--|
|        | MIN                       | MOD   | MAX   |  |  |  |
| A      | -                         |       |       |  |  |  |
| A1     | 0.180                     | 0.220 |       |  |  |  |
| D      | 1.615 -                   |       | 1.675 |  |  |  |
| E      | 1.210                     | -     | 1.270 |  |  |  |
| d      | 0.230                     | -     | 0.290 |  |  |  |
| е      | 0.400 BSC                 |       |       |  |  |  |
| ccc    | 0.050                     |       |       |  |  |  |

NOTE: This drawing is subject to change without notice.



# TAPE AND REEL INFORMATION

### **REEL DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

## KEY PARAMETER LIST OF TAPE AND REEL

| Package Type        | Reel<br>Diameter | Reel Width<br>W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------------|------------------|--------------------------|------------|------------|------------|------------|------------|------------|-----------|------------------|
| WLCSP-1.65×1.24-12B | 7″               | 9.5                      | 1.38       | 1.80       | 0.82       | 4.0        | 4.0        | 2.0        | 8.0       | Q2               |

## **CARTON BOX DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

## **KEY PARAMETER LIST OF CARTON BOX**

| Reel Type   | Length<br>(mm) | Width<br>(mm) | Height<br>(mm) | Pizza/Carton | ]      |
|-------------|----------------|---------------|----------------|--------------|--------|
| 7" (Option) | 368            | 227           | 224            | 8            |        |
| 7"          | 442            | 410           | 224            | 18           | DD0002 |

