

# **ft2128** 3.4W Class-D Audio Power Amplifier with Dual Modes of Automatic Level Control

### **GENERAL DESCRIPTION**

The ft2128 is a high-efficiency, high-performance, Class-D audio power amplifier with dual modes of automatic level control (ALC). It operates from 3V to 5.5V supply. When powered with 5V supply voltage, it is capable of delivering a continuous average output of 3.4W into 3 $\Omega$  load or 2.8W into 4 $\Omega$  load with 4% THD+N.

The ft2128 features ALC to constantly monitor and safeguard the audio output signals against clipping. Once an over-level condition, caused by either the over-level input signals or low battery supply voltage, is detected, the ALC adjusts the voltage gain of the amplifiers to minimize output clipping while maintaining a maximally-allowed dynamic range of the audio output signals. While minimizing output clipping distortion, the ALC also helps prevent excessive power dissipation and protect speakers.

As a Class-D audio power amplifier, the ft2128 features high efficiency up to 90%, which make the device ideal for use in battery-powered portable devices. Also, the ft2128 incorporates shutdown mode to minimize power consumption and comprehensive protection features against various operating faults for a safe and reliable operation.

**APPLICATION CIRCUIT** 

### FEATURES

- Wide supply voltage range from 3V to 5.5V
- Filterless Class-D operation
- Automatic level control to eliminate output clipping
- Dual ALC modes of operation
- High efficiency up to 90%
- Constant output power at 5V supply (ALC-1)
  3.2W (3Ω load, 1% THD+N)
  2.6W (4Ω load, 1% THD+N)
  1.4W (8Ω load, 1% THD+N)
- Constant output power at 5V supply (ALC-2) 3.4W (3Ω load, 4% THD+N) 2.8W (4Ω load, 4% THD+N) 1.5W (8Ω load, 4% THD+N)
- ALC Range: 12dB
- Low quiescent current: 3mA @ VDD=3.6V
- Analog or digital scheme to set ALC operating mode
- Short-circuit & thermal overload protection
- Available in SOP-8L & MSOP-8L packages

### **APPLICATIONS**

- Portable navigation devices
- Multimedia internet devices
- Portable or Blue-tooth speakers



#### Figure 1: Typical Application Circuit Diagram

www.fangtek.com



## PIN CONFIGURATION AND DESCRIPTION



(TOP VIEW)

(TOP VIEW)

| PIN NAME | PIN # | TYPE | DESCRIPTION                                                             |
|----------|-------|------|-------------------------------------------------------------------------|
| CTRL     | 1     | DI   | Shutdown and operating mode control.                                    |
| VDEE     | 2     | 40   | Analog reference at VDD/2, the common-mode bias for audio inputs. Place |
| VNEF     | 2     | AU   | a bypass capacitor of 1µF to ground for noise injection.                |
| INP      | 3     | AI   | Positive audio input terminal.                                          |
| INN      | 4     | AI   | Negative audio input terminal.                                          |
| VON      | 5     | AO   | Negative BTL audio output terminal.                                     |
| VDD      | 6     | Р    | Power supply.                                                           |
| GND      | 7     | G    | Power ground.                                                           |
| VOP      | 8     | AO   | Positive BTL audio output terminal.                                     |

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE |
|-------------|-------------------|---------|
| ft2128P     | -40°C to +85°C    | SOP-8L  |
| ft2128M     | -40°C to +85°C    | MSOP-8L |



## ABSOLUTE MAXIMUM RATINGS (Note 1)

| PARAMETER             | UNIT                           |
|-----------------------|--------------------------------|
| Supply Voltage        | -0.3V to 6.0V                  |
| All other Pins        | -0.3V to V <sub>DD</sub> +0.3V |
| Power Dissipation     | Internally Limited             |
| Junction Temperature  | 150°C                          |
| Solder Information    |                                |
| Vapor Phase (60 sec.) | 215°C                          |
| Infrared (15 sec.)    | 220°C                          |
| Storage Temperature   | -45°C to +150°C                |

Note 1: Stresses beyond those listed under absolute maximun ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### PACKAGE DISSIPATION RATINGS

| PACKAGE | Θ ја | UNIT |
|---------|------|------|
| SOP-8L  | 140  | °C/W |
| MSOP-8L | 180  | °C/W |

### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                          | CONDITIONS | MIN | TYP | MAX | UNIT |
|------------------------------------|------------|-----|-----|-----|------|
| Supply Voltage, VDD                |            | 3.0 |     | 5.5 | V    |
| Operating Free-Air Temperature, TA |            | -40 |     | 85  | °C   |
| Minimum Load Resistance, RLOAD     |            | 2.6 |     |     | Ω    |

### **IMPORTANT APPLICATION NOTES**

- The ft2128, as a high performance Class-D audio amplifier, requires adequate power supply decoupling to ensure its optimum operation and performance in output power, efficiency, THD+N, and EMI emissions. Place decoupling capacitors as close to the VDD pin as possible. For applications where the load resistance is less than 6Ω, it is strongly recommended to use a 47µF or larger capacitor for power supply decoupling.
- 2. It is recommended to employ a ground (GND) plane for ft2128 on the system board.
- 3. Use a simple ferrite bead filter for further EMI suppression. Choose a ferrite bead with a rated current no less than 2A or greater for applications with a load resistance less than 6 $\Omega$ . Also, place the respective ferrite beard filters as close to the output pins, VOP and VON, as possible.
- 4. For applications where the power supply is rated more than 4.6V or the load resistance less than 6Ω, it is strongly recommended to add a simple snubber circuit, as depicted in Figure 41, between the two output pins, VOP and VON, to prevent the device from accelerated deterioration or abrupt destruction due to excessive inductive flybacks that are induced on fast output switching or by an over-current or short-circuit condition.



# **ELECTRICAL CHARACTERISTICS**

#### $V_{DD}=5V$ , $T_A=25^{\circ}C$ , $R_{IN}=10K\Omega$ , $C_{IN}=0.47\mu F$ , $A_V=21.6dB$ , f=1kHz, unless otherwise specified.

| SYMBOL   | PARAMETER                        | CONDITIONS                                       | MIN | ТҮР    | MAX | UNIT  |
|----------|----------------------------------|--------------------------------------------------|-----|--------|-----|-------|
| Vdd      | Supply Voltage                   |                                                  | 3.0 |        | 5.5 | V     |
| Vuvlu    | Power-up Threshold Voltage       | VDD from Low to High                             |     | 2.2    |     | V     |
| Vuvld    | Power-off Threshold Voltage      | VDD from High to Low                             |     | 2.0    |     | V     |
|          | Power Supply Quiescent Current   | VDD=5V, No Load                                  |     | 3.5    | 5.0 | mA    |
| IDD      | Inputs AC-Grounded               | VDD=3.6V, No Load                                |     | 3.0    | 4.2 | mA    |
| Isd      | Shutdown Current                 | CTRL Low                                         |     | 0.1    |     | μA    |
|          | Constant Output Power (ALC-1)    | VIN=0.6VRMS, VDD=5V                              |     | 1.45   |     | W     |
|          | Load=8Ω                          | VIN=0.4VRMS, VDD=3.6V                            |     | 0.75   |     | W     |
| 5        | Constant Output Power (ALC-1)    | VIN=0.6VRMS, VDD=5V                              |     | 2.6    |     | W     |
| PO, ALC1 | Load=4Ω                          | VIN=0.4VRMS, VDD=3.6V                            |     | 1.3    |     | W     |
|          | Constant Output Power (ALC-1)    | VIN=0.6VRMS, VDD=5V                              |     | 3.2    |     | W     |
|          | Load=3Ω                          | VIN=0.4VRMS, VDD=3.6V                            |     | 1.6    |     | W     |
|          | Constant Output Power (ALC-2)    | VIN=0.6VRMS, VDD=5V                              |     | 1.55   |     | W     |
|          | Load=8Ω                          | VIN=0.4VRMS, VDD=3.6V                            |     | 0.8    |     | W     |
|          | Constant Output Power (ALC-2)    | VIN=0.6VRMS, VDD=5V                              |     | 2.8    |     | W     |
| PO, ALC2 | Load=4Ω                          | VIN=0.4VRMS, VDD=3.6V                            |     | 1.4    |     | W     |
|          | Constant Output Power (ALC-2)    | VIN=0.6VRMS, VDD=5V                              |     | 3.4    |     | W     |
|          | Load=3Ω                          | VIN=0.4VRMS, VDD=3.6V                            |     | 1.7    |     | W     |
|          |                                  | R <sub>IN</sub> =0Ω                              |     | 27.6   |     | dB    |
| Av       | Overall Voltage Gain             | R <sub>IN</sub> =10KΩ                            |     | 21.6   |     | dB    |
| Zin      | Input Impedance                  |                                                  |     | 10     |     | KΩ    |
| Z OUT    | Output Impedance                 | CTRL Low                                         |     | 2      |     | KΩ    |
| Vref     | VREF Voltage                     | VDD=5V                                           |     | Vdd /2 |     | V     |
|          |                                  | Po=0.5W, RL=8Ω                                   |     | 0.3    |     | %     |
| THD+N    | I otal Harmonic Distortion+Noise | Po=1.0W, RL=4Ω                                   |     | 0.2    |     | %     |
| Vos      | Output Offset Voltage            | No Load                                          |     | ±10    |     | mV    |
| VN       | Output Voltage Noise             | f=20Hz to 20kHz, AV=21.6dB<br>Inputs AC-Grounded |     | 100    |     | µVrмs |
| η        | Power Efficiency                 | VDD=5V, Po=1W, RL=8 $\Omega$                     |     | 90     |     | %     |
| PSRR     | Power Supply Rejection Ratio     | f=1kHz                                           |     | 50     |     | dB    |
| CMRR     | Common Mode Rejection Ratio      | f=1kHz, A∨=27.6dB                                |     | 60     |     | dB    |
| SNR      | Signal-to-Noise Ratio            |                                                  |     | 85     |     | dB    |
| Амах     | Maximum ALC Attenuation          |                                                  |     | 12     |     | dB    |
| ALC Mode | Control (Voltage Setting)        | ·                                                |     |        |     |       |
| VALC2    | ALC-2 Mode Threshold             |                                                  | 1.6 |        |     | V     |
| VALC1    | ALC-1 Mode Threshold             |                                                  | 1.0 |        | 1.4 | V     |
| Vsd      | Shutdown Mode Threshold          |                                                  |     |        | 0.4 | V     |
| Tsd      | Shutdown Mode Settling Time      |                                                  |     | 10     |     | ms    |



# ELECTRICAL CHARACTERISTICS (Cont'd)

#### $V_{DD}=5V$ , $T_A=25^{\circ}C$ , $R_{IN}=10K\Omega$ , $C_{IN}=0.47\mu F$ , $A_V=21.6dB$ , f=1kHz, unless otherwise specified.

| SYMBOL                                | PARAMETER                     | CONDITIONS | MIN | ТҮР | MAX | UNIT |  |  |
|---------------------------------------|-------------------------------|------------|-----|-----|-----|------|--|--|
| ALC Mode Control (One-Wire Interface) |                               |            |     |     |     |      |  |  |
| V <sub>H</sub>                        | Digital Logic High            |            | 1.6 |     |     | V    |  |  |
| VL                                    | Digital Logic Low             |            |     |     | 0.4 | V    |  |  |
| T <sub>LO</sub>                       | Time of CTRL Low              |            | 1   |     | 10  | μs   |  |  |
| Т <sub>ні</sub>                       | Time of CTRL High             |            | 1   |     |     | μs   |  |  |
| T <sub>SHDN</sub>                     | Time for Shutdown, Active Low |            | 15  |     |     | ms   |  |  |
|                                       |                               | VDD=3.6V   |     | 1.8 |     | A    |  |  |
| Ilimit                                | Over-Current Limit            | VDD=4.2V   |     | 2.1 |     | А    |  |  |
|                                       |                               | Vdd=5V     |     | 2.6 |     | A    |  |  |
| Тотр                                  | Over-Temperature Threshold    |            |     | 160 |     | °C   |  |  |
| Тнүs                                  | Over-Temperature Hysteresis   |            |     | 25  |     | °C   |  |  |
| TSTUP                                 | Startup Time                  |            |     | 120 |     | ms   |  |  |
| Татт                                  | Attack Time                   |            |     | 64  |     | ms   |  |  |
| TREL                                  | Release Time                  |            |     | 840 |     | ms   |  |  |
| fsw                                   | PWM Carrier Frequency         |            |     | 450 |     | kHz  |  |  |



## **TYPICAL PERFORMANCE CHARACTERISTICS**

TA=25°C, RIN=10K $\Omega$ , CIN=0.47 $\mu$ F, Av=21.6dB, f=1kHz, unless otherwise specified.

#### **List of Performance Characteristics**

| DESCRIPTION                          | CONDITIONS                                                     | FIGURE # |
|--------------------------------------|----------------------------------------------------------------|----------|
|                                      | RL=8Ω+33μH, ALC-1 & ALC-2 Mode (Vin=0.5VRMS)                   | 2        |
| Output Power vs. Supply Voltage      | RL=4Ω+33μH, ALC-1 & ALC-2 Mode (Vin=0.5VRMS)                   | 3        |
|                                      | VDD=5V, R∟=8Ω+33µH, ALC-1 & ALC-2 Mode                         | 4        |
|                                      | VDD=5V, R∟=4Ω+33µH, ALC-1 & ALC-2 Mode                         | 5        |
| Output Power vs. Input Voltage       | VDD=3.6V, R∟=8Ω+33µH, ALC-1 & ALC-2 Mode                       | 6        |
|                                      | VDD=3.6V, R∟=4Ω+33µH, ALC-1 & ALC-2 Mode                       | 7        |
|                                      | VDD=5V, R∟=8Ω+33μH, ALC-2 Mode                                 | 8        |
| Efficiency us Output Dower           | VDD=5V, R∟=4Ω+33µH, ALC-2 Mode                                 | 9        |
| Enciency vs. Output Power            | VDD=3.6V, R∟=8Ω+33μH, ALC-2 Mode                               | 10       |
|                                      | VDD=3.6V, R∟=4Ω+33μH, ALC-2 Mode                               | 11       |
|                                      | VDD=5V, f=1kHz, R∟=8Ω+33μH, ALC-2 Mode                         | 12       |
|                                      | VDD=5V, f=1kHz, R∟=4Ω+33μH, ALC-2 Mode                         | 13       |
| THD+N vs. Output Power               | VDD=3.6V, f=1kHz, R⊧=8Ω+33μH, ALC-2 Mode                       | 14       |
|                                      | VDD=3.6V, f=1kHz, R⊧=4Ω+33μH, ALC-2 Mode                       | 15       |
|                                      | VDD=5V, f=1kHz, R∟=8Ω+33μH, ALC-1 & ALC-2 Mode                 | 16       |
|                                      | VDD=5V, f=1kHz, R∟=4Ω+33μH, ALC-1 & ALC-2 Mode                 | 17       |
| THD+N vs. input voltage              | VDD=3.6V, f=1kHz, R∟=8Ω+33μH, ALC-1 & ALC-2 Mode               | 18       |
|                                      | VDD=3.6V, f=1kHz, R⊧=4Ω+33μH, ALC-1 & ALC-2 Mode               | 19       |
|                                      | VDD=5V, Po=0.8W, R∟=8Ω+33μH, ALC-1 Mode                        | 20       |
|                                      | VDD=5V, Po=1.6W, R∟=4Ω+33μH, ALC-1 Mode                        | 21       |
| THD+N VS. Input Frequency            | VDD=3.6V, Po=0.4W, R∟=8Ω+33µH, ALC-1 Mode                      | 22       |
|                                      | VDD=3.6V, Po=0.8W, R∟=4Ω+33µH, ALC-1 Mode                      | 23       |
|                                      | VDD=5V, R∟=8Ω+33µH, Input AC-Grounded, ALC-2 Mode              | 24       |
|                                      | VDD=5V, R∟=4Ω+33µH, Input AC-Grounded, ALC-2 Mode              | 25       |
| PSRR vs. Input Frequency             | VDD=3.6V, R∟=8Ω+33µH, Input AC-Grounded, ALC-2 Mode            | 26       |
|                                      | VDD=3.6V, $R_L=4\Omega+33\mu$ H, Input AC-Grounded, ALC-2 Mode | 27       |
| Quiescent Current vs. Supply Voltage | Input AC-Grounded, No Load, ALC On, ALC-2 Mode                 | 28       |
| ALC Attack & Polosso Timo            | VDD=5V, Vin=0.26Vrms ~ 0.82Vrms, RL=4Ω+33μH,                   | 20       |
| ALC Allack & Release Time            | ALC-1 Mode                                                     | 29       |
| (VOP-VON) Startup Waveforms          | VDD=5V, R∟=4Ω+33µH, ALC-2 Mode                                 | 30       |
| (VOP-VON) Shutdown Waveforms         | VDD=5V, R∟=4Ω+33µH, ALC-2 Mode                                 | 31       |





Figure 2: Output Power vs. Supply Voltage







Figure 4: Output Power vs. Input Voltage





Figure 6: Output Power vs. Input Voltage







Figure 8: Efficiency vs. Output Power



Figure 9: Efficiency vs. Output Power



Figure 10: Efficiency vs. Output Power





Figure 12: THD+N vs. Output Power







Figure 14: THD+N vs. Output Power





Figure 16: THD+N vs. Input Voltage





Figure 18: THD+N vs. Input Voltage







Figure 20: THD+N vs. Frequency





Figure 22: THD+N vs. Frequency







Figure 25: PSRR vs. Frequency





Figure 26: PSRR vs. Frequency



Figure 28: Quiescent Current vs. Supply Voltage



Figure 27: PSRR vs. Frequency



Figure 29: ALC Attack Time & Release Time



Figure 30: Startup Waveforms





### **APPLICATIONS INFORMATION**

The ft2128 is a high-efficiency, high-performance, filterless Class-D audio power amplifier with dual modes of automatic level control (ALC). It operates from 3V to 5.5V supply. When powered with 5V supply voltage, the ft2128 is capable of delivering a continuous average output of 3.2W into 3 $\Omega$  load or 2.6W into 4 $\Omega$  load with 1% THD+N, in ALC-1 mode; and 3.4W into 3 $\Omega$  load or 2.8W into 4 $\Omega$  load with 4% THD+N, in ALC-2 mode.

The ft2128 features ALC to constantly monitor and safeguard the audio output signals against clipping. Once an over-level condition, caused by either the over-level input signals or low battery supply voltage, is detected, the ALC adjusts the voltage gain of the amplifiers to minimize output clipping while maintaining a maximally-allowed dynamic range of the audio output signals. While minimizing output clipping distortion, the ALC also helps prevent excessive power dissipation and protect speakers. To meet various application requirements, two ALC modes, i.e., ALC-1 and ALC-2, are available in ft2128 for two distinctive audio experiences. In ALC-1 mode, the output clipping is substantially eliminated for ultimate audio quality at the expense of slightly lower output power. In ALC-2 mode, modest output clipping within commonly acceptable audio quality is allowed for higher output power.

In addition, the ft2128 features a filterless PWM modulator that eliminates the need for an external LC filter, therefore reducing the number of external components, the PCB board space, and the system cost. In this manner, the power efficiency is also improved.

As specifically designed for portable applications, the ft2128 incorporates a shutdown mode to minimize power consumption by holding the CTRL pin to ground. It also includes comprehensive protection features against various operating faults such as short-circuit, over-temperature, or under-voltage for a safe and reliable operation.

#### AUTOMATIC LEVEL CONTROL (ALC)

The automatic level control is to maintain the audio output signals for a maximum voltage swing without distortion when an excessive input that may cause output clipping is applied. With the ALC function, the ft2128 lowers the voltage gain of the amplifier to an appropriate value such that the clipping at the outputs is eliminated. It also eliminates the clipping of the output signal due to the reduction of the power-supply voltage.



#### Figure 32: Automatic Level Control Diagram



Table 1 shows the attack time and release time of the ALC mode. The attack time is defined as the time interval required for the gain to fall to its steady-state gain less 3dB approximately, assumed that a sufficiently large input signal is applied. The release time is the time interval required for the amplifier to exit out of the ALC mode of operation.

| MODE | ATTACK TIME (ms) | RELEASE TIME (ms) |
|------|------------------|-------------------|
| ALC  | 64               | 840               |

| Table 1: ALC Attack Time & Release Tin |
|----------------------------------------|
|----------------------------------------|

#### **VOLTAGE GAIN SETTING**

The overall voltage gain of the audio amplifier can be externally adjusted by inserting additional input resistors, RIN, in series with the input capacitors. The value of RIN for a given voltage gain can be calculated by Equation 1.

$$Av = 240 / (RiN + 10)$$
 (1)

In Equation 1, Av is the desired voltage gain of the amplifier and RIN is the internal resistance and expressed in K $\Omega$ .

The choice of the overall voltage gain will strongly influence the trade-off between the loudness and the audio quality. The higher the voltage gain is, the louder the listener will experience. However an excessive voltage gain may cause the audio output clipped prematurely for a given range of the input signals. Thus it is crucial to choose an input resistor value resulting in a proper overall voltage gain. The input resistor is chosen based upon various considerations including the supply voltage and the range of input signal levels. Table 2 shows typical resistor values of RIN and the corresponding voltage gains that can be used for various supply voltages and the dynamic range of the input signal levels.

| Rin (KΩ)                | 0        | 2    | 5    | 10   | 14   | 20  |     |
|-------------------------|----------|------|------|------|------|-----|-----|
| AV (dB)                 |          | 27.6 | 26   | 24   | 21.6 | 20  | 18  |
| Max. Input Level (VRMS) | VDD=4.2V | 0.50 | 0.63 | 0.80 | 1.0  | 1.2 | 1.5 |
| with ALC in operation   | Vdd=5V   | 0.60 | 0.75 | 0.94 | 1.2  | 1.5 | 1.8 |

#### Table 2: External Input Resistors Required for Various Voltage Gains

#### **MODE CONTROL**

#### Shutdown and Startup

When the CTRL pin is pulled to ground, the ft2128 is forced into the shutdown mode. In the shutdown mode, all the circuitry is disabled and the supply current is eliminated except leakage current, and the differential outputs are shorted to ground through an internal resistor ( $2K\Omega$ ) individually. Once in the shutdown mode, the CTRL pin must remains low for at least 15ms ( $T_{SD}$ ), the shutdown settling time, before it can be brought high again. When the CTRL pin is asserted high, the device exits out of the shutdown mode and enters into the ALC mode after a startup time ( $T_{STUP}$ ) of 64ms.

#### ALC Mode Control

Two ALC operating modes, ALC-1 and ALC-2, are available in ft2128. The ALC-1 mode is intended for the applications where best audio quality is an ultimate design parameter and the output clipping must be substantially eliminated. On the other hand, the ALC-2 mode is for the applications where maximum audio loudness is much desired at the expense of modest output-clipping with THD+N at 4%.



The ALC operation of ft2128 can be configured by either analog (CTRL voltage setting) or digital (a string of digital pulses) scheme. Both schemes are required to interface with a GPIO port from the host via the CTRL pin. The analog scheme configures the ALC operation based upon the voltage at CTRL pin while the digital scheme is based upon the number of low-to-high transitions of digital pulses applied to the CTRL pin.

#### ALC Mode Control with CTRL Voltage Setting (Analog Scheme)

An example of setting the ALC-1 mode by a host processor or microcontroller is shown in Figure 33. As depicted in the figure, two external resistors (R1, R2 with 1% accuracy) connected to the CTRL pin and GPIO port from the host are used to set the voltage at CTRL pin. It is recommended to add a ceramic capacitor ( $\geq 0.1 \mu$ F) to the CTRL pin to smooth out the mode transition as well as to minimize noise interference.

In Figure 33, "H" indicates a high-level output voltage ( $V_{10}$ ) at the host's I/O ports. "L" indicates a low-level output voltage (GND) at the ports. To generate a proper voltage at the CTRL pin for a specific mode of operation, the GPIO port is required to have sufficient pull-down capabilities. Also, the ground (GND) of the host must be at the same potential as that of ft2128. Furthermore, the voltage at CTRL pin is a function of the supply voltage ( $V_{10}$ ) applied onto the host. Table 3 defines proper resistor values that can be used for various supply voltages at  $V_{10}$ .



Figure 33: CTRL Voltage Setting for ALC-1 Operation

| V <sub>IO</sub> | 1.8V | 2.8V | 3.0V | 3.3V | 4.2V | 5.0V |
|-----------------|------|------|------|------|------|------|
| R1              | 10K  | 12K  | 20K  | 24K  | 22K  | 30K  |
| R2              | 22K  | 10K  | 15K  | 15K  | 10K  | 10K  |

Table 3: Typical Resistors for CTRL Voltage Setting

For applications where ALC-2 operation is desired, the CTRL circuit diagram can be simplified as shown in Figure 34. In this case, one external resistor (Rctrl) and one GPIO port are used to set the voltage at CTRL pin. The value of the resistor is chosen such that the resulting RC time constant ( $\geq$ 1ms) will provide sufficient noise rejection at the CTRL pin.



| CTRL | MODE     |  |
|------|----------|--|
| Н    | ALC-2    |  |
| L    | Shutdown |  |

#### Figure 34: CTRL Voltage Setting for ALC-2 Operation



#### ALC Mode Control with Digital Pulses (Digital Scheme)

To support for a wide range of applications, the ft2128 incorporates digital pulse control to select the ALC operating mode. By applying a string of digital pulses to the CTRL pin, one can select one of the two ALC modes. The detailed timing diagram of the digital pulse control to set the operating mode is shown in Figure 35.



Figure 35: ALC Mode Control with Digital Pulses

Two ALC operating modes, ALC-2 and ALC-1, are configured by the application of a string of pulses onto the CTRL pin. On the first low-to-high transition of the pulses, the device is configured in ALC-2 mode, the default mode. The ALC operating mode can then be toggled in a cyclic manner on each following low-to-high transition of the pulses. Note that each individual high-level or low-level pulse must be longer than a minimum of 1µs to be recognized. Any pulses, high-level or low-level, shorter than 1µs may be ignored. Also, if the CTRL pin is held low for more than 15ms, the device enters into shutdown mode, where all the internal circuitry is de-biased. Once the device is forced into shutdown mode, one or multiple pulses are required for the device to return to its desired mode of operation. For proper operation, do not hold the CTRL pin low for duration between 10µs and 15ms.

#### **CLICK & POP NOISE REDUCTION**

The ft2128 incorporates a "click & pop" reduction circuitry to minimize clicks and pops incurred during power-up and power-off, as well as when the device enters into or exists from the shutdown mode. It is however recommended that the CTRL pin be held low during power-up until the supply voltage is stabilized. Similarly, it shall be brought low prior to power-off. In this manner, the click and pop noise can be significantly suppressed.

#### **PROTECTION FEATURES**

The ft2128 incorporates various protection functions against possible operating faults for a safe operation. The protection features including Under-Voltage Lockout (UVLO), Short-Circuit Protection (SCP), and Over-Temperature Shutdown (OTSD) are described as follows:

#### Under Voltage Lockout (UVLO)

The ft2128 incorporates a circuitry to detect a low supply voltage for a safe and reliable operation. When the supply voltage is first applied, the ft2128 will remain inactive until the supply voltage exceeds 2.2V (VUVLU). When the supply voltage is removed and drops below 2.0V (VUVLD), the ft2128 enters into the shutdown mode immediately.

#### Short-Circuit Protection (SCP)

During operation, the output current flowing through the output stage of the Class-D amplifier is constantly monitored for any over-current and/or short-circuit conditions. Whenever an over-current or short-circuit condition is detected at the differential outputs, either to VDD or VSS or to each other, the amplifier output stage is immediately disabled and the differential outputs are forced into



high-impedance. If this over-current condition persists over a prescribed period, the ft2128 then enters into the shutdown mode and remains in this mode for about 180ms.

Once the shutdown mode times out, the ft2128 will automatically initiate a startup sequence and then check if the short-circuit condition has been removed. If the fault condition is still present, the ft2128 will repeat itself for the process of shutdown followed by a startup sequence, detection, and qualification. It is so-called the hiccup mode of operation. Whenever the fault condition is removed, the ft2128 will automatically restore itself to its normal mode of operation.

#### **Over-Temperature Shutdown (OTSD)**

When the die temperature exceeds the preset threshold (160°C) for an extended period of 8µs, the device enters into the over-temperature shutdown mode, where two differential outputs are pulled to ground through an internal resistor ( $2K\Omega$ ) individually. The device will resume normal operation once the die temperature returns to a temperature, which is at least 25°C lower than the threshold.

#### CLASS-D AUDIO AMPLIFIER

As a Class-D audio amplifier, the ft2128 offers much higher efficiency than Class-AB amplifiers. The high efficiency of a Class-D amplifier is due to the switching operation of the output stage. Any power loss associated with the Class-D output stage is mostly due to the I<sup>2</sup>R loss of the MOSFET on-resistance and quiescent current overhead.

#### Fully Differential Amplifier

The ft2128 is a fully differential amplifier with differential inputs and outputs. The fully differential amplifier consists of a differential amplifier and a common-mode amplifier. The differential amplifier ensures that the amplifier outputs a differential voltage on the output that is equal to the differential input times the voltage gain. The common-mode feedback ensures that the common-mode voltage at the output is biased around VDD/2 regardless of the common-mode voltage at the input. The fully differential ft2128 can still be used with a single-ended input; however, the ft2128 should be used with differential inputs in a noisy environment, like a wireless handset, to ensure maximum noise rejection.

#### Low-EMI Filterless Output Stage

Traditional Class-D amplifiers require the use of external LC filters, or shielding, to meet EN55022B electromagnetic-interference (EMI) regulation standards. The ft2128 uses a proprietary edge-rate -controlled (ERC) circuitry to reduce EMI emissions, while maintaining up to 90% efficiency. Above 10MHz, the wideband spectrum looks like noise for EMI purposes.

#### **Filterless Design**

Traditional Class-D amplifiers require an output filter to recover the audio signal from the amplifier's output. The filter adds cost, increases the solution size of the amplifier, and can decrease efficiency and THD+N performance. The traditional PWM scheme uses large differential output swings (with its peak-to-peak equal to two times of the supply voltage) and causes large ripple currents. Any parasitic resistance in the filter components results in a loss of power and lowers the efficiency.

The ft2128 does not require an output filter. The device relies on the inherent inductance of the speaker coil and the natural filtering of both the speaker and the human ear to recover the audio component of the square-wave output. Eliminate the output filter results in a smaller, less costly, and more efficient solution.

Because the frequency of its outputs is well beyond the bandwidth of most speakers, voice coil movement due to the square-wave frequency is very small. Although this movement is small, a speaker not designed to handle the additional power can be damaged. For optimum results, use a speaker with a series inductance>10 $\mu$ H. An 8 $\Omega$  speaker typically exhibits a series inductance in the range from 20 $\mu$ H to 100 $\mu$ H.



#### How to Reduce EMI

The ft2128 does not require an LC output filter for short connections from the amplifier to the speaker. However, additional EMI suppressions can be made by use of a ferrite bead in conjunction with a capacitor, as shown in Figure 36. Choose a ferrite bead with low DC resistance (DCR) and high impedance  $(100\Omega \sim 330\Omega)$  at high frequencies (>100MHz). The current flowing through the ferrite bead must be also taken into consideration. The effectiveness of ferrites can be greatly aggravated at much lower than the rated current values. Choose a ferrite bead with a rated current value no less than 2A. The capacitor value varies based on the ferrite bead chosen and the actual speaker lead length. Choose a capacitor less than 1nF based on EMI performance.



Figure 36: Ferrite Bead Filter to Reduce EMI

#### **RC SNUBBER CIRCUIT**

For applications where the power supply is rated more than 4.6V or the load resistance less than  $6\Omega$ , it may become necessary to add an RC snubber circuit between the two output pins, VOP and VON, for robustness and reliability. Figure 37 shows a simple RC snubber circuit, which can be used to prevent the device from accelerated deterioration or abrupt destruction due to excessive inductive flybacks that are induced on fast output switching or by an over-current or short-circuit condition.



Figure 37: RC Snubber Circuit

#### Power Supply Decoupling Capacitor (Cs)

The ft2128 is a high-performance Class-D audio amplifier that requires adequate power supply decoupling. Adequate power supply decoupling ensures high efficiency and low THD+N.

Place a low equivalent-series-resistance (ESR) ceramic capacitor (X7R or X5R), typically 1 $\mu$ F, within 2mm of the VDD pin. This choice of capacitor and placement helps degenerate high frequency transients, spikes, or digital hash on the line. Also, placing the decoupling capacitor close to ft2128 is important, as any parasitic resistance or inductance between the ft2128 and the bypass capacitor causes loss of efficiency and degradation of audio quality. In addition to the 1 $\mu$ F ceramic capacitor, place a 47 $\mu$ F or larger capacitor on the VDD supply trace. This large capacitor will act as a charge reservoir, providing energy faster than the board supply, thus helping prevent any droop in the supply voltage.

#### Input Resistors (RIN)

To minimize the number of external components required for the application of ft2128, a set of 10KΩ input



resistors are integrated internally at INP and INN pins respectively. The internal input resistors also bring other benefits such as higher PSRR and lower turn-on pop noise since on-chip resistors can match well. Thus, for typical portable device applications, there is no need for additional input resistors connected to INP or INN pin. However, for applications where additional gain adjustment becomes necessary, a set of external input resistors can be added onto INP and INN pins respectively. The value of the external input resistors must be included for the calculation of the overall voltage gain (as described by Equation 1) as well as the selection of proper input capacitors (as described by Equation 3). As shown in Equation 2, the external input resistors will attenuate the original overall voltage gain by the ratio of RINTERNAL / (RIN + RINTERNAL).

AV = AV0 x [RINTERNAL / (RIN + RINTERNAL)] (2) where AV0 = 24 (27.6 dB)RINTERNAL =  $10K\Omega$ 

#### Input Capacitors (CIN)

The input DC decoupling capacitors are recommended to bias the audio inputs to an optimum DC level. The input capacitor (CIN), in conjunction with the amplifier input resistance (including both internal 10K $\Omega$  and external resistance RIN, if any) forms a highpass filter that removes the DC bias from the audio inputs. The corner frequency, fc, of the highpass filter is given by Equation 3

fc = 1 / [2 x 
$$\pi$$
 x (RIN + RINTERNAL) x CIN] (3)  
where RINTERNAL = 10K $\Omega$ 

Note that any mismatch in capacitance and resistance between the two differential inputs will cause a mismatch in the corner frequencies. Severe mismatch may also cause degradation of turn-on pop noise, PSRR, and CMRR performance. Choose the resistors and capacitors with a tolerance of ±5% or better.

Choose CIN such that fc is well below the lowest frequency of interest. Setting it too high affects the amplifiers' low-frequency response. Consider an example where the specification calls for Av=21.6dB and a flat frequency response down to 20Hz. In this example, RIN=10K $\Omega$  and CIN is calculated to be about 0.40µF, thus 0.47µF, as a common choice of capacitance, can be chosen for CIN.

The type of the input capacitor CIN is also important. For best audio quality, use capacitors whose dielectrics have low-voltage coefficients, such as tantalum or aluminum electrolytic. Capacitors with high-voltage coefficients, such as ceramics, may result in increased distortion at low frequencies. Other factors for consideration when designing the input filter include the constraints of the overall system. Although high-fidelity audio requires a flat response between 20Hz and 20kHz, portable devices may concern primarily about the frequency range of the human voice, which ranges typically from 300Hz to 4kHz. Additionally, the physical size of the speakers used in most portable devices limits the low frequency response. In this case, the frequency components below 150Hz may be filtered out.

#### VREF Bypass Capacitor (CVREF)

A voltage at V<sub>DD</sub>/2 is internally generated and provided to the VREF pin. A low-ESR ceramic capacitor of  $1\mu$ F is strongly recommended at the VREF pin to ground. The bypass capacitor (C<sub>VREF</sub>) significantly improves PSRR and THD+N performance by suppressing power supply and other noise sources at the common-mode bias node.



# **TYPICAL APPLICATION CIRCUITS**



Figure 38: Single-Ended Audio Input (with Digital Pulse Control)



Figure 39: Dual Channel Audio Inputs (for ALC-2 Operation)



## **TYPICAL APPLICATION CIRCUITS (Cont'd)**



Figure 40: Differential Audio Inputs (for ALC-1 Operation)



Figure 41: Single-Ended Audio Input (for ALC-1 Operation with a snubber circuit)

Note: It is strongly recommended to add a simple snubber circuit (RC in series) between the two outputs, VOP and VON, for robust reliability in the applications where the power supply is rated more than 4.6V or the load resistance less than  $6\Omega$ .

**♦** θ

L1

# PHYSICAL DIMENSIONS

### SOP-8 PACKAGE OUTLINE DIMENSIONS



| SYMBOL | MIN        | NOM  | MAX  | UNIT |
|--------|------------|------|------|------|
| А      | 1.35       | 1.55 | 1.75 | mm   |
| A1     | 0.10       | 0.15 | 0.25 | mm   |
| A2     | 1.25       | 1.40 | 1.65 | mm   |
| A3     | 0.50       | 0.60 | 0.70 | mm   |
| b      | 0.38       | -    | 0.51 | mm   |
| С      | 0.17       | -    | 0.25 | mm   |
| D      | 4.80       | 4.90 | 5.00 | mm   |
| E      | 5.80       | 6.00 | 6.20 | mm   |
| E1     | 3.80       | 3.90 | 4.00 | mm   |
| е      | 1.27 (BSC) |      | mm   |      |
| L      | 0.45       | 0.60 | 0.80 | mm   |
| L1     | 1.04REF    |      | mm   |      |
| L2     | 0.25BSC    |      | mm   |      |
| h      | 0.30       | 0.40 | 0.50 | mm   |
| θ      | 0          | -    | 8°   |      |
| θ1     | 15°        | 17°  | 19°  |      |
| θ2     | 11°        | 13°  | 15°  |      |
| θ3     | 15°        | 17°  | 19°  |      |
| θ4     | 11°        | 13°  | 15°  |      |

SOP-8 PACKAGE OUTLINE DIMEMSIONS



# PHYSICAL DIMENSIONS (Cont'd)



# **IMPORTANT NOTICE**

1. Disclaimer: The information in document is intended to help you evaluate this product. Fangtek, LTD. makes no warranty, either expressed or implied, as to the product information herein listed, and reserves the right to change or discontinue work on this product without notice.

2. Life support policy: Fangtek's products are not authorized for use as critical components in life support devices or systems without the express written approval of the president and general counsel of Fangtek Inc. As used herein

Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.

A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

3. Fangtek assumes no liability for incidental, consequential or special damages or injury that may result from misapplications or improper use or operation of its products

4. Fangtek makes no warranty or representation that its products are subject to intellectual property license from Fangtek or any third party, and Fangtek makes no warranty or representation of non-infringement with respect to its products. Fangtek specifically excludes any liability to the customer or any third party arising from or related to the products' infringement of any third party's intellectual property rights, including patents, copyright, trademark or trade secret rights of any third party.

5. The information in this document is merely to indicate the characteristics and performance of Fangtek products. Fangtek assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the document presented herein. Fangtek makes no warranty with respect to its products, express or implied, including, but not limited to the warranties of merchantability, fitness for a particular use and title.

6. Trademarks: The company and product names in this document may be the trademarks or registered trademarks of their respective manufacturers. Fangtek is trademark of Fangtek, LTD.

## CONTACT INFORMATION

#### Fangtek Electronics (Shanghai) Co., Ltd

Room 501A, No.10, Lane 198, Zhangheng Road Zhangjiang Hi-tech Park, Pudong District Shanghai, China, 201204

> Tel: +86-21-61631978 Fax: +86-21-61631981 Website: <u>www.fangtek.com.cn</u>