

# dsPIC33CK256MC506 Family

# 16-Bit Digital Signal Controllers with High-Speed PWM and CAN Flexible Data-Rate (CAN FD)

# **Operating Conditions**

- 3V to 3.6V, -40°C to +125°C
  - DC to 100 MIPS
- 3V to 3.6V, -40°C to +150°C
  - DC to 70 MIPS

### Core: 16-Bit dsPIC33CK CPU

- 128-256 Kbytes of Program Flash with ECC and 16-32K Data RAM
- · Fast 6-Cycle Divide
- · Code Efficient (C and Assembly) Architecture
- 40-Bit Wide Accumulators
- Single-Cycle (MAC/MPY) with Dual Data Fetch
- · Single-Cycle, Mixed-Sign MUL Plus Hardware Divide
- · 32-Bit Multiply Support
- · Five Sets of Interrupt Context Selected Registers for Fast Interrupt Response
- · Zero Overhead Looping
- RAM Memory Built-In Self-Test (MBIST)
- 384 Bytes of One-Time-Programmable (OTP) Memory

# **Clock Management**

- · Selectable Oscillator Options Including:
  - High-precision, 8 MHz internal Fast RC (FRC) Oscillator
  - Primary high-speed, crystal/resonator oscillator or external clock
  - Primary PLL, which can be clocked from FRC or crystal oscillator
- Low-Power Management modes (Sleep and Idle)
- Internal Oscillator
- Programmable PLLs and Oscillator Clock Sources
- Reference Clock Output (REFCLKO)
- Fail-Safe Clock Monitor (FSCM)
- · Fast Wake-up and Start-up
- Backup Internal Oscillator

# **Power Management**

- Low-Power Management Modes (Sleep, Idle, Doze)
- · Integrated Power-on Reset and Brown-out Reset

# **High-Speed PWM**

- · Four PWM Pairs
- Up to 2 ns PWM Resolution
- Dead Time for Rising and Falling Edges
- · Dead-Time Compensation
- · Clock Chopping for High-Frequency Operation
- PWM Support for:
  - DC/DC, AC/DC, inverters, PFC, lighting
  - BLDC, PMSM, ACIM, Stepper motors, SRM motors
- · Fault and Current Limit Inputs
- Flexible Trigger Configuration for ADC Triggering

### **Timers/Output Compare/Input Capture**

- One General Purpose 16-Bit Timer
- Peripheral Trigger Generator (PTG):
  - Up to 15 trigger sources to other peripheral modules
  - CPU independent state machine-based instruction sequencer
  - Two 16-bit general purpose timers
- Four SCCP modules which Include Timer, Capture/Compare and PWM:
  - Two 16-bit timers or one 32-bit timer in each module
  - PWM resolution down to 2.5 ns (one output per SCCP module)
  - 16 or 32-bit capture
  - 4-deep capture buffer
- · Fully Asynchronous Operation, Available in Sleep Modes

# **Advanced Analog Features**

- · High-Speed ADC module:
  - 12-bit with one shared SAR ADC core
  - Configurable resolution (up to 12-bit)
  - Up to 3.5 Msps conversion rate per channel at 12-bit resolution
  - Up to 20 input channels
  - Dedicated result buffer for each analog channel
  - Flexible and independent ADC trigger sources
  - Four digital comparators
  - Four oversampling filters for increased resolution
- Two Analog Comparators:
  - 15 ns analog comparator
- · Up to Three Op Amps:
  - 20 MHz GBW
  - 40 v/µs slew rate
  - ±1 mV offset voltage (typical)
- Two 12-Bit DACs:
  - Hardware slope compensation
  - One buffered DAC output

### **Communication Interfaces**

- Three Protocol UARTs with Automated Protocol Handling Support for:
  - LIN 2.2
  - DMX
  - IrDA<sup>®</sup>
- Two Four-Wire SPI/I<sup>2</sup>S modules:
  - 16-byte FIFO
  - Variable width
  - I<sup>2</sup>S mode
- · One CAN Flexible Data (FD) module
- One I<sup>2</sup>C module with SMBus Support
- PPS to Allow Function Remap
- Programmable Cyclic Redundancy Check (CRC)
- One SENT module

# **Direct Memory Access (DMA)**

· Four DMA Channels

# **Peripheral Features**

- · One Quadrature Encoder Interface (QEI):
  - Four inputs: Phase A, Phase B, Home, Index
  - One 32-bit timer/counter (in QEI module, available if encoder is not used)
- Small Pin Count Packages Ranging from 28 to 64 Pins, Including UQFN as Small as 4x4 mm

**Datasheet** 

- High-Current I/O Sink/Source
- · Edge or Level Change Notification Interrupt on I/O Pins
- · Peripheral Pin Select (PPS) Remappable Pins
- Current Bias Generators

# **Debugger Development Support**

- · In-Circuit and In-Application Programming
- · Three Complex, Five Simple Breakpoints
- IEEE 1149.2 Compatible (JTAG) Boundary Scan
- · Trace Buffer and Run-Time Watch

# **Safety Features**

- Backup Fast RC Oscillator (BFRC)
- Brown-out Reset (BOR)
- · Capless Internal Voltage Regulator
- · Clock Monitor System with Backup Oscillator
- CodeGuard<sup>™</sup> Security
- Cyclic Redundancy Check (CRC)
- Dual Watchdog Timer (WDT)
- Fail-Safe Clock Monitoring (FSCM)
- Flash Error Correcting Code (ECC)

- Flash OTP by ICSP<sup>™</sup> Write Inhibit
- RAM Memory Built-In Self-Test (MBIST)
- · Two-Speed Start-up
- · Virtual Pins for Redundancy and Monitoring
- Windowed Deadman Timer (DMT)

# Functional Safety Readiness - ISO 26262; IEC 61508; IEC 60730

To learn about the Functional Safety Readiness of this device family and various Functional Safety standards an application can target using this device family, visit <a href="https://www.microchip.com/dsPIC33-Functional-Safety">www.microchip.com/dsPIC33-Functional-Safety</a>.

# **Qualification Support**

AEC-Q100 REV G (Grade 0: -40°C to +150°C)

### dsPIC33CK256MC506 Product Families

The device names, pin counts, memory sizes and peripheral availability of each device are listed in Table 1 and Table 2. The following pages show their pinout diagrams.

Table 1. dsPIC33CK256MC506 Motor Control Families with CAN FD

| Product           | Pins | Program Memory | Data Memory | General Purpose I/Os | PPS | High-Speed PWM (Generators) | 12-Bit ADC (External Channels) | Dedicated 16-Bit Timers (2) | UART | SCCP (1) | CLC | SPI/I <sup>2</sup> S | CAN FD | Ор Атр | Comparators | 12-Bit DACs | 1 <sup>2</sup> C | QEI | SENT | 32-Bit CRC | PTG | REFO | DMT | WDT | Current Bias Generator | DMA (Channels) | Packages      |
|-------------------|------|----------------|-------------|----------------------|-----|-----------------------------|--------------------------------|-----------------------------|------|----------|-----|----------------------|--------|--------|-------------|-------------|------------------|-----|------|------------|-----|------|-----|-----|------------------------|----------------|---------------|
| dsPIC33CK128MC502 | 28   | 128K           | 16K         | 21                   | 16  | 4                           | 13                             | 1                           | 3    | 4        | 4   | 2                    | 1      | 2      | 2           | 2           | 1                | 1   | 1    | 1          | 1   | 1    | 1   | 1   | 1                      | 4              | UQFN/<br>SSOP |
| dsPIC33CK128MC503 | 36   | 128K           | 16K         | 27                   | 22  | 4                           | 17                             | 1                           | 3    | 4        | 4   | 2                    | 1      | 3      | 2           | 2           | 1                | 1   | 1    | 1          | 1   | 1    | 1   | 1   | 1                      | 4              | UQFN          |
| dsPIC33CK128MC505 | 48   | 128K           | 16K         | 39                   | 34  | 4                           | 20                             | 1                           | 3    | 4        | 4   | 2                    | 1      | 3      | 2           | 2           | 1                | 1   | 1    | 1          | 1   | 1    | 1   | 1   | 1                      | 4              | VQFN/<br>TQFP |
| dsPIC33CK128MC506 | 64   | 128K           | 16K         | 53                   | 48  | 4                           | 20                             | 1                           | 3    | 4        | 4   | 2                    | 1      | 3      | 2           | 2           | 1                | 1   | 1    | 1          | 1   | 1    | 1   | 1   | 1                      | 4              | QFN/<br>TQFP  |
| dsPIC33CK256MC502 | 28   | 256K           | 32K         | 21                   | 16  | 4                           | 13                             | 1                           | 3    | 4        | 4   | 2                    | 1      | 2      | 2           | 2           | 1                | 1   | 1    | 1          | 1   | 1    | 1   | 1   | 1                      | 4              | UQFN/<br>SSOP |
| dsPIC33CK256MC503 | 36   | 256K           | 32K         | 27                   | 22  | 4                           | 17                             | 1                           | 3    | 4        | 4   | 2                    | 1      | 3      | 2           | 2           | 1                | 1   | 1    | 1          | 1   | 1    | 1   | 1   | 1                      | 4              | UQFN          |
| dsPIC33CK256MC505 | 48   | 256K           | 32K         | 39                   | 34  | 4                           | 20                             | 1                           | 3    | 4        | 4   | 2                    | 1      | 3      | 2           | 2           | 1                | 1   | 1    | 1          | 1   | 1    | 1   | 1   | 1                      | 4              | VQFN/<br>TQFP |
| dsPIC33CK256MC506 | 64   | 256K           | 32K         | 53                   | 48  | 4                           | 20                             | 1                           | 3    | 4        | 4   | 2                    | 1      | 3      | 2           | 2           | 1                | 1   | 1    | 1          | 1   | 1    | 1   | 1   | 1                      | 4              | QFN/<br>TQFP  |

- 1. SCCP can be configured as a PWM with one output, input capture, output compare, 2 x 16-bit timers or 1 x 32-bit timer.
- 2. In addition to the dedicated 16-bit timer, the SCCP module contains eight more 16-bit timers and two more are available in the PTG module. A 32-bit timer is located in the QEI module and the SCCP module timers can also be configured as four 32-bit timers.

dsPIC33CK256MC506 Family

Table 2. dsPIC33CK256MC506 Motor Control Families with No CAN FD

| Product           | Pins | Program Memory | Data Memory | General Purpose I/Os | PPS | High-Speed PWM (Generators) | 12-Bit ADC (External Channels) | Dedicated 16-Bit Timers (2) | UART | SCCP (1) | CLC | SPI/I <sup>2</sup> S | CAN FD | Ор Атр | Comparators | 12-Bit DACs | 1 <sup>2</sup> C | QEI | SENT | 32-Bit CRC | PTG | REFO | DMT | WDT | Current Bias Generator | DMA (Channels) | Packages      |
|-------------------|------|----------------|-------------|----------------------|-----|-----------------------------|--------------------------------|-----------------------------|------|----------|-----|----------------------|--------|--------|-------------|-------------|------------------|-----|------|------------|-----|------|-----|-----|------------------------|----------------|---------------|
| dsPIC33CK128MC102 | 28   | 128K           | 16K         | 21                   | 16  | 4                           | 13                             | 1                           | 3    | 4        | 4   | 2                    | _      | 2      | 2           | 2           | 1                | 1   | 1    | 1          | 1   | 1    | 1   | 1   | 1                      | 4              | UQFN/<br>SSOP |
| dsPIC33CK128MC103 | 36   | 128K           | 16K         | 27                   | 22  | 4                           | 17                             | 1                           | 3    | 4        | 4   | 2                    | _      | 3      | 2           | 2           | 1                | 1   | 1    | 1          | 1   | 1    | 1   | 1   | 1                      | 4              | UQFN          |
| dsPIC33CK128MC105 | 48   | 128K           | 16K         | 39                   | 34  | 4                           | 20                             | 1                           | 3    | 4        | 4   | 2                    | _      | 3      | 2           | 2           | 1                | 1   | 1    | 1          | 1   | 1    | 1   | 1   | 1                      | 4              | VQFN/<br>TQFP |
| dsPIC33CK128MC106 | 64   | 128K           | 16K         | 53                   | 48  | 4                           | 20                             | 1                           | 3    | 4        | 4   | 2                    | _      | 3      | 2           | 2           | 1                | 1   | 1    | 1          | 1   | 1    | 1   | 1   | 1                      | 4              | QFN/<br>TQFP  |
| dsPIC33CK256MC102 | 28   | 256K           | 32K         | 21                   | 16  | 4                           | 13                             | 1                           | 3    | 4        | 4   | 2                    | _      | 2      | 2           | 2           | 1                | 1   | 1    | 1          | 1   | 1    | 1   | 1   | 1                      | 4              | UQFN/<br>SSOP |
| dsPIC33CK256MC103 | 36   | 256K           | 32K         | 27                   | 22  | 4                           | 17                             | 1                           | 3    | 4        | 4   | 2                    | _      | 3      | 2           | 2           | 1                | 1   | 1    | 1          | 1   | 1    | 1   | 1   | 1                      | 4              | UQFN          |
| dsPIC33CK256MC105 | 48   | 256K           | 32K         | 39                   | 34  | 4                           | 20                             | 1                           | 3    | 4        | 4   | 2                    | _      | 3      | 2           | 2           | 1                | 1   | 1    | 1          | 1   | 1    | 1   | 1   | 1                      | 4              | VQFN/<br>TQFP |
| dsPIC33CK256MC106 | 64   | 256K           | 32K         | 53                   | 48  | 4                           | 20                             | 1                           | 3    | 4        | 4   | 2                    | _      | 3      | 2           | 2           | 1                | 1   | 1    | 1          | 1   | 1    | 1   | 1   | 1                      | 4              | QFN/<br>TQFP  |

- 1. SCCP can be configured as a PWM with one output, input capture, output compare, 2 x 16-bit timers or 1 x 32-bit timer.
- 2. In addition to the dedicated 16-bit timer, the SCCP module contains eight more 16-bit timers and two more are available in the PTG module. A 32-bit timer is located in the QEI module and the SCCP module timers can also be configured as four 32-bit timers.

dsPIC33CK256MC506 Family

# **Pin Diagrams**

Figure 1. 28-Pin SSOP



**Legend: Shaded** pins are up to 5.5  $V_{DC}$  tolerant.

Table 3. 28-Pin SSOP Complete Pin Function Descriptions

| Pin # | Function <sup>(1)</sup>                           | Pin# | Function <sup>(1)</sup>                     |
|-------|---------------------------------------------------|------|---------------------------------------------|
| 1     | OA1IN-/AN16/RA1                                   | 15   | PGC3/ <b>RP38</b> /RB6                      |
| 2     | OA1IN+/AN9/RA2                                    | 16   | TDO/AN2/ <b>RP39</b> /RB7                   |
| 3     | DACOUT/AN3/CMP1C/RA3                              | 17   | PGD1/AN10/ <b>RP40</b> /SCL1/RB8            |
| 4     | AN4/IBIAS3/RA4                                    | 18   | PGC1/AN11/ <b>RP41</b> /SDA1/RB9            |
| 5     | AV <sub>DD</sub>                                  | 19   | V <sub>SS</sub>                             |
| 6     | AV <sub>SS</sub>                                  | 20   | $V_{DD}$                                    |
| 7     | $V_{DD}$                                          | 21   | TMS/ <b>RP42</b> /PWM3H/RB10 <sup>(3)</sup> |
| 8     | V <sub>SS</sub>                                   | 22   | TCK/RP43/PWM3L/RB11                         |
| 9     | OSCI/CLKI/AN5/RP32/RB0                            | 23   | TDI/ <b>RP44</b> /PWM2H/RB12                |
| 10    | OSCO/CLKO/AN6/RP33/RB1(2,4)                       | 24   | RP45/PWM2L/RB13                             |
| 11    | OA2OUT/AN1/CMP1D/CMP2D/ <b>RP34</b> /<br>INT0/RB2 | 25   | RP46/PWM1H/RB14                             |
| 12    | PGD2/OA2IN-/AN8/ <b>RP35</b> /RB3                 | 26   | RP47/PWM1L/RB15                             |
| 13    | PGC2/OA2IN+/AN17/ <b>RP36</b> /RB4                | 27   | MCLR                                        |
| 14    | PGD3/ <b>RP37</b> /RB5                            | 28   | OA1OUT/AN0/CMP1A/IBIAS0/RA0                 |

- 1. **RPn** represents remappable peripheral functions.
- Pin has an increased current drive strength. Refer to 32. Electrical Characteristics for details.
- A pull-up resistor is connected to this pin during programming or when JTAG is enabled in the Configuration bits; this limits the maximum voltage on this pin to 3.6V. If JTAG is disabled, the maximum voltage on this pin can reach 5.5V.
- This pin is toggled during programming.

# Pin Diagrams (Continued)

Figure 2. 28-Pin UQFN<sup>(1)</sup>



Legend: Shaded pins are up to 5.5 V<sub>DC</sub> tolerant.

#### Note:

 The large center pad on the bottom of the package may be left floating or connected to V<sub>SS</sub>. The four-corner anchor pads are internally connected to the large bottom pad and therefore, must be connected to the same net as the large center pad.

Table 4. 28-Pin UQFN Complete Pin Function Descriptions

| Pin# | Function <sup>(1)</sup>     | Pin # | Function <sup>(1)</sup>                           |
|------|-----------------------------|-------|---------------------------------------------------|
| 1    | RP46/PWM1H/RB14             | 15    | OA2OUT/AN1/CMP1D/CMP2D/ <b>RP34</b> /<br>INT0/RB2 |
| 2    | RP47/PWM1L/RB15             | 16    | PGD2/OA2IN-/AN8/ <b>RP35</b> /RB3                 |
| 3    | MCLR                        | 17    | PGC2/OA2IN+/AN17/ <b>RP36</b> /RB4                |
| 4    | OA1OUT/AN0/CMP1A/IBIAS0/RA0 | 18    | PGD3/ <b>RP37</b> /RB5                            |
| 5    | OA1IN-/AN16/RA1             | 19    | PGC3/ <b>RP38</b> /RB6                            |
| 6    | OA1IN+/AN9/RA2              | 20    | TDO/AN2/ <b>RP39</b> /RB7                         |
| 7    | DACOUT/AN3/CMP1C/RA3        | 21    | PGD1/AN10/ <b>RP40</b> /SCL1/RB8                  |
| 8    | AN4/IBIAS3/RA4              | 22    | PGC1/AN11/ <b>RP41</b> /SDA1/RB9                  |
| 9    | AV <sub>DD</sub>            | 23    | V <sub>SS</sub>                                   |
| 10   | AV <sub>SS</sub>            | 24    | $V_{DD}$                                          |
| 11   | $V_{DD}$                    | 25    | TMS/ <b>RP42</b> /PWM3H/RB10 <sup>(3)</sup>       |
| 12   | V <sub>SS</sub>             | 26    | TCK/ <b>RP43</b> /PWM3L/RB11                      |

- 1. **RPn** represents remappable peripheral functions.
- 2. Pin has an increased current drive strength. Refer to 32. Electrical Characteristics for details.
- A pull-up resistor is connected to this pin during programming or when JTAG is enabled in the Configuration bits; this limits the maximum voltage on this pin to 3.6V. If JTAG is disabled, the maximum voltage on this pin can reach 5.5V.
- 4. This pin is toggled during programming.

| co    | continued                   |       |                              |  |  |  |  |  |  |
|-------|-----------------------------|-------|------------------------------|--|--|--|--|--|--|
| Pin # | Function <sup>(1)</sup>     | Pin # | Function <sup>(1)</sup>      |  |  |  |  |  |  |
| 13    | OSCI/CLKI/AN5/RP32/RB0      | 27    | TDI/ <b>RP44</b> /PWM2H/RB12 |  |  |  |  |  |  |
| 14    | OSCO/CLKO/AN6/RP33/RB1(2,4) | 28    | RP45/PWM2L/RB13              |  |  |  |  |  |  |

- 1. **RPn** represents remappable peripheral functions.
- 2. Pin has an increased current drive strength. Refer to 32. Electrical Characteristics for details.
- 3. A pull-up resistor is connected to this pin during programming or when JTAG is enabled in the Configuration bits; this limits the maximum voltage on this pin to 3.6V. If JTAG is disabled, the maximum voltage on this pin can reach 5.5V.
- 4. This pin is toggled during programming.

# Pin Diagrams (Continued)

Figure 3. 36-Pin UQFN<sup>(1)</sup>



Legend: Shaded pins are up to 5.5 V<sub>DC</sub> tolerant.

#### Note:

 The large center pad on the bottom of the package may be left floating or connected to V<sub>SS</sub>. The four-corner anchor pads are internally connected to the large bottom pad and therefore, must be connected to the same net as the large center pad.

Table 5. 36-Pin UQFN Complete Pin Function Descriptions

| Pin#   | Function                    | Pin # | Function                                          |
|--------|-----------------------------|-------|---------------------------------------------------|
| 1      | RP46/PWMH1/RB14             | 19    | OA2OUT/AN1/CMP1D/CMP2D/ <b>RP34</b> /<br>INT0/RB2 |
| 2      | RP47/PWM1L/RB15             | 20    | PGD2/OA2IN-/AN8/ <b>RP35</b> /RB3                 |
| 3      | MCLR                        | 21    | PGC2/OA2IN+/AN17/ <b>RP36</b> /RB4                |
| 4      | AN12/ <b>RP48</b> /RC0      | 22    | V <sub>SS</sub>                                   |
| 5      | OA1OUT/AN0/CMP1A/IBIAS0/RA0 | 23    | $V_{DD}$                                          |
| 6      | OA1IN-/AN16/RA1             | 24    | PGD3/ <b>RP37</b> /RB5                            |
| 7      | OA1IN+/AN9/RA2              | 25    | PGC3/ <b>RP38</b> /RB6                            |
| 8      | DACOUT/AN3/CMP1C/RA3        | 26    | TDO/AN2/ <b>RP39</b> /RB7                         |
| 9      | OA3OUT/AN4/IBIAS3/RA4       | 27    | PGD1/AN10/RP40/SCL1/RB8                           |
| 10     | $AV_{DD}$                   | 28    | PGC1/AN11/ <b>RP41</b> /SDA1/RB9                  |
| 11     | AV <sub>SS</sub>            | 29    | RP52/RC4                                          |
| NI - 4 |                             |       |                                                   |

- 1. **RPn** represents remappable peripheral functions.
- 2. Pin has an increased current drive strength. Refer to 32. Electrical Characteristics for details.
- A pull-up resistor is connected to this pin during programming or when JTAG is enabled in the Configuration bits; this limits the maximum voltage on this pin to 3.6V. If JTAG is disabled, the maximum voltage on this pin can reach 5.5V.
- 4. This pin is toggled during programming.

| co    | continued                               |       |                                             |  |  |  |  |  |  |
|-------|-----------------------------------------|-------|---------------------------------------------|--|--|--|--|--|--|
| Pin # | Function                                | Pin # | Function                                    |  |  |  |  |  |  |
| 12    | OA3IN-/AN13/CMP1B/ISRC0/RP49/RC1        | 30    | RP53/RC5                                    |  |  |  |  |  |  |
| 13    | OA3IN+/AN14/CMP2B/ISRC1/RP50/RC2        | 31    | V <sub>SS</sub>                             |  |  |  |  |  |  |
| 14    | $V_{DD}$                                | 32    | $V_{DD}$                                    |  |  |  |  |  |  |
| 15    | V <sub>SS</sub>                         | 33    | TMS/ <b>RP42</b> /PWM3H/RB10 <sup>(3)</sup> |  |  |  |  |  |  |
| 16    | AN15/CMP2A/IBIAS2/RP51/RC3              | 34    | TCK/ <b>RP43</b> /PWM3L/RB11                |  |  |  |  |  |  |
| 17    | OSCI/CLKI/AN5/RP32/RB0                  | 35    | TDI/ <b>RP44</b> /PWM2H/RB12                |  |  |  |  |  |  |
| 18    | OSCO/CLKO/AN6/RP33/RB1 <sup>(2,4)</sup> | 36    | RP45/PWM2L/RB13                             |  |  |  |  |  |  |

- 1. **RPn** represents remappable peripheral functions.
- 2. Pin has an increased current drive strength. Refer to 32. Electrical Characteristics for details.
- 3. A pull-up resistor is connected to this pin during programming or when JTAG is enabled in the Configuration bits; this limits the maximum voltage on this pin to 3.6V. If JTAG is disabled, the maximum voltage on this pin can reach 5.5V.
- 4. This pin is toggled during programming.

# Pin Diagrams (Continued)

Figure 4. 48-Pin TQFP, UQFN<sup>(1)</sup>



Legend: Shaded pins are up to 5.5 V<sub>DC</sub> tolerant.

#### Note:

 The large center pad on the bottom of the package may be left floating or connected to V<sub>SS</sub>. The four-corner anchor pads are internally connected to the large bottom pad and therefore, must be connected to the same net as the large center pad.

Table 6. 48-Pin TQFP, UQFN Complete Pin Function Descriptions

| Pin# | Function <sup>(1)</sup>     | Pin # | Function <sup>(1)</sup>                           |
|------|-----------------------------|-------|---------------------------------------------------|
| 1    | RP46/PWM1H/RB14             | 25    | OA2OUT/AN1/CMP1D/CMP2D/ <b>RP34</b> /<br>INT0/RB2 |
| 2    | RP47/PWM1L/RB15             | 26    | PGD2/OA2IN-/AN8/ <b>RP35</b> /RB3                 |
| 3    | RP60/RC12                   | 27    | PGC2/OA2IN+/AN17/ <b>RP36</b> /RB4                |
| 4    | RP61/RC13                   | 28    | RP56/ASDA1/SCK2/RC8 <sup>(2)</sup>                |
| 5    | MCLR                        | 29    | RP57/ASCL1/SDI2/RC9 <sup>(2)</sup>                |
| 6    | ANN0/ <b>RP77</b> /RD13     | 30    | RP72/SDO2/PCI19/RD8 <sup>(2)</sup>                |
| 7    | AN12/ <b>RP48</b> /RC0      | 31    | V <sub>SS</sub>                                   |
| 8    | OA1OUT/AN0/CMP1A/IBIAS0/RA0 | 32    | V <sub>DD</sub>                                   |
| 9    | OA1IN-/AN16/RA1             | 33    | PGD3/ <b>RP37</b> /RB5                            |

#### Notes:

- 1. **RPn** represents remappable peripheral functions.
- 2. Pin has an increased current drive strength. Refer to 32. Electrical Characteristics for details.
- 3. A pull-up resistor is connected to this pin during programming or when JTAG is enabled in the Configuration bits; this limits the maximum voltage on this pin to 3.6V. If JTAG is disabled, the maximum voltage on this pin can reach 5.5V.
- This pin is toggled during programming.

70005473C-page 12

| со    | continued                               |       |                                             |  |  |  |  |  |  |  |
|-------|-----------------------------------------|-------|---------------------------------------------|--|--|--|--|--|--|--|
| Pin # | Function <sup>(1)</sup>                 | Pin # | Function <sup>(1)</sup>                     |  |  |  |  |  |  |  |
| 10    | OA1IN+/AN9/RA2                          | 34    | PGC3/ <b>RP38</b> /RB6                      |  |  |  |  |  |  |  |
| 11    | DACOUT/AN3/CMP1C/RA3                    | 35    | TDO/AN2/ <b>RP39</b> /RB7                   |  |  |  |  |  |  |  |
| 12    | OA3OUT/AN4/IBIAS3/RA4                   | 36    | PGD1/AN10/ <b>RP40</b> /SCL1/RB8            |  |  |  |  |  |  |  |
| 13    | AV <sub>DD</sub>                        | 37    | PGC1/AN11/ <b>RP41</b> /SDA1/RB9            |  |  |  |  |  |  |  |
| 14    | AV <sub>SS</sub>                        | 38    | <b>RP52</b> /RC4                            |  |  |  |  |  |  |  |
| 15    | OA3IN-/AN13/CMP1B/ISRC0/RP49/RC1        | 39    | RP53/RC5                                    |  |  |  |  |  |  |  |
| 16    | OA3IN+/AN14/CMP2B/ISRC1/RP50/RC2        | 40    | <b>RP58</b> /RC10                           |  |  |  |  |  |  |  |
| 17    | AN19/IBIAS1/ <b>RP54</b> /RC6           | 41    | <b>RP59</b> /RC11                           |  |  |  |  |  |  |  |
| 18    | $V_{DD}$                                | 42    | V <sub>SS</sub>                             |  |  |  |  |  |  |  |
| 19    | V <sub>SS</sub>                         | 43    | $V_{DD}$                                    |  |  |  |  |  |  |  |
| 20    | AN15/CMP2A/IBIAS2/RP51/RC3              | 44    | RP65/PWM4H/RD1                              |  |  |  |  |  |  |  |
| 21    | OSCI/CLKI/AN5/ <b>RP32</b> /RB0         | 45    | TMS/ <b>RP42</b> /PWM3H/RB10 <sup>(3)</sup> |  |  |  |  |  |  |  |
| 22    | OSCO/CLKO/AN6/RP33/RB1 <sup>(2,4)</sup> | 46    | TCK/ <b>RP43</b> /PWM3L/RB11                |  |  |  |  |  |  |  |
| 23    | AN18/ISRC3/ <b>RP74</b> /RD10           | 47    | TDI/ <b>RP44</b> /PWM2H/RB12                |  |  |  |  |  |  |  |
| 24    | AN7/ISRC2/ <b>RP55</b> /RC7             | 48    | RP45/PWM2L/RB13                             |  |  |  |  |  |  |  |

- 1. **RPn** represents remappable peripheral functions.
- 2. Pin has an increased current drive strength. Refer to 32. Electrical Characteristics for details.
- 3. A pull-up resistor is connected to this pin during programming or when JTAG is enabled in the Configuration bits; this limits the maximum voltage on this pin to 3.6V. If JTAG is disabled, the maximum voltage on this pin can reach 5.5V.
- 4. This pin is toggled during programming.

# Pin Diagrams (Continued)

Figure 5. 64-Pin QFN, TQFP<sup>(1)</sup>



Legend: Shaded pins are up to 5.5 V<sub>DC</sub> tolerant.

#### Note:

 The large center pad on the bottom of the package may be left floating or connected to V<sub>SS</sub>. The four-corner anchor pads are internally connected to the large bottom pad and therefore, must be connected to the same net as the large center pad.

Table 7. 64-Pin QFN, TQFP Complete Pin Function Descriptions

| Pin# | Function <sup>(1)</sup> | Pin# | Function <sup>(1)</sup>                           |
|------|-------------------------|------|---------------------------------------------------|
| 1    | RP46/PWM1H/RB14         | 33   | OA2OUT/AN1/CMP1D/CMP2D/ <b>RP34</b> /<br>INT0/RB2 |
| 2    | RP47/PWM1L/RB15         | 34   | PGD2/OA2IN-/AN8/ <b>RP35</b> /RB3                 |
| 3    | RP60/RC12               | 35   | PGC2/OA2IN+/AN17/ <b>RP36</b> /RB4                |
| 4    | <b>RP61</b> /RC13       | 36   | RP56/ASDA1/SCK2/RC8 <sup>(2)</sup>                |
| 5    | <b>RP62</b> /RC14       | 37   | RP57/ASCL1/SDI2/RC9 <sup>(2)</sup>                |
| 6    | RP63/RC15               | 38   | RP73/PCI20/RD9                                    |
| 7    | MCLR                    | 39   | RP72/SDO2/PCI19/RD8 <sup>(2)</sup>                |

- 1. RPn represents remappable peripheral functions.
- 2. Pin has an increased current drive strength. Refer to 32. Electrical Characteristics for details.
- A pull-up resistor is connected to this pin during programming or when JTAG is enabled in the Configuration bits; this limits the maximum voltage on this pin to 3.6V. If JTAG is disabled, the maximum voltage on this pin can reach 5.5V.
- 4. This pin is toggled during programming.

| co    | ntinued                                 |       |                                             |
|-------|-----------------------------------------|-------|---------------------------------------------|
| Pin # | Function <sup>(1)</sup>                 | Pin # | Function <sup>(1)</sup>                     |
| 8     | RP79/PCI22/RD15                         | 40    | V <sub>SS</sub>                             |
| 9     | V <sub>SS</sub>                         | 41    | $V_{DD}$                                    |
| 10    | $V_{DD}$                                | 42    | <b>RP71</b> /RD7                            |
| 11    | RP78/PCI21/RD14                         | 43    | <b>RP70</b> /RD6                            |
| 12    | ANN0/ <b>RP77</b> /RD13                 | 44    | <b>RP69</b> /RD5                            |
| 13    | AN12/ <b>RP48</b> /RC0                  | 45    | PGD3/ <b>RP37</b> /RB5                      |
| 14    | OA1OUT/AN0/CMP1A/IBIAS0/RA0             | 46    | PGC3/ <b>RP38</b> /RB6                      |
| 15    | OA1IN-/AN16/RA1                         | 47    | TDO/AN2/ <b>RP39</b> /RB7                   |
| 16    | OA1IN+/AN9/RA2                          | 48    | PGD1/AN10/ <b>RP40</b> /SCL1/RB8            |
| 17    | DACOUT/AN3/CMP1C/RA3                    | 49    | PGC1/AN11/RP41/SDA1/RB9                     |
| 18    | OA3OUT/AN4/IBIAS3/RA4                   | 50    | <b>RP52</b> /RC4                            |
| 19    | $AV_{DD}$                               | 51    | RP53/RC5                                    |
| 20    | AV <sub>SS</sub>                        | 52    | RP58/RC10                                   |
| 21    | <b>RP76</b> /RD12                       | 53    | RP59/RC11                                   |
| 22    | OA3IN-/AN13/CMP1B/ISRC0/RP49/RC1        | 54    | <b>RP68</b> /RD4                            |
| 23    | OA3IN+/AN14/CMP2B/ISRC1/RP50/RC2        | 55    | <b>RP67</b> /RD3                            |
| 24    | AN19/IBIAS1/RP54/RC6                    | 56    | Vss                                         |
| 25    | $V_{DD}$                                | 57    | $V_{DD}$                                    |
| 26    | $V_{SS}$                                | 58    | RP66/RD2                                    |
| 27    | AN15/CMP2A/IBIAS2/RP51/RC3              | 59    | RP65/PWM4H/RD1                              |
| 28    | OSCI/CLKI/AN5/ <b>RP32</b> /RB0         | 60    | RP64/PWL4L/RD0                              |
| 29    | OSCO/CLKO/AN6/RP33/RB1 <sup>(2,4)</sup> | 61    | TMS/ <b>RP42</b> /PWM3H/RB10 <sup>(3)</sup> |
| 30    | CMP2C/ <b>RP75</b> /RD11                | 62    | TCK/ <b>RP43</b> /PWM3L/RB11                |
| 31    | AN18/ISRC3/ <b>RP74</b> /RD10           | 63    | TDI/ <b>RP44</b> /PWM2H/RB12                |
| 32    | AN7/ISRC2/ <b>RP55</b> /RC7             | 64    | RP45/PWM2L/RB13                             |

- 1. **RPn** represents remappable peripheral functions.
- 2. Pin has an increased current drive strength. Refer to 32. Electrical Characteristics for details.
- 3. A pull-up resistor is connected to this pin during programming or when JTAG is enabled in the Configuration bits; this limits the maximum voltage on this pin to 3.6V. If JTAG is disabled, the maximum voltage on this pin can reach 5.5V.
- 4. This pin is toggled during programming.

### To Our Valued Customers

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com. We welcome your feedback.

#### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Website at:

#### www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### **Errata**

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Website; www.microchip.com
- · Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our website at www.microchip.com to receive the most current information on all of our products.

70005473C-page 16

### Referenced Sources

This device data sheet is based on the following individual chapters of the "dsPIC33/PIC24 Family Reference Manual". These documents should be considered as the general reference for the operation of a particular module or device feature.

**Note:** To access the documents listed below, browse to the documentation section of the dsPIC33CK256MC506 product page of the Microchip website (www.microchip.com) or select a family reference manual section from the following list.

In addition to parameters, features and other documentation, the resulting page provides links to the related family reference manual sections.

- "Introduction" (www.microchip.com/DS70573)
- "Enhanced CPU" (www.microchip.com/DS70005158)
- "dsPIC33/PIC24 Program Memory" (www.microchip.com/DS70000613)
- "Data Memory" (www.microchip.com/DS70595)
- "Dual Partition Flash Program Memory" (www.microchip.com/DS70005156)
- "Flash Programming" (www.microchip.com/DS70000609)
- "Reset" (www.microchip.com/DS70602)
- "Interrupts" (www.microchip.com/DS70000600)
- "I/O Ports with Edge Detect" (www.microchip.com/DS70005322)
- "Oscillator Module with High-Speed PLL" (www.microchip.com/DS70005255)
- "Direct Memory Access Controller (DMA)" (www.microchip.com/DS30009742)
- "CAN Flexible Data-Rate (FD) Protocol Module" (www.microchip.com/DS70005340)
- "High-Resolution PWM with Fine Edge Placement" (www.microchip.com/DS70005320)
- "12-Bit High-Speed, Multiple SARs A/D Converter (ADC)" (www.microchip.com/DS70005213)
- "High-Speed Analog Comparator Module with Slope Compensation DAC" (www.microchip.com/ DS70005280)
- "Quadrature Encoder Interface (QEI)" (www.microchip.com/DS70000601)
- "Multiprotocol Universal Asynchronous Receiver Transmitter (UART) Module" (www.microchip.com/ DS70005288)
- "Serial Peripheral Interface (SPI) with Audio Codec Support" (www.microchip.com/DS70005136)
- "Inter-Integrated Circuit (I<sup>2</sup>C)" (www.microchip.com/DS70000195)
- "Parallel Master Port (PMP)" (www.microchip.com/DS70005344)
- "Single-Edge Nibble Transmission (SENT) Module" (www.microchip.com/DS70005145)
- "Timer1 Module" (www.microchip.com/DS70005279)
- "Capture/Compare/PWM/Timer (MCCP and SCCP)" (www.microchip.com/DS30003035)
- "Configurable Logic Cell (CLC)" (www.microchip.com/DS70005298)
- "Peripheral Trigger Generator (PTG)" (www.microchip.com/DS70000669)
- "32-Bit Programmable Cyclic Redundancy Check (CRC)" (www.microchip.com/DS30009729)
- "Current Bias Generator (CBG)" (www.microchip.com/DS70005253)
- "Deadman Timer" (www.microchip.com/DS70005155)
- "Watchdog Timer and Power-Saving Modes" (www.microchip.com/DS70615)
- "CodeGuard™ Intermediate Security" (www.microchip.com/DS70005182)
- "Dual Watchdog Timer" (www.microchip.com/DS70005250)
- "Programming and Diagnostics" (www.microchip.com/DS70608)

70005473C-page 17

# **Terminology Cross Reference**

Table 8 provides updated terminology for depreciated naming conventions. Register and bit names remain unchanged, however, descriptions and usage guidance may have been updated.

**Table 8. Terminology Cross References** 

| Use Case         | Deprecated Term | New Term  |
|------------------|-----------------|-----------|
| CPU              | Master          | Initiator |
| DMA              | Master          | Initiator |
| I <sup>2</sup> C | Master          | Host      |
|                  | Slave           | Client    |
| SPI              | Master          | Host      |
|                  | Slave           | Client    |
| PMP              | Master          | Host      |
|                  | Slave           | Client    |
| UART, LIN Mode   | Master          | Commander |
|                  | Slave           | Responder |
| PWM              | Master          | Host      |
|                  | Slave           | Client    |

# **Table of Contents**

| Opera | Operating Conditions1                                                 |    |  |  |  |  |
|-------|-----------------------------------------------------------------------|----|--|--|--|--|
| Core: | : 16-Bit dsPIC33CK CPU                                                | 1  |  |  |  |  |
| Clock | « Management                                                          | 1  |  |  |  |  |
| Powe  | er Management                                                         | 1  |  |  |  |  |
| High- | -Speed PWM                                                            | 2  |  |  |  |  |
| Time  | rs/Output Compare/Input Capture                                       | 2  |  |  |  |  |
| Adva  | nced Analog Features                                                  | 2  |  |  |  |  |
|       | munication Interfaces                                                 |    |  |  |  |  |
|       | et Memory Access (DMA)                                                |    |  |  |  |  |
|       | heral Features                                                        |    |  |  |  |  |
|       | ıgger Development Support                                             |    |  |  |  |  |
|       | ty Features                                                           |    |  |  |  |  |
|       | tional Safety Readiness – ISO 26262; IEC 61508; IEC 60730             |    |  |  |  |  |
|       | ification Support                                                     |    |  |  |  |  |
|       | C33CK256MC506 Product Families                                        |    |  |  |  |  |
|       | Diagrams                                                              |    |  |  |  |  |
|       | Diagrams (Continued)                                                  |    |  |  |  |  |
|       |                                                                       |    |  |  |  |  |
|       | Diagrams (Continued)                                                  |    |  |  |  |  |
|       | Diagrams (Continued)                                                  |    |  |  |  |  |
|       | Diagrams (Continued)                                                  |    |  |  |  |  |
| Το Οι | ur Valued Customers                                                   | 16 |  |  |  |  |
| Refer | renced Sources                                                        | 17 |  |  |  |  |
| Termi | inology Cross Reference                                               | 18 |  |  |  |  |
| 1. [  | Device Overview                                                       | 25 |  |  |  |  |
| 2. (  | Guidelines for Getting Started with 16-Bit Digital Signal Controllers | 32 |  |  |  |  |
|       | 2.1. Basic Connection Requirements                                    |    |  |  |  |  |
|       | 2.2. Decoupling Capacitors                                            |    |  |  |  |  |
|       | 2.3. Master Clear (MCLR) Pin                                          |    |  |  |  |  |
|       | 2.4. ICSP Pins                                                        |    |  |  |  |  |
|       | 2.5. External Oscillator Pins                                         |    |  |  |  |  |
| 2     | 2.6. External Oscillator Layout Guidance                              | 35 |  |  |  |  |

|    | 2.7.   | Oscillator Value Conditions on Device Start-up | 35  |
|----|--------|------------------------------------------------|-----|
|    | 2.8.   | Unused I/Os                                    | 36  |
|    | 2.9.   | Bulk Capacitors                                | 36  |
|    | 2.10.  | Targeted Applications                          | 36  |
| 3. | CPU.   |                                                | 39  |
|    | 3.1.   | Registers                                      | 39  |
|    | 3.2.   | Instruction Set                                | 39  |
|    | 3.3.   | Data Space Addressing                          | 39  |
|    | 3.4.   | Addressing Modes                               | 40  |
|    | 3.5.   | CPU Control/Status Registers                   | 45  |
|    | 3.6.   | Arithmetic Logic Unit (ALU)                    | 79  |
|    | 3.7.   | DSP Engine                                     | 80  |
| 4. | Memo   | ory Organization                               | 82  |
|    | 4.1.   | Program Address Space                          | 82  |
|    | 4.2.   | Data Address Space                             | 84  |
|    | 4.3.   | BIST Overview                                  | 88  |
|    | 4.4.   | Memory Resources                               | 90  |
|    | 4.5.   | Bit-Reversed Addressing                        | 103 |
|    | 4.6.   | Interfacing Program and Data Memory Spaces     | 105 |
| 5. | Flash  | Program Memory                                 | 108 |
|    | 5.1.   | Table Instructions and Flash Programming       | 108 |
|    | 5.2.   | RTSP Operation                                 | 109 |
|    | 5.3.   | Error Correcting Code (ECC)                    | 110 |
|    | 5.4.   | ECC Fault Injection                            |     |
|    | 5.5.   | Flash OTP by ICSP <sup>™</sup> Write Inhibit   | 111 |
|    | 5.6.   | Program Flash Memory Control Registers         |     |
|    | 5.7.   | ECC Control Registers                          | 121 |
| 6. | Rese   | ts                                             |     |
|    | 6.1.   | Reset Resources                                |     |
|    | 6.2.   | Reset Control Register                         |     |
|    | 6.3.   | Key Resources                                  | 131 |
| 7. | Interr | upt Controller                                 | 132 |
|    | 7.1.   | Interrupt Vector Table                         | 132 |
|    | 7.2.   | Alternate Interrupt Vector Table               | 133 |
|    | 7.3.   | Reset Sequence                                 | 135 |
|    | 7.4.   | Interrupt Resources                            |     |
|    | 7.5.   | Interrupt Control and Status Registers         |     |
|    | 7.6.   | INTCON1 through INTCON4                        |     |
|    | 7.7.   | Status/Control Registers                       |     |
|    | 7.8.   | Key Resources                                  | 240 |
| 8. | I/O P  | orts                                           | 241 |
|    | 8.1.   | Parallel I/O (PIO) Ports                       | 241 |
|    | 8.2.   | Configuring Analog and Digital Port Pins       | 242 |

|       | 8.3.    | Input Change Notification (ICN)                        | 293 |
|-------|---------|--------------------------------------------------------|-----|
|       | 8.4.    | Peripheral Pin Select (PPS)                            | 294 |
|       | 8.5.    | Considerations for Peripheral Pin Selection            | 295 |
|       | 8.6.    | Input Mapping                                          | 295 |
|       | 8.7.    | Virtual Connections                                    | 300 |
|       | 8.8.    | Output Mapping                                         | 300 |
|       | 8.9.    | Mapping Limitations                                    | 301 |
|       | 8.10.   | I/O Helpful Tips                                       | 304 |
|       | 8.11.   | I/O Ports Resources                                    | 306 |
| 9.    | Oscilla | ator with High-Frequency PLL                           | 368 |
|       | 9.1.    | Primary PLL                                            | 370 |
|       | 9.2.    | CPU Clocking                                           |     |
|       | 9.3.    | Primary Oscillator (POSC)                              |     |
|       | 9.4.    | Internal Fast RC (FRC) Oscillator                      |     |
|       | 9.5.    | Low-Power RC (LPRC) Oscillator                         |     |
|       | 9.6.    | Internal Backup Fast RC (BFRC) Oscillator              | 373 |
|       | 9.7.    | Reference Clock Output                                 | 373 |
|       | 9.8.    | Oscillator Configuration                               | 374 |
|       | 9.9.    | OSCCON Unlock Sequence                                 | 375 |
|       | 9.10.   | Oscillator Control Registers                           | 376 |
| 10.   | Direct  | Memory Access (DMA) Controller                         | 389 |
|       |         | Summary of DMA Operations                              |     |
|       |         | Typical Setup                                          |     |
| 11    | Contro  | oller Area Network Flexible Data-Rate (CAN FD) Modules | 407 |
| • • • |         | Features                                               |     |
|       |         | CAN Control/Status Registers                           |     |
|       |         | ·                                                      |     |
| 12.   | Ū       | Speed PWM                                              |     |
|       |         | Features                                               |     |
|       | 12.2.   | Architecture Overview                                  | 476 |
|       |         | Lock and Write Restrictions                            |     |
|       |         | PWM4H/L Output on Peripheral Pin Select                |     |
|       |         | PWM Control/Status Registers                           |     |
|       | 12.6.   | Control Registers                                      | 479 |
| 13.   | High-   | Speed, 12-Bit Analog-to-Digital Converter              | 538 |
|       | 13.1.   | ADC Features Overview                                  | 538 |
|       | 13.2.   | Analog-to-Digital Converter Resources                  | 540 |
|       | 13.3.   | ADC Control Registers                                  | 541 |
| 14.   | High-   | Speed Analog Comparator with Slope Compensation DAC    | 602 |
|       | 14.1.   | Overview                                               | 602 |
|       |         | Features Overview                                      |     |
|       |         | DAC Control Registers                                  |     |
|       |         | DAC Control Registers                                  |     |
| 15    | Ouad    | rature Encoder Interface (QEI)                         | 610 |
| ı U.  | - uaul  |                                                        |     |

|     | 15.1.   | QEI Control/Status Registers                         | 621 |
|-----|---------|------------------------------------------------------|-----|
| 16. | Unive   | rsal Asynchronous Receiver Transmitter (UART)        | 650 |
|     | 16.1.   | Architectural Overview                               | 650 |
|     | 16.2.   | Character Frame                                      | 651 |
|     | 16.3.   | Data Buffers                                         | 651 |
|     |         | Protocol Extensions                                  |     |
|     | 16.5.   | UART Control/Status Registers                        | 652 |
| 17. | Serial  | Peripheral Interface (SPI)                           | 677 |
|     | 17.1.   | SPI Control/Status Registers                         | 684 |
| 18. | Inter-I | ntegrated Circuit (I <sup>2</sup> C)                 | 702 |
|     | 18.1.   | Communicating as a Host in a Single Host Environment | 702 |
|     | 18.2.   | Setting Baud Rate When Operating as a Bus Main       | 704 |
|     | 18.3.   | Secondary Address Masking                            | 704 |
|     |         | SMBus Support                                        |     |
|     | 18.5.   | I2C Control/Status Registers                         | 706 |
| 19. | _       | e-Edge Nibble Transmission (SENT)                    |     |
|     |         | Transmit Mode                                        |     |
|     |         | Receive Mode                                         |     |
|     | 19.3.   | SENT Control/Status Registers                        | 722 |
| 20. |         | 1                                                    |     |
|     | 20.1.   | Timer1 Control Registers                             | 733 |
| 21. |         | re/Compare/PWM/Timer Modules (SCCP)                  |     |
|     |         | Time Base Generator                                  |     |
|     |         | General Purpose Timer                                |     |
|     |         | Output Compare Mode                                  |     |
|     |         | Input Capture Mode                                   |     |
|     |         | Auxiliary Output                                     |     |
|     | 21.6.   | SCCP Control/Status Registers                        |     |
| 22. |         | gurable Logic Cell (CLC)                             |     |
|     |         | Control Registers                                    |     |
|     | 22.2.   | CLC Control Registers                                | 770 |
| 23. | Peripl  | neral Trigger Generator (PTG)                        | 779 |
|     |         | Features                                             |     |
|     |         | PTG Registers                                        |     |
|     | 23.3.   | PTG Step Commands                                    | 813 |
| 24. | 32-Bit  | Programmable Cyclic Redundancy Check (CRC) Generator | 819 |
|     | 24.1.   | CRC Control Registers                                | 820 |
| 25. | Curre   | nt Bias Generator (CBG)                              | 830 |
|     | 25.1.   | Current Bias Generator Control Registers             | 832 |
| 26. | Opera   | ational Amplifier                                    | 838 |

|      | 26.1.   | Operational Amplifier Control Registers                         | 839 |
|------|---------|-----------------------------------------------------------------|-----|
| 27.  | Deadr   | man Timer (DMT)                                                 | 842 |
|      | 27.1.   | Deadman Timer Control/Status Registers                          | 843 |
| 28.  | Power   | r-Saving Features                                               | 855 |
|      | 28.1.   | Clock Frequency and Clock Switching                             | 855 |
|      | 28.2.   | Instruction-Based Power-Saving Modes                            | 855 |
|      | 28.3.   | Interrupts Coincident with Power Save Instructions              | 857 |
|      |         | Doze Mode                                                       |     |
|      |         | Peripheral Module Disable                                       |     |
|      |         | Power-Saving Control Registers                                  |     |
|      | 28.7.   | Power-Saving Resources                                          | 868 |
| 29.  | Specia  | al Features                                                     | 869 |
|      | 29.1.   | Configuration Bits                                              | 869 |
|      | 29.2.   | Configuration Registers                                         | 871 |
|      | 29.3.   | Device Calibration and Identification                           | 891 |
|      | 29.4.   | User OTP Memory                                                 | 894 |
|      |         | On-Chip Voltage Regulator                                       |     |
|      |         | Brown-out Reset (BOR)                                           |     |
|      |         | Dual Watchdog Timer (WDT)                                       |     |
|      |         | JTAG Interface                                                  |     |
|      |         | In-Circuit Serial Programming <sup>™</sup> (ICSP <sup>™</sup> ) |     |
|      |         | In-Circuit Debugger                                             |     |
|      | 29.11.  | Code Protection and CodeGuard <sup>™</sup> Security             | 901 |
| 30.  | Instru  | ction Set Summary                                               | 902 |
| 31.  | Devel   | opment Support                                                  | 916 |
| 32.  | Electr  | ical Characteristics                                            | 917 |
|      | 32.1.   | DC Characteristics.                                             | 917 |
|      |         | AC Characteristics and Timing Parameters                        |     |
| 33.  | High-   | Temperature Electrical Characteristics                          | 946 |
|      | 33.1.   | DC Characteristics                                              | 947 |
| 34   | Packa   | iging Information                                               | 953 |
| 0 1. |         | Package Marking Information                                     |     |
|      |         | Package Marking Information (Continued)                         |     |
|      |         | Package Details                                                 |     |
| 35   | Revisi  | on History                                                      | 979 |
|      |         | •                                                               |     |
|      |         | chip Website                                                    |     |
| Pro  | duct Cl | nange Notification Service                                      | 980 |
| Cus  | stomer  | Support                                                         | 980 |
| Pro  | duct Id | entification System                                             | 981 |

# dsPIC33CK256MC506 Family

| Microchip Devices Code Protection Feature | . 982 |
|-------------------------------------------|-------|
| Legal Notice                              | 982   |
| Trademarks                                | . 982 |
| Quality Management System                 | . 983 |
| Worldwide Sales and Service               | 08/   |

### 1. Device Overview

#### Notes:

- This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended
  to be a comprehensive resource. To complement the information in this data sheet, refer to the related
  section of the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip website
  (www.microchip.com).
- 2. Some registers and associated bits described in this section may not be available on all devices. Refer to 4. Memory Organization in this data sheet for device-specific register and bit information.

This document contains device-specific information for the dsPIC33CK256MC506 Digital Signal Controller (DSC) devices.

dsPIC33CK256MC506 devices contain extensive Digital Signal Processor (DSP) functionality with a high-performance, 16-bit MCU architecture.

Figure 1-1 shows a general block diagram of the core and peripheral modules of the dsPIC33CK256MC506 family.

Figure 1-1. dsPIC33CK256MC506 Family Block Diagram<sup>(1)</sup>



- 1. The numbers in the parentheses are the number of instantiations of the module indicated.
- Not all I/O pins or features are implemented on all device pinout configurations. See Table 1-1 for specific implementations by pin count.
- 3. Some peripheral I/Os are only accessible through Peripheral Pin Select (PPS).
- 4. 28-lead devices have only two op amp instances.
- 5. The CAN FD module is not available on dsPIC33CKXXXMC1XX devices.

Table 1-1. Pinout I/O Descriptions

| Pin Name <sup>(1)</sup> | <b>Pin</b><br>Type | <b>Buffer</b><br>Type | PPS | Description                                                                                                                                                                        |
|-------------------------|--------------------|-----------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AN0-AN19                | I                  | Analog                | No  | Analog input channels                                                                                                                                                              |
| ANN0                    | 1                  | Analog                | No  | Analog negative input                                                                                                                                                              |
| ADCTRG                  | I                  | ST                    | Yes | ADC Trigger Input 31                                                                                                                                                               |
| CAN1RX                  | I                  | ST                    | Yes | CAN1 receive input                                                                                                                                                                 |
| CAN1TX                  | 0                  | _                     | Yes | CAN1 transmit output                                                                                                                                                               |
| CLKI                    | l                  | ST/CMOS               | No  | External Clock (EC) source input. Always associated with OSCI pin function.                                                                                                        |
| CLKO                    | 0                  | -                     | No  | Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. Optionally functions as CLKO in RC and EC modes. Always associated with OSCO pin function. |
| OSCI                    | I                  | ST/CMOS               | No  | Oscillator crystal input. ST buffer when configured in RC mode; CMOS otherwise.                                                                                                    |
| OSCO                    | I/O                | _                     | No  | Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. Optionally functions as CLKO in RC and EC modes.                                           |
| REFCLKI                 | I                  | ST                    | Yes | Reference clock input                                                                                                                                                              |
| REFCLKO                 | 0                  | _                     | Yes | Reference clock output                                                                                                                                                             |
| INT0                    | I                  | ST                    | No  | External Interrupt 0                                                                                                                                                               |
| INT1                    | I                  | ST                    | Yes | External Interrupt 1                                                                                                                                                               |
| INT2                    | I                  | ST                    | Yes | External Interrupt 2                                                                                                                                                               |
| INT3                    | I                  | ST                    | Yes | External Interrupt 3                                                                                                                                                               |

- CMOS = CMOS compatible input or output
- Analog = Analog input
- P = Power
- ST = Schmitt Trigger input with CMOS levels
- O = Output
- I = Input
- PPS = Peripheral Pin Select
- TTL = TTL input buffer

- 1. Not all pins are available in all package variants. See the Pin Diagrams section for pin availability.
- 2. PWM4L and PWM4H pins are available on PPS.
- 3. 28-lead devices have only two op amp instances.

| continued               |                    |                       |     |                                     |  |  |  |
|-------------------------|--------------------|-----------------------|-----|-------------------------------------|--|--|--|
| Pin Name <sup>(1)</sup> | <b>Pin</b><br>Type | <b>Buffer</b><br>Type | PPS | Description                         |  |  |  |
| IOCA[4:0]               | 1                  | ST                    | No  | Interrupt-on-Change input for PORTA |  |  |  |
| IOCB[15:0]              | 1                  | ST                    | No  | Interrupt-on-Change input for PORTB |  |  |  |
| IOCC[15:0]              | 1                  | ST                    | No  | Interrupt-on-Change input for PORTC |  |  |  |
| IOCD[15:0]              | I                  | ST                    | No  | Interrupt-on-Change input for PORTD |  |  |  |
| QEIA1                   | 1                  | ST                    | Yes | QEI Input A                         |  |  |  |
| QEIB1                   | 1                  | ST                    | Yes | QEI Input B                         |  |  |  |
| QEINDX1                 | 1                  | ST                    | Yes | QEI Index 1 input                   |  |  |  |
| QEIHOM1                 | 1                  | ST                    | Yes | QEI Home 1 input                    |  |  |  |
| QEICMP                  | 0                  | _                     | Yes | QEI comparator output               |  |  |  |
| RA0-RA4                 | I/O                | ST                    | No  | PORTA is a bidirectional I/O port   |  |  |  |
| RB0-RB15                | I/O                | ST                    | No  | PORTB is a bidirectional I/O port   |  |  |  |
| RC0-RC15                | I/O                | ST                    | No  | PORTC is a bidirectional I/O port   |  |  |  |
| RD0-RD15                | I/O                | ST                    | No  | PORTD is a bidirectional I/O port   |  |  |  |
| T1CK                    | I                  | ST                    | Yes | Timer1 external clock input         |  |  |  |
| U1CTS                   | I                  | ST                    | Yes | UART1 Clear-to-Send                 |  |  |  |
| U1RTS                   | 0                  | _                     | Yes | UART1 Request-to-Send               |  |  |  |
| U1RX                    | I                  | ST                    | Yes | UART1 receive                       |  |  |  |
| U1TX                    | 0                  | _                     | Yes | UART1 transmit                      |  |  |  |
| U1DSR                   | I                  | ST                    | Yes | UART1 Data-Set-Ready                |  |  |  |
| U1DTR                   | 0                  | _                     | Yes | UART1 Data-Terminal-Ready           |  |  |  |

- CMOS = CMOS compatible input or output
- Analog = Analog input
- P = Power
- ST = Schmitt Trigger input with CMOS levels
- O = Output
- I = Input
- PPS = Peripheral Pin Select
- TTL = TTL input buffer

- 1. Not all pins are available in all package variants. See the Pin Diagrams section for pin availability.
- 2. PWM4L and PWM4H pins are available on PPS.
- 3. 28-lead devices have only two op amp instances.

| continued               |                    |                       |     |                                                |  |  |
|-------------------------|--------------------|-----------------------|-----|------------------------------------------------|--|--|
| Pin Name <sup>(1)</sup> | <b>Pin</b><br>Type | <b>Buffer</b><br>Type | PPS | Description                                    |  |  |
| U2CTS                   | I                  | ST                    | Yes | UART2 Clear-to-Send                            |  |  |
| U2RTS                   | 0                  | _                     | Yes | UART2 Request-to-Send                          |  |  |
| U2RX                    | I                  | ST                    | Yes | UART2 receive                                  |  |  |
| U2TX                    | 0                  | _                     | Yes | UART2 transmit                                 |  |  |
| U2DSR                   | I                  | ST                    | Yes | UART2 Data-Set-Ready                           |  |  |
| U2DTR                   | 0                  | _                     | Yes | UART2 Data-Terminal-Ready                      |  |  |
| U3CTS                   | I                  | ST                    | Yes | UART3 Clear-to-Send                            |  |  |
| U3RTS                   | 0                  | _                     | Yes | UART3 Request-to-Send                          |  |  |
| U3RX                    | ı                  | ST                    | Yes | UART3 receive                                  |  |  |
| U3TX                    | 0                  | _                     | Yes | UART3 transmit                                 |  |  |
| U3DSR                   | I                  | ST                    | Yes | UART3 Data-Set-Ready                           |  |  |
| U3DTR                   | 0                  | _                     | Yes | UART3 Data-Terminal-Ready                      |  |  |
| SENT1                   | I                  | ST                    | Yes | SENT1 input                                    |  |  |
| SENT1OUT                | 0                  | _                     | Yes | SENT1 output                                   |  |  |
| PTGTRG24                | 0                  | <u>—</u>              | Yes | PTG Trigger Output 24                          |  |  |
| PTGTRG25                | 0                  | _                     | Yes | PTG Trigger Output 25                          |  |  |
| TCKI1-TCKI4             | I                  | ST                    | Yes | SCCP Timer Inputs 1 through 4                  |  |  |
| ICM1-ICM4               | I                  | ST                    | Yes | SCCP Capture Inputs 1 through 4                |  |  |
| OCFA-OCFB               | I                  | ST                    | Yes | SCCP Fault Inputs A through B                  |  |  |
| OCM1-OCM4               | 0                  | _                     | Yes | SCCP Compare Outputs 1 through 4               |  |  |
| SCK1                    | I/O                | ST                    | Yes | Synchronous serial clock input/output for SPI1 |  |  |
| SDI1                    | I                  | ST                    | Yes | SPI1 data in                                   |  |  |
| SDO1                    | 0                  | _                     | Yes | SPI1 data out                                  |  |  |
| SS1                     | I/O                | ST                    | Yes | SPI1 Slave synchronization or frame pulse I/O  |  |  |

- CMOS = CMOS compatible input or output
- Analog = Analog input
- P = Power
- ST = Schmitt Trigger input with CMOS levels
- O = Output
- I = Input
- PPS = Peripheral Pin Select
- TTL = TTL input buffer

- 1. Not all pins are available in all package variants. See the Pin Diagrams section for pin availability.
- 2. PWM4L and PWM4H pins are available on PPS.
- 3. 28-lead devices have only two op amp instances.

| continued               |                    |                       |     |                                                 |  |  |
|-------------------------|--------------------|-----------------------|-----|-------------------------------------------------|--|--|
| Pin Name <sup>(1)</sup> | <b>Pin</b><br>Type | <b>Buffer</b><br>Type | PPS | Description                                     |  |  |
| SCK2                    | I/O                | ST                    | Yes | Synchronous serial clock input/output for SPI2  |  |  |
| SDI2                    | 1                  | ST                    | Yes | SPI2 data in                                    |  |  |
| SDO2                    | 0                  | _                     | Yes | SPI2 data out                                   |  |  |
| SS2                     | I/O                | ST                    | Yes | SPI2 Slave synchronization or frame pulse I/O   |  |  |
| SCL1                    | I/O                | ST                    | No  | Synchronous serial clock I/O for I2C1           |  |  |
| SDA1                    | I/O                | ST                    | No  | Synchronous serial data I/O for I2C1            |  |  |
| ASCL1                   | I/O                | ST                    | No  | Alternate synchronous serial clock I/O for I2C1 |  |  |
| ASDA1                   | I/O                | ST                    | No  | Alternate synchronous serial data I/O for I2C1  |  |  |
| TMS                     | I                  | ST                    | No  | JTAG Test mode select pin                       |  |  |
| TCK                     | I                  | ST                    | No  | JTAG test clock input pin                       |  |  |
| TDI                     | I                  | ST                    | No  | JTAG test data input pin                        |  |  |
| TDO                     | 0                  | _                     | No  | JTAG test data output pin                       |  |  |
| PCI8-PCI22              | I                  | ST                    | Yes | PWM Inputs 8 through 22                         |  |  |
| PWMEA-PWMED             | 0                  | _                     | Yes | PWM Event Outputs A through D                   |  |  |
| PWM1L-PWM4L(2)          | 0                  | _                     | No  | PWM Low Outputs 1 through 4                     |  |  |
| PWM1H-PWM4H(2)          | 0                  | _                     | No  | PWM High Outputs 1 through 4                    |  |  |
| CLCINA-CLCIND           | ı                  | ST                    | Yes | CLC Inputs A through D                          |  |  |
| CLC10UT-CLC40UT         | 0                  | _                     | Yes | CLC Outputs 1 through 4                         |  |  |
| CMP1                    | 0                  | _                     | Yes | Comparator 1 output                             |  |  |
| CMP1A                   | I                  | Analog                | No  | Comparator Channel 1A input                     |  |  |
| CMP1B                   | I                  | Analog                | No  | Comparator Channel 1B input                     |  |  |
| CMP1C                   | I                  | Analog                | No  | Comparator Channel 1C input                     |  |  |
| CMP1D                   | I                  | Analog                | No  | Comparator Channels 1D input                    |  |  |

- CMOS = CMOS compatible input or output
- Analog = Analog input
- P = Power
- ST = Schmitt Trigger input with CMOS levels
- O = Output
- I = Input
- PPS = Peripheral Pin Select
- TTL = TTL input buffer

- 1. Not all pins are available in all package variants. See the Pin Diagrams section for pin availability.
- 2. PWM4L and PWM4H pins are available on PPS.
- 3. 28-lead devices have only two op amp instances.

| continued               |                    |                       |     |                                            |  |  |
|-------------------------|--------------------|-----------------------|-----|--------------------------------------------|--|--|
| Pin Name <sup>(1)</sup> | <b>Pin</b><br>Type | <b>Buffer</b><br>Type | PPS | Description                                |  |  |
| CMP2                    | 0                  | _                     | Yes | Comparator 2 output                        |  |  |
| CMP2A                   | I                  | Analog                | No  | Comparator Channel 2A input                |  |  |
| CMP2B                   | I                  | Analog                | No  | Comparator Channel 2B input                |  |  |
| CMP2C                   | I                  | Analog                | No  | Comparator Channel 2C input                |  |  |
| CMP2D                   | I                  | Analog                | No  | Comparator Channels 2D input               |  |  |
| DACOUT1                 | 0                  | _                     | No  | DAC output voltage                         |  |  |
| IBIAS0-IBIAS3           | 0                  | Analog                | No  | 50 μA Constant-Current Outputs 0 through 3 |  |  |
| ISRC0-ISRC3             | 0                  | Analog                | No  | 10 μA Constant-Current Outputs 0 through 3 |  |  |
| OA1IN+                  | I                  | _                     | No  | Op Amp 1+ input                            |  |  |
| OA1IN-                  | I                  | _                     | No  | Op Amp 1- input                            |  |  |
| OA1OUT                  | 0                  | _                     | No  | Op Amp 1 output                            |  |  |
| OA2IN+                  | ı                  | _                     | No  | Op Amp 2+ input                            |  |  |
| OA2IN-                  | ı                  | _                     | No  | Op Amp 2- input                            |  |  |
| OA2OUT                  | 0                  | _                     | No  | Op Amp 2 output                            |  |  |
| OA3IN+(3)               | ı                  | _                     | No  | Op Amp 3+ input                            |  |  |
| OA3IN-(3)               | ı                  | _                     | No  | Op Amp 3- input                            |  |  |
| OA3OUT <sup>(3)</sup>   | 0                  | _                     | No  | Op Amp 3 output                            |  |  |

- CMOS = CMOS compatible input or output
- Analog = Analog input
- P = Power
- ST = Schmitt Trigger input with CMOS levels
- O = Output
- I = Input
- PPS = Peripheral Pin Select
- TTL = TTL input buffer

- 1. Not all pins are available in all package variants. See the Pin Diagrams section for pin availability.
- 2. PWM4L and PWM4H pins are available on PPS.
- 3. 28-lead devices have only two op amp instances.

| continued               |                    |                       |     |                                                                                             |  |  |
|-------------------------|--------------------|-----------------------|-----|---------------------------------------------------------------------------------------------|--|--|
| Pin Name <sup>(1)</sup> | <b>Pin</b><br>Type | <b>Buffer</b><br>Type | PPS | Description                                                                                 |  |  |
| PGD1                    | I/O                | ST                    | No  | Data I/O pin for Programming/Debugging<br>Communication Channel 1                           |  |  |
| PGC1                    | I                  | ST                    | No  | Clock input pin for Programming/Debugging Communication Channel 1                           |  |  |
| PGD2                    | I/O                | ST                    | No  | Data I/O pin for Programming/Debugging Communication Channel 2                              |  |  |
| PGC2                    | I                  | ST                    | No  | Clock input pin for Programming/Debugging<br>Communication Channel 2                        |  |  |
| PGD3                    | I/O                | ST                    | No  | Data I/O pin for Programming/Debugging Communication Channel 3                              |  |  |
| PGC3                    | I                  | ST                    | No  | Clock input pin for Programming/Debugging<br>Communication Channel 3                        |  |  |
| MCLR                    | I/P                | ST                    | No  | Master Clear (Reset) input. This pin is an active-low Reset to the device.                  |  |  |
| AV <sub>DD</sub>        | Р                  | Р                     | No  | Positive supply for analog modules. This pin must be connected at all times.                |  |  |
| AVSS                    | Р                  | Р                     | No  | Ground reference for analog modules. This pin must be connected at all times.               |  |  |
| V <sub>DD</sub>         | Р                  | _                     | No  | Positive supply for peripheral logic and I/O pins. This pin must be connected at all times. |  |  |
| V <sub>SS</sub>         | Р                  | _                     | No  | Ground reference for logic and I/O pins. This pin must be connected at all times.           |  |  |

- CMOS = CMOS compatible input or output
- Analog = Analog input
- P = Power
- ST = Schmitt Trigger input with CMOS levels
- O = Output
- I = Input
- PPS = Peripheral Pin Select
- TTL = TTL input buffer

- 1. Not all pins are available in all package variants. See the Pin Diagrams section for pin availability.
- 2. PWM4L and PWM4H pins are available on PPS.
- 3. 28-lead devices have only two op amp instances.

#### 2. Guidelines for Getting Started with 16-Bit Digital Signal Controllers

#### 2.1 **Basic Connection Requirements**

Getting started with the family devices of the dsPIC33CK256MC506 requires attention to a minimal set of device pin connections before proceeding with development. The following is a list of pin names which must always be connected:

- All  $V_{DD}$  and  $V_{SS}$  pins (see 2.2. Decoupling Capacitors)
- All AV<sub>DD</sub> and AV<sub>SS</sub> pins regardless if the ADC module is not used (see 2.2. Decoupling Capacitors)
- (see 2.3. Master Clear (MCLR) Pin)
- PGCx/PGDx pins used for In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) and debugging purposes (see 2.4. ICSP Pins)
- OSCI and OSCO pins when an external oscillator source is used (see 2.5. External Oscillator Pins)

#### 2.2 **Decoupling Capacitors**

The use of decoupling capacitors on every pair of power supply pins, such as V<sub>DD</sub>, V<sub>SS</sub>, AV<sub>DD</sub> and AV<sub>SS</sub> is required. Consider the following criteria when using decoupling capacitors:

- Value and type of capacitor: Recommendation of 0.1 µF (100 nF), 10-20V. This capacitor should be a low-ESR and have resonance frequency in the range of 20 MHz and higher. It is recommended to use ceramic capacitors.
- Placement on the Printed Circuit Board: The decoupling capacitors should be placed as close to the pins as possible. It is recommended to place the capacitors on the same side of the board as the device. If space is constricted, the capacitor can be placed on another layer on the PCB using a via; however, ensure that the trace length from the pin to the capacitor is within one-quarter inch (6 mm) in length.
- Handling high-frequency noise: If the board is experiencing high-frequency noise above tens of MHz, add a second ceramic-type capacitor in parallel to the above described decoupling capacitor. The value of the second capacitor can be in the range of 0.01 µF to 0.001 µF. Place this second capacitor next to the primary decoupling capacitor. In high-speed circuit designs, consider implementing a decade pair of capacitances as close to the power and ground pins as possible. For example, 0.1 µF in parallel with 0.001 µF.
- Maximizing performance: On the board layout from the power supply circuit, run the power and return traces to the decoupling capacitors first, and then to the device pins. This ensures that the decoupling capacitors are first in the power chain. Equally important is to keep the trace length between the capacitor and the power pins to a minimum, thereby reducing PCB track inductance.

Figure 2-1. Recommended Minimum Connection



As an option, instead of a hard-wired connection, an Note 1: inductor (L1) can be substituted between VDD and AVDD to improve ADC noise rejection. The inductor impedance should be less than  $1\Omega$  and the inductor capacity greater than 10 mA.

$$f = \frac{FCNV}{2}$$
 (i.e., ADC Conversion Rate/2) 
$$f = \frac{1}{(2\pi\sqrt{LC})}$$
 
$$L = \left(\frac{1}{(2\pi f\sqrt{C})}\right)^2$$

#### 2.3 Master Clear (MCLR) Pin

The MCLR pin provides two specific device functions:

- **Device Reset**
- Device Programming and Debugging.

During device programming and debugging, the resistance and capacitance that can be added to the pin must be considered. Device programmers and debuggers drive the  $\overline{MCLR}$  pin. Consequently, specific voltage levels ( $V_{IH}$  and V<sub>IL</sub>) and fast signal transitions must not be adversely affected. Therefore, specific values of R and C will need to be adjusted based on the application and PCB requirements.

For example, as shown in Figure 2-2, it is recommended that the capacitor, C, be isolated from the MCLR pin during programming and debugging operations.

Place the components, as shown in Figure 2-2, within one-quarter inch (6 mm) from the MCLR pin.

Figure 2-2. Example of MCLR Pin Connections

$$\begin{array}{c|c}
VDD \\
R1^{(2)} \\
VW \\
\hline
MCLR \\
dsPIC33
\end{array}$$

- 1. R ≤ 10 kΩ is recommended. A suggested starting value is 10 kΩ. Ensure that the  $\overline{MCLR}$  pin  $V_{IH}$  and  $V_{IL}$  specifications are met.
- R1 ≤ 470Ω will limit any current flowing into MCLR from the external capacitor, C, in the event of MCLR pin breakdown due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS). Ensure that the MCLR pin V<sub>IH</sub> and V<sub>II</sub> specifications are met.

#### 2.4 ICSP Pins

The PGCx and PGDx pins are used for ICSP and debugging purposes. It is recommended to keep the trace length between the ICSP connector and the ICSP pins on the device as short as possible. If the ICSP connector is expected to experience an ESD event, a series resistor is recommended, with the value in the range of a few tens of Ohms, not to exceed 100 Ohms.

Pull-up resistors, series diodes and capacitors on the PGCx and PGDx pins are not recommended as they will interfere with the programmer/debugger communications to the device. If such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. Alternatively, refer to the AC/DC characteristics and timing requirements information in the respective device Flash programming specification for information on capacitive loading limits and pin Voltage Input High  $(V_{IH})$  and Voltage Input Low  $(V_{IL})$  requirements.

Ensure that the "Communication Channel Select" (i.e., PGCx/PGDx pins) programmed into the device matches the physical connections for the ICSP to  $PICkit^{TM}$  4,  $MPLAB^{R}$  ICD 4 or MPLAB REAL  $ICE^{TM}$  emulator.

For more information on MPLAB ICD 3, MPLAB ICD 4 and REAL ICE emulator connection requirements, refer to the following documents that are available on the Microchip website.

- "Using MPLAB® ICD 3 In-Circuit Debugger" (poster) (DS51765)
- "Development Tools Design Advisory" (DS51764)
- "MPLAB<sup>®</sup> REAL ICE™ In-Circuit Emulator User's Guide for MPLAB X IDE" (DS50002085)
- "Using MPLAB® REAL ICE™ In-Circuit Emulator" (poster) (DS51749)

### 2.5 External Oscillator Pins

When the Primary Oscillator (POSC) circuit is used to connect a crystal oscillator, special care and consideration are needed to ensure proper operation. The POSC circuit should be tested across the environmental conditions that the end product is intended to be used. The load capacitors specified in the crystal oscillator data sheet can be used as a starting point, however, the parasitic capacitance from the PCB traces can affect the circuit, and the values may need to be altered to ensure proper start-up and operation. Excessive trace length and other physical interaction can lead to poor signal quality. Poorly tuned oscillator circuits can have reduced amplitude, incorrect frequency (runt pulses), distorted waveforms and long start-up times that may result in unpredictable application behavior, such as instruction misexecution, illegal opcode fetch, etc. Ensure that the crystal oscillator circuit is at full amplitude and correct frequency before the system begins to execute code. In planning the application's routing and I/O assignments, ensure that adjacent port pins, and other signals in close proximity to the oscillator do not have high

### Guidelines for Getting Started with 16-Bit D...

frequencies, short rise and fall times and other similar noise. For further information on the Primary Oscillator, see 9.3. Primary Oscillator (POSC).

### 2.6 External Oscillator Layout Guidance

Use best practices during PCB layout to ensure robust start-up and operation. The oscillator circuit should be placed on the same side of the board as the device. Also, place the oscillator circuit close to the respective oscillator pins, not exceeding one-half inch (12 mm) distance between them. The load capacitors should be placed next to the oscillator itself, on the same side of the board. Use a grounded copper pour around the oscillator circuit to isolate it from surrounding circuits. The grounded copper pour should be routed directly to the MCU ground. Do not run any signal traces or power traces inside the ground pour. If using a two-sided board, avoid any traces on the other side of the board where the crystal is placed. Suggested layouts are shown in Figure 2-3. With fine-pitch packages, it is not always possible to completely surround the pins and components. A suitable solution is to tie the broken guard sections to a mirrored ground layer. In all cases, the guard trace(s) must be returned to ground.

For additional information and design guidance on oscillator circuits, please refer to these Microchip Application Notes, available at the Microchip website (www.microchip.com):

- AN943, "Practical PICmicro® Oscillator Analysis and Design"
- · AN949, "Making Your Oscillator Work"
- AN1798, "Crystal Selection for Low-Power Secondary Oscillator"

Figure 2-3. Suggested Placement of the Oscillator Circuit

#### Single-Sided and In-Line Layouts:



#### Fine-Pitch (Dual-Sided) Layouts:



### 2.7 Oscillator Value Conditions on Device Start-up

If the PLL of the target device is enabled and configured for the device start-up oscillator, the maximum oscillator source frequency must be limited to a certain frequency (see 9. Oscillator with High-Frequency PLL) to comply with device PLL start-up conditions. This means that if the external oscillator frequency is outside of this range, the application must start up in FRC mode first. The default PLL settings after a POR, with an oscillator frequency outside of this range, will violate the device operating speed.

Once the device powers up, the application firmware can initialize the PLL SFRs, CLKDIV and PLLFBD, to a suitable value, and then perform a clock switch to the Oscillator + PLL clock source. Note that clock switching must be enabled in the device Configuration Word.

# dsPIC33CK256MC506 Family

### Guidelines for Getting Started with 16-Bit D...

### 2.8 Unused I/Os

Unused I/O pins should be configured as outputs and driven to a logic low state.

Alternatively, connect a 1k to 10k resistor between V<sub>SS</sub> and unused pins, and drive the output to logic low.

### 2.9 Bulk Capacitors

On boards with power traces running longer than six inches in length, it is suggested to use a bulk capacitor for integrated circuits, including DSCs, to supply a local power source. The value of the bulk capacitor should be determined based on the trace resistance that connects the power supply source to the device and the maximum current drawn by the device in the application. In other words, select the bulk capacitor so that it meets the acceptable voltage sag at the device. Typical values range from  $4.7~\mu\text{F}$  to  $47~\mu\text{F}$ .

### 2.10 Targeted Applications

- Power Factor Correction (PFC):
  - Interleaved PFC
  - Critical Conduction PFC
  - Bridgeless PFC
- DC/DC Converters:
  - Buck, Boost, Forward, Flyback, Push-Pull
  - Half/Full-Bridge
  - Phase-Shift Full-Bridge
  - Resonant Converters
- DC/AC:
  - Half/Full-Bridge Inverter
  - Resonant Inverter
- Motor Control:
  - BLDC
  - PMSM
  - SR
  - ACIM

Examples of typical application connections are shown in Figure 2-4 through Figure 2-6.

Figure 2-4. Brushed DC Motor



Figure 2-5. Stepper Motor



Figure 2-6. BLDC Motor



**Datasheet** 

## 3. CPU

**Note:** This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Enhanced CPU" (www.microchip.com/DS70005158) in the "dsPIC33/PIC24 Family Reference Manual".

The dsPIC33CK256MC506 family CPU has a 16-bit (data) modified Harvard architecture with an enhanced instruction set, including significant support for Digital Signal Processing (DSP). The CPU has a 24-bit instruction word with a variable length opcode field. The Program Counter (PC) is 23 bits wide and addresses up to 4M x 24 bits of user program memory space.

An instruction prefetch mechanism helps maintain throughput and provides predictable execution. Most instructions execute in a single-cycle effective execution rate, with the exception of instructions that change the program flow, the double-word move (MOV.D) instruction, PSV accesses and the table instructions. Overhead-free program loop constructs are supported using the DO and REPEAT instructions, both of which are interruptible at any point.

### 3.1 Registers

The dsPIC33CK256MC506 devices have sixteen, 16-bit Working registers in the programmer's model. Each of the Working registers can act as a Data, Address or Address Offset register. The 16th Working register (W15) operates as a Software Stack Pointer (SSP) for interrupts and calls.

In addition, the dsPIC33CK256MC506 devices include four Alternate Working register sets, which consist of W0 through W14. The Alternate Working registers can be made persistent to help reduce the saving and restoring of register content during Interrupt Service Routines (ISRs). The Alternate Working registers can be assigned to a specific Interrupt Priority Level (IPL1 through IPL6) by configuring the CTXTx[2:0] bits in the FALTREG Configuration register. The Alternate Working registers can also be accessed manually by using the CTXTSWP instruction. The CCTXI[2:0] and MCTXI[2:0] bits in the CTXTSTAT register can be used to identify the current, and most recent, manually selected Working register sets.

#### 3.2 Instruction Set

The instruction set for dsPIC33CK256MC506 devices has two classes of instructions: the MCU class of instructions and the DSP class of instructions. These two instruction classes are seamlessly integrated into the architecture and execute from a single execution unit. The instruction set includes many addressing modes and was designed for optimum C compiler efficiency.

### 3.3 Data Space Addressing

The base Data Space can be addressed as up to 4K words or 8 Kbytes, and is split into two blocks, referred to as X and Y data memory. Each memory block has its own independent Address Generation Unit (AGU). The MCU class of instructions operates solely through the X memory AGU, which accesses the entire memory map as one linear Data Space. Certain DSP instructions operate through the X and Y AGUs to support dual operand reads, which splits the data address space into two parts. The X and Y Data Space boundary is device-specific.

The upper 32 Kbytes of the Data Space memory map can optionally be mapped into Program Space (PS) at any 16K program word boundary. The program-to-Data Space mapping feature, known as Program Space Visibility (PSV), lets any instruction access Program Space as if it were Data Space. Refer to "Data Memory" (www.microchip.com/DS70595) in the "dsPIC33/PIC24 Family Reference Manual" for more details on PSV and table accesses.

On dsPIC33CK256MC506 family devices, overhead-free circular buffers (Modulo Addressing) are supported in both X and Y address spaces. The Modulo Addressing removes the software boundary checking overhead for DSP algorithms. The X AGU Circular Addressing can be used with any of the MCU class of instructions. The X AGU also supports Bit-Reversed Addressing to greatly simplify input or output data re-ordering for radix-2 FFT algorithms.

## 3.4 Addressing Modes

The CPU supports these addressing modes:

- Inherent (no operand)
- Relative
- Literal
- · Memory Direct
- Register Direct
- · Register Indirect

Each instruction is associated with a predefined addressing mode group, depending upon its functional requirements. As many as six addressing modes are supported for each instruction.

Y Data Bus X Data Bus 16 16 **1**16 Data Latch Data Latch Interrupt Controller PSV and Table Data Access Control Block X Data RAM Y Data Address Latch Address Latch 24 **1**/16 X RAGU X WAGU PCU PCH PCL Y Address Program Counter Stack Control Logic Loop Control Logic Address Latch Y AGU Program Memory EA MUX Data Latch 16 16-Bit Working Register Arrays 16 Divide DSP Support Engine 16-Bit ALU Instruction Decode and Control Control Signals to Various Blocks Power, Reset and Oscillator Modules Ports Peripheral Modules

Figure 3-1. dsPIC33CK256MC506 Family CPU Block Diagram

### 3.4.1 Programmer's Model

The programmer's model for the dsPIC33CK256MC506 family is shown in Figure 3-2. All registers in the programmer's model are memory-mapped and can be manipulated directly by instructions. Table 3-1 lists a description of each register.

In addition to the registers contained in the programmer's model, the dsPIC33CK256MC506 devices contain control registers for Modulo Addressing, Bit-Reversed Addressing and interrupts. These registers are described in subsequent sections of this document.

All registers associated with the programmer's model are memory-mapped, as shown in Figure 3-2.

Table 3-1. Programmer's Model Register Descriptions

| Working Register Array  Alternate Working Register Array 1  Alternate Working Register Array 2  Alternate Working Register Array 3  Alternate Working Register Array 4 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Alternate Working Register Array 2 Alternate Working Register Array 3                                                                                                  |
| Alternate Working Register Array 3                                                                                                                                     |
| ,                                                                                                                                                                      |
| Alternate Working Register Array 4                                                                                                                                     |
|                                                                                                                                                                        |
| 40-Bit DSP Accumulators (Additional Four Alternate Accumulators)                                                                                                       |
| 23-Bit Program Counter                                                                                                                                                 |
| ALU and DSP Engine STATUS Register                                                                                                                                     |
| 16-bit Stack Pointer Limit Value Register                                                                                                                              |
| 8-bit Table Memory Page Address Register                                                                                                                               |
| 10-bit Extended Data Space (EDS) Read Page Register                                                                                                                    |
| 16-bit REPEAT Loop Counter Register                                                                                                                                    |
| 16-bit DO Loop Counter Register                                                                                                                                        |
| 15-bit DO Loop Start Address Register (bit 0 = 0) (Low)                                                                                                                |
| 7-bit DO Loop Start Address Register (High)                                                                                                                            |
| 15-bit DO Loop End Address Register (bit 0 = 0) (Low)                                                                                                                  |
| 7-bit DO Loop End Address Register (High)                                                                                                                              |
| Contains DSP Engine, D○ Loop Control and Trap Status bits                                                                                                              |
|                                                                                                                                                                        |

#### Notes:

- 1. Memory-mapped W0 through W14 represent the value of the register in the currently active CPU context.
- 2. The DOSTARTH and DOSTARTL registers are read-only.

Figure 3-2. Programmer's Model



#### 3.4.2 CPU Resources

Many useful resources are provided on the main product page of the Microchip website for the devices listed in this data sheet. This product page contains the latest updates and additional information.

### 3.4.2.1 Key Resources

- "Enhanced CPU"
   (www.microchip.com/DS70005158) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- · Application Notes
- Software Libraries
- Webinars
- All related "dsPIC33/PIC24 Family Reference Manual" sections
- · Development Tools

# 3.5 CPU Control/Status Registers

| Offset | Name   | Bit Pos.    | 7           | 6            | 5 | 4    | 3                    | 2 | 1   | 0          |  |  |  |
|--------|--------|-------------|-------------|--------------|---|------|----------------------|---|-----|------------|--|--|--|
|        |        | 15:8        |             |              |   | WREG | G0[15:8]             |   |     |            |  |  |  |
| 0x00   | WREG0  | 7:0         |             |              |   |      | G0[7:0]              |   |     |            |  |  |  |
| 0.00   | WDE04  | 15:8        |             |              |   |      | G1[15:8]             |   |     |            |  |  |  |
| 0x02   | WREG1  | 7:0         |             |              |   |      | G1[7:0]              |   |     |            |  |  |  |
| 2.24   | WDE 00 | 15:8        |             |              |   |      | G2[15:8]             |   |     |            |  |  |  |
| 0x04   | WREG2  | 7:0         |             |              |   |      | G2[7:0]              |   |     |            |  |  |  |
| 2.00   | WDE 00 | 15:8        |             |              |   |      | G3[15:8]             |   |     |            |  |  |  |
| 0x06   | WREG3  | 7:0         |             |              |   | WRE  | G3[7:0]              |   |     |            |  |  |  |
| 0.00   | WDEQ4  | 15:8        |             | WREG4[15:8]  |   |      |                      |   |     |            |  |  |  |
| 0x08   | WREG4  | 7:0         |             |              |   | WRE  | G4[7:0]              |   |     |            |  |  |  |
| 0.04   | WDEOF  | 15:8        |             | WREG5[15:8]  |   |      |                      |   |     |            |  |  |  |
| 0x0A   | WREG5  | 7:0         |             |              |   |      | G5[7:0]              |   |     |            |  |  |  |
| 0,,00  | WDECC  | 15:8        |             |              |   |      | 36[15:8]             |   |     |            |  |  |  |
| 0x0C   | WREG6  | 7:0         |             |              |   | WRE  | G6[7:0]              |   |     |            |  |  |  |
| 0,,00  | WDECZ  | 15:8        |             |              |   | WREG | G7[15:8]             |   |     |            |  |  |  |
| 0x0E   | WREG7  | 7:0         |             |              |   | WRE  | G7[7:0]              |   |     |            |  |  |  |
| 0v10   | WRECO  | 15:8        |             |              |   |      | G8[15:8]             |   |     |            |  |  |  |
| 0x10   | WREG8  | 7:0         |             |              |   | WRE  | G8[7:0]              |   |     |            |  |  |  |
| 0x12   | WREG9  | 15:8        |             |              |   |      | 39[15:8]             |   |     |            |  |  |  |
| UX12   | WREG9  | 7:0         |             |              |   |      | G9[7:0]              |   |     |            |  |  |  |
| 0x14   | WREG10 | 15:8        |             |              |   |      | 10[15:8]             |   |     |            |  |  |  |
| 0.814  | WREGIO | 7:0         |             |              |   |      | G10[7:0]             |   |     |            |  |  |  |
| 0x16   | WREG11 | 15:8        |             | WREG11[15:8] |   |      |                      |   |     |            |  |  |  |
| 0.00   | WREGII | 7:0         | WREG11[7:0] |              |   |      |                      |   |     |            |  |  |  |
| 0x18   | WREG12 | 15:8        |             |              |   |      | 12[15:8]             |   |     |            |  |  |  |
| 0.00   | WILGIZ | 7:0         |             |              |   |      | G12[7:0]             |   |     |            |  |  |  |
| 0x1A   | WREG13 | 15:8        |             |              |   |      | 13[15:8]             |   |     |            |  |  |  |
| UNIA   | WILCIO | 7:0         |             |              |   |      | G13[7:0]             |   |     |            |  |  |  |
| 0x1C   | WREG14 | 15:8        |             |              |   |      | 614[15:8]            |   |     |            |  |  |  |
| 0.10   | WILCOT | 7:0         |             |              |   |      | G14[7:0]             |   |     |            |  |  |  |
| 0x1E   | WREG15 | 15:8        |             |              |   |      | 15[15:8]             |   |     |            |  |  |  |
| OXIL   | WILCIO | 7:0         |             |              |   |      | G15[7:0]             |   |     |            |  |  |  |
| 0x20   | SPLIM  | 15:8        |             |              |   |      | M[15:8]              |   |     |            |  |  |  |
| ONEO   | O1 2   | 7:0         |             |              |   |      | IM[7:0]              |   |     |            |  |  |  |
| 0x22   | ACCAL  | 15:8        |             |              |   |      | AL[15:8]             |   |     |            |  |  |  |
|        |        | 7:0         |             |              |   |      | AL[7:0]              |   |     |            |  |  |  |
| 0x24   | ACCAH  | 15:8        |             |              |   |      | AH[15:8]             |   |     |            |  |  |  |
|        |        | 7:0         |             |              |   |      | AH[7:0]              |   |     |            |  |  |  |
| 0x26   | ACCAU  | 15:8        |             |              |   |      | A39[7:0]             |   |     |            |  |  |  |
|        |        | 7:0         |             |              |   |      | AU[7:0]              |   |     |            |  |  |  |
| 0x28   | ACCBL  | 15:8        |             |              |   |      | BL[15:8]             |   |     |            |  |  |  |
|        |        | 7:0         |             |              |   |      | BL[7:0]              |   |     |            |  |  |  |
| 0x2A   | ACCBH  | 15:8        |             |              |   |      | BH[15:8]             |   |     |            |  |  |  |
|        |        | 7:0         |             |              |   |      | BH[7:0]              |   |     |            |  |  |  |
| 0x2C   | ACCBU  | 15:8        |             |              |   |      | 339[7:0]             |   |     |            |  |  |  |
|        |        | 7:0         |             |              |   |      | BU[7:0]              |   |     |            |  |  |  |
| 0x2E   | PCL    | 15:8        |             |              |   |      | [15:8]               |   |     |            |  |  |  |
|        |        | 7:0         |             |              |   | PC   | L[7:0]               |   |     |            |  |  |  |
| 0x30   | PCH    | 15:8        |             |              |   | 500  | 157-01               |   |     |            |  |  |  |
|        |        | 7:0         |             |              |   | PCI  | H[7:0]               |   | Dor | 2D4 C(0.03 |  |  |  |
| 0x32   | DSRPAG | 15:8        |             |              |   | 5055 | 0.017.03             |   | DSF | RPAG[9:8]  |  |  |  |
|        |        | 7:0         |             |              |   | DSRF | PAG[7:0]             |   |     | DOM/DA OTO |  |  |  |
| 0x34   | DSWPAG | 15:8        |             |              |   | DOME | 04.017.01            |   |     | DSWPAG[8]  |  |  |  |
|        |        | 7:0         |             |              |   |      | PAG[7:0]             |   |     |            |  |  |  |
| 0x36   | RCOUNT | 15:8<br>7:0 |             |              |   |      | NT[15:8]<br>JNT[7:0] |   |     |            |  |  |  |
|        |        | 7.0         |             |              |   | RCOL | נט. זן ו אונ         |   |     |            |  |  |  |

| conti      | nued      |          |                   |          |       |        |             |         |            |       |
|------------|-----------|----------|-------------------|----------|-------|--------|-------------|---------|------------|-------|
| Offset     | Name      | Bit Pos. | 7                 | 6        | 5     | 4      | 3           | 2       | 1          | 0     |
| 0.00       | DOCUME    | 15:8     |                   |          |       | DCOUN  | NT[15:8]    |         |            |       |
| 0x38       | DCOUNT    | 7:0      |                   |          |       | DCOU   | NT[7:0]     |         |            |       |
|            | DOOT! DT! | 15:8     |                   |          |       | DOSTAF | RTL[15:8]   |         |            |       |
| 0x3A       | DOSTARTL  | 7:0      |                   |          |       | DOSTA  | RTL[7:0]    |         |            |       |
| 0.00       | DOOTABTU  | 15:8     |                   |          |       |        |             |         |            |       |
| 0x3C       | DOSTARTH  | 7:0      |                   |          |       |        | OSTARTH[6:0 | ]       |            |       |
|            | DOENDI    | 15:8     |                   |          |       | DOEN   | DL[15:8]    | -       |            |       |
| 0x3E       | DOENDL    | 7:0      |                   |          |       |        | DL[7:0]     |         |            |       |
|            |           | 15:8     |                   |          |       |        |             |         |            |       |
| 0x40       | DOENDH    | 7:0      |                   |          |       |        | DOENDH[6:0] |         |            |       |
| 0.40       |           | 15:8     | OA                | ОВ       | SA    | SB     | OAB         | SAB     | DA         | DC    |
| 0x42       | SR        | 7:0      |                   | IPL[2:0] |       | RA     | N           | OV      | Z          | С     |
|            |           | 15:8     | VAR               |          | US    | [1:0]  | EDT         |         | DL[2:0]    |       |
| 0x44       | CORCON    | 7:0      | SATA              | SATB     | SATDW | ACCSAT | IPL3        | SFA     | RND        | IF    |
|            |           | 15:8     | XMODEN            | YMODEN   |       |        |             | BWI     | M[3:0]     |       |
| 0x46       | MODCON    | 7:0      | YWM[3:0] XWM[3:0] |          |       |        |             |         |            |       |
| 0x48 XMODS |           | 15:8     |                   |          |       | XS[    | 15:8]       |         |            |       |
| 0x48       | XMODSRT   | 7:0      | XS[7:0]           |          |       |        |             |         |            |       |
|            | 15:8      | XE[15:8] |                   |          |       |        |             |         |            |       |
| 0x4A       | XMODEND   | 7:0      |                   |          |       | XEI    |             |         |            |       |
|            |           | 15:8     |                   |          |       |        | 15:8]       |         |            |       |
| 0x4C       | YMODSRT   | 7:0      |                   |          |       | YS     |             |         |            |       |
|            |           | 15:8     |                   |          |       | YE[    |             |         |            |       |
| 0x4E       | YMODEND   | 7:0      |                   |          |       |        | 7:0]        |         |            |       |
|            |           | 15:8     | BREN              |          |       |        | XB[14:8]    |         |            |       |
| 0x50       | XBREV     | 7:0      |                   |          |       | XBI    | 7:0]        |         |            |       |
|            |           | 15:8     |                   |          |       |        | DISICN      | T[13:8] |            |       |
| 0x52       | DISICNT   | 7:0      |                   |          |       | DISICI | NT[7:0]     |         |            |       |
|            |           | 15:8     |                   |          |       |        |             |         |            |       |
| 0x54       | TBLPAG    | 7:0      |                   |          |       | TBLPA  | AG[7:0]     |         |            |       |
|            |           | 15:8     |                   |          |       |        |             |         |            |       |
| 0x56       | YPAG      | 7:0      |                   |          |       | YPAG   | G[7:0]      |         |            |       |
|            |           | 15:8     |                   |          |       |        |             |         |            |       |
| 0x58       | MSTRPR    | 7:0      |                   |          | DMAPR | CANPR  |             |         |            | NVMPR |
|            |           | 15:8     |                   |          |       |        |             |         | CCTXI[2:0] |       |
| 0x5A       | CTXTSTAT  | 7:0      |                   |          |       |        |             |         | MCTXI[2:0] |       |

#### 3.5.1 Working Register x

Name: WREGx

Offset:  $0x00,\,0x02,\,0x04,\,0x06,\,0x08,\,0x0A,\,0x0C,\,0x0E,\,0x10,\,0x12,\,0x14,\,0x16,\,0x18,\,0x1A,\,0x1C,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E,\,0x1E$ 

| Bit    | 15  | 14  | 13  | 12   | 11       | 10  | 9   | 8   |
|--------|-----|-----|-----|------|----------|-----|-----|-----|
|        |     |     |     | WREG | ix[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0        | 0   | 0   | 0   |
|        |     |     |     |      |          |     |     |     |
| Bit    | 7   | 6   | 5   | 4    | 3        | 2   | 1   | 0   |
|        |     |     |     | WREC | Gx[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0        | 0   | 0   | 0   |

Bits 15:0 - WREGx[15:0] Data bits

## 3.5.2 Stack Pointer Limit Value Register

Name: SPLIM 0x20

| Bit    | 15  | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|---------|-----|-----|-----|
|        |     |     |     | SPLIM | 1[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |
|        |     |     |     |       |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        |     |     |     | SPLI  | M[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |

Bits 15:0 - SPLIM[15:0] Stack Limit Address bits

## 3.5.3 Accumulator A Low Register

Name: ACCAL Offset: 0x22

| Bit    | 15  | 14  | 13  | 12   | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|------|---------|-----|-----|-----|
|        |     |     |     | ACCA | L[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |
|        |     |     |     |      |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4    | 3       | 2   | 1   | 0   |
|        |     |     |     | ACCA | L[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |

Bits 15:0 - ACCAL[15:0] Accumulator A Low Register bits

#### 3.5.4 Accumulator A High Register

Name: ACCAH Offset: 0x24

| Bit    | 15  | 14  | 13  | 12   | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|------|---------|-----|-----|-----|
|        |     |     |     | ACCA | H[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |
|        |     |     |     |      |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4    | 3       | 2   | 1   | 0   |
|        |     |     |     | ACCA | H[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |

Bits 15:0 - ACCAH[15:0] Accumulator A High Register bits

**Datasheet** 

## 3.5.5 Accumulator A Upper Register

Name: ACCAU Offset: 0x26

| Bit    | 15  | 14  | 13  | 12   | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|------|---------|-----|-----|-----|
|        |     |     |     | ACCA | 39[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |
|        |     |     |     |      |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4    | 3       | 2   | 1   | 0   |
|        |     |     |     | ACCA | JU[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |

Bits 15:8 - ACCA39[7:0] Accumulator A bits

Bits 7:0 - ACCAU[7:0] Accumulator A bits

#### 3.5.6 **Accumulator B Low Register**

Name: ACCBL Offset: 0x28 Property: R/W

| Bit    | 15 | 14 | 13 | 12   | 11      | 10 | 9  | 8  |
|--------|----|----|----|------|---------|----|----|----|
|        |    |    |    | ACCB | L[15:8] |    |    |    |
| Access | RW | RW | RW | RW   | RW      | RW | RW | RW |
| Reset  | 0  | 0  | 0  | 0    | 0       | 0  | 0  | 0  |
|        |    |    |    |      |         |    |    |    |
| Bit    | 7  | 6  | 5  | 4    | 3       | 2  | 1  | 0  |
|        |    |    |    | ACCE | BL[7:0] |    |    |    |
| Access | RW | RW | RW | RW   | RW      | RW | RW | RW |
| Reset  | 0  | 0  | 0  | 0    | 0       | 0  | 0  | 0  |

Bits 15:0 - ACCBL[15:0] Accumulator B Low Register bits

#### 3.5.7 **Accumulator B High Register**

Name: ACCBH Offset: 0x2A Property: R/W

| Bit    | 15  | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|---------|-----|-----|-----|
|        |     |     |     | ACCBI | H[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |
|        |     |     |     |       |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        |     |     |     | ACCB  | H[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |

Bits 15:0 – ACCBH[15:0] Accumulator B High Register bits

#### **Accumulator B Upper Address Register** 3.5.8

Name: ACCBU Offset: 0x2C

| Bit    | 15  | 14  | 13  | 12   | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|------|---------|-----|-----|-----|
|        |     |     |     | ACCB | 39[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |
|        |     |     |     |      |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4    | 3       | 2   | 1   | 0   |
|        |     |     |     | ACCE | BU[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |

Bits 15:8 - ACCB39[7:0] Accumulator B bits

Bits 7:0 - ACCBU[7:0] Accumulator B bits

## 3.5.9 Program Counter Low Register

Name: PCL Offset: 0x2E

| Bit    | 15  | 14  | 13  | 12   | 11    | 10  | 9   | 8   |
|--------|-----|-----|-----|------|-------|-----|-----|-----|
|        |     |     |     | PCL[ | 15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W   | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0     | 0   | 0   | 0   |
|        |     |     |     |      |       |     |     |     |
| Bit    | 7   | 6   | 5   | 4    | 3     | 2   | 1   | 0   |
|        |     |     |     | PCL  | [7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W   | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0     | 0   | 0   | 0   |

Bits 15:0 - PCL[15:0] Program Counter Low Value bits

R/W

0

R/W

0

R/W

0

## 3.5.10 Program Counter High Register

Name: PCH Offset: 0x30

R/W

0

Reset

| Bit             | 15 | 14 | 13 | 12  | 11    | 10 | 9 | 8 |
|-----------------|----|----|----|-----|-------|----|---|---|
|                 |    |    |    |     |       |    |   |   |
| Access<br>Reset |    |    |    |     |       |    |   |   |
| Reset           |    |    |    |     |       |    |   |   |
|                 |    |    |    |     |       |    |   |   |
| Bit             | 7  | 6  | 5  | 4   | 3     | 2  | 1 | 0 |
|                 |    |    |    | PCH | [7:0] |    |   |   |

R/W

R/W

0

Bits 7:0 - PCH[7:0] Program Counter High Value bits

R/W

0

R/W

0

## 3.5.11 Data Space Read Page Register

Name: DSRPAG Offset: 0x32

| Bit    | 15  | 14  | 13  | 12   | 11      | 10  | 9     | 8       |
|--------|-----|-----|-----|------|---------|-----|-------|---------|
|        |     |     |     |      |         |     | DSRPA | AG[9:8] |
| Access |     |     |     |      |         |     | R/W   | R/W     |
| Reset  |     |     |     |      |         |     | 0     | 0       |
|        |     |     |     |      |         |     |       |         |
| Bit    | 7   | 6   | 5   | 4    | 3       | 2   | 1     | 0       |
|        |     |     |     | DSRP | AG[7:0] |     |       |         |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W   | R/W     |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0     | 0       |

Bits 9:0 - DSRPAG[9:0] Data Space Read Page Value bits

## 3.5.12 Data Space Write Page Register

Name: DSWPAG Offset: 0x34

| Bit    | 15  | 14  | 13  | 12   | 11      | 10  | 9   | 8         |
|--------|-----|-----|-----|------|---------|-----|-----|-----------|
|        |     |     |     |      |         |     |     | DSWPAG[8] |
| Access |     |     |     |      |         |     |     | R/W       |
| Reset  |     |     |     |      |         |     |     | 0         |
|        |     |     |     |      |         |     |     |           |
| Bit    | 7   | 6   | 5   | 4    | 3       | 2   | 1   | 0         |
|        |     |     |     | DSWP | AG[7:0] |     |     |           |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W       |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0         |

Bits 8:0 - DSWPAG[8:0] Data Space Write Page Value bits

## 3.5.13 REPEAT Loop Counter Register

Name: RCOUNT Offset: 0x36

| Bit    | 15  | 14  | 13  | 12    | 11       | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|----------|-----|-----|-----|
|        |     |     |     | RCOUN | NT[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0        | 0   | 0   | 0   |
|        |     |     |     |       |          |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3        | 2   | 1   | 0   |
|        |     |     |     | RCOU  | NT[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0        | 0   | 0   | 0   |

Bits 15:0 - RCOUNT[15:0] Current Loop Counter Value for REPEAT Instruction bits

#### 3.5.14 **DO Loop Iteration Count Register**

Name: DCOUNT Offset: 0x38

| Bit    | 15  | 14  | 13  | 12    | 11       | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|----------|-----|-----|-----|
|        |     |     |     | DCOUN | NT[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0        | 0   | 0   | 0   |
|        |     |     |     |       |          |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3        | 2   | 1   | 0   |
|        |     |     |     | DCOU  | NT[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0        | 0   | 0   | 0   |

Bits 15:0 – DCOUNT[15:0] DO Loop Iteration Count Register bits

## 3.5.15 DO Loop Start Address Register Low

Name: DOSTARTL Offset: 0x3A

| Bit    | 15 | 14 | 13 | 12    | 11        | 10 | 9 | 8 |
|--------|----|----|----|-------|-----------|----|---|---|
|        |    |    |    | DOSTA | RTL[15:8] |    |   |   |
| Access | R  | R  | R  | R     | R         | R  | R | R |
| Reset  | 0  | 0  | 0  | 0     | 0         | 0  | 0 | 0 |
|        |    |    |    |       |           |    |   |   |
| Bit    | 7  | 6  | 5  | 4     | 3         | 2  | 1 | 0 |
|        |    |    |    | DOSTA | RTL[7:0]  |    |   |   |
| Access | R  | R  | R  | R     | R         | R  | R | R |
| Reset  | 0  | 0  | 0  | 0     | 0         | 0  | 0 | 0 |

Bits 15:0 - DOSTARTL[15:0] Current DO Loop Start Address bits

**Note:** DOSTARTL[0] always reads as '0'; DOSTARTL is a read-only register.

## 3.5.16 DO Loop Start Address Register High

Name: DOSTARTH

Offset: 0x3C

| Bit             | 15 | 14 | 13 | 12 | 11            | 10 | 9 | 8 |
|-----------------|----|----|----|----|---------------|----|---|---|
| Access<br>Reset |    |    |    |    |               |    |   |   |
| Bit             | 7  | 6  | 5  | 4  | 3             | 2  | 1 | 0 |
|                 |    |    |    |    | DOSTARTH[6:0] |    |   |   |
| Access          |    | R  | R  | R  | R             | R  | R | R |
| Reset           |    | 0  | 0  | 0  | 0             | 0  | 0 | 0 |

Bits 6:0 - DOSTARTH[6:0] Current DO Loop Start Address bits

**Note:** DOSTARTH[0] always reads as '0'; DOSTARTH is a read-only register.

#### **DO Loop End Address Register Low** 3.5.17

Name: DOENDL Offset: 0x3E

| Bit    | 15 | 14 | 13 | 12    | 11       | 10 | 9 | 8 |
|--------|----|----|----|-------|----------|----|---|---|
|        |    |    |    | DOENI | DL[15:8] |    |   |   |
| Access | R  | R  | R  | R     | R        | R  | R | R |
| Reset  | 0  | 0  | 0  | 0     | 0        | 0  | 0 | 0 |
|        |    |    |    |       |          |    |   |   |
| Bit    | 7  | 6  | 5  | 4     | 3        | 2  | 1 | 0 |
|        |    |    |    | DOEN  | DL[7:0]  |    |   |   |
| Access | R  | R  | R  | R     | R        | R  | R | R |
| Reset  | 0  | 0  | 0  | 0     | 0        | 0  | 0 | 0 |

Bits 15:0 - DOENDL[15:0] Current DO Loop End Address bits

Note: DOENDL[0] always reads as '0'.

R

0

R

0

R

0

## 3.5.18 DO Loop End Address Register High

Name: DOENDH Offset: 0x40

Access

Reset

| Bit             | 15 | 14 | 13 | 12 | 11          | 10 | 9 | 8 |
|-----------------|----|----|----|----|-------------|----|---|---|
|                 |    |    |    |    |             |    |   |   |
| Access<br>Reset |    |    |    |    |             |    |   |   |
| Reset           |    |    |    |    |             |    |   |   |
|                 |    |    |    |    |             |    |   |   |
| Bit             | 7  | 6  | 5  | 4  | 3           | 2  | 1 | 0 |
|                 |    |    |    |    | DOENDH[6:0] |    |   |   |

R

0

R

0

Bits 6:0 - DOENDH[6:0] Current DO Loop End Address bits

0

Note: DOENDH[0] always reads as '0'.

R

0

### 3.5.19 CPU STATUS Register

Name: SR Offset: 0x42

#### Notes:

- 1. The IPL[2:0] bits are concatenated with the IPL[3] bit (CORCON[3]) to form the CPU Interrupt Priority Level. The value in parentheses indicates the IPL, if IPL[3] = 1. User interrupts are disabled when IPL[3] = 1.
- 2. The IPL[2:0] Status bits are read-only when the NSTDIS bit (INTCON1[15]) = 1.
- 3. A data write to the SR register can modify the SA and SB bits by either a data write to SA and SB or by clearing the SAB bit. To avoid a possible SA or SB bit write race condition, the SA and SB bits should not be modified using bit operations.

#### Legend: C = Clearable bit

| Bit    | 15  | 14       | 13  | 12  | 11  | 10  | 9   | 8   |
|--------|-----|----------|-----|-----|-----|-----|-----|-----|
|        | OA  | ОВ       | SA  | SB  | OAB | SAB | DA  | DC  |
| Access | R/W | R/W      | R/W | R/W | R/C | R/C | R   | R/W |
| Reset  | 0   | 0        | 0   | 0   | 0   | 0   | 0   | 0   |
|        |     |          |     |     |     |     |     |     |
| Bit    | 7   | 6        | 5   | 4   | 3   | 2   | 1   | 0   |
|        |     | IPL[2:0] |     | RA  | N   | OV  | Z   | С   |
| Access | R/W | R/W      | R/W | R   | R/W | R/W | R/W | R/W |
| Reset  | 0   | 0        | 0   | 0   | 0   | 0   | 0   | 0   |

#### Bit 15 - OA Accumulator A Overflow Status bit

| Value | Description                      |
|-------|----------------------------------|
| 1     | Accumulator A has overflowed     |
| 0     | Accumulator A has not overflowed |

#### Bit 14 - OB Accumulator B Overflow Status bit

| Value | Description                      |
|-------|----------------------------------|
| 1     | Accumulator B has overflowed     |
| 0     | Accumulator B has not overflowed |

#### Bit 13 - SA Accumulator A Saturation 'Sticky' Status bit (3)

| Value | Description                                                   |
|-------|---------------------------------------------------------------|
| 1     | Accumulator A is saturated or has been saturated at some time |
| 0     | Accumulator A is not saturated                                |

### Bit 12 - SB Accumulator B Saturation 'Sticky' Status bit (3)

| Value | Description                                                   |
|-------|---------------------------------------------------------------|
| 1     | Accumulator B is saturated or has been saturated at some time |
| 0     | Accumulator B is not saturated                                |

### Bit 11 - OAB OA || OB Combined Accumulator Overflow Status bit

| Value | Description                               |
|-------|-------------------------------------------|
| 1     | Accumulator A or B has overflowed         |
| 0     | Neither Accumulator A or B has overflowed |

#### Bit 10 - SAB SA | SB Combined Accumulator 'Sticky' Status bit

| Value | Description                                                        |
|-------|--------------------------------------------------------------------|
| 1     | Accumulator A or B is saturated or has been saturated at some time |
| 0     | Neither Accumulator A or B is saturated                            |

#### Bit 9 - DA DO Loop Active bit

| Value | Description                |
|-------|----------------------------|
| 1     | DO loop is in progress     |
| 0     | DO loop is not in progress |

#### Bit 8 – DC MCU ALU Half Carry/Borrow bit

| Value | Description                                                                                                                     |
|-------|---------------------------------------------------------------------------------------------------------------------------------|
| 1     | A carry-out from the 4th low-order bit (for byte-sized data) or 8th low-order bit (for word-sized data) of the result occurred  |
| 0     | No carry-out from the 4th low-order bit (for byte-sized data) or 8th low-order bit (for word-sized data) of the result occurred |

### Bits 7:5 - IPL[2:0] CPU Interrupt Priority Level Status bits<sup>(1,2)</sup>

| Value | Description                                                          |
|-------|----------------------------------------------------------------------|
| 111   | CPU Interrupt Priority Level is 7 (15); user interrupts are disabled |
| 110   | CPU Interrupt Priority Level is 6 (14)                               |
| 101   | CPU Interrupt Priority Level is 5 (13)                               |
| 100   | CPU Interrupt Priority Level is 4 (12)                               |
| 011   | CPU Interrupt Priority Level is 3 (11)                               |
| 010   | CPU Interrupt Priority Level is 2 (10)                               |
| 001   | CPU Interrupt Priority Level is 1 (9)                                |
| 000   | CPU Interrupt Priority Level is 0 (8)                                |

#### Bit 4 - RA REPEAT Loop Active bit

| Value | Description                    |
|-------|--------------------------------|
| 1     | REPEAT loop is in progress     |
| 0     | REPEAT loop is not in progress |

#### Bit 3 - N MCU ALU Negative bit

| Value | Description                                |
|-------|--------------------------------------------|
| 1     | Result was negative                        |
| 0     | Result was non-negative (zero or positive) |

#### Bit 2 - OV MCU ALU Overflow bit

This bit is used for signed arithmetic (two's complement). It indicates an overflow of the magnitude that causes the sign bit to change state.

| 0     | <b>0</b>                                                               |
|-------|------------------------------------------------------------------------|
| Value | Description                                                            |
| 1     | Overflow occurred for signed arithmetic (in this arithmetic operation) |
| 0     | No overflow occurred                                                   |

#### Bit 1 - Z MCU ALU Zero bit

| Value | Description                                                                               |
|-------|-------------------------------------------------------------------------------------------|
| 1     | An operation that affects the Z bit has set it at some time in the past                   |
| 0     | The most recent operation that affects the Z bit has cleared it (i.e., a non-zero result) |

#### Bit 0 - C MCU ALU Carry/Borrow bit

|   | Value | Description                                                       |
|---|-------|-------------------------------------------------------------------|
| ĺ | 1     | A carry-out from the Most Significant bit of the result occurred  |
|   | 0     | No carry-out from the Most Significant bit of the result occurred |

**Datasheet** 

### 3.5.20 Core Control Register

Name: CORCON Offset: 0x44

#### Notes:

1. This bit is always read as '0'.

2. The IPL3 bit is concatenated with the IPL[2:0] bits (SR[7:5]) to form the CPU Interrupt Priority Level.

#### Legend: C = Clearable bit

| Bit    | 15   | 14   | 13    | 12     | 11   | 10  | 9       | 8   |
|--------|------|------|-------|--------|------|-----|---------|-----|
|        | VAR  |      | US    | [1:0]  | EDT  |     | DL[2:0] |     |
| Access | R/W  |      | R/W   | R/W    | R/W  | R   | R       | R   |
| Reset  | 0    |      | 0     | 0      | 0    | 0   | 0       | 0   |
|        |      |      |       |        |      |     |         |     |
| Bit    | 7    | 6    | 5     | 4      | 3    | 2   | 1       | 0   |
|        | SATA | SATB | SATDW | ACCSAT | IPL3 | SFA | RND     | IF  |
| Access | R/W  | R/W  | R/W   | R/W    | R/C  | R   | R/W     | R/W |
| Reset  | 0    | 0    | 1     | 0      | 0    | 0   | 0       | 0   |

### Bit 15 - VAR Variable Exception Processing Latency Control bit

| Value | Description                              |
|-------|------------------------------------------|
| 1     | Variable exception processing is enabled |
| 0     | Fixed exception processing is enabled    |

#### Bits 13:12 - US[1:0] DSP Multiply Unsigned/Signed Control bits

| Value | Description                          |
|-------|--------------------------------------|
| 11    | Reserved                             |
| 10    | DSP engine multiplies are mixed sign |
| 01    | DSP engine multiplies are unsigned   |
| 00    | DSP engine multiplies are signed     |

#### Bit 11 - EDT Early DO Loop Termination Control bit(1)

| Value | Description                                                           |
|-------|-----------------------------------------------------------------------|
| 1     | Terminates executing DO loop at the end of the current loop iteration |
| 0     | No effect                                                             |

#### Bits 10:8 - DL[2:0] DO Loop Nesting Level Status bits

| Value | Description               |
|-------|---------------------------|
| 111   | Seven DO loops are active |
|       |                           |
| 001   | One DO loop is active     |
| 000   | Zero DO loops are active  |

#### Bit 7 - SATA ACCA Saturation Enable bit

| Value | Description                          |
|-------|--------------------------------------|
| 1     | Accumulator A saturation is enabled  |
| 0     | Accumulator A saturation is disabled |

#### Bit 6 - SATB ACCB Saturation Enable bit

| Value | Description                          |
|-------|--------------------------------------|
| 1     | Accumulator B saturation is enabled  |
| 0     | Accumulator B saturation is disabled |

**Datasheet** 

#### Bit 5 - SATDW Data Space Write from DSP Engine Saturation Enable bit

| Value | Description                             |
|-------|-----------------------------------------|
| 1     | Data Space write saturation is enabled  |
| 0     | Data Space write saturation is disabled |

#### Bit 4 - ACCSAT Accumulator Saturation Mode Select bit

| Value | Description                         |
|-------|-------------------------------------|
| 1     | 9.31 saturation (super saturation)  |
| 0     | 1.31 saturation (normal saturation) |

### Bit 3 – IPL3 CPU Interrupt Priority Level Status bit 3<sup>(2)</sup>

| Value | Description                                    |
|-------|------------------------------------------------|
| 1     | CPU Interrupt Priority Level is greater than 7 |
| 0     | CPU Interrupt Priority Level is 7 or less      |

#### Bit 2 - SFA Stack Frame Active Status bit

| Value | Description                                                                       |
|-------|-----------------------------------------------------------------------------------|
| 1     | Stack frame is active; W14 and W15 address 0x0000 to 0xFFFF, regardless of DSRPAG |
| 0     | Stack frame is not active; W14 and W15 address the base Data Space                |

### Bit 1 - RND Rounding Mode Select bit

| Value | Description                               |
|-------|-------------------------------------------|
| 1     | Biased (conventional) rounding is enabled |
| 0     | Unbiased (convergent) rounding is enabled |

#### Bit 0 - IF Integer or Fractional Multiplier Mode Select bit

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | Integer mode is enabled for DSP multiply    |
| 0     | Fractional mode is enabled for DSP multiply |

### 3.5.21 Modulo and Bit-Reversed Addressing Control Register

Name: MODCON Offset: 0x46

| Bit    | 15     | 14     | 13     | 12  | 11  | 10  | 9      | 8   |
|--------|--------|--------|--------|-----|-----|-----|--------|-----|
|        | XMODEN | YMODEN |        |     |     | BWN | M[3:0] |     |
| Access | R/W    | R/W    |        |     | R/W | R/W | R/W    | R/W |
| Reset  | 0      | 0      |        |     | 0   | 0   | 0      | 0   |
|        |        |        |        |     |     |     |        |     |
| Bit    | 7      | 6      | 5      | 4   | 3   | 2   | 1      | 0   |
|        |        | YWM    | 1[3:0] |     |     | XWN | M[3:0] |     |
| Access | R/W    | R/W    | R/W    | R/W | R/W | R/W | R/W    | R/W |
| Reset  | 0      | 0      | 0      | 0   | 0   | 0   | 0      | 0   |

#### Bit 15 - XMODEN X RAGU and X WAGU Modulus Addressing Enable bit

| Value | Description                       |
|-------|-----------------------------------|
| 1     | X AGU Modulus Addressing enabled  |
| 0     | X AGU Modulus Addressing disabled |

#### Bit 14 - YMODEN Y AGU Modulus Addressing Enable bit

|       | e z z i i i i i e e i i e e e e e e e e |
|-------|-----------------------------------------|
| Value | Description                             |
| 1     | Y AGU Modulus Addressing enabled        |
| 0     | Y AGU Modulus Addressing disabled       |

### Bits 11:8 - BWM[3:0] X WAGU Register Select for Bit-Reversed Addressing bits

| Value | Description                              |
|-------|------------------------------------------|
| 1111  | W15 Bit-Reversed Addressing disabled     |
| 1110  | W14 selected for Bit-Reversed Addressing |
| 0000  | W0 selected for Bit-Reversed Addressing  |

#### Bits 7:4 - YWMI3:01 Y AGU W Register Select for Modulo Addressing bits

|       | Transfered 17 100 11 100 oct of the date 7 date outing bits |
|-------|-------------------------------------------------------------|
| Value | Description                                                 |
| 1111  | W15 Bit-Reversed Addressing disabled                        |
| 1110  | W14 selected for Bit-Reversed Addressing                    |
| 0000  | W0 selected for Bit-Reversed Addressing                     |

### Bits 3:0 - XWM[3:0] X RAGU and X WAGU W Register Select for Modulo Addressing bits

| Value | Description                              |
|-------|------------------------------------------|
| 1111  | W15 Bit-Reversed Addressing disabled     |
| 1110  | W14 selected for Bit-Reversed Addressing |
| 0000  | W0 selected for Bit-Reversed Addressing  |

## 3.5.22 X AGU Modulo Addressing Start Register

Name: XMODSRT Offset: 0x48

| Bit    | 15       | 14  | 13  | 12  | 11   | 10  | 9   | 8   |  |
|--------|----------|-----|-----|-----|------|-----|-----|-----|--|
|        | XS[15:8] |     |     |     |      |     |     |     |  |
| Access | R/W      | R/W | R/W | R/W | R/W  | R/W | R/W | R/W |  |
| Reset  | 0        | 0   | 0   | 0   | 0    | 0   | 0   | 0   |  |
|        |          |     |     |     |      |     |     |     |  |
| Bit    | 7        | 6   | 5   | 4   | 3    | 2   | 1   | 0   |  |
|        |          |     |     | XS[ | 7:0] |     |     |     |  |
| Access | R/W      | R/W | R/W | R/W | R/W  | R/W | R/W | R/W |  |
| Reset  | 0        | 0   | 0   | 0   | 0    | 0   | 0   | 0   |  |

Bits 15:0 - XS[15:0] X RAGU and X WAGU Modulo Addressing Start Address bits

#### 3.5.23 X AGU Modulo Addressing End Register

Name: XMODEND Offset: 0x4A

| Bit    | 15       | 14  | 13  | 12  | 11   | 10  | 9   | 8   |  |
|--------|----------|-----|-----|-----|------|-----|-----|-----|--|
|        | XE[15:8] |     |     |     |      |     |     |     |  |
| Access | R/W      | R/W | R/W | R/W | R/W  | R/W | R/W | R/W |  |
| Reset  | 0        | 0   | 0   | 0   | 0    | 0   | 0   | 0   |  |
|        |          |     |     |     |      |     |     |     |  |
| Bit    | 7        | 6   | 5   | 4   | 3    | 2   | 1   | 0   |  |
|        |          |     |     | XE[ | 7:0] |     |     |     |  |
| Access | R/W      | R/W | R/W | R/W | R/W  | R/W | R/W | R/W |  |
| Reset  | 0        | 0   | 0   | 0   | 0    | 0   | 0   | 0   |  |

Bits 15:0 – XE[15:0] X RAGU and X WAGU Modulo Addressing End Address bits

**Datasheet** 

## 3.5.24 Y AGU Modulo Addressing Start Register

Name: YMODSRT Offset: 0x4C

| Bit    | 15       | 14  | 13  | 12  | 11   | 10  | 9   | 8   |  |
|--------|----------|-----|-----|-----|------|-----|-----|-----|--|
|        | YS[15:8] |     |     |     |      |     |     |     |  |
| Access | R/W      | R/W | R/W | R/W | R/W  | R/W | R/W | R/W |  |
| Reset  | 0        | 0   | 0   | 0   | 0    | 0   | 0   | 0   |  |
|        |          |     |     |     |      |     |     |     |  |
| Bit    | 7        | 6   | 5   | 4   | 3    | 2   | 1   | 0   |  |
|        |          |     |     | YS[ | 7:0] |     |     |     |  |
| Access | R/W      | R/W | R/W | R/W | R/W  | R/W | R/W | R/W |  |
| Reset  | 0        | 0   | 0   | 0   | 0    | 0   | 0   | 0   |  |

Bits 15:0 – YS[15:0] Y AGU Modulo Addressing Start Address bits

# 3.5.25 Y AGU Modulo Addressing End Register

Name: YMODEND Offset: 0x4E

| Bit    | 15  | 14  | 13  | 12  | 11    | 10  | 9   | 8   |
|--------|-----|-----|-----|-----|-------|-----|-----|-----|
|        |     |     |     | YE[ | 15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W | R/W   | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0   | 0     | 0   | 0   | 0   |
|        |     |     |     |     |       |     |     |     |
| Bit    | 7   | 6   | 5   | 4   | 3     | 2   | 1   | 0   |
|        |     |     |     | YE[ | 7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W | R/W   | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0   | 0     | 0   | 0   | 0   |

Bits 15:0 - YE[15:0] X AGU Modulo Addressing End Address bits

# 3.5.26 X AGU Bit-Reversed Addressing Control Register

Name: XBREV Offset: 0x50

| Bit    | 15   | 14  | 13      | 12  | 11       | 10  | 9   | 8   |  |  |
|--------|------|-----|---------|-----|----------|-----|-----|-----|--|--|
|        | BREN |     |         |     | XB[14:8] |     |     |     |  |  |
| Access | R/W  | R/W | R/W     | R/W | R/W      | R/W | R/W | R/W |  |  |
| Reset  | 0    | X   | X       | X   | X        | X   | X   | X   |  |  |
|        |      |     |         |     |          |     |     |     |  |  |
| Bit    | 7    | 6   | 5       | 4   | 3        | 2   | 1   | 0   |  |  |
|        |      |     | XB[7:0] |     |          |     |     |     |  |  |
| Access | R/W  | R/W | R/W     | R/W | R/W      | R/W | R/W | R/W |  |  |
| Reset  | X    | X   | X       | X   | X        | X   | X   | X   |  |  |

Bit 15 - BREN Bit-Reversed Addressing (X AGU) Enable bit

| Value | Description                      |
|-------|----------------------------------|
| 1     | Bit-Reversed Addressing enabled  |
| 0     | Bit-Reversed Addressing disabled |

Bits 14:0 - XB[14:0] X AGU Bit-Reversed Modifier bits

# 3.5.27 Disable Interrupt Count Register

Name: DISICNT Offset: 0x52

| Bit    | 15  | 14  | 13           | 12            | 11  | 10  | 9   | 8   |  |  |  |
|--------|-----|-----|--------------|---------------|-----|-----|-----|-----|--|--|--|
|        |     |     |              | DISICNT[13:8] |     |     |     |     |  |  |  |
| Access |     |     | R/W          | R/W           | R/W | R/W | R/W | R/W |  |  |  |
| Reset  |     |     | 0            | 0             | 0   | 0   | 0   | 0   |  |  |  |
|        |     |     |              |               |     |     |     |     |  |  |  |
| Bit    | 7   | 6   | 5            | 4             | 3   | 2   | 1   | 0   |  |  |  |
|        |     |     | DISICNT[7:0] |               |     |     |     |     |  |  |  |
| Access | R/W | R/W | R/W          | R/W           | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | 0   | 0   | 0            | 0             | 0   | 0   | 0   | 0   |  |  |  |

Bits 13:0 - DISICNT[13:0] Current Counter Value for DISI Instruction bits

#### **Table Memory Page Address Register** 3.5.28

Name: **TBLPAG** Offset: 0x54

| Bit             | 15          | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |
|-----------------|-------------|-----|-----|-----|-----|-----|-----|-----|--|
| Access<br>Reset |             |     |     |     |     |     |     |     |  |
| Bit             | 7           | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|                 | TBLPAG[7:0] |     |     |     |     |     |     |     |  |
| Access          | R/W         | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset           | 0           | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |

Bits 7:0 - TBLPAG[7:0] Table Memory Page Value bits

## 3.5.29 Y Page Register

Reset

Name: YPAG Offset: 0x56

0

| Bit             | 15        | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |
|-----------------|-----------|-----|-----|-----|-----|-----|-----|-----|--|
|                 |           |     |     |     |     |     |     |     |  |
| Access<br>Reset |           |     |     |     |     |     |     |     |  |
| Reset           |           |     |     |     |     |     |     |     |  |
|                 |           |     |     |     |     |     |     |     |  |
| Bit             | 7         | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|                 | YPAG[7:0] |     |     |     |     |     |     |     |  |
| Access          | R/W       | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |

0

0

## Bits 7:0 - YPAG[7:0] Y Page bits

0

**Note:** When implemented, YPAG is a R/W SFR register which resets to 0x0001. When not implemented, YPAG is a read-only SFR register which will always return the fixed Y RAM page value, 0x0001.

0

0

0

0

# 3.5.30 EDS Bus Master Priority Control Register

Name: MSTRPR Offset: 0x58

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|-----|----|----|----|----|----|----|---|---|
|     |    |    |    |    |    |    |   |   |

Access Reset

| Bit    | 7 | 6 | 5     | 4     | 3 | 2 | 1 | 0     |
|--------|---|---|-------|-------|---|---|---|-------|
|        |   |   | DMAPR | CANPR |   |   |   | NVMPR |
| Access |   |   | R/W   | R/W   |   |   |   | R/W   |
| Reset  |   |   | 0     | 0     |   |   |   | 0     |

## Bit 5 - DMAPR Modify DMA Controller Bus Main Priority Relative to CPU bit

| Value | Description                                                      |
|-------|------------------------------------------------------------------|
| 1     | Raises DMA Controller bus main priority to above that of the CPU |
| 0     | No change to DMA Controller bus main priority                    |

#### Bit 4 - CANPR Modify CAN1 Bus Main Priority Relative to CPU bit

| _ | alue | Description                                            |
|---|------|--------------------------------------------------------|
| 1 |      | Raises CAN1 bus main priority to above that of the CPU |
| 0 |      | No change to CAN1 bus main priority                    |

## Bit 0 - NVMPR Modify NVM Controller Bus Main Priority Relative to CPU bit

| Value | Description                                                      |
|-------|------------------------------------------------------------------|
| 1     | Raises NVM Controller bus main priority to above that of the CPU |
| 0     | No change to NVM Controller bus main priority                    |

## 3.5.31 CPU W Register Context Status Register

Name: CTXTSTAT Offset: 0x5A

| Bit    | 15 | 14 | 13 | 12 | 11 | 10 | 9          | 8 |
|--------|----|----|----|----|----|----|------------|---|
|        |    |    |    |    |    |    | CCTXI[2:0] |   |
| Access |    |    |    |    |    | R  | R          | R |
| Reset  |    |    |    |    |    | 0  | 0          | 0 |
|        |    |    |    |    |    |    |            |   |
| Bit    | 7  | 6  | 5  | 4  | 3  | 2  | 1          | 0 |
|        |    |    |    |    |    |    | MCTXI[2:0] |   |
| Access |    |    |    |    |    | R  | R          | R |
| Reset  |    |    |    |    |    | 0  | 0          | 0 |

Bits 10:8 - CCTXI[2:0] Current (W Register) Context Identifier bits

| Value | Description                                          |
|-------|------------------------------------------------------|
| 111   | Reserved                                             |
|       |                                                      |
| 100   | Alternate Working Register Set 4 is currently in use |
| 011   | Alternate Working Register Set 3 is currently in use |
| 010   | Alternate Working Register Set 2 is currently in use |
| 001   | Alternate Working Register Set 1 is currently in use |
| 000   | Default register set is currently in use             |

Bits 2:0 - MCTXI[2:0] Manual (W Register) Context Identifier bits

| Value | Description                                                          |
|-------|----------------------------------------------------------------------|
| 111   | Reserved                                                             |
|       |                                                                      |
| 100   | Alternate Working Register Set 4 was most recently manually selected |
| 011   | Alternate Working Register Set 3 was most recently manually selected |
| 010   | Alternate Working Register Set 2 was most recently manually selected |
| 001   | Alternate Working Register Set 1 was most recently manually selected |
| 000   | Default register set was most recently manually selected             |

# 3.6 Arithmetic Logic Unit (ALU)

The dsPIC33CK256MC506 family ALU is 16 bits wide and is capable of addition, subtraction, bit shifts and logic operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. Depending on the operation, the ALU can affect the values of the Carry (C), Zero (Z), Negative (N), Overflow (OV) and Digit Carry (DC) Status bits in the SR register. The C and DC Status bits operate as Borrow and Digit Borrow bits, respectively, for subtraction operations.

The ALU can perform 8-bit or 16-bit operations, depending on the mode of the instruction that is used. Data for the ALU operation can come from the W register array or data memory, depending on the addressing mode of the instruction. Likewise, output data from the ALU can be written to the W register array or a data memory location.

Refer to the "16-Bit MCU and DSC Programmer's Reference Manual" (www.microchip.com/DS70000157) for information on the SR bits affected by each instruction.

The core CPU incorporates hardware support for both multiplication and division. This includes a dedicated hardware multiplier and support hardware for 16-bit divisor division.

## 3.6.1 Multiplier

Using the high-speed, 17-bit x 17-bit multiplier, the ALU supports unsigned, signed or mixed-sign operation in several MCU Multiplication modes:

- 16-bit x 16-bit signed
- 16-bit x 16-bit unsigned
- · 16-bit signed x 5-bit (literal) unsigned
- 16-bit signed x 16-bit unsigned
- 16-bit unsigned x 5-bit (literal) unsigned
- 16-bit unsigned x 16-bit signed
- · 8-bit unsigned x 8-bit unsigned

#### 3.6.2 Divider

The divide block supports 32-bit/16-bit and 16-bit/16-bit signed and unsigned integer divide operations with the following data sizes:

- 32-bit signed/16-bit signed divide
- · 32-bit unsigned/16-bit unsigned divide
- · 16-bit signed/16-bit signed divide
- 16-bit unsigned/16-bit unsigned divide

The 16-bit signed and unsigned DIV instructions can specify any W register for both the 16-bit divisor (Wn) and any W register (aligned) pair (W(m + 1):Wm) for the 32-bit dividend. The divide algorithm takes one cycle per bit of divisor, so both 32-bit/16-bit and 16-bit/16-bit instructions take the same number of cycles to execute. There are additional instructions: DIV2 and DIVF2. Divide instructions will complete in six cycles.

## 3.7 DSP Engine

The DSP engine consists of a high-speed 17-bit x 17-bit multiplier, a 40-bit barrel shifter and a 40-bit adder/subtracter (with two target accumulators, round and saturation logic).

The DSP engine can also perform inherent accumulator-to-accumulator operations that require no additional data. These instructions are, ADD, SUB, NEG, MIN and MAX.

The DSP engine has options selected through bits in the CPU Core Control register (CORCON), as listed below:

- Fractional or integer DSP multiply (IF)
- Signed, unsigned or mixed-sign DSP multiply (USx)
- Conventional or convergent rounding (RND)
- · Automatic saturation on/off for ACCA (SATA)
- Automatic saturation on/off for ACCB (SATB)
- Automatic saturation on/off for writes to data memory (SATDW)
- · Accumulator Saturation mode selection (ACCSAT)

## **Table 3-2. DSP Instructions Summary**

| Instruction | Algebraic Operation   | ACC Write-Back |
|-------------|-----------------------|----------------|
| CLR         | A = 0                 | Yes            |
| ED          | $A = (x - y)^2$       | No             |
| EDAC        | $A = A + (x - y)^2$   | No             |
| MAC         | $A = A + (x \cdot y)$ | Yes            |
| MAC         | $A = A + x^2$         | No             |
| MOVSAC      | No change in A        | Yes            |
| MPY         | $A = x \cdot y$       | No             |
| MPY         | $A = x^2$             | No             |
| MPY.N       | $A = -x \cdot y$      | No             |
| MSC         | $A = A - x \cdot y$   | Yes            |

## 4. Memory Organization

**Note:** This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "dsPIC33/PIC24 Program Memory" (www.microchip.com/DS70000613) in the "dsPIC33/PIC24 Family Reference Manual".

The dsPIC33CK256MC506 family architecture features separate program and data memory spaces, and buses. This architecture also allows the direct access of program memory from the Data Space (DS) during code execution.

## 4.1 Program Address Space

The program address memory space of the dsPIC33CK256MC506 family devices is 4M instructions. The space is addressable by a 24-bit value derived either from the 23-bit PC during program execution, or from table operation or Data Space remapping, as described in 4.6. Interfacing Program and Data Memory Spaces.

User application access to the program memory space is restricted to the lower half of the address range (0x000000 to 0x7FFFFF). The exception is the use of TBLRD operations, which use TBLPAG[7] to permit access to calibration data and Device ID sections of the configuration memory space.

The program memory maps for dsPIC33CK256MC506 devices are shown in Figure 4-1 through Figure 4-3.

Figure 4-1. Program Memory Map for dsPIC33CK256MC506 Device<sup>(1)</sup>



#### Notes:

- 1. Memory areas are not shown to scale.
- 2. Calibration data area must be maintained during programming.
- 3. Calibration data area includes UDID, ICSP™ Write Inhibit and FBOOT registers' locations.
- 4. See Figure 4-2 and Figure 4-3 for details.

Figure 4-2. Program Memory Map for dsPIC33CK256MCX0X Devices



Figure 4-3. Program Memory Map for dsPIC33CK128MCX0X Devices



#### 4.1.1 Program Memory Organization

The program memory space is organized in word-addressable blocks. Although it is treated as 24 bits wide, it is more appropriate to think of each address of the program memory as a lower and upper word, with the upper byte of the upper word being unimplemented. The lower word always has an even address, while the upper word has an odd address (4.1.2. Interrupt and Trap Vectors).

Program memory addresses are always word-aligned on the lower word and addresses are incremented or decremented, by two, during code execution. This arrangement provides compatibility with Data Memory Space Addressing and makes data in the program memory space accessible.

#### 4.1.2 Interrupt and Trap Vectors

All dsPIC33CK256MC506 family devices reserve the addresses between 0x000000 and 0x000200 for hard-coded program execution vectors. A hardware Reset vector is provided to redirect code execution from the default value of the PC on device Reset to the actual start of code. A GOTO instruction is programmed by the user application at

address, 0x000000, of Flash memory, with the actual address for the start of code at address, 0x000002, of Flash memory.

A more detailed discussion of the Interrupt Vector Tables (IVTs) is provided in 7. Interrupt Controller.

Figure 4-4. Program Memory Organization



## 4.1.3 Unique Device Identifier (UDID)

All dsPIC33CK256MC506 family devices are individually encoded during final manufacturing with a Unique Device Identifier or UDID. The UDID cannot be erased by a bulk erase command or any other user-accessible means. This feature allows for manufacturing traceability of Microchip Technology devices in applications where this is a requirement. It may also be used by the application manufacturer for any number of things that may require unique identification, such as:

- · Tracking the device
- Unique serial number
- · Unique security key

The UDID comprises five 24-bit program words. When taken together, these fields form a unique 120-bit identifier.

The UDID is stored in five read-only locations, located between 0x801200 and 0x801208 in the device configuration space. Table 4-1 lists the addresses of the identifier words and shows their contents.

Table 4-1. UDID Addresses

| UDID  | Address  | Description |
|-------|----------|-------------|
| UDID1 | 0x801200 | UDID Word 1 |
| UDID2 | 0x801202 | UDID Word 2 |
| UDID3 | 0x801204 | UDID Word 3 |
| UDID4 | 0x801206 | UDID Word 4 |
| UDID5 | 0x801208 | UDID Word 5 |

## 4.2 Data Address Space

The dsPIC33CK256MC506 family CPU has a separate 16-bit wide data memory space. The Data Space is accessed using separate Address Generation Units (AGUs) for read and write operations. The data memory map is shown in 4.2.4. Near Data Space.

All Effective Addresses (EAs) in the data memory space are 16 bits wide and point to bytes within the Data Space. This arrangement gives a base Data Space address range of 64 Kbytes or 32K words.

The lower half of the data memory space (i.e., when EA[15] = 0) is used for implemented memory addresses, while the upper half (EA[15] = 1) is reserved for the Program Space Visibility (PSV).

**Memory Organization** 

The dsPIC33CK256MC506 family devices implement up to 48 Kbytes of data memory. If an EA points to a location outside of this area, an all-zero word or byte is returned.

## 4.2.1 Data Space Width

The data memory space is organized in byte-addressable, 16-bit wide blocks. Data are aligned in data memory and registers as 16-bit words, but all Data Space EAs resolve to bytes. The Least Significant Bytes (LSBs) of each word have even addresses, while the Most Significant Bytes (MSBs) have odd addresses.

## 4.2.2 Data Memory Organization and Alignment

To maintain backward compatibility with PIC<sup>®</sup> MCU devices and improve Data Space memory usage efficiency, the dsPIC33CK256MC506 family instruction set supports both word and byte operations. As a consequence of byte accessibility, all Effective Address calculations are internally scaled to step through word-aligned memory. For example, the core recognizes that Post-Modified Register Indirect Addressing mode [Ws++] results in a value of Ws + 1 for byte operations and Ws + 2 for word operations.

A data byte read, reads the complete word that contains the byte, using the LSb of any EA to determine which byte to select. The selected byte is placed onto the LSB of the data path. That is, data memory and registers are organized as two parallel, byte-wide entities with shared (word) address decode, but separate write lines. Data byte writes only write to the corresponding side of the array or register that matches the byte address.

All word accesses must be aligned to an even address. Misaligned word data fetches are not supported, so care must be taken when mixing byte and word operations, or translating from 8-bit MCU code. If a misaligned read or write is attempted, an address error trap is generated. If the error occurred on a read, the instruction underway is completed. If the error occurred on a write, the instruction is executed but the write does not occur. In either case, a trap is then executed, allowing the system and/or user application to examine the machine state prior to execution of the address Fault.

All byte loads into any W register are loaded into the LSB; the MSB is not modified.

A Sign-Extend (SE) instruction is provided to allow user applications to translate 8-bit signed data to 16-bit signed values. Alternatively, for 16-bit unsigned data, user applications can clear the MSB of any W register by executing a Zero-Extend (ZE) instruction on the appropriate address.

## 4.2.3 SFR Space

The first 4 Kbytes of the Near Data Space, from 0x0000 to 0x0FFF, is primarily occupied by Special Function Registers (SFRs). These are used by the dsPIC33CK256MC506 family core and peripheral modules for controlling the operation of the device.

SFRs are distributed among the modules that they control and are generally grouped together by module. Much of the SFR space contains unused addresses; these are read as '0'.

**Note:** The actual set of peripheral features and interrupts varies by the device. Refer to the corresponding device tables and pinout diagrams for device-specific information.

## 4.2.4 Near Data Space

The 8-Kbyte area, between 0x0000 and 0x1FFF, is referred to as the Near Data Space. Locations in this space are directly addressable through a 13-bit absolute address field within all memory direct instructions. Additionally, the whole Data Space is addressable using MOV instructions, which support Memory Direct Addressing mode with a 16-bit address field, or by using Indirect Addressing mode using a Working register as an Address Pointer.

Figure 4-5. Data Memory Map for dsPIC33CK128MCX0X Devices



Note: Memory areas are not shown to scale.

**MSB** LSB Address 16 Bits Address **MSB** LSB 0x0000 0x0001 4-Kbyte SFR Space SFR Space 0x0FFE .0x0FFF 0x1000 0x1001 8-Kbyte Near Data Space X Data RAM (X) (8K) 32-Kbvte 0x4FFF 0x4FFE **SRAM Space** 0x5001 0x5000 Y Data RAM (Y) (8K) 0x8001 0x8000 Optionally Mapped 0x8FFF 0x8FFE into Program 0x9001 0x9000 Memory X Data Unimplemented (X) 0xFFFF 0xFFFE

Figure 4-6. Data Memory Map for dsPIC33CK256MCX0X Devices

Note: Memory areas are not shown to scale.

## 4.2.5 X and Y Data Spaces

The dsPIC33CK256MC506 family core has two Data Spaces, X and Y. These Data Spaces can be considered either separate (for some DSP instructions) or as one unified linear address range (for MCU instructions). The Data Spaces are accessed using two Address Generation Units (AGUs) and separate data paths. This feature allows certain instructions to concurrently fetch two words from RAM, thereby enabling efficient execution of DSP algorithms, such as Finite Impulse Response (FIR) filtering and Fast Fourier Transform (FFT).

The X Data Space is used by all instructions and supports all addressing modes. X Data Space has separate read and write data buses. The X read data bus is the read data path for all instructions that view Data Space as combined X and Y address space. It is also the X data prefetch path for the dual operand DSP instructions (MAC class).

The Y Data Space is used in concert with the X Data Space by the MAC class of instructions (CLR, ED, EDAC, MAC, MOVSAC, MPY, MPY, N and MSC) to provide two concurrent data read paths.

Both the X and Y Data Spaces support Modulo Addressing mode for all instructions, subject to addressing mode restrictions. Bit-Reversed Addressing mode is only supported for writes to X Data Space.

All data memory writes, including in DSP instructions, view Data Space as combined X and Y address space. The boundary between the X and Y Data Spaces is device-dependent and is not user-programmable.

## 4.3 BIST Overview

The dsPIC33CK256MC506 family features a data memory Built-In Self-Test (BIST) that has the option to be run at start-up or run time. The memory test checks that all memory locations are functional and provides a pass/fail status of the RAM that can be used by software to take action if needed. If a failure is reported, the specific location(s) are not identified. The BIST feature operates with a clock of FRC+PLL with PLL settings, forced by hardware to result in a 125 MHz clock rate, at both start-up and run time.

The MBISTCON register (4.3.3. MBISTCON) contains control and status bits for BIST operation. The MBISTDONE bit (MBISTCON[7]) indicates if a BIST was run since the last Reset and the MBISTSTAT bit (MBISTCON[4]) provides the pass/fail result.

## 4.3.1 BIST at Start-up

The BIST can be configured to automatically run on a POR-type Reset, as shown in Figure 4-7. By default, when BISTDIS (FPOR[6]) = 1, the BIST is disabled and will not be part of device start-up. If the BISTDIS bit is cleared during device programming, the BIST will run after all Configuration registers have been loaded and before code execution begins.

Figure 4-7. BIST Flowchart



**Memory Organization** 

#### 4.3.2 BIST at Run Time

The BIST can also be run at any time during code execution. Note that a BIST will corrupt all of the RAM contents, including the Stack Pointer, and requires a subsequent Reset. The system should be prepared for a Reset before a BIST is performed. The BIST is invoked by setting the MBISTEN bit (MBISTCON[0]). The MBISTCON register is protected against accidental writes and requires an unlock sequence prior to writing. Only one bit can be set per unlock sequence. The procedure for a run-time BIST is as follows:

- 1. Execute the unlock sequence by consecutively writing 0x55 and 0xAA to the NVMKEY register.
- 2. Write 0x0001 to the MBISTCON SFR.
- 3. Execute a software RESET command.
- 4. Verify a Software Reset has occurred by reading SWR (RCON[6]) (optional).
- 5. Verify that the MBISTDONE bit is set.
- 6. Take action depending on test result indicated by MBISTSTAT.

#### 4.3.2.1 Fault Simulation

A mechanism is available to simulate a BIST failure to allow testing of Fault handling software. When the FLTINJ bit is set during a run-time BIST, the MBISTSTAT bit will be set regardless of the test result. The procedure for a BIST Fault simulation is as follows:

- 1. Execute the unlock sequence by consecutively writing 0x55 and 0xAA to the NVMKEY register.
- 2. Set the MBISTEN bit (MBISTCON[0]).
- Execute 2nd unlock sequence by consecutively writing 0x55 and 0xAA to the NVMKEY register.
- Set the FLTINJ bit (MBISTCON[8]).
- 5. Execute a software RESET command.
- 6. Verify the MBISTDONE, MBSITSTAT and FLTINJ bits are all set.

## 4.3.3 MBIST Control Register

Name: MBISTCON Offset: 0xEFC

#### Notes:

- 1. Resets only on a true POR Reset.
- 2. This bit will self-clear when the MBIST test is complete.

Legend: HS = Hardware Settable bit; HC = Hardware Clearable bit



## Bit 8 - FLTINJ MBIST Fault Inject Control bit(1)

| Value | Description                                                                          |
|-------|--------------------------------------------------------------------------------------|
| 1     | The MBIST test will complete and sets MBISTSTAT = 1, simulating an SRAM test failure |
| 0     | The MBIST test will execute normally                                                 |

#### Bit 7 - MBISTDONE MBIST Done Status bit

| Value | Description                                                |
|-------|------------------------------------------------------------|
| 1     | An MBIST operation has been executed                       |
| 0     | No MBIST operation has occurred on the last Reset sequence |

#### Bit 4 - MBISTSTAT MBIST Status bit

| Value | Description                                                |
|-------|------------------------------------------------------------|
| 1     | The last MBIST failed                                      |
| 0     | The last MBIST passed; all memory may not have been tested |

## Bit 0 - MBISTEN MBIST Enable bit(2)

| Value | Description                                                |
|-------|------------------------------------------------------------|
| 1     | The last MBIST failed                                      |
| 0     | The last MBIST passed; all memory may not have been tested |

## 4.4 Memory Resources

Many useful resources are provided on the main product page of the Microchip website for the devices listed in this data sheet. This product page contains the latest updates and additional information.

## 4.4.1 Key Resources

- "dsPIC33/PIC24 Program Memory" (www.microchip.com/DS70000613) in the "dsPIC33/PIC24 Family Reference Manual"
- · Code Samples
- · Application Notes
- Software Libraries
- Webinars
- · All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- · Development Tools

## 4.4.2 Paged Memory Scheme

The dsPIC33CK256MC506 architecture extends the available Data Space through a paging scheme, which allows the available Data Space to be accessed using MOV instructions in a linear fashion for pre- and post-modified Effective Addresses (EAs). The upper half of the base Data Space address is used in conjunction with the Data Space Read Page (DSRPAG) register to form the Program Space Visibility (PSV) address.

The Data Space Read Page (DSRPAG) register is located in the SFR space. When DSRPAG[9] = 1 and the base address bit, EA[15] = 1, the DSRPAG[8:0] bits are concatenated onto EA[14:0] to form the 24-bit PSV read address.

The paged memory scheme provides access to multiple 32-Kbyte windows in the PSV memory. The Data Space Read Page (DSRPAG) register, in combination with the upper half of the Data Space address, can provide up to 8 Mbytes of PSV address space. The paged data memory space is shown in Figure 4-8.

The Program Space (PS) can be accessed with a DSRPAG of 0x200 or greater. Only reads from PS are supported using the DSRPAG.

Figure 4-8. Program Space Visibility (PSV) Read Address Generation



**Note:** DS read access when DSRPAG = 0x000 will force an address error trap.

Figure 4-9. Paged Data Memory Space



When a PSV page overflow or underflow occurs, EA[15] is cleared as a result of the register indirect EA calculation. An overflow or underflow of the EA in the PSV pages can occur at the page boundaries when:

- The initial address, prior to modification, addresses the PSV page
- The EA calculation uses Pre- or Post-Modified Register Indirect Addressing; however, this does not include Register Offset Addressing

In general, when an overflow is detected, the DSRPAG register is incremented and the EA[15] bit is set to keep the base address within the PSV window. When an underflow is detected, the DSRPAG register is decremented and the EA[15] bit is set to keep the base address within the PSV window. This creates a linear PSV address space, but only when using Register Indirect Addressing modes.

Exceptions to the operation described above arise when entering and exiting the boundaries of Page 0 and PSV spaces. Table 4-2 lists the effects of overflow and underflow scenarios at different boundaries.

In the following cases, when overflow or underflow occurs, the EA[15] bit is set and the DSRPAG is not modified; therefore, the EA will wrap to the beginning of the current page:

- Register Indirect with Register Offset Addressing
- · Modulo Addressing
- · Bit-Reversed Addressing

Table 4-2. Overflow and Underflow Scenarios at Page 0 and PSV Space Boundaries $^{(2,3,4)}$ 

|            |              |                   | Before              |                       | After             |                     |                       |
|------------|--------------|-------------------|---------------------|-----------------------|-------------------|---------------------|-----------------------|
| O/U, R/W   | Operation    | DSRPAG            | <b>DS</b><br>EA[15] | Page<br>Description   | DSRPAG            | <b>DS</b><br>EA[15] | Page<br>Description   |
| O,<br>Read | [++Wn]<br>or | DSRPAG =<br>0x2FF | 1                   | PSV: Last Isw<br>page | DSRPAG = 0x300    | 1                   | PSV: First MSB page   |
| O,<br>Read | [Wn++]       | DSRPAG = 0x3FF    | 1                   | PSV: Last MSB page    | DSRPAG = 0x3FF    | 0                   | See Note 1            |
| U,<br>Read | [Wn]<br>or   | DSRPAG = 0x001    | 1                   | PSV page              | DSRPAG = 0x001    | 0                   | See Note 1            |
| U,<br>Read | [Wn]         | DSRPAG = 0x200    | 1                   | PSV: First Isw page   | DSRPAG = 0x200    | 0                   | See Note 1            |
| U,<br>Read |              | DSRPAG = 0x300    | 1                   | PSV: First MSB page   | DSRPAG =<br>0x2FF | 1                   | PSV: Last Isw<br>page |

Legend: O = Overflow, U = Underflow, R = Read, W = Write

#### Notes:

- 1. The Register Indirect Addressing now addresses a location in the base Data Space (0x0000-0x8000).
- 2. An EDS access, with DSRPAG = 0x000, will generate an address error trap.
- 3. Only reads from PS are supported using DSRPAG.
- 4. Pseudolinear Addressing is not supported for large offsets.

#### 4.4.2.1 Extended X Data Space

The lower portion of the base address space range, between 0x0000 and 0x7FFF, is always accessible, regardless of the contents of the Data Space Read Page register. It is indirectly addressable through the register indirect instructions. It can be regarded as being located in the default EDS Page 0 (i.e., EDS address range of 0x000000 to 0x007FFF with the base address bit, EA[15] = 0, for this address range). However, Page 0 cannot be accessed through the upper 32 Kbytes, 0x8000 to 0xFFFF of base Data Space, in combination with DSRPAG = 0x00. Consequently, DSRPAG is initialized to 0x001 at Reset.

## Notes:

- 1. DSRPAG should not be used to access Page 0. An EDS access with DSRPAG set to 0x000 will generate an address error trap.
- 2. Clearing the DSRPAG in software has no effect.

The remaining PSV pages are only accessible using the DSRPAG register in combination with the upper 32 Kbytes, 0x8000 to 0xFFFF, of the base address, where the base address bit, EA[15] = 1.

## 4.4.2.2 Software Stack

The W15 register serves as a dedicated Software Stack Pointer (SSP), and is automatically modified by exception processing, subroutine calls and returns; however, W15 can be referenced by any instruction in the same manner as all other W registers. This simplifies reading, writing and manipulating the Stack Pointer (for example, creating stack frames).

Note: To protect against misaligned stack accesses, W15[0] is fixed to '0' by the hardware.

W15 is initialized to 0x1000 during all Resets. This address ensures that the SSP points to valid RAM in all dsPIC33CK256MC506 devices and permits stack availability for non-maskable trap exceptions. These can occur before the SSP is initialized by the user software. You can reprogram the SSP during initialization to any location within Data Space.

The Software Stack Pointer always points to the first available free word and fills the software stack, working from lower toward higher addresses. Figure 4-10 illustrates how it pre-decrements for a stack pop (read) and post-increments for a stack push (writes).

When the PC is pushed onto the stack, PC[15:0] are pushed onto the first available stack word, then PC[22:16] are pushed into the second available stack location. For a PC push during any CALL instruction, the MSB of the PC is zero-extended before the push, as shown in Figure 4-10. During exception processing, the MSB of the PC is concatenated with the lower eight bits of the CPU STATUS Register, SR. This allows the contents of SRL to be preserved automatically during interrupt processing.

#### Notes:

- 1. To maintain system Stack Pointer (W15) coherency, W15 is never subject to (EDS) paging and is therefore, restricted to an address range of 0x0000 to 0xFFFF. The same applies to W14 when used as a Stack Frame Pointer (SFA = 1).
- 2. As the stack can be placed in, and can access X and Y spaces, care must be taken regarding its use, particularly with regard to local automatic variables in a C development environment.

Figure 4-10. CALL Stack Frame



## 4.4.3 Instruction Addressing Modes

The addressing modes shown in Table 4-3 form the basis of the addressing modes optimized to support the specific features of individual instructions. The addressing modes provided in the MAC class of instructions differ from those in the other instruction types.

Table 4-3. Fundamental Addressing Modes Supported

| Addressing Mode                                           | Description                                                                                           |
|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| File Register Direct                                      | The address of the file register is specified explicitly.                                             |
| Register Direct                                           | The contents of a register are accessed directly.                                                     |
| Register Indirect                                         | The contents of Wn form the Effective Address (EA).                                                   |
| Register Indirect Post-Modified                           | The contents of Wn form the EA. Wn is post-modified (incremented or decremented) by a constant value. |
| Register Indirect Pre-Modified                            | Wn is pre-modified (incremented or decremented) by a signed constant value to form the EA.            |
| Register Indirect with Register Offset (Register Indexed) | The sum of Wn and Wb forms the EA.                                                                    |
| Register Indirect with Literal Offset                     | The sum of Wn and a literal forms the EA.                                                             |

## 4.4.3.1 File Registration Instructions

Enter a short description of your concept here (optional).

Most file register instructions use a 13-bit address field (f) to directly address data present in the first 8192 bytes of data memory (Near Data Space). Most file register instructions employ a Working register, W0, which is denoted as WREG in these instructions. The destination is typically either the same file register or WREG (with the exception of the MUL instruction), which writes the result to a register or register pair. The MOV instruction allows additional flexibility and can access the entire Data Space.

#### 4.4.3.2 MCU Instructions

The three-operand MCU instructions are of the form:

```
Operand 3 = Operand 1 [function] Operand 2
```

where <code>Operand 1</code> is always a Working register (that is, the addressing mode can only be Register Direct), which is referred to as Wb. <code>Operand 2</code> can be a W register fetched from data memory or a 5-bit literal. The result location can either be a W register or a data memory location. The following addressing modes are supported by MCU instructions:

- Register Direct
- · Register Indirect
- · Register Indirect Post-Modified
- · Register Indirect Pre-Modified
- · 5-Bit or 10-Bit Literal

**Note:** Not all instructions support all the addressing modes given above. Individual instructions can support different subsets of these addressing modes.

#### 4.4.3.3 Move and Accumulator Instructions

Move instructions, and the DSP accumulator class of instructions, provide a greater degree of addressing flexibility than other instructions. In addition to the addressing modes supported by most MCU instructions, move and accumulator instructions also support Register Indirect with Register Offset Addressing mode, also referred to as Register Indexed mode.

**Note:** For the MOV instructions, the addressing mode specified in the instruction can differ for the source and destination EA. However, the 4-bit Wb (Register Offset) field is shared by both source and destination (but typically only used by one).

In summary, the following addressing modes are supported by move and accumulator instructions:

- · Register Direct
- · Register Indirect
- · Register Indirect Post-Modified
- · Register Indirect Pre-Modified
- · Register Indirect with Register Offset (Indexed)
- Register Indirect with Literal Offset
- 8-Bit Literal
- 16-Bit Literal

**Note:** Not all instructions support all the addressing modes given above. Individual instructions may support different subsets of these addressing modes.

### 4.4.3.4 MAC Instructions

The dual source operand DSP instructions (CLR, ED, EDAC, MAC, MPY, MPY.N, MOVSAC and MSC), also referred to as MAC instructions, use a simplified set of addressing modes to allow the user application to effectively manipulate the Data Pointers through register indirect tables.

The two-source operand prefetch registers must be members of the set {W8, W9, W10, W11}. For data reads, W8 and W9 are always directed to the X RAGU, and W10 and W11 are always directed to the Y AGU. The Effective Addresses generated (before and after modification) must therefore, be valid addresses within X Data Space for W8 and W9, and Y Data Space for W10 and W11.

**Memory Organization** 

**Note:** Register Indirect with Register Offset Addressing mode is available only for W9 (in X space) and W11 (in Y space).

In summary, the following addressing modes are supported by the MAC class of instructions:

- · Register Indirect
- · Register Indirect Post-Modified by 2
- · Register Indirect Post-Modified by 4
- · Register Indirect Post-Modified by 6
- Register Indirect with Register Offset (Indexed)

#### 4.4.3.5 Other Instructions

Besides the addressing modes outlined previously, some instructions use literal constants of various sizes. For example, BRA (branch) instructions use 16-bit signed literals to specify the branch destination directly, whereas the DISI instruction uses a 14-bit unsigned literal field. In some instructions, such as ULNK, the source of an operand or result is implied by the opcode itself. Certain operations, such as a NOP, do not have any operands.

### 4.4.4 Modulo Addressing

Modulo Addressing mode is a method of providing an automated means to support circular data buffers using hardware. The objective is to remove the need for software to perform data address boundary checks when executing tightly looped code, as is typical in many DSP algorithms.

Modulo Addressing can operate in either Data or Program Space (since the Data Pointer mechanism is essentially the same for both). One circular buffer can be supported in each of the X (which also provides the pointers into Program Space) and Y Data Spaces. Modulo Addressing can operate on any W Register Pointer. However, it is not advisable to use W14 or W15 for Modulo Addressing since these two registers are used as the Stack Frame Pointer and Stack Pointer, respectively.

In general, any particular circular buffer can be configured to operate in only one direction, as there are certain restrictions on the buffer start address (for incrementing buffers) or end address (for decrementing buffers), based upon the direction of the buffer.

The only exception to the usage restrictions is for buffers that have a power-of-two length. As these buffers satisfy the start and end address criteria, they can operate in a Bidirectional mode (that is, address boundary checks are performed on both the lower and upper address boundaries).

#### 4.4.4.1 Modulo and Bit-Reversed Addressing Control Register

Name: MODCON Offset: 0x46

| Bit    | 15       | 14     | 13  | 12  | 11  | 10     | 9      | 8   |
|--------|----------|--------|-----|-----|-----|--------|--------|-----|
|        | XMODEN   | YMODEN |     |     |     | BWN    | M[3:0] |     |
| Access | R/W      | R/W    |     |     | R/W | R/W    | R/W    | R/W |
| Reset  | 0        | 0      |     |     | 0   | 0      | 0      | 0   |
|        |          |        |     |     |     |        |        |     |
| Bit    | 7        | 6      | 5   | 4   | 3   | 2      | 1      | 0   |
|        | YWM[3:0] |        |     |     | XWN | M[3:0] |        |     |
| Access | R/W      | R/W    | R/W | R/W | R/W | R/W    | R/W    | R/W |
| Reset  | 0        | 0      | 0   | 0   | 0   | 0      | 0      | 0   |

## Bit 15 - XMODEN X RAGU and X WAGU Modulus Addressing Enable bit

| Value | Description                       |
|-------|-----------------------------------|
| 1     | X AGU Modulus Addressing enabled  |
| 0     | X AGU Modulus Addressing disabled |

#### Bit 14 - YMODEN Y AGU Modulus Addressing Enable bit

| Value | Description                       |
|-------|-----------------------------------|
| 1     | Y AGU Modulus Addressing enabled  |
| 0     | Y AGU Modulus Addressing disabled |

## Bits 11:8 - BWM[3:0] X WAGU Register Select for Bit-Reversed Addressing bits

| Value | Description                              |
|-------|------------------------------------------|
| 1111  | W15 Bit-Reversed Addressing disabled     |
| 1110  | W14 selected for Bit-Reversed Addressing |
| 0000  | W0 selected for Bit-Reversed Addressing  |

## Bits 7:4 - YWM[3:0] Y AGU W Register Select for Modulo Addressing bits

| Value | Description                              |
|-------|------------------------------------------|
| 1111  | W15 Bit-Reversed Addressing disabled     |
| 1110  | W14 selected for Bit-Reversed Addressing |
| 0000  | W0 selected for Bit-Reversed Addressing  |

## Bits 3:0 - XWM[3:0] X RAGU and X WAGU W Register Select for Modulo Addressing bits

| Value | Description                              |
|-------|------------------------------------------|
| 1111  | W15 Bit-Reversed Addressing disabled     |
| 1110  | W14 selected for Bit-Reversed Addressing |
| 0000  | W0 selected for Bit-Reversed Addressing  |

**Memory Organization** 

# 4.4.4.2 X AGU Modulo Addressing Start Register

Name: XMODSRT Offset: 0x48

| Bit    | 15       | 14  | 13  | 12  | 11   | 10  | 9   | 8   |  |  |  |  |
|--------|----------|-----|-----|-----|------|-----|-----|-----|--|--|--|--|
|        | XS[15:8] |     |     |     |      |     |     |     |  |  |  |  |
| Access | R/W      | R/W | R/W | R/W | R/W  | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0        | 0   | 0   | 0   | 0    | 0   | 0   | 0   |  |  |  |  |
|        |          |     |     |     |      |     |     |     |  |  |  |  |
| Bit    | 7        | 6   | 5   | 4   | 3    | 2   | 1   | 0   |  |  |  |  |
|        |          |     |     | XS[ | 7:0] |     |     |     |  |  |  |  |
| Access | R/W      | R/W | R/W | R/W | R/W  | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0        | 0   | 0   | 0   | 0    | 0   | 0   | 0   |  |  |  |  |

Bits 15:0 - XS[15:0] X RAGU and X WAGU Modulo Addressing Start Address bits

**Memory Organization** 

#### X AGU Modulo Addressing End Register 4.4.4.3

**XMODEND** Name: Offset: 0x4A

| Bit    | 15       | 14  | 13  | 12  | 11   | 10  | 9   | 8   |  |  |  |  |
|--------|----------|-----|-----|-----|------|-----|-----|-----|--|--|--|--|
|        | XE[15:8] |     |     |     |      |     |     |     |  |  |  |  |
| Access | R/W      | R/W | R/W | R/W | R/W  | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0        | 0   | 0   | 0   | 0    | 0   | 0   | 0   |  |  |  |  |
|        |          |     |     |     |      |     |     |     |  |  |  |  |
| Bit    | 7        | 6   | 5   | 4   | 3    | 2   | 1   | 0   |  |  |  |  |
|        |          |     |     | XE[ | 7:0] |     |     |     |  |  |  |  |
| Access | R/W      | R/W | R/W | R/W | R/W  | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0        | 0   | 0   | 0   | 0    | 0   | 0   | 0   |  |  |  |  |

Bits 15:0 - XE[15:0] X RAGU and X WAGU Modulo Addressing End Address bits

**Memory Organization** 

# 4.4.4.4 Y AGU Modulo Addressing Start Register

Name: YMODSRT Offset: 0x4C

| Bit    | 15       | 14  | 13  | 12  | 11   | 10  | 9   | 8   |  |  |  |  |
|--------|----------|-----|-----|-----|------|-----|-----|-----|--|--|--|--|
|        | YS[15:8] |     |     |     |      |     |     |     |  |  |  |  |
| Access | R/W      | R/W | R/W | R/W | R/W  | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0        | 0   | 0   | 0   | 0    | 0   | 0   | 0   |  |  |  |  |
|        |          |     |     |     |      |     |     |     |  |  |  |  |
| Bit    | 7        | 6   | 5   | 4   | 3    | 2   | 1   | 0   |  |  |  |  |
|        |          |     |     | YS[ | 7:0] |     |     |     |  |  |  |  |
| Access | R/W      | R/W | R/W | R/W | R/W  | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0        | 0   | 0   | 0   | 0    | 0   | 0   | 0   |  |  |  |  |

Bits 15:0 - YS[15:0] Y AGU Modulo Addressing Start Address bits

**Memory Organization** 

# 4.4.4.5 Y AGU Modulo Addressing End Register

Name: YMODEND Offset: 0x4E

| Bit    | 15       | 14  | 13  | 12  | 11   | 10  | 9   | 8   |  |  |  |  |  |
|--------|----------|-----|-----|-----|------|-----|-----|-----|--|--|--|--|--|
|        | YE[15:8] |     |     |     |      |     |     |     |  |  |  |  |  |
| Access | R/W      | R/W | R/W | R/W | R/W  | R/W | R/W | R/W |  |  |  |  |  |
| Reset  | 0        | 0   | 0   | 0   | 0    | 0   | 0   | 0   |  |  |  |  |  |
|        |          |     |     |     |      |     |     |     |  |  |  |  |  |
| Bit    | 7        | 6   | 5   | 4   | 3    | 2   | 1   | 0   |  |  |  |  |  |
|        |          |     |     | YE[ | 7:0] |     |     |     |  |  |  |  |  |
| Access | R/W      | R/W | R/W | R/W | R/W  | R/W | R/W | R/W |  |  |  |  |  |
| Reset  | 0        | 0   | 0   | 0   | 0    | 0   | 0   | 0   |  |  |  |  |  |

Bits 15:0 - YE[15:0] X AGU Modulo Addressing End Address bits

## 4.4.4.6 X AGU Bit-Reversed Addressing Control Register

Name: XBREV Offset: 0x50

| Bit    | 15   | 14  | 13       | 12  | 11   | 10  | 9   | 8   |  |  |  |  |
|--------|------|-----|----------|-----|------|-----|-----|-----|--|--|--|--|
|        | BREN |     | XB[14:8] |     |      |     |     |     |  |  |  |  |
| Access | R/W  | R/W | R/W      | R/W | R/W  | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0    | x   | x        | x   | x    | x   | x   | x   |  |  |  |  |
| Bit    | 7    | 6   | 5        | 4   | 3    | 2   | 1   | 0   |  |  |  |  |
|        |      |     |          | XB[ | 7:0] |     |     |     |  |  |  |  |
| Access | R/W  | R/W | R/W      | R/W | R/W  | R/W | R/W | R/W |  |  |  |  |
| Reset  | x    | X   | X        | X   | X    | X   | X   | X   |  |  |  |  |

Bit 15 - BREN Bit-Reversed Addressing (X AGU) Enable bit

| Value | Description                      |
|-------|----------------------------------|
| 1     | Bit-Reversed Addressing enabled  |
| 0     | Bit-Reversed Addressing disabled |

Bits 14:0 - XB[14:0] X AGU Bit-Reversed Modifier bits

#### 4.4.4.7 Start and End Address

The Modulo Addressing scheme requires that a starting and ending address be specified and loaded into the 16-bit Modulo Buffer Address registers: XMODSRT, XMODEND, YMODSRT and YMODEND.

Note: Y space Modulo Addressing EA calculations assume word-sized data (LSb of every EA is always clear).

The length of a circular buffer is not directly specified. It is determined by the difference between the corresponding start and end addresses. The maximum possible length of the circular buffer is 32K words (64 Kbytes).

#### 4.4.4.8 W Address Register Selection

The Modulo and Bit-Reversed Addressing Control register, MODCON, contains enable flags, as well as a W register field to specify the W Address registers. The XWM and YWM fields select the registers that operate with Modulo Addressing:

- If XWM = 1111, X RAGU and X WAGU Modulo Addressing is disabled
- If YWM = 1111, Y AGU Modulo Addressing is disabled

The X Address Space Pointer W (XWM) register, to which Modulo Addressing is to be applied, is stored in MODCON[3:0]. Modulo Addressing is enabled for X Data Space when XWM is set to any value other than '1111' and the XMODEN bit is set (MODCON[15]).

The Y Address Space Pointer W (YWM) register, to which Modulo Addressing is to be applied, is stored in MODCON[7:4]. Modulo Addressing is enabled for Y Data Space when YWM is set to any value other than '1111' and the YMODEN bit (MODCON[14]) is set.

Figure 4-11. Modulo Addressing Operation Example



#### 4.4.4.9 Modulo Addressing Applicability

Modulo Addressing can be applied to the Effective Address (EA) calculation associated with any W register. Address boundaries check for addresses equal to:

- · The upper boundary addresses for incrementing buffers
- · The lower boundary addresses for decrementing buffers

It is important to realize that the address boundaries check for addresses less than, or greater than, the upper (for incrementing buffers) and lower (for decrementing buffers) boundary addresses (not just equal to). Address changes can therefore, jump beyond boundaries and still be adjusted correctly.

**Note:** The modulo corrected Effective Address is written back to the register only when Pre-Modify or Post-Modify Addressing mode is used to compute the Effective Address. When an address offset (such as [W7 + W2]) is used, Modulo Addressing correction is performed, but the contents of the register remain unchanged.

## 4.5 Bit-Reversed Addressing

Bit-Reversed Addressing mode is intended to simplify data reordering for radix-2 FFT algorithms. It is supported by the X AGU for data writes only.

The modifier, which can be a constant value or register contents, is regarded as having its bit order reversed. The address source and destination are kept in normal order. Thus, the only operand requiring reversal is the modifier.

#### 4.5.1 Bit-Reversed Addressing Implementation

Bit-Reversed Addressing mode is enabled in any of these situations:

- BWMx bits (W register selection) in the MODCON register are any value other than '1111' (the stack cannot be accessed using Bit-Reversed Addressing)
- The BREN bit is set in the XBREV register
- · The addressing mode used is Register Indirect with Pre-Increment or Post-Increment

If the length of a bit-reversed buffer is  $M = 2^N$  bytes, the last 'N' bits of the data buffer start address must be zeros.

XB[14:0] are the Bit-Reversed Addressing modifier, or 'pivot point', which is typically a constant. In the case of an FFT computation, its value is equal to half of the FFT data buffer size.

**Note:** All bit-reversed EA calculations assume word-sized data (LSb of every EA is always clear). The XB value is scaled accordingly to generate compatible (byte) addresses.

When enabled, Bit-Reversed Addressing is executed only for Register Indirect with Pre-Increment or Post-Increment Addressing and word-sized data writes. It does not function for any other addressing mode or for byte-sized data and normal addresses are generated instead. When Bit-Reversed Addressing is active, the W Address Pointer is always

added to the address modifier (XB) and the offset associated with the Register Indirect Addressing mode is ignored. In addition, as word-sized data are a requirement, the LSb of the EA is ignored (and always clear).

**Note:** Modulo Addressing and Bit-Reversed Addressing can be enabled simultaneously using the same W register, but Bit-Reversed Addressing operation will always take precedence for data writes when enabled.

If Bit-Reversed Addressing has already been enabled by setting the BREN (XBREV[15]) bit, a write to the XBREV register should not be immediately followed by an indirect read operation using the W register that has been designated as the Bit-Reversed Pointer.

Figure 4-12. Bit-Reversed Addressing Example



Table 4-4. Bit-Reversed Addressing Sequence (16-Entry)

| Normal Address |    |            |    |         |    | E  | Bit-Rever  | sed Addr | ess     |
|----------------|----|------------|----|---------|----|----|------------|----------|---------|
| А3             | A2 | <b>A</b> 1 | A0 | Decimal | А3 | A2 | <b>A</b> 1 | A0       | Decimal |
| 0              | 0  | 0          | 0  | 0       | 0  | 0  | 0          | 0        | 0       |
| 0              | 0  | 0          | 1  | 1       | 1  | 0  | 0          | 0        | 8       |
| 0              | 0  | 1          | 0  | 2       | 0  | 1  | 0          | 0        | 4       |
| 0              | 0  | 1          | 1  | 3       | 1  | 1  | 0          | 0        | 12      |
| 0              | 1  | 0          | 0  | 4       | 0  | 0  | 1          | 0        | 2       |
| 0              | 1  | 0          | 1  | 5       | 1  | 0  | 1          | 0        | 10      |
| 0              | 1  | 1          | 0  | 6       | 0  | 1  | 1          | 0        | 6       |
| 0              | 1  | 1          | 1  | 7       | 1  | 1  | 1          | 0        | 14      |
| 1              | 0  | 0          | 0  | 8       | 0  | 0  | 0          | 1        | 1       |
| 1              | 0  | 0          | 1  | 9       | 1  | 0  | 0          | 1        | 9       |
| 1              | 0  | 1          | 0  | 10      | 0  | 1  | 0          | 1        | 5       |
| 1              | 0  | 1          | 1  | 11      | 1  | 1  | 0          | 1        | 13      |
| 1              | 1  | 0          | 0  | 12      | 0  | 0  | 1          | 1        | 3       |
| 1              | 1  | 0          | 1  | 13      | 1  | 0  | 1          | 1        | 11      |
| 1              | 1  | 1          | 0  | 14      | 0  | 1  | 1          | 1        | 7       |
| 1              | 1  | 1          | 1  | 15      | 1  | 1  | 1          | 1        | 15      |

## 4.6 Interfacing Program and Data Memory Spaces

The dsPIC33CK256MC506 family architecture uses a 24-bit wide Program Space (PS) and a 16-bit wide Data Space (DS). The architecture is also a modified Harvard scheme, meaning that data can also be present in the Program Space. To use these data successfully, they must be accessed in a way that preserves the alignment of information in both spaces.

Aside from normal execution, the architecture of the dsPIC33CK256MC506 family devices provides two methods by which Program Space can be accessed during operation:

- · Using table instructions to access individual bytes or words anywhere in the Program Space
- · Remapping a portion of the Program Space into the Data Space (Program Space Visibility)

Table instructions allow an application to read or write to small areas of the program memory. This capability makes the method ideal for accessing data tables that need to be updated periodically. It also allows access to all bytes of the program word. The remapping method allows an application to access a large block of data on a read-only basis, which is ideal for look-ups from a large table of static data. The application can only access the least significant word of the program word.

**Table 4-5. Program Space Address Construction** 

| Access Type            | Access        |                               | Program      | Space Ad | dress     |     |  |  |
|------------------------|---------------|-------------------------------|--------------|----------|-----------|-----|--|--|
| Access Type            | Space         | [23]                          | [22:16]      | [15]     | [14:1]    | [0] |  |  |
| Instruction Access     | User          | 0                             |              | PC[22:1] |           | 0   |  |  |
| (Code Execution)       |               | 0xxx xxxx xxxx xxxx xxxx xxx0 |              |          |           |     |  |  |
| TBLRD/TBLWT            | User          | TBLPAG[7:0] Data EA[15:0]     |              |          |           |     |  |  |
| (Byte/Word Read/Write) |               | (                             | Oxxx xxxx xx | xx xxxx  | xxxx xxxx |     |  |  |
|                        | Configuration | TBLPAG[7:0] Data EA[15:0]     |              |          |           |     |  |  |
|                        |               | 1                             | lxxx xxxx xx | xx xxxx  | xxxx xxxx |     |  |  |

Figure 4-13. Data Access from Program Space Address Generation



- **Note 1:** The Least Significant bit (LSb) of Program Space addresses is always fixed as '0' to maintain word alignment of data in the Program and Data Spaces.
  - **2:** Table operations are not required to be word-aligned. Table Read operations are permitted in the configuration memory space.

## 4.6.1 Data Access from Program Memory Using Table Instructions

The TBLRDL and TBLWTL instructions offer a direct method of reading or writing the lower word of any address within the Program Space without going through Data Space. The TBLRDH and TBLWTH instructions are the only method to read or write the upper eight bits of a Program Space word as data.

The PC is incremented by two for each successive 24-bit program word. This allows program memory addresses to directly map to Data Space addresses. Program memory can thus be regarded as two 16-bit wide word address spaces, residing side by side, each with the same address range. TBLRDL and TBLWTL access the space that contains the least significant data word. TBLRDH and TBLWTH access the space that contains the upper data byte.

Two table instructions are provided to move byte or word-sized (16-bit) data to and from Program Space. Both function as either byte or word operations.

- TBLRDL (Table Read Low):
  - In Word mode, this instruction maps the lower word of the Program Space location (P[15:0]) to a data address (D[15:0])
  - In Byte mode, either the upper or lower byte of the lower program word is mapped to the lower byte of a data address. The upper byte is selected when Byte Select is '1'; the lower byte is selected when it is '0'.
- TBLRDH (Table Read High):
  - In Word mode, this instruction maps the entire upper word of a program address (P[23:16]) to a data address. The 'phantom' byte (D[15:8]) is always '0'.
  - In Byte mode, this instruction maps the upper or lower byte of the program word to D[7:0] of the data address in the TBLRDL instruction. The data is always '0' when the upper 'phantom' byte is selected (Byte Select = 1).

In a similar fashion, two table instructions, TBLWTH and TBLWTL, are used to write individual bytes or words to a Program Space address. The details of their operation are explained in 5. Flash Program Memory.

For all table operations, the area of program memory space to be accessed is determined by the Table Page register (TBLPAG). TBLPAG covers the entire program memory space of the device, including user application and configuration spaces. When TBLPAG[7] = 0, the table page is located in the user memory space. When TBLPAG[7] = 1, the page is located in configuration space.

Figure 4-14. Accessing Program Memory with Table Instructions



## 5. Flash Program Memory

**Note:** This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "**Flash Programming**" (www.microchip.com/DS70000609) in the "dsPIC33/PIC24 Family Reference Manual".

The dsPIC33CK256MC506 family devices contain internal Flash program memory for storing and executing application code. The memory is readable, writable and erasable during normal operation over the entire V<sub>DD</sub> range.

Flash memory can be programmed in three ways:

- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) programming capability
- Enhanced In-Circuit Serial Programming (Enhanced ICSP)
- Run-Time Self-Programming (RTSP)

ICSP allows for a dsPIC33CK256MC506 family device to be serially programmed while in the end application circuit. This is done with a Programming Clock and Programming Data (PGCx/PGDx) line, and three other lines for power ( $V_{DD}$ ), ground ( $V_{SS}$ ) and Master Clear ( $\overline{MCLR}$ ). This allows customers to manufacture boards with unprogrammed devices and then program the device just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed.

Enhanced In-Circuit Serial Programming uses an on-board bootloader, known as the Programming Executive, to manage the programming process. Using an SPI data frame format, the Programming Executive can erase, program and verify program memory. For more information on Enhanced ICSP, see the device programming specification.

RTSP is accomplished using TBLRD (Table Read) and TBLWT (Table Write) instructions. With RTSP, the user application can write program memory data by double program memory words or by blocks ('rows') of 128 instructions (256 addressable bytes). RTSP can erase program memory in blocks or 'pages' of 1024 instructions (2048 addressable bytes) at a time.

# 5.1 Table Instructions and Flash Programming

Regardless of the method used, all programming of Flash memory is done with the Table Read and Table Write instructions. These allow direct read and write access to the program memory space from the data memory while the device is in normal operating mode. The 24-bit target address in the program memory is formed using bits[7:0] of the TBLPAG register and the Effective Address (EA) from a W register, specified in the table instruction, as shown in Figure 5-1. The TBLRDL and TBLWTL instructions are used to read or write to bits[15:0] of program memory. TBLRDL and TBLWTL can access program memory in both Word and Byte modes. The TBLRDH and TBLWTH instructions are used to read or write to bits[23:16] of program memory. TBLRDH and TBLWTH can also access program memory in Word or Byte mode.

Figure 5-1. Addressing for Table Registers



### 5.2 RTSP Operation

RTSP allows the user application to program one double instruction word or one row at a time. The double instruction word write blocks and single row write blocks are edge-aligned, from the beginning of program memory, on boundaries of one double instruction word and 64 double instruction words, respectively.

The basic sequence for RTSP programming is to first load two 24-bit instructions into the NVM write latches found in configuration memory space. Refer to Figure 4-1 through Figure 4-3 for write latch addresses. Then, the WR bit in the NVMCON register is set to initiate the write process. The processor stalls (waits) until the programming operation is finished. The WR bit is automatically cleared when the operation is finished.

Double instruction word writes are performed by manually loading both write latches, using <code>TBLWTL</code> and <code>TBLWTH</code> instructions, and then initiating the NVM write while the NVMOPx bits are set to '0x1'. The program space destination address is defined by the NVMADR/U registers.

Row programming is performed by first loading 128 instructions into data RAM and then loading the address of the first instruction in that row into the NVMSRCADRL/H registers. Once the write has been initiated, the device will automatically load two instructions into the write latches and write them to the program space destination address defined by the NVMADR/U registers.

The operation will increment the NVMSRCADRL/H and the NVMADR/U registers until all double instruction words have been programmed.

The RPDF bit (NVMCON[9]) selects the format of the stored data in RAM to be either compressed or uncompressed. See Figure 5-2 for data formatting.

Compressed data help to reduce the amount of required RAM by using the upper byte of the second word for the MSB of the second instruction.

All erase and program operations may optionally use the NVM interrupt to signal the successful completion of the operation.

Figure 5-2. Uncompressed/Compressed Format



**UNCOMPRESSED FORMAT (RPDF = 0)** 



**COMPRESSED FORMAT (RPDF = 1)** 

### Example 5-1. Flash Write/Read

```
//Sample code for writing 0x123456 to address locations 0x10000 / 10002
NVMCON = 0 \times 4001:
TBLPAG = 0 \times FA;
NVMADR = 0 \times 0000;
                                  // write latch upper address
                                  // set target write address of general segment
NVMADRU = 0x0001;
 _builtin_tblwtl(0, 0x3456);
_builtin_tblwth (0,0x12);
                                 // load write latches
  builtin tblwtl(2, 0x3456);
                                 // load write latches
  builtin tblwth (2,0x12);
asm volatile ("disi #5");
  _builtin_write_NVM();
\overline{\text{while}}(\overline{\text{WR}} == 1);
////////Flash Read////////////
//Sample code to read the Flash content of address 0x10000
// readDataL/ readDataH variables need to defined
TBLPAG = 0 \times 0001;
readDataL = __builtin_tblrdl(0x0000);
readDataH = __builtin_tblrdh(0x0000);
```

## 5.3 Error Correcting Code (ECC)

In order to improve program memory performance and durability, the devices include Error Correcting Code functionality (ECC) as an integral part of the Flash memory controller. ECC can determine the presence of single bit errors in program data, including which bit is in error, and correct the data automatically without user intervention. ECC cannot be disabled.

When data are written to program memory, ECC generates a 7-bit Hamming code parity value for every two (24-bit) instruction words. The data are stored in blocks of 48 data bits and seven parity bits; parity data are not memory-mapped and are inaccessible. When the data are read back, the ECC calculates the parity on them and compares it to the previously stored parity value. If a parity mismatch occurs, there are two possible outcomes:

- Single bit error has occurred and has been automatically corrected on read-back.
- · Double-bit error has occurred and the read data are not changed.

Single bit error occurrence can be identified by the state of the ECCSBEIF (IFS0[13]) bit. An interrupt can be generated when the corresponding interrupt enable bit is set, ECCSBEIE (IEC0[13]). The ECCSTATL register contains the parity information for single bit errors. The SECOUT[7:0] bit field contains the expected calculated SEC parity and the SECIN[7:0] bits contain the actual value from a Flash read operation. The SECSYNDx bits (ECCSTATH[7:0]) indicate the bit position of the single bit error within the 48-bit pair of instruction words. When no error is present, SECINx equals SECOUTx and SECSYNDx is zero. The ECCSTATL and ECCSTATH registers will only update and be valid when an error has occurred, or when including Fault injection is enabled and an ECCADDR match occurs.

Double-bit errors result in a generic hard trap. The ECCDBE bit (INTCON4[1]) will be set to identify the source of the hard trap. If no Interrupt Service Routine is implemented for the hard trap, a device Reset will also occur. The ECCSTATH register contains double-bit error status information. The DEDOUT bit is the expected calculated DED parity and DEDIN is the actual value from a Flash read operation. When no error is present, DEDIN equals DEDOUT.

### 5.4 ECC Fault Injection

To test Fault handling, an EEC error can be generated. Both single and double-bit errors can be generated in both the read and write data paths. Read path Fault injection first reads the Flash data and then modifies them prior to entering the ECC logic. Write path Fault injection modifies the actual data prior to them being written into the target Flash and will cause an EEC error on a subsequent Flash read. The following procedure is used to inject a Fault:

- 1. Load Flash target address into the ECCADDR register.
- 2. Select 1st Fault bit determined by FLT1PTRx (ECCCONH[7:0]). The target bit is inverted to create the Fault.
- 3. If a double Fault is desired, select the 2nd Fault bit determined by FLT2PTRx (ECCCONH[15:8]); otherwise, set to all '1's.
- 4. Write the NVMKEY unlock sequence.
- 5. Enable the ECC Fault injection logic by setting the FLTINJ bit (ECCCONL[0]).
- 6. Perform a read or write to the Flash target address.

# 5.5 Flash OTP by ICSP™ Write Inhibit

ICSP Write Inhibit is an access restriction feature, that when activated, restricts all of Flash memory. Once activated, ICSP Write Inhibit permanently prevents ICSP Flash programming and erase operations, and cannot be deactivated. This feature is intended to prevent alteration of Flash memory contents, with behavior similar to One-Time-Programmable (OTP) devices.

RTSP, including erase and programming operations, is not restricted when ICSP Write Inhibit is activated; however, code to perform these actions must be programmed into the device before ICSP Write Inhibit is activated. This allows for a bootloader-type application to alter Flash contents with ICSP Write Inhibit activated.

Entry into ICSP and Enhanced ICSP modes is not affected by ICSP Write Inhibit. In these modes, it will continue to be possible to read configuration memory space and any user memory space regions which are not code-protected. With ICSP writes inhibited, an attempt to set WR (NVMCON[15]) = 1 will maintain WR = 0, and instead, set WRERR (NVMCON[13]) = 1. All Enhanced ICSP erase and programming commands will have no effect with self-checked programming commands returning a FAIL response opcode (PASS if the destination already exactly matched the requested programming data).

Once ICSP Write Inhibit is activated, it is not possible for a device executing in Debug mode to erase/write Flash, nor can a debug tool switch the device to Production mode. ICSP Write Inhibit should therefore only be activated on devices programmed for production.

### 5.5.1 Activating Flash OTP by ISCP Write Inhibit

Note: It is not possible to deactivate ICSP Write Inhibit.

ICSP Write Inhibit is activated by executing a pair of NVMCON double-word programming commands to save two 16-bit activation values in the configuration memory space. The target NVM addresses and values required for activation are shown in Table 5-1. Once both addresses contain their activation values, ICSP Write Inhibit will take permanent effect on the next device Reset.

Only the lower 16 data bits stored at the activation addresses are evaluated; the upper eight bits and second 24-bit word written by the double-word programming should be written as '0's. The addresses can be programmed in any order and also during separate ICSP/Enhanced ICSP/RTSP sessions, but any attempt to program an incorrect 16-bit value or use a row programming operation to program the values will be aborted without altering the existing data.

Table 5-1. ICSP™ Write Inhibit Activation Addresses and Data

|              | Configuration Memory Address | ICSP™ Write Inhibit Activation<br>Value |
|--------------|------------------------------|-----------------------------------------|
| Write Lock 1 | 0x801028                     | 0x006D63                                |
| Write Lock 2 | 0x80102C                     | 0x006870                                |

**Flash Program Memory** 

## 5.6 Program Flash Memory Control Registers

Six SFRs are used to write and erase the Program Flash Memory: NVMCON, NVMKEY, NVMADR/U and NVMSRCADRL/H.

The NVMCON register selects the operation to be performed (page erase, word/row program) and initiates the program or erase cycle.

NVMKEY is a write-only register that is used for write protection. To start a programming or erase sequence, the user application must consecutively write 0x55 and 0xAA to the NVMKEY register. There are two NVM Address registers: NVMADRU and NVMADR. These two registers, when concatenated, form the 24-bit Effective Address (EA) of the selected word/row for programming operations, or the selected page for erase operations. The NVMADRU register is used to hold the lower 16 bits of the EA.

For row programming operation, data to be written to Program Flash Memory are written into data memory space (RAM) at an address defined by the NVMSRCADRL/H register pair (location of first element in row programming data).

**Flash Program Memory** 

# 5.6.1 NVM Control Registers

| Offset | Name         | Bit Pos. | 7              | 6               | 5     | 4       | 3          | 2 | 1    | 0     |  |  |
|--------|--------------|----------|----------------|-----------------|-------|---------|------------|---|------|-------|--|--|
| 0x08D0 | NVMCON       | 15:8     | WR             | WREN            | WRERR | NVMSIDL |            |   | RPDF | URERR |  |  |
| UXUODU | NVIVICON     | 7:0      |                |                 |       |         | NVMOP[3:0] |   |      |       |  |  |
| 0x08D2 | NVMADR       | 15:8     |                | NVMADR[15:8]    |       |         |            |   |      |       |  |  |
| UXUODZ | INVIVIADR    | 7:0      |                | NVMADR[7:0]     |       |         |            |   |      |       |  |  |
| 0x08D4 | NVMADRU      | 15:8     |                |                 |       |         |            |   |      |       |  |  |
| UXU0D4 | INVINADRU    | 7:0      | NVMADRU[23:16] |                 |       |         |            |   |      |       |  |  |
| 0x08D6 | NVMKEY       | 15:8     |                |                 |       |         |            |   |      |       |  |  |
| UXUODO |              | 7:0      | NVMKEY[7:0]    |                 |       |         |            |   |      |       |  |  |
| 0x08D8 | NVMSRCADRL   | 15:8     |                | NVMSRCADR[15:8] |       |         |            |   |      |       |  |  |
| UXU8D8 | NVIVISKCADKL | 7:0      |                | NVMSRCADR[7:0]  |       |         |            |   |      |       |  |  |
| 0x08DA | NVMSRCADRH   | 15:8     |                |                 |       |         |            |   |      |       |  |  |
| UXU8DA | NVIVISRCADRH | 7:0      |                |                 |       | NVMSRC  | ADR[23:16] |   |      |       |  |  |

### 5.6.1.1 Nonvolatile Memory (NVM) Control Register

Name: NVMCON Offset: 0x8D0

#### Notes:

- 1. These bits can only be reset on a POR.
- 2. If this bit is set, there will be minimal power savings (I<sub>IDLE</sub>), and upon exiting Idle mode, there is a delay (T<sub>VREG</sub>) before Flash memory becomes operational.
- 3. All other combinations of NVMOP[3:0] are unimplemented.
- 4. Execution of the PWRSAV instruction is ignored while any of the NVM operations are in progress.
- 5. Two adjacent words on a 4-word boundary are programmed during execution of this operation.

### Legend: C = Clearable bit; SO = Settable Only bit

| Bit    | 15   | 14   | 13    | 12      | 11  | 10   | 9      | 8     |
|--------|------|------|-------|---------|-----|------|--------|-------|
|        | WR   | WREN | WRERR | NVMSIDL |     |      | RPDF   | URERR |
| Access | R/SO | R/W  | R/C   | R/W     |     |      | R/W    | R/C   |
| Reset  | 0    | 0    | 0     | 0       |     |      | 0      | 0     |
|        |      |      |       |         |     |      |        |       |
| Bit    | 7    | 6    | 5     | 4       | 3   | 2    | 1      | 0     |
|        |      |      |       |         |     | NVMC | P[3:0] |       |
| Access |      |      |       |         | R/W | R/W  | R/W    | R/W   |
| Reset  |      |      |       |         | 0   | 0    | 0      | 0     |

### Bit 15 - WR Write Control bit(1)

| Value | Description                                                                                             |
|-------|---------------------------------------------------------------------------------------------------------|
| 1     | Initiates a Flash memory program or erase operation; the operation is self-timed and the bit is cleared |
|       | by hardware once the operation is complete                                                              |
| 0     | Program or erase operation is complete and inactive                                                     |

#### Bit 14 - WREN Write Enable bit(1)

| DIC 1-7 | Dit 14 WILLIA WILLO Ellablo bit         |  |  |  |  |  |  |  |
|---------|-----------------------------------------|--|--|--|--|--|--|--|
| Value   | Description                             |  |  |  |  |  |  |  |
| 1       | Enables Flash program/erase operations  |  |  |  |  |  |  |  |
| 0       | Inhibits Flash program/erase operations |  |  |  |  |  |  |  |

### Bit 13 - WRERR Write Sequence Error Flag bit(1)

| Value | Description                                                                                          |
|-------|------------------------------------------------------------------------------------------------------|
| 1     | An improper program or erase sequence attempt, or termination has occurred (bit is set automatically |
|       | on any set attempt of the WR bit)                                                                    |
| 0     | The program or erase operation completed normally                                                    |

### Bit 12 - NVMSIDL NVM Stop in Idle Control bit(2)

| Value | Description                                                     |
|-------|-----------------------------------------------------------------|
| 1     | Flash voltage regulator goes into Standby mode during Idle mode |
| 0     | Flash voltage regulator is active during Idle mode              |

### Bit 9 - RPDF Row Programming Data Format bit

| Value | Description                                             |
|-------|---------------------------------------------------------|
| 1     | Row data to be stored in RAM are in compressed format   |
| 0     | Row data to be stored in RAM are in uncompressed format |

### Bit 8 - URERR Row Programming Data Underrun Error bit

| Value | Description                                             |
|-------|---------------------------------------------------------|
| 1     | Indicates row programming operation has been terminated |
| 0     | No data underrun error is detected                      |

**Flash Program Memory** 

# Bits 3:0 – NVMOP[3:0] NVM Operation Select bits<sup>(1,3,4)</sup>

| Value | Description                                 |
|-------|---------------------------------------------|
| 1111  | Reserved                                    |
| 1110  | User memory bulk erase operation            |
| 1101  | Reserved                                    |
| 1100  | Reserved                                    |
| 1011  | Reserved                                    |
| 1010  | Reserved                                    |
| 1001  | Reserved                                    |
| 1000  | Reserved                                    |
| 0111  | Reserved                                    |
| 0101  | Reserved                                    |
| 0100  | Reserved                                    |
| 0011  | Memory page erase operation                 |
| 0010  | Memory row program operation                |
| 0001  | Memory double-word operation <sup>(5)</sup> |
| 0000  | Reserved                                    |

**Flash Program Memory** 

#### 5.6.1.2 **Nonvolatile Memory Lower Address Register**

Name: **NVMADR** Offset: 0x8D2

**Legend:** x = Bit is unknown

| Bit    | 15           | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |  |
|--------|--------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|
|        | NVMADR[15:8] |     |     |     |     |     |     |     |  |  |  |
| Access | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | x            | x   | x   | x   | x   | x   | x   | x   |  |  |  |
|        |              |     |     |     |     |     |     |     |  |  |  |
| Bit    | 7            | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |
|        | NVMADR[7:0]  |     |     |     |     |     |     |     |  |  |  |
| Access | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | X            | x   | x   | x   | x   | x   | x   | x   |  |  |  |

Bits 15:0 - NVMADR[15:0] Nonvolatile Memory Lower Write Address bits

Selects the lower 16 bits of the location to program or erase in Program Flash Memory. This register may be read or written to by the user application.

**Datasheet** 

**Flash Program Memory** 

### 5.6.1.3 Nonvolatile Memory Upper Address Register

Name: NVMADRU Offset: 0x8D4

**Legend:** x = Bit is unknown

| Bit             | 15             | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |
|-----------------|----------------|-----|-----|-----|-----|-----|-----|-----|--|
| Access<br>Reset |                |     |     |     |     | I   |     |     |  |
| Bit             | 7              | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|                 | NVMADRU[23:16] |     |     |     |     |     |     |     |  |
| Access          | R/W            | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset           | Х              | X   | X   | X   | X   | X   | X   | X   |  |

Bits 7:0 - NVMADRU[23:16] Nonvolatile Memory Upper Write Address bits

Selects the upper 8 bits of the location to program or erase in Program Flash Memory. This register may be read or written to by the user application.

Flash Program Memory

# 5.6.1.4 Nonvolatile Memory Key Register

Name: NVMKEY Offset: 0x8D6

| Bit    | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|--------|----|----|----|----|----|----|---|---|
|        |    |    |    |    |    |    |   |   |
| Access |    |    |    |    |    |    |   |   |

Access Reset

| Bit    | 7           | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|--------|-------------|---|---|---|---|---|---|---|--|--|
|        | NVMKEY[7:0] |   |   |   |   |   |   |   |  |  |
| Access | W           | W | W | W | W | W | W | W |  |  |
| Reset  | 0           | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |

Bits 7:0 - NVMKEY[7:0] NVM Key Register bits (write-only)

**Flash Program Memory** 

### 5.6.1.5 NVM Source Data Address Register Low

Name: NVMSRCADRL

Offset: 0x8D8

| Bit    | 15              | 14  | 13  | 12     | 11       | 10  | 9   | 8   |  |  |  |  |
|--------|-----------------|-----|-----|--------|----------|-----|-----|-----|--|--|--|--|
|        | NVMSRCADR[15:8] |     |     |        |          |     |     |     |  |  |  |  |
| Access | R/W             | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0               | 0   | 0   | 0      | 0        | 0   | 0   | 0   |  |  |  |  |
|        |                 |     |     |        |          |     |     |     |  |  |  |  |
| Bit    | 7               | 6   | 5   | 4      | 3        | 2   | 1   | 0   |  |  |  |  |
|        |                 |     |     | NVMSRC | ADR[7:0] |     |     |     |  |  |  |  |
| Access | R/W             | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0               | 0   | 0   | 0      | 0        | 0   | 0   | 0   |  |  |  |  |

### Bits 15:0 - NVMSRCADR[15:0] NVM Source Data Address bits

The RAM address of the data to be programmed into Flash when the NVMOP[3:0] bits are set to row programming.

**Flash Program Memory** 

#### 5.6.1.6 **NVM Source Data Address Register High**

Name: **NVMSRCADRH** 

Offset: 0x8DA

| Bit    | 15               | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |  |
|--------|------------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|
| Access |                  |     |     |     |     |     |     |     |  |  |  |
| Reset  |                  |     |     |     |     |     |     |     |  |  |  |
| Bit    | 7                | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |
|        | NVMSRCADR[23:16] |     |     |     |     |     |     |     |  |  |  |
| Access | R/W              | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | 0                | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |

Bits 7:0 - NVMSRCADR[23:16] NVM Source Data Address bits

The RAM address of the data to be programmed into Flash when the NVMOP[3:0] bits are set to row programming.

# 5.7 ECC Control Registers

| Offset | Name      | Bit Pos. | 7              | 6               | 5 | 4     | 3       | 2 | 1      | 0      |  |  |
|--------|-----------|----------|----------------|-----------------|---|-------|---------|---|--------|--------|--|--|
| 0xF0   | ECCCONL   | 15:8     |                |                 |   |       |         |   |        |        |  |  |
| UXFU   |           | 7:0      |                |                 |   |       |         |   |        | FLTINJ |  |  |
| 0xF2   | ECCCONH   | 15:8     |                |                 |   | FLT2P | TR[7:0] |   |        |        |  |  |
| UXFZ   | ECCCONH   | 7:0      |                | FLT1PTR[7:0]    |   |       |         |   |        |        |  |  |
| 0xF4   | ECCADDRL  | 15:8     | ECCADDRL[15:8] |                 |   |       |         |   |        |        |  |  |
| UXF4   | ECCADDRL  | 7:0      | ECCADDRL[7:0]  |                 |   |       |         |   |        |        |  |  |
| 0xF6   | ECCADDRH  | 15:8     |                |                 |   |       |         |   |        |        |  |  |
| UXFO   | ECCADDRII | 7:0      |                | ECCADDRH[23:16] |   |       |         |   |        |        |  |  |
| 0xF8   | ECCSTATL  | 15:8     |                |                 |   | SECO  | UT[7:0] |   |        |        |  |  |
| UXFO   | ECCSTATE  | 7:0      |                |                 |   | SECI  | N[7:0]  |   |        |        |  |  |
| 0xFA   | ECCSTATU  | 15:8     |                |                 |   |       |         |   | DEDOUT | DEDIN  |  |  |
| UXFA   | ECCSTATH  | 7:0      |                |                 |   | SYN   | D[7:0]  |   | -      |        |  |  |

**Flash Program Memory** 

# 5.7.1 ECC Fault Injection Configuration Register Low

Name: ECCCONL Offset: 0x0F0



Bit 0 - FLTINJ Fault Injection Sequence Enable bit

| Value | Description |
|-------|-------------|
| 1     | Enabled     |
| 0     | Disabled    |

**Datasheet** 

# 5.7.2 ECC Fault Injection Configuration Register High

Name: ECCCONH Offset: 0x0F2

| Bit    | 15           | 14  | 13  | 12    | 11      | 10  | 9   | 8   |  |  |  |  |
|--------|--------------|-----|-----|-------|---------|-----|-----|-----|--|--|--|--|
|        | FLT2PTR[7:0] |     |     |       |         |     |     |     |  |  |  |  |
| Access | R/W          | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0            | 0   | 0   | 0     | 0       | 0   | 0   | 0   |  |  |  |  |
|        |              |     |     |       |         |     |     |     |  |  |  |  |
| Bit    | 7            | 6   | 5   | 4     | 3       | 2   | 1   | 0   |  |  |  |  |
|        |              |     |     | FLT1P | TR[7:0] |     |     |     |  |  |  |  |
| Access | R/W          | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0            | 0   | 0   | 0     | 0       | 0   | 0   | 0   |  |  |  |  |

### Bits 15:8 - FLT2PTR[7:0] ECC Fault Injection Bit Pointer 2 bits

| Value             | Description                                                       |
|-------------------|-------------------------------------------------------------------|
| 11111111-00111000 | No Fault injection occurs                                         |
| 00110111          | Fault injection (bit inversion) occurs on bit 55 of ECC bit order |
|                   |                                                                   |
| 0000001           | Fault injection (bit inversion) occurs on bit 1 of ECC bit order  |
| 0000000           | Fault injection (bit inversion) occurs on bit 0 of ECC bit order  |

Bits 7:0 - FLT1PTR[7:0] ECC Fault Injection Bit Pointer 1 bits

| Value             | Description                                       |
|-------------------|---------------------------------------------------|
| 11111111-00111000 | No Fault injection occurs                         |
| 00110111          | Fault injection occurs on bit 55 of ECC bit order |
|                   |                                                   |
| 0000001           | Fault injection occurs on bit 1 of ECC bit order  |
| 0000000           | Fault injection occurs on bit 0 of ECC bit order  |

**Flash Program Memory** 

# 5.7.3 ECC Fault Inject Address Compare Register Low

Name: ECCADDRL Offset: 0x0F4

| Bit    | 15             | 14  | 13  | 12     | 11       | 10  | 9   | 8   |  |  |  |
|--------|----------------|-----|-----|--------|----------|-----|-----|-----|--|--|--|
|        | ECCADDRL[15:8] |     |     |        |          |     |     |     |  |  |  |
| Access | R/W            | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |  |  |  |
| Reset  | 0              | 0   | 0   | 0      | 0        | 0   | 0   | 0   |  |  |  |
|        |                |     |     |        |          |     |     |     |  |  |  |
| Bit    | 7              | 6   | 5   | 4      | 3        | 2   | 1   | 0   |  |  |  |
|        |                |     |     | ECCADI | DRL[7:0] |     |     |     |  |  |  |
| Access | R/W            | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |  |  |  |
| Reset  | 0              | 0   | 0   | 0      | 0        | 0   | 0   | 0   |  |  |  |

Bits 15:0 - ECCADDRL[15:0] ECC Fault Injection NVM Address Match Compare bits

**Flash Program Memory** 

# 5.7.4 ECC Fault Inject Address Compare Register High

Name: ECCADDRH Offset: 0x0F6

| Bit             | 15              | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |  |
|-----------------|-----------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|
| Access<br>Reset |                 |     |     |     |     |     |     |     |  |  |  |
| Bit             | 7               | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |
|                 | ECCADDRH[23:16] |     |     |     |     |     |     |     |  |  |  |
| Access          | R/W             | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset           | 0               | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |

Bits 7:0 - ECCADDRH[23:16] ECC Fault Injection NVM Address Match Compare bits

**Flash Program Memory** 

## 5.7.5 ECC System Status Display Register Low

Name: ECCSTATL Offset: 0x0F8

| Bit    | 15          | 14  | 13  | 12   | 11     | 10  | 9   | 8   |  |  |  |  |
|--------|-------------|-----|-----|------|--------|-----|-----|-----|--|--|--|--|
|        | SECOUT[7:0] |     |     |      |        |     |     |     |  |  |  |  |
| Access | R/W         | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0           | 0   | 0   | 0    | 0      | 0   | 0   | 0   |  |  |  |  |
|        |             |     |     |      |        |     |     |     |  |  |  |  |
| Bit    | 7           | 6   | 5   | 4    | 3      | 2   | 1   | 0   |  |  |  |  |
|        |             |     |     | SECI | N[7:0] |     |     |     |  |  |  |  |
| Access | R/W         | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0           | 0   | 0   | 0    | 0      | 0   | 0   | 0   |  |  |  |  |

Bits 15:8 - SECOUT[7:0] Calculated Single Error Correction Parity Value bits

**Bits 7:0 – SECIN[7:0]** Read Single Error Correction Parity Value bits SECIN[7:0] bits are the actual parity value of a Flash read operation.

**Flash Program Memory** 

## 5.7.6 ECC System Status Display Register High

Name: ECCSTATH Offset: 0x0FA

| Bit    | 15  | 14  | 13  | 12   | 11     | 10  | 9      | 8     |
|--------|-----|-----|-----|------|--------|-----|--------|-------|
|        |     |     |     |      |        |     | DEDOUT | DEDIN |
| Access |     |     |     |      |        |     | R/W    | R/W   |
| Reset  |     |     |     |      |        |     | 0      | 0     |
|        |     |     |     |      |        |     |        |       |
| Bit    | 7   | 6   | 5   | 4    | 3      | 2   | 1      | 0     |
|        |     |     |     | SYNI | D[7:0] |     |        |       |
| Access | R/W | R/W | R/W | R/W  | R/W    | R/W | R/W    | R/W   |
| Reset  | 0   | 0   | 0   | 0    | 0      | 0   | 0      | 0     |

Bit 9 – DEDOUT Calculated Dual Bit Error Detection Parity bit

**Bit 8 – DEDIN** Read Dual Bit Error Detection Parity bit DEDIN is the actual parity value of a Flash read operation.

**Bits 7:0 – SYND[7:0]** Calculated ECC Syndrome Value bits Indicates the bit location that contains the error.

### 6. Resets

**Note:** This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Reset" (www.microchip.com/DS70602) in the "dsPIC33/PIC24 Family Reference Manual".

The Reset module combines all Reset sources and controls the device Master Reset Signal, SYSRST. The following is a list of device Reset sources:

- · POR: Power-on Reset
- · BOR: Brown-out Reset
- MCLR: Master Clear Pin Reset
- SWR: RESET Instruction
- · WDTO: Watchdog Timer Time-out Reset
- · CM: Configuration Mismatch Reset
- TRAPR: Trap Conflict Reset
- · IOPUWR: Illegal Condition Device Reset
  - Illegal Opcode Reset
  - Uninitialized W Register Reset
  - Security Reset

A simplified block diagram of the Reset module is shown in Figure 6-1

Figure 6-1. Master Reset System Block Diagram



Any active source of Reset will make the SYSRST signal active. On system Reset, some of the registers associated with the CPU and peripherals are forced to a known Reset state, and some are unaffected.

Note: Refer to the specific peripheral section or 4. Memory Organization of this data sheet for register Reset states.

All types of device Reset set a corresponding status bit in the RCON register to indicate the type of Reset.

A POR clears all the bits, except for the BOR and POR bits (RCON[1:0]) that are set. The user application can set or clear any bit, at any time, during code execution. The RCON bits only serve as status bits. Setting a particular Reset status bit in software does not cause a device Reset to occur.

The RCON register also has other bits associated with the Watchdog Timer and device power-saving states. The function of these bits is discussed in other sections of this manual.

Resets

**Note:** The status bits in the RCON register should be cleared after they are read so that the next RCON register value after a device Reset is meaningful.

For all Resets, the default clock source is determined by the FNOSC[2:0] bits in the FOSCSEL Configuration register. The value of the FNOSCx bits is loaded into the NOSC[2:0] (OSCCON[10:8]) bits on Reset, which in turn, initializes the system clock.

### 6.1 Reset Resources

Many useful resources are provided on the main product page of the Microchip website for the devices listed in this data sheet. This product page contains the latest updates and additional information.

#### 6.2 **Reset Control Register**

Name: RCON(1) Offset: 0xF80

#### Note:

All of the Reset status bits can be set or cleared in software. Setting one of these bits in software does not cause a device Reset.

| Bit    | 15    | 14     | 13 | 12   | 11    | 10   | 9   | 8     |
|--------|-------|--------|----|------|-------|------|-----|-------|
|        | TRAPR | IOPUWR |    |      |       |      | CM  | VREGS |
| Access | R/W   | R/W    |    |      |       |      | R/W | R/W   |
| Reset  | 0     | 0      |    |      |       |      | 0   | 0     |
|        |       |        |    |      |       |      |     |       |
| Bit    | 7     | 6      | 5  | 4    | 3     | 2    | 1   | 0     |
|        | EXTR  | SWR    |    | WDTO | SLEEP | IDLE | BOR | POR   |
| Access | R/W   | R/W    |    | R/W  | R/W   | R/W  | R/W | R/W   |
| Reset  | 0     | 0      |    | 0    | 0     | 0    | 1   | 1     |

### Bit 15 - TRAPR Trap Reset Flag bit

| Value | Description                            |
|-------|----------------------------------------|
| 1     | A Trap Conflict Reset has occurred     |
| 0     | A Trap Conflict Reset has not occurred |

### Bit 14 - IOPUWR Illegal Opcode or Uninitialized W Register Access Reset Flag bit

| Value | Description                                                                                       |
|-------|---------------------------------------------------------------------------------------------------|
| 1     | An Illegal Opcode, an Illegal Address mode or Uninitialized W Register used as an Address Pointer |
|       | caused a Reset                                                                                    |
| 0     | An Illegal Opcode or Uninitialized W Register Reset has not occurred                              |

#### Bit 9 - CM Configuration Mismatch Flag bit

|       | J               | J                    |              |  |
|-------|-----------------|----------------------|--------------|--|
| Value | Description     |                      |              |  |
| 1     | A Configuration | Mismatch Reset has c | occurred.    |  |
| 0     | A Configuration | Mismatch Reset has n | not occurred |  |

### Bit 8 - VREGS Voltage Regulator Standby During Sleep bit

| Value | Description                                           |
|-------|-------------------------------------------------------|
| 1     | Voltage regulator is active during Sleep              |
| 0     | Voltage regulator goes into Standby mode during Sleep |

#### Bit 7 - EXTR External Reset (MCLR) Pin bit

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | A Master Clear (pin) Reset has occurred     |
| 0     | A Master Clear (pin) Reset has not occurred |

### Bit 6 - SWR Software RESET (Instruction) Flag bit

|   | Value | Description                               |
|---|-------|-------------------------------------------|
| ĺ | 1     | A RESET instruction has been executed     |
|   | 0     | A RESET instruction has not been executed |

### Bit 4 – WDTO Watchdog Timer Time-out Flag bit

| Value | Description                   |
|-------|-------------------------------|
| 1     | WDT time-out has occurred     |
| 0     | WDT time-out has not occurred |

**Datasheet** 

### Bit 3 - SLEEP Wake-up from Sleep Flag bit

| Value | Description                       |
|-------|-----------------------------------|
| 1     | Device has been in Sleep mode     |
| 0     | Device has not been in Sleep mode |

### Bit 2 - IDLE Wake-up from Idle Flag bit

| Value | Description                      |
|-------|----------------------------------|
| 1     | Device has been in Idle mode     |
| 0     | Device has not been in Idle mode |

#### Bit 1 - BOR Brown-out Reset Flag bit

| Value | Description                        |
|-------|------------------------------------|
| 1     | A Brown-out Reset has occurred     |
| 0     | A Brown-out Reset has not occurred |

### Bit 0 - POR Power-on Reset Flag bit

|       | <u> </u>                          |
|-------|-----------------------------------|
| Value | Description                       |
| 1     | A Power-on Reset has occurred     |
| 0     | A Power-on Reset has not occurred |

# 6.3 Key Resources

- "Reset" (www.microchip.com/DS70602) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" sections
- · Development Tools

#### 7. **Interrupt Controller**

Note: This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Interrupts" (www.microchip.com/DS70000600) in the "dsPIC33/PIC24 Family Reference Manual".

The dsPIC33CK256MC506 family interrupt controller reduces the numerous peripheral interrupt request signals to a single interrupt request signal to the dsPIC33CK256MC506 family CPU.

The interrupt controller has the following features:

- Six Processor Exceptions and Software Traps
- Seven User-Selectable Priority Levels
- Interrupt Vector Table (IVT) with a Unique Vector for each Interrupt or Exception Source
- Fixed Priority within a Specified User Priority Level
- Fixed Interrupt Entry and Return Latencies
- Alternate Interrupt Vector Table (AIVT) for Debug Support

#### 7.1 **Interrupt Vector Table**

The dsPIC33CK256MC506 family Interrupt Vector Table (IVT), shown in Figure 7-1, resides in program memory, starting at location, 000004h. The IVT contains six non-maskable trap vectors and up to 246 sources of interrupts. In general, each interrupt source has its own vector. Each interrupt vector contains a 24-bit wide address. The value programmed into each interrupt vector location is the starting address of the associated Interrupt Service Routine (ISR).

**Datasheet** 



Figure 7-1. dsPIC33CK256MC506 Family Interrupt Vector Table

#### Notes:

- 1. See Table 7-1.
- 2. See Table 7-2.

Interrupt vectors are prioritized in terms of their natural priority. This priority is linked to their position in the vector table. Lower addresses generally have a higher natural priority. For example, the interrupt associated with Vector 0 takes priority over interrupts at any other vector address.

### 7.2 Alternate Interrupt Vector Table

The Alternate Interrupt Vector Table (AIVT), shown in Figure 7-2, is available only when the Boot Segment (BS) is defined and the AIVT has been enabled. To enable the Alternate Interrupt Vector Table, the Configuration bit, AIVTDIS in the FSEC register, must be programmed and the AIVTEN bit must be set (INTCON2[8] = 1). When the AIVT is enabled, all interrupt and exception processes use the alternate vectors instead of the default vectors. The AIVT begins at the start of the last page of the Boot Segment, defined by BSLIM[12:0]. The second half of the page is no longer usable space. The Boot Segment must be at least two pages to enable the AIVT.

**Note:** Although the Boot Segment must be enabled in order to enable the AIVT, application code does not need to be present inside of the Boot Segment. The AIVT (and IVT) will inherit the Boot Segment code protection.

Figure 7-2. dsPIC33CK256MC506 Alternate Interrupt Vector Table



#### Notes:

- The address depends on the size of the Boot Segment defined by BSLIM[12:0]: [(BSLIM[12:0] –
  1) x 0x800] + Offset.
- 2. See Table 7-1.
- 3. See Table 7-2.

## 7.3 Reset Sequence

A device Reset is not a true exception because the interrupt controller is not involved in the Reset process. The dsPIC33CK256MC506 family devices clear their registers in response to a Reset, which forces the PC to zero. The device then begins program execution at location, 0x0000000. A GOTO instruction at the Reset address can redirect program execution to the appropriate start-up routine.

**Note:** Any unimplemented or unused vector locations in the IVT should be programmed with the address of a default interrupt handler routine that contains a RESET instruction.

**Table 7-1. Trap Vector Details** 

| Trap                                      | MPLAB <sup>®</sup> XC16 | IVT Address |                | Priority    |             |          |
|-------------------------------------------|-------------------------|-------------|----------------|-------------|-------------|----------|
| Description                               | Trap ISR Name           | IVT Address | Interrupt Flag | Туре        | Enable      | Priority |
| Oscillator Failure                        | _OscillatorFail         | 0x000004    | INTCON1[1]     | _           | _           | 15       |
| Address Error                             | _AddressError           | 0x000006    | INTCON1[3]     | _           | _           | 14       |
| ECC Double-Bit<br>Error                   | _HardTrapError          | 0x000008    | INTCON4[1]     | _           | _           | 13       |
| Software<br>Generated Trap                | _HardTrapError          | 0x000008    | INTCON4[0]     | _           | INTCON2[13] | 13       |
| Stack Error                               | _StackError             | 0x00000A    | INTCON1[2]     | _           | _           | 12       |
| Overflow<br>Accumulator A                 | _MathError              | 0x00000C    | INTCON1[4]     | INTCON1[14] | INTCON1[10] | 11       |
| Overflow<br>Accumulator B                 | _MathError              | 0x00000C    | INTCON1[4]     | INTCON1[13] | INTCON1[9]  | 11       |
| Catastrophic<br>Overflow<br>Accumulator A | _MathError              | 0x00000C    | INTCON1[4]     | INTCON1[12] | INTCON1[8]  | 11       |
| Catastrophic<br>Overflow<br>Accumulator B | _MathError              | 0x00000C    | INTCON1[4]     | INTCON1[11] | INTCON1[8]  | 11       |
| Shift<br>Accumulator<br>Error             | _MathError              | 0x00000C    | INTCON1[4]     | INTCON1[7]  | INTCON1[8]  | 11       |
| Divide-by-Zero<br>Error                   | _MathError              | 0x00000C    | INTCON1[4]     | INTCON1[6]  | INTCON1[8]  | 11       |
| Reserved                                  | _Reserved               | 0x00000E    | _              | _           | _           | _        |
| CAN Address<br>Error                      | _SoftTrapError          | 0x000010    | INTCON3[9]     | _           | _           | 9        |
| NVM Address<br>Error                      | _SoftTrapError          | 0x000010    | INTCON3[8]     | _           | _           | 9        |
| DO Stack<br>Overflow                      | _SoftTrapError          | 0x000010    | INTCON3[4]     | _           | _           | 9        |
| Reserved                                  | Reserved                | 0x000012    | _              | _           | _           | _        |

**Table 7-2. Interrupt Vector Details** 

| Interrupt                             | MPLAB <sup>®</sup> XC16 ISR | N . "    |      | N.CT A      |          | Interrupt Bit Loc | cation      |
|---------------------------------------|-----------------------------|----------|------|-------------|----------|-------------------|-------------|
| Source                                | Name                        | Vector # | IRQ# | IVT Address | Flag     | Enable            | Priority    |
| External<br>Interrupt 0               | _INT0Interrupt              | 8        | 0    | 0x000014    | IFS0[0]  | IEC0[0]           | IPC0[2:0]   |
| Timer1                                | _T1Interrupt                | 9        | 1    | 0x000016    | IFS0[1]  | IEC0[1]           | IPC0[6:4]   |
| Change Notice<br>Interrupt A          | _CNAInterrupt               | 10       | 2    | 0x000018    | IFS0[2]  | IEC0[2]           | IPC0[10:8]  |
| Change Notice<br>Interrupt B          | _CNBInterrupt               | 11       | 3    | 0x00001A    | IFS0[3]  | IEC0[3]           | IPC0[14:12] |
| DMA<br>Channel 0                      | _DMA0Interrupt              | 12       | 4    | 0x00001C    | IFS0[4]  | IEC0[4]           | IPC1[2:0]   |
| Reserved                              | Reserved                    | 13       | 5    | 0x00001E    | _        | _                 | _           |
| Input Capture/<br>Output<br>Compare 1 | _CCP1Interrupt              | 14       | 6    | 0x000020    | IFS0[6]  | IEC0[6]           | IPC1[10:8]  |
| CCP1 Timer                            | _CCT1Interrupt              | 15       | 7    | 0x000022    | IFS0[7]  | IEC0[7]           | IPC1[14:12] |
| DMA<br>Channel 1                      | _DMA1Interrupt              | 16       | 8    | 0x000024    | IFS0[8]  | IEC0[8]           | IPC2[2:0]   |
| SPI1 Receiver                         | _SPI1RXInterrupt            | 17       | 9    | 0x000026    | IFS0[9]  | IEC0[9]           | IPC2[6:4]   |
| SPI1<br>Transmitter                   | _SPI1TXInterrupt            | 18       | 10   | 0x000028    | IFS0[10] | IEC0[10]          | IPC2[10:8]  |
| UART1<br>Receiver                     | _U1RXInterrupt              | 19       | 11   | 0x00002A    | IFS0[11] | IEC0[11]          | IPC2[14:12] |
| UART1<br>Transmitter                  | _U1TXInterrupt              | 20       | 12   | 0x00002C    | IFS0[12] | IEC0[12]          | IPC3[2:0]   |
| ECC Single Bit<br>Error               | _ECCSBEInterrupt            | 21       | 13   | 0x00002E    | IFS0[13] | IEC0[13]          | IPC3[6:4]   |
| NVM Write<br>Complete                 | _NVMInterrupt               | 22       | 14   | 0x000030    | IFS0[14] | IEC0[14]          | IPC3[10:8]  |
| External<br>Interrupt 1               | _INT1Interrupt              | 23       | 15   | 0x000032    | IFS0[15] | IEC0[15]          | IPC3[14:12] |
| I2C1 Slave<br>Event                   | _SI2C1Interrupt             | 24       | 16   | 0x000034    | IFS1[0]  | IEC1[0]           | IPC4[2:0]   |
| I2C1 Master<br>Event                  | _MI2C1Interrupt             | 25       | 17   | 0x000036    | IFS1[1]  | IEC1[1]           | IPC4[6:4]   |
| DMA<br>Channel 2                      | _DMA2Interrupt              | 26       | 18   | 0x000038    | IFS1[2]  | IEC1[2]           | IPC4[10:8]  |
| Change Notice<br>Interrupt C(1)       | _CNCInterrupt               | 27       | 19   | 0x00003A    | IFS1[3]  | IEC1[3]           | IPC4[14:12] |
| External<br>Interrupt 2               | _INT2Interrupt              | 28       | 20   | 0x00003C    | IFS1[4]  | IEC1[4]           | IPC5[2:0]   |
| DMA<br>Channel 3                      | _DMA3Interrupt              | 29       | 21   | 0x00003E    | IFS1[5]  | IEC1[5]           | IPC5[6:4]   |
| Reserved                              | Reserved                    | 30       | 22   | 0x000040    | _        | _                 | _           |

| continue                              | d                           |                           |             |                       |                   |          |             |
|---------------------------------------|-----------------------------|---------------------------|-------------|-----------------------|-------------------|----------|-------------|
| Interrupt                             | MPLAB <sup>®</sup> XC16 ISR | Vector # IRQ # IVT Addres | IVT Address |                       | Interrupt Bit Loc | cation   |             |
| Source                                | Name                        | 100101 #                  |             | 1717 tadi 000         | Flag              | Enable   | Priority    |
| Input Capture/<br>Output<br>Compare 2 | _CCP2Interrupt              | 31                        | 23          | 0x000042              | IFS1[7]           | IEC1[7]  | IPC5[14:12] |
| CCP2 Timer                            | _CCT2Interrupt              | 32                        | 24          | 0x000044              | IFS1[8]           | IEC1[8]  | IPC6[2:0]   |
| CAN1<br>Combined<br>Error(2)          | _CANInterrupt 33            | 33                        | 25          | 0x000046              | IFS1[9]           | IEC1[9]  | IPC6[6:4]   |
| External<br>Interrupt 3               | _INT3Interrupt              | 34                        | 26          | 0x000048              | IFS1[10]          | IEC1[10] | IPC6[10:8]  |
| U2RX –<br>UART2<br>Receiver           | _U2RXInterrupt              | 35                        | 27          | 0x00004A              | IFS1[11]          | IEC1[11] | IPC6[14:12] |
| U2TX –<br>UART2<br>Transmitter        | _U2TXInterrupt              | 36                        | 28          | 0x00004C              | IFS1[12]          | IEC1[12] | IPC7[2:0]   |
| SPI2 Receiver                         | _SPI2RXInterrupt            | 37                        | 29          | 0x00004E              | IFS1[13]          | IEC1[13] | IPC7[6:4]   |
| SPI2<br>Transmitter                   | _SPI2TXInterrupt            | 38                        | 30          | 0x000050              | IFS1[14]          | IEC1[14] | IPC7[10:8]  |
| CAN1 RX<br>Data Ready(2)              | _C1RXInterrupt              | 39                        | 31          | 0x000052              | IFS1[15]          | IEC1[15] | IPC7[14:12] |
| Reserved                              | Reserved                    | 40-42                     | 32-34       | 0x000054-<br>0x000058 | _                 | _        | _           |
| Input Capture/<br>Output<br>Compare 3 | _CCP3Interrupt              | 43                        | 35          | 0x00005A              | IFS2[3]           | IEC2[3]  | IPC8[14:12] |
| CCP3 Timer                            | _CCT3Interrupt              | 44                        | 36          | 0x00005C              | IFS2[4]           | IEC2[4]  | IPC9[2:0]   |
| Reserved                              | Reserved                    | 45-47                     | 37-39       | 0x00005E-<br>0x000062 | _                 | _        | _           |
| Input Capture/<br>Output<br>Compare 4 | _CCP4Interrupt              | 48                        | 40          | 0x000064              | IFS2[8]           | IEC2[8]  | IPC10[2:0]  |
| CCP4 Timer                            | _CCT4Interrupt              | 49                        | 41          | 0x000066              | IFS2[9]           | IEC2[9]  | IPC10[6:4]  |
| Reserved                              | Reserved                    | 50-52                     | 42-44       | 0x000068-<br>0x00006C | _                 | _        | _           |
| Deadman<br>Timer                      | _DMTInterrupt               | 53                        | 45          | 0x00006E              | IFS2[13]          | IEC2[13] | IPC11[6:4]  |
| Reserved                              | Reserved                    | 54-55                     | 46-47       | 0x000070-<br>0x000072 | _                 | _        | _           |
| QEI Position<br>Counter<br>Compare    | _QEI1Interrupt              | 56                        | 48          | 0x000074              | IFS3[0]           | IEC3[0]  | IPC12[2:0]  |
| UART1 Error                           | _U1EInterrupt               | 57                        | 49          | 0x000076              | IFS3[1]           | IEC3[1]  | IPC12[6:4]  |
| UART2 Error                           | _U2EInterrupt               | 58                        | 50          | 0x000078              | IFS3[2]           | IEC3[2]  | IPC12[10:8] |

| continue                             |                             |          | _     |                       |          |                  |              |
|--------------------------------------|-----------------------------|----------|-------|-----------------------|----------|------------------|--------------|
| Interrupt                            | MPLAB <sup>®</sup> XC16 ISR | Vector # | IRQ#  | IVT Address           |          | Interrupt Bit Lo |              |
| Source                               | Name                        |          |       |                       | Flag     | Enable           | Priority     |
| CRC<br>Generator                     | _CRCInterrupt               | 59       | 51    | 0x00007A              | IFS3[3]  | IEC3[3]          | IPC12[14:12] |
| CAN1 TX Data<br>Request <b>(2)</b>   | _C1TXInterrupt              | 60       | 52    | 0x00007C              | IFS3[4]  | IEC3[4]          | IPC13[2:0]   |
| Reserved                             | Reserved                    | 61-63    | 53-55 | 0x00007E-<br>0x000082 | _        | _                | _            |
| UART3 Error                          | _U3EInterrupt               | 64       | 56    | 0x000084              | IFS3[8]  | IEC3[8]          | IPC14[2:0]   |
| UART3<br>Receiver                    | _U3RXInterrupt              | 65       | 57    | 0x000086              | IFS3[9]  | IEC3[9]          | IPC14[6:4]   |
| UART3<br>Transmitter                 | _U3TXInterrupt              | 66       | 58    | 0x000088              | IFS3[10] | IEC3[10]         | IPC14[10:8]  |
| Reserved                             | Reserved                    | 67-68    | 59-60 | 0x00008A-<br>0x00008C | _        | _                | _            |
| In-Circuit<br>Debugger               | _ICDInterrupt               | 69       | 61    | 0x00008E              | IFS3[13] | IEC3[13]         | IPC15[6:4]   |
| Reserved                             | Reserved                    | 70       | 62    | 0x000090              | _        | _                | _            |
| PTG Step                             | _PTGSTEPInterrupt           | 71       | 63    | 0x000092              | IFS3[15] | IEC3[15]         | IPC15[14:12] |
| I2C1 Bus<br>Collision                | _I2C1BCInterrupt            | 72       | 64    | 0x000094              | IFS4[0]  | IEC4[0]          | IPC16[2:0]   |
| Reserved                             | Reserved                    | 73-74    | 65-66 | 0x000096-<br>0x000098 | _        | _                | _            |
| PWM<br>Generator 1                   | _PWM1Interrupt              | 75       | 67    | 0x00009A              | IFS4[3]  | IEC4[3]          | IPC16[14:12] |
| PWM<br>Generator 2                   | _PWM2Interrupt              | 76       | 68    | 0x00009C              | IFS4[4]  | IEC4[4]          | IPC17[2:0]   |
| PWM<br>Generator 3                   | _PWM3Interrupt              | 77       | 69    | 0x00009E              | IFS4[5]  | IEC4[5]          | IPC17[6:4]   |
| PWM<br>Generator 4                   | _PWM4Interrupt              | 78       | 70    | 0x0000A0              | IFS4[6]  | IEC4[6]          | IPC17[10:8]  |
| Reserved                             | Reserved                    | 79-82    | 71-74 | 0x0000A2-<br>0x0000A8 | _        | _                | _            |
| Change<br>Notice D <b>(1)</b>        | _CNDInterrupt               | 83       | 75    | 0x0000AA              | IFS4[11] | IEC4[11]         | IPC18[14:12] |
| Reserved                             | Reserved                    | 84       | 76    | 0x0000AC              | _        | _                | _            |
| Comparator 1                         | _CMP1Interrupt              | 85       | 77    | 0x0000AE              | IFS4[13] | IEC4[13]         | IPC19[6:4]   |
| Comparator 2                         | _CMP2Interrupt              | 86       | 78    | 0x0000B0              | IFS4[14] | IEC4[14]         | IPC19[10:8]  |
| Reserved                             | Reserved                    | 87-88    | 79-80 | 0x0000B2-<br>0x0000B4 | -        | -                | -            |
| PTG<br>Watchdog<br>Timer<br>Time-out | _PTGWDTInterrupt            | 89       | 81    | 0x0000B6              | IFS5[1]  | IEC5[1]          | IPC20[6:4]   |

| continue                                             | d                 |          |          |                       |                        |          |              |  |
|------------------------------------------------------|-------------------|----------|----------|-----------------------|------------------------|----------|--------------|--|
| Interrupt MPLAB <sup>®</sup> XC16 ISR Vector # IRQ # |                   |          |          | IVT Address           | Interrupt Bit Location |          |              |  |
| Source                                               | Name              | 100101 # | iito, ii | IVI Addiess           | Flag                   | Enable   | Priority     |  |
| PTG Trigger 0                                        | _PTG0Interrupt    | 90       | 82       | 0x0000B8              | IFS5[2]                | IEC5[2]  | IPC20[10:8]  |  |
| PTG Trigger 1                                        | _PTG1Interrupt    | 91       | 83       | 0x0000BA              | IFS5[3]                | IEC5[3]  | IPC20[14:12] |  |
| PTG Trigger 2                                        | _PTG2Interrupt    | 92       | 84       | 0x0000BC              | IFS5[4]                | IEC5[4]  | IPC21[2:0]   |  |
| PTG Trigger 3                                        | _PTG3Interrupt    | 93       | 85       | 0x0000BE              | IFS5[5]                | IEC5[6]  | IPC21[6:4]   |  |
| SENT1 TX/RX                                          | _SENT1Interrupt   | 94       | 86       | 0x0000C0              | IFS5[6]                | IEC5[6]  | IPC21[10:8]  |  |
| SENT1 Error                                          | _SENT1EInterrupt  | 95       | 87       | 0x0000C2              | IFS5[7]                | IEC5[7]  | IPC21[14:12] |  |
| Reserved                                             | Reserved          | 96-97    | 88-89    | 0x0000C4-<br>0x0000C6 | _                      | _        | _            |  |
| ADC Global<br>Interrupt                              | _ADCInterrupt     | 98       | 90       | 0x0000C8              | IFS5[10]               | IEC5[10] | IPC22[10:8]  |  |
| ADC AN0<br>Interrupt                                 | _ADCAN0Interrupt  | 99       | 91       | 0x0000CA              | IFS5[11]               | IEC5[11] | IPC22[14:12] |  |
| ADC AN1<br>Interrupt                                 | _ADCAN1Interrupt  | 100      | 92       | 0x0000CC              | IFS5[12]               | IEC5[12] | IPC23[2:0]   |  |
| ADC AN2<br>Interrupt                                 | _ADCAN2Interrupt  | 101      | 93       | 0x0000CE              | IFS5[13]               | IEC5[13] | IPC23[6:4]   |  |
| ADC AN3<br>Interrupt                                 | _ADCAN3Interrupt  | 102      | 94       | 0x0000D0              | IFS5[14]               | IEC5[14] | IPC23[10:8]  |  |
| ADC AN4<br>Interrupt                                 | _ADCAN4Interrupt  | 103      | 95       | 0x0000D2              | IFS5[15]               | IEC5[15] | IPC23[14:12] |  |
| ADC AN5<br>Interrupt                                 | _ADCAN5Interrupt  | 104      | 96       | 0x0000D4              | IFS6[0]                | IEC6[0]  | IPC24[2:0]   |  |
| ADC AN6<br>Interrupt                                 | _ADCAN6Interrupt  | 105      | 97       | 0x0000D6              | IFS6[1]                | IEC6[1]  | IPC24[6:4]   |  |
| ADC AN7<br>Interrupt(3)                              | _ADCAN7Interrupt  | 106      | 98       | 0x0000D8              | IFS6[2]                | IEC6[2]  | IPC24[10:8]  |  |
| ADC AN8<br>Interrupt                                 | _ADCAN8Interrupt  | 107      | 99       | 0x0000DA              | IFS6[3]                | IEC6[3]  | IPC24[14:12] |  |
| ADC AN9<br>Interrupt                                 | _ADCAN9Interrupt  | 108      | 100      | 0x0000DC              | IFS6[4]                | IEC6[4]  | IPC25[2:0]   |  |
| ADC AN10<br>Interrupt                                | _ADCAN10Interrupt | 109      | 101      | 0x0000DE              | IFS6[5]                | IEC6[5]  | IPC25[6:4]   |  |
| ADC AN11<br>Interrupt                                | _ADCAN11Interrupt | 110      | 102      | 0x0000E0              | IFS6[6]                | IEC6[6]  | IPC25[10:8]  |  |
| ADC AN12<br>Interrupt(3)                             | _ADCAN12Interrupt | 111      | 103      | 0x0000E2              | IFS6[7]                | IEC6[7]  | IPC25[14:12] |  |
| ADC AN13<br>Interrupt(3)                             | _ADCAN13Interrupt | 112      | 104      | 0x0000E4              | IFS6[8]                | IEC6[8]  | IPC26[2:0]   |  |
| ADC AN14<br>Interrupt(3)                             | _ADCAN14Interrupt | 113      | 105      | 0x0000E6              | IFS6[9]                | IEC6[9]  | IPC26[6:4]   |  |
| ADC AN15<br>Interrupt(3)                             | _ADCAN15Interrupt | 114      | 106      | 0x0000E8              | IFS6[10]               | IEC6[10] | IPC26[10:8]  |  |

| continue                      | d                           |          |           |                       |          |                   |              |
|-------------------------------|-----------------------------|----------|-----------|-----------------------|----------|-------------------|--------------|
| Interrupt                     | MPLAB <sup>®</sup> XC16 ISR | Vector # | IRQ#      | IVT Address           |          | Interrupt Bit Loc | cation       |
| Source                        | Name                        | VCCtor # | II (SC II | IVI Addiess           | Flag     | Enable            | Priority     |
| ADC AN16<br>Interrupt         | _ADCAN16Interrupt           | 115      | 107       | 0x0000EA              | IFS6[11] | IEC6[11]          | IPC26[14:12] |
| ADC AN17<br>Interrupt         | _ADCAN17Interrupt           | 116      | 108       | 0x0000EC              | IFS6[12] | IEC6[12]          | IPC27[2:0]   |
| ADC AN18<br>Interrupt(3)      | _ADCAN18Interrupt           | 117      | 109       | 0x0000EE              | IFS6[13] | IEC6[13]          | IPC27[6:4]   |
| ADC AN19<br>Interrupt(3)      | _ADCAN19Interrupt           | 118      | 110       | 0x0000F0              | IFS6[14] | IEC6[14]          | IPC27[10:8]  |
| ADC AN20<br>Interrupt         | _ADCAN20Interrupt           | 119      | 111       | 0x0000F2              | IFS6[15] | IEC6[15]          | IPC27[14:12] |
| ADC AN21<br>Interrupt         | _ADCAN21Interrupt           | 120      | 112       | 0x0000F4              | IFS7[0]  | IEC7[0]           | IPC28[2:0]   |
| Reserved                      | Reserved                    | 121-122  | 113-114   | 0x0000F6-<br>0x0000F8 | _        | _                 | _            |
| ADC Fault                     | _ADFLTInterrupt             | 123      | 115       | 0x0000FA              | IFS7[3]  | IEC7[3]           | IPC28[14:12] |
| ADC Digital<br>Comparator 0   | _ADCMP0Interrupt            | 124      | 116       | 0x0000FC              | IFS7[4]  | IEC7[4]           | IPC29[2:0]   |
| ADC Digital<br>Comparator 1   | _ADCMP1Interrupt            | 125      | 117       | 0x0000FE              | IFS7[5]  | IEC7[5]           | IPC29[6:4]   |
| ADC Digital<br>Comparator 2   | _ADCMP2Interrupt            | 126      | 118       | 0x000100              | IFS7[6]  | IEC7[6]           | IPC29[10:8]  |
| ADC Digital<br>Comparator 3   | _ADCMP3Interrupt            | 127      | 119       | 0x000102              | IFS7[7]  | IEC7[7]           | IPC29[14:12] |
| ADC<br>Oversample<br>Filter 0 | _ADFLTR0Interrupt           | 128      | 120       | 0x000104              | IFS7[8]  | IEC7[8]           | IPC30[2:0]   |
| ADC<br>Oversample<br>Filter 1 | _ADFLTR1Interrupt           | 129      | 121       | 0x000106              | IFS7[9]  | IEC7[9]           | IPC30[6:4]   |
| ADC<br>Oversample<br>Filter 2 | _ADFLTR2Interrupt           | 130      | 122       | 0x000108              | IFS7[10] | IEC7[10]          | IPC30[10:8]  |
| ADC<br>Oversample<br>Filter 3 | _ADFLTR3Interrupt           | 131      | 123       | 0x00010A              | IFS7[11] | IEC7[11]          | IPC30[14:12] |
| CLC1 Positive<br>Edge         | _CLC1PInterrupt             | 132      | 124       | 0x00010C              | IFS7[12] | IEC7[12]          | IPC31[2:0]   |
| CLC2 Positive<br>Edge         | _CLC2PInterrupt             | 133      | 125       | 0x00010E              | IFS7[13] | IEC7[13]          | IPC31[6:4]   |
| SPI1 Error                    | _SPI1Interrupt              | 134      | 126       | 0x000110              | IFS7[14] | IEC7[14]          | IPC31[10:8]  |
| SPI2 Error                    | _SPI2Interrupt              | 135      | 127       | 0x000112              | IFS7[15] | IEC7[15]          | IPC31[14:12] |
| Reserved                      | Reserved                    | 136-176  | 128-168   | 0x000114-<br>0x000164 | _        | _                 | _            |
| PWM Event A                   | _PEVTAInterrupt             | 177      | 169       | 0x000166              | IFS10[9] | IEC10[9]          | IPC42[6:4]   |

| continued             |                             |          |                |                       |                        |            |               |  |  |
|-----------------------|-----------------------------|----------|----------------|-----------------------|------------------------|------------|---------------|--|--|
| Interrupt             | MPLAB <sup>®</sup> XC16 ISR | Voctor # | Vector # IRQ # | IVT Address           | Interrupt Bit Location |            |               |  |  |
| Source                | Name                        | vector # | IKQ#           | IVI Address           | Flag                   | Enable     | Priority      |  |  |
| PWM Event B           | _PEVTBInterrupt             | 178      | 170            | 0x000168              | IFS10[10]              | IEC10[10]  | IPC42[10:8]   |  |  |
| PWM Event C           | _PEVTCInterrupt             | 179      | 171            | 0x00016A              | IFS10[11]              | IEC10[11]  | IPC42[14:12]  |  |  |
| PWM Event D           | _PEVTDInterrupt             | 180      | 172            | 0x00016C              | IFS10[12]              | IEC10[12]  | IPC43[2:0]    |  |  |
| PWM Event E           | _PEVTEInterrupt             | 181      | 173            | 0x00016E              | IFS10[13]              | IEC10[13]  | IPC43[6:4]    |  |  |
| PWM Event F           | _PEVTFInterrupt             | 182      | 174            | 0x000170              | IFS10[14]              | IEC10[14]  | IPC43[10:8]   |  |  |
| CLC3 Positive<br>Edge | _CLC3PInterrupt             | 183      | 175            | 0x000172              | IFS10[15]              | IEC10[15]  | IPC43[14:12]  |  |  |
| CLC4 Positive<br>Edge | _CLC4PInterrupt             | 184      | 176            | 0x000174              | IFS11[0]               | IEC11[0]   | IPC44[2:0]    |  |  |
| CLC1<br>Negative Edge | _CLC1NInterrupt             | 185      | 177            | 0x000176              | IFS11[1]               | IEC11[1]   | IPC44[6:4]    |  |  |
| CLC2<br>Negative Edge | _CLC2NInterrupt             | 186      | 178            | 0x000178              | IFS11[2]               | IEC11[2]   | IPC44[10:8]   |  |  |
| CLC3<br>Negative Edge | _CLC3NInterrupt             | 187      | 179            | 0x00017A              | IFS11[3]               | IEC11[3]   | IPC44[14:]12] |  |  |
| CLC4<br>Negative Edge | _CLC4NInterrupt             | 188      | 180            | 0x00017C              | IFS11[4]               | IEC11[4]   | IPC45[2:0]    |  |  |
| Reserved              | Reserved                    | 189-196  | 181-188        | 0x0017E-<br>0x0018C   | _                      | _          | _             |  |  |
| UART1 Event           | _U1EVTInterrupt             | 197      | 189            | 0x00018E              | IFS11[13]              | IF2C11[13] | IPC47[6:4]    |  |  |
| UART2 Event           | _U2EVTInterrupt             | 198      | 190            | 0x000190              | IFS11[14]              | IF2C11[14] | IPC47[12:8]   |  |  |
| UART3 Event           | _U3EVTInterrupt             | 199      | 191            | 0x000192              | IFS11[15]              | IF2C11[15] | IPC47[14:12]  |  |  |
| Reserved              | Reserved                    | 200-255  | 192-247        | 0x000194-<br>0x0001FE | _                      | _          | _             |  |  |

#### Note:

- 1. Availability dependent on supported I/O ports. Refer to Table 8-1 for availability on device variants.
- 2. Availability dependent on supported peripherals, refer to Table 1.
- 3. Availability dependent on number of supported ADC channels. Refer to Table 1 for ADC channel availability on device variants.

## 7.4 Interrupt Resources

Many useful resources are provided on the main product page of the Microchip website for the devices listed in this data sheet. This product page contains the latest updates and additional information.

### 7.4.1 Key Resources

- "Interrupts" (www.microchip.com/DS70000600) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

## 7.5 Interrupt Control and Status Registers

The dsPIC33CK256MC506 family devices implement the following registers for the interrupt controller:

- INTCON1
- INTCON2
- INTCON3
- INTCON4
- INTTREG

### 7.6 INTCON1 through INTCON4

Global interrupt control functions are controlled from INTCON1, INTCON2, INTCON3 and INTCON4.

INTCON1 contains the Interrupt Nesting Disable bit (NSTDIS), as well as the control and status flags for the processor trap sources.

The INTCON2 register controls external interrupt request signal behavior, contains the Global Interrupt Enable bit (GIE) and the Alternate Interrupt Vector Table Enable bit (AIVTEN).

INTCON3 contains the status flags for the Auxiliary PLL and DO stack overflow status trap sources.

The INTCON4 register contains the Software Generated Hard Trap Status bit (SGHT).

#### 7.6.1 IFSx

The IFSx registers maintain all of the interrupt request flags. Each source of interrupt has a status bit, which is set by the respective peripherals or external signal and is cleared via software.

#### 7.6.2 IECx

The IECx registers maintain all of the interrupt enable bits. These control bits are used to individually enable interrupts from the peripherals or external signals.

#### 7.6.3 IPCx

The IPCx registers are used to set the Interrupt Priority Level (IPL) for each source of interrupt. Each user interrupt source can be assigned to one of seven priority levels.

#### **7.6.4 INTTREG**

The INTTREG register contains the associated interrupt vector number and the new CPU Interrupt Priority Level, which are latched into the Vector Number (VECNUM[7:0]) and Interrupt Level bits (ILR[3:0]) fields in the INTTREG register. The new Interrupt Priority Level is the priority of the pending interrupt.

The interrupt sources are assigned to the IFSx, IECx and IPCx registers in the same sequence as they are listed in Table 7-2. For example, INT0 (External Interrupt 0) is shown as having Vector Number 8 and a natural order priority of 0. Thus, the INT0IF bit is found in IFS0[0], the INT0IE bit in IEC0[0] and the INT0IP[2:0] bits in the first position of IPC0 (IPC0[2:0]).

# 7.7 Status/Control Registers

| Offset  | Name     | Bit Pos. | 7         | 6         | 5           | 4         | 3          | 2          | 1            | 0          |
|---------|----------|----------|-----------|-----------|-------------|-----------|------------|------------|--------------|------------|
| 0.0000  | 1500     | 15:8     | INT1IF    | NVMIF     | ECCSBEIF    |           | U1RXIF     | SPI1TXIF   | SPI1RXIF     | DMA1IF     |
| 0x0800  | IFS0     | 7:0      | T1IF      | IOCIF     |             | DMA0IF    | CNBIF      | CNAIF      | TAIF         | U1TXIF     |
| 00000   | IEO4     | 15:8     |           | SPI2TXIF  | SPI2RXIF    | U2TXIF    | U2RXIF     | INT3IF     | C1IF         | T2IF       |
| 0x0802  | IFS1     | 7:0      | IOC2IF    |           | DMA3IF      | INT2IF    | CNCIF      |            | MI2C1IF      | SI2C1IF    |
| 0,,0004 | IECO     | 15:8     | CCT5IF    |           | DMTIF       | CCT4IF    | CCT3IF     |            |              |            |
| 0x0804  | IFS2     | 7:0      |           |           |             |           |            |            | SPI2TXIF     | SPI2IF     |
| 0,0006  | IFS3     | 15:8     | PTGSTEPIF |           | ICDIF       |           |            | U3TXIF     | U3RXIF       | U3EIF      |
| 0x0806  | IFSS     | 7:0      |           |           |             | C1TXIF    | CRCIF      | U2EIF      | U1EIF        | QEI1IF     |
| 0,,0000 | IFS4     | 15:8     |           | CMP2IF    | CMP1IF      |           | CNDIF      |            |              |            |
| 0x0808  | 11-34    | 7:0      |           | PWM4IF    | PWM3IF      | PWM2IF    | PWM1IF     |            |              | I2C1BCIF   |
| 0,000   | IFS5     | 15:8     | AD1AN4IF  | AD1AN3IF  | AD1AN2IF    | AD1AN1IF  | AD1AN0IF   | AD1GIF     |              |            |
| 0x080A  | 11-33    | 7:0      | SENT1EIF  | SENT1IF   | PTG3IF      | PTG2IF    | PTG1IF     | PTG0IF     | PTGWDTIF     |            |
| 0,0000  | IECC     | 15:8     | AD1AN20IF | AD1AN19IF | AD1AN18IF   | AD1AN17IF | AD1AN16IF  | AD1AN15IF  | AD1AN14IF    | AD1AN13IF  |
| 0x080C  | IFS6     | 7:0      | AD1AN12IF | AD1AN11IF | AD1AN10IF   | AD1AN9IF  | AD1AN8IF   | AD1AN7IF   | AD1AN6IF     | AD1AN5IF   |
| 0000    | IE07     | 15:8     | SPI2GIF   | SPI1GIF   | CLC2PIF     | CLC1PIF   | AD1FLTR4IF | AD1FLTR3IF | AD1FLTR2IF   | AD1FLTR1IF |
| 0x080E  | IFS7     | 7:0      | AD1CMP4IF | AD1CMP3IF | AD1CMP2IF   | AD1CMP1IF | AD1FLTIF   |            |              | AD1AN21IF  |
| 0x0810  |          |          |           |           |             |           |            |            |              |            |
|         | Reserved |          |           |           |             |           |            |            |              |            |
| 0x0813  |          |          |           |           |             |           |            |            |              |            |
| 0,0014  | IEC40    | 15:8     | CLC3PIF   | PEVTFIF   | PEVTEIF     | PEVTDIF   | PEVTCIF    | PEVTBIF    | PEVTAIF      |            |
| 0x0814  | IFS10    | 7:0      |           |           |             |           |            |            | ADCC1EIF     | ADCC0EIF   |
| 00040   | IEO44    | 15:8     | U3ENTIF   | U2ENTIF   | U1ENTIF     |           |            |            |              |            |
| 0x0816  | IFS11    | 7:0      |           |           |             | CLC4NIF   | CLC3NIF    | CLC2NIF    | CLC1NIF      | CLC4PIF    |
| 0x0818  |          |          |           |           |             |           |            |            |              |            |
|         | Reserved |          |           |           |             |           |            |            |              |            |
| 0x081F  |          |          |           |           |             |           |            |            |              |            |
| 0x0820  | IEC0     | 15:8     | INT1IE    | NVMIE     | ECCSBEIE    | U1TXIE    | U1RXIE     | SPI1TXIE   | SPI1RXIE     | DMA1IE     |
| 0,0020  | ILOU     | 7:0      | T1IE      | IOC1IE    |             | DMA0IE    | CNBIE      | CNAIE      | TAIE         | INT0IE     |
| 0x0822  | IEC1     | 15:8     | C1RXIE    | SPI2TXIE  | SPI2RXIE    | U2TXIE    | U2RXIE     | INT3IE     | C1IE         | T2IE       |
| OXOOZZ  | ILOT     | 7:0      | IOC2IE    |           | DMA3IE      | INT2IE    | CNCIE      | DMA2IE     | MI2C1IE      | SI2C1IE    |
| 0x0824  | IEC2     | 15:8     |           |           | DMTIE       |           |            |            | T4IE         | IOC4IE     |
| 0,0024  | ILOZ     | 7:0      |           |           |             | T3IE      | IOC3E      |            |              |            |
| 0x0826  | IEC3     | 15:8     | PTGSTEPIE |           | ICDIE       |           |            | U3TXIE     | U3RXIE       | U3EIE      |
| 0,0020  | ILOS     | 7:0      |           |           |             | C1TXIE    | CRCIE      | U2EIE      | U1EIE        | QEI1IE     |
| 0x0828  | IEC4     | 15:8     |           | CMP2IE    | CMP1IE      |           | CNDIE      |            |              |            |
| 0,0020  | ILO4     | 7:0      |           | PWM4IE    | PWM3IE      | PWM2IE    | PWM1IE     |            |              | I2C1BCIE   |
| 0x082A  | IEC5     | 15:8     | AD1AN4IE  | AD1AN3IE  | AD1AN2IE    | AD1AN1IE  | AD1AN0IE   | AD1GIE     |              |            |
| UXUOZA  | IEC3     | 7:0      | SENT1EIE  | SENT1IE   | PTG3IE      | PTG2IE    | PTG1IE     | PTG0IE     | PTGWDTIE     |            |
| 0x082C  | IEC6     | 15:8     | AD1AN20IE | AD1AN19IE | AD1AN18IE   | AD1AN17IE | AD1AN16IE  | AD1AN15IE  | AD1AN14IE    | AD1AN13IE  |
| 0X062C  | IECO     | 7:0      | AD1AN12IE | AD1AN11IE | AD1AN10IE   | AD1AN9IE  | AD1AN8IE   | AD1AN7IE   | AD1AN6IE     | AD1AN5IE   |
| 0x082E  | IEC7     | 15:8     | SPI2GIE   | SPI1GIE   | CLC2PIE     | CLC1PIE   | AD1FLTR4IE | AD1FLTR3IE | AD1FLTR2IE   | AD1FLTR1IE |
| UAUUZE  | ILU/     | 7:0      | AD1CMP4IE | AD1CMP3IE | AD1CMP2IE   | AD1CMP1IE | AD1AFLTIF  |            |              | AD1AN21IE  |
| 0x0830  |          |          |           |           |             |           |            |            |              |            |
|         | Reserved |          |           |           |             |           |            |            |              |            |
| 0x0833  |          |          |           |           |             |           |            |            |              |            |
| 0x0834  | IEC10    | 15:8     | CLC3PIE   | PEVTFIE   | PEVTEIE     | PEVTDIE   | PEVTCIE    | PEVTBIE    | PEVTAIE      |            |
| 0,00034 | ILC10    | 7:0      |           |           |             |           |            |            | ADCC1EIE     | ADCC0EIE   |
| 02000   | IEC11    | 15:8     | U3ENTIE   | U2ENTIE   | U1ENTIE     |           |            |            |              |            |
| 0x0836  | IEC11    | 7:0      |           |           |             | CLC4NIE   | CLC3NIE    | CLC2NIE    | CLC1NIE      | CLC4PIE    |
| 0x0838  |          |          |           |           |             |           |            |            |              |            |
|         | Reserved |          |           |           |             |           |            |            |              |            |
| 0x083F  |          |          |           |           |             |           |            |            |              |            |
| 0x0840  | IPC0     | 15:8     |           |           | CNBIP[2:0]  |           |            |            | CNAIP[2:0]   |            |
| UXU04U  | IFCU     | 7:0      |           |           | T1IP[2:0]   |           |            |            | INT0IP[2:0]  |            |
|         |          | 15:8     |           |           | TMR1IP[2:0] |           |            |            | IOC1IP[2:0]  |            |
| 0x0842  | IPC1     | 10.0     |           |           | 11VII (2.0) |           |            |            | 100111 [2.0] |            |

# Interrupt Controller

| Offset         Name           0x0844         IPC2           0x0846         IPC3           0x0848         IPC4           0x084A         IPC5           0x084C         IPC6           0x084E         IPC7           0x0850         IPC8           0x0852         IPC9           0x0854         IPC10 | Bit Pos.     7       15:8     7:0       15:8     7:0       15:8     7:0       15:8     7:0       15:8     7:0       15:8     7:0       15:8     7:0       15:8     7:0       15:8     7:0       15:8     7:0       15:8     7:0       15:8     7:0       15:8     7:0       15:8     7:0 | 6 5 4  U1RXIP[2:0]  SPI1RXIP[2:0]  INT1IP[2:0]  ECCSBIP[2:0]  CNCIP[2:0]  MI2C1IP[2:0]  U2RXIP[2:0]  C1RXIP[2:0]  SPI2RXIP[2:0]  IOC3IP[2:0] | 3 2 1 0  SPI1TXIP[2:0]  DMA1IP[2:0]  NVMIP[2:0]  U1TXIP[2:0]  DMA2IP[2:0]  SI2C1IP[2:0]  IOC2IP[2:0]  INT2IP[2:0]  INT3IP[2:0]  SPI2TXIP[2:0]  U2TXIP[2:0]               |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x0844         IPC2           0x0846         IPC3           0x0848         IPC4           0x084A         IPC5           0x084C         IPC6           0x084E         IPC7           0x0850         IPC8           0x0852         IPC9                                                              | 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0                                                                                                                                                                              | U1RXIP[2:0]  SPI1RXIP[2:0]  INT1IP[2:0]  ECCSBIP[2:0]  CNCIP[2:0]  MI2C1IP[2:0]  U2RXIP[2:0]  C1RXIP[2:0]  SPI2RXIP[2:0]                     | SPI1TXIP[2:0]  DMA1IP[2:0]  NVMIP[2:0]  NVMIP[2:0]  U1TXIP[2:0]  DMA2IP[2:0]  SI2C1IP[2:0]  IOC2IP[2:0]  INT2IP[2:0]  INT3IP[2:0]  T2IP[2:0]  SPI2TXIP[2:0]  U2TXIP[2:0] |
| 0x0846         IPC3           0x0848         IPC4           0x084A         IPC5           0x084C         IPC6           0x084E         IPC7           0x0850         IPC8           0x0852         IPC9                                                                                            | 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0                                                                                                                                                                                   | SPI1RXIP[2:0] INT1IP[2:0] ECCSBIP[2:0] CNCIP[2:0] MI2C1IP[2:0]  U2RXIP[2:0]  C1RXIP[2:0]  SPI2RXIP[2:0]                                      | DMA1IP[2:0]  NVMIP[2:0]  U1TXIP[2:0]  DMA2IP[2:0]  SI2C1IP[2:0]  IOC2IP[2:0]  INT2IP[2:0]  INT3IP[2:0]  T2IP[2:0]  SPI2TXIP[2:0]  U2TXIP[2:0]                            |
| 0x0848         IPC4           0x084A         IPC5           0x084C         IPC6           0x084E         IPC7           0x0850         IPC8           0x0852         IPC9                                                                                                                          | 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0                                                                                                                                                                                                | INT1IP[2:0]  ECCSBIP[2:0]  CNCIP[2:0]  MI2C1IP[2:0]  U2RXIP[2:0]  C1RXIP[2:0]  SPI2RXIP[2:0]                                                 | NVMIP[2:0]  U1TXIP[2:0]  DMA2IP[2:0]  SI2C1IP[2:0]  IOC2IP[2:0]  INT2IP[2:0]  INT3IP[2:0]  T2IP[2:0]  SPI2TXIP[2:0]  U2TXIP[2:0]                                         |
| 0x0848         IPC4           0x084A         IPC5           0x084C         IPC6           0x084E         IPC7           0x0850         IPC8           0x0852         IPC9                                                                                                                          | 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0                                                                                                                                                                                                     | ECCSBIP[2:0] CNCIP[2:0] MI2C1IP[2:0]  U2RXIP[2:0]  C1RXIP[2:0]  SPI2RXIP[2:0]                                                                | U1TXIP[2:0]  DMA2IP[2:0]  SI2C1IP[2:0]  IOC2IP[2:0]  INT2IP[2:0]  INT3IP[2:0]  T2IP[2:0]  SPI2TXIP[2:0]  U2TXIP[2:0]                                                     |
| 0x084A         IPC5           0x084C         IPC6           0x084E         IPC7           0x0850         IPC8           0x0852         IPC9                                                                                                                                                        | 15:8<br>7:0<br>15:8<br>7:0<br>15:8<br>7:0<br>15:8<br>7:0<br>15:8<br>7:0<br>15:8<br>7:0<br>15:8<br>7:0                                                                                                                                                                                    | CNCIP[2:0]  MI2C1IP[2:0]  U2RXIP[2:0]  C1RXIP[2:0]  SPI2RXIP[2:0]                                                                            | DMA2IP[2:0] SI2C1IP[2:0] IOC2IP[2:0] INT2IP[2:0] INT3IP[2:0] T2IP[2:0] SPI2TXIP[2:0] U2TXIP[2:0]                                                                         |
| 0x084A         IPC5           0x084C         IPC6           0x084E         IPC7           0x0850         IPC8           0x0852         IPC9                                                                                                                                                        | 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0 15:8 7:0                                                                                                                                                                                                              | MI2C1IP[2:0]  U2RXIP[2:0]  C1RXIP[2:0]  SPI2RXIP[2:0]                                                                                        | SI2C1IP[2:0]  IOC2IP[2:0]  INT2IP[2:0]  INT3IP[2:0]  T2IP[2:0]  SPI2TXIP[2:0]  U2TXIP[2:0]                                                                               |
| 0x084C IPC6  0x084E IPC7  0x0850 IPC8  0x0852 IPC9                                                                                                                                                                                                                                                 | 15:8<br>7:0<br>15:8<br>7:0<br>15:8<br>7:0<br>15:8<br>7:0<br>15:8<br>7:0<br>15:8<br>7:0<br>15:8<br>7:0                                                                                                                                                                                    | U2RXIP[2:0]  C1RXIP[2:0]  SPI2RXIP[2:0]                                                                                                      | IOC2IP[2:0] INT2IP[2:0] INT3IP[2:0] T2IP[2:0] SPI2TXIP[2:0] U2TXIP[2:0]                                                                                                  |
| 0x084C IPC6  0x084E IPC7  0x0850 IPC8  0x0852 IPC9                                                                                                                                                                                                                                                 | 7:0<br>15:8<br>7:0<br>15:8<br>7:0<br>15:8<br>7:0<br>15:8<br>7:0<br>15:8<br>7:0                                                                                                                                                                                                           | C1RXIP[2:0]<br>SPI2RXIP[2:0]                                                                                                                 | INT2IP[2:0] INT3IP[2:0] T2IP[2:0] SPI2TXIP[2:0] U2TXIP[2:0]                                                                                                              |
| 0x084E IPC7  0x0850 IPC8  0x0852 IPC9                                                                                                                                                                                                                                                              | 15:8<br>7:0<br>15:8<br>7:0<br>15:8<br>7:0<br>15:8<br>7:0<br>15:8<br>7:0                                                                                                                                                                                                                  | C1RXIP[2:0]<br>SPI2RXIP[2:0]                                                                                                                 | INT3IP[2:0]                                                                                                                                                              |
| 0x084E IPC7  0x0850 IPC8  0x0852 IPC9                                                                                                                                                                                                                                                              | 7:0<br>15:8<br>7:0<br>15:8<br>7:0<br>15:8<br>7:0<br>15:8<br>7:0                                                                                                                                                                                                                          | C1RXIP[2:0]<br>SPI2RXIP[2:0]                                                                                                                 | T2IP[2:0] SPI2TXIP[2:0] U2TXIP[2:0]                                                                                                                                      |
| 0x0850 IPC8 — 0x0852 IPC9 —                                                                                                                                                                                                                                                                        | 15:8<br>7:0<br>15:8<br>7:0<br>15:8<br>7:0<br>15:8<br>7:0                                                                                                                                                                                                                                 | SPI2RXIP[2:0]                                                                                                                                | SPI2TXIP[2:0]  U2TXIP[2:0]                                                                                                                                               |
| 0x0850 IPC8 — 0x0852 IPC9 —                                                                                                                                                                                                                                                                        | 7:0<br>15:8<br>7:0<br>15:8<br>7:0<br>15:8<br>7:0                                                                                                                                                                                                                                         | SPI2RXIP[2:0]                                                                                                                                | U2TXIP[2:0]                                                                                                                                                              |
| 0x0852 IPC9                                                                                                                                                                                                                                                                                        | 15:8<br>7:0<br>15:8<br>7:0<br>15:8<br>7:0                                                                                                                                                                                                                                                |                                                                                                                                              |                                                                                                                                                                          |
| 0x0852 IPC9                                                                                                                                                                                                                                                                                        | 15:8<br>7:0<br>15:8<br>7:0                                                                                                                                                                                                                                                               |                                                                                                                                              | Talbiani                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                                    | 7:0<br>15:8<br>7:0                                                                                                                                                                                                                                                                       |                                                                                                                                              | Tableva                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                    | 15:8<br>7:0                                                                                                                                                                                                                                                                              |                                                                                                                                              | TaiDia-ui                                                                                                                                                                |
| 0x0854 IPC10 —                                                                                                                                                                                                                                                                                     | 7:0                                                                                                                                                                                                                                                                                      |                                                                                                                                              | T3IP[2:0]                                                                                                                                                                |
| 0x0854 IPC10                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                          |                                                                                                                                              |                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                          | T4IP[2:0]                                                                                                                                    | IOC4IP[2:0]                                                                                                                                                              |
| 0x0856 IPC11                                                                                                                                                                                                                                                                                       | 15:8                                                                                                                                                                                                                                                                                     |                                                                                                                                              |                                                                                                                                                                          |
| 0x0656                                                                                                                                                                                                                                                                                             | 7:0                                                                                                                                                                                                                                                                                      | DMTIP[2:0]                                                                                                                                   |                                                                                                                                                                          |
| 0x0858 IPC12                                                                                                                                                                                                                                                                                       | 15:8                                                                                                                                                                                                                                                                                     | CRCIP[2:0]                                                                                                                                   | U2EIP[2:0]                                                                                                                                                               |
| 0.00000                                                                                                                                                                                                                                                                                            | 7:0                                                                                                                                                                                                                                                                                      | U1EIP[2:0]                                                                                                                                   | QEI1IP[2:0]                                                                                                                                                              |
| 0x085A IPC13                                                                                                                                                                                                                                                                                       | 15:8                                                                                                                                                                                                                                                                                     |                                                                                                                                              |                                                                                                                                                                          |
| UXCOCK II OTO                                                                                                                                                                                                                                                                                      | 7:0                                                                                                                                                                                                                                                                                      |                                                                                                                                              | C1TXIP[2:0]                                                                                                                                                              |
| 0x085C IPC14                                                                                                                                                                                                                                                                                       | 15:8                                                                                                                                                                                                                                                                                     |                                                                                                                                              | U3TXIP[2:0]                                                                                                                                                              |
| 5,0000 11 011                                                                                                                                                                                                                                                                                      | 7:0                                                                                                                                                                                                                                                                                      | U3RXIP[2:0]                                                                                                                                  | U3EIP[2:0]                                                                                                                                                               |
| 0x085E IPC15                                                                                                                                                                                                                                                                                       | 15:8                                                                                                                                                                                                                                                                                     | PTGSTEPIP[2:0]                                                                                                                               |                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                    | 7:0                                                                                                                                                                                                                                                                                      | ICDIP[2:0]                                                                                                                                   |                                                                                                                                                                          |
| 0x0860 IPC16                                                                                                                                                                                                                                                                                       | 15:8                                                                                                                                                                                                                                                                                     | PWM1IP[2:0]                                                                                                                                  |                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                    | 7:0                                                                                                                                                                                                                                                                                      |                                                                                                                                              | I2C1BCIP[2:0]                                                                                                                                                            |
| 0x0862 IPC17                                                                                                                                                                                                                                                                                       | 15:8                                                                                                                                                                                                                                                                                     |                                                                                                                                              | PWM4IP[2:0]                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                    | 7:0                                                                                                                                                                                                                                                                                      | PWM3IP[2:0]                                                                                                                                  | PWM2IP[2:0]                                                                                                                                                              |
| 0x0864 IPC18                                                                                                                                                                                                                                                                                       | 15:8                                                                                                                                                                                                                                                                                     | CNDIP[2:0]                                                                                                                                   |                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                    | 7:0                                                                                                                                                                                                                                                                                      |                                                                                                                                              | ON POLIDIO 01                                                                                                                                                            |
| 0x0866 IPC19                                                                                                                                                                                                                                                                                       | 15:8                                                                                                                                                                                                                                                                                     | OMPAID(O.O)                                                                                                                                  | CMP2IP[2:0]                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                    | 7:0<br>15:8                                                                                                                                                                                                                                                                              | CMP1IP[2:0]                                                                                                                                  | DTC0ID(3-0)                                                                                                                                                              |
| 0x0868 IPC20                                                                                                                                                                                                                                                                                       | 7:0                                                                                                                                                                                                                                                                                      | PTG1IP[2:0]<br>PTGWDTIP[2:0]                                                                                                                 | PTG0IP[2:0]                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                    | 15:8                                                                                                                                                                                                                                                                                     | SENT1EIP[2:0]                                                                                                                                | SENT1IP[2:0]                                                                                                                                                             |
| 0x086A IPC21                                                                                                                                                                                                                                                                                       | 7:0                                                                                                                                                                                                                                                                                      | PTG3IP[2:0]                                                                                                                                  | PTG2IP[2:0]                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                    | 15:8                                                                                                                                                                                                                                                                                     | AD1AN0IP[2:0]                                                                                                                                | AD1GIP[2:0]                                                                                                                                                              |
| 0x086C IPC22                                                                                                                                                                                                                                                                                       | 7:0                                                                                                                                                                                                                                                                                      | ADTAIVOII [2.0]                                                                                                                              | AD TOIL [2.0]                                                                                                                                                            |
|                                                                                                                                                                                                                                                                                                    | 15:8                                                                                                                                                                                                                                                                                     | AD1AN4IP[2:0]                                                                                                                                | AD1AN3IP[2:0]                                                                                                                                                            |
| 0x086E IPC23                                                                                                                                                                                                                                                                                       | 7:0                                                                                                                                                                                                                                                                                      | AD1AN2IP[2:0]                                                                                                                                | 7.6774011 [2.0]                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                    | 15:8                                                                                                                                                                                                                                                                                     | AD1AN8IP[2:0]                                                                                                                                | AD1AN7IP[2:0]                                                                                                                                                            |
| 0x0870 IPC24                                                                                                                                                                                                                                                                                       | 7:0                                                                                                                                                                                                                                                                                      | AD1AN6IP[2:0]                                                                                                                                | AD1AN5IP[2:0]                                                                                                                                                            |
|                                                                                                                                                                                                                                                                                                    | 15:8                                                                                                                                                                                                                                                                                     | AD1AN12IP[2:0]                                                                                                                               | AD1AN11IP[2:0]                                                                                                                                                           |
| 0x0872 IPC25                                                                                                                                                                                                                                                                                       | 7:0                                                                                                                                                                                                                                                                                      | AD1AN10IP[2:0]                                                                                                                               | AD1AN9IP[2:0]                                                                                                                                                            |
| 00074                                                                                                                                                                                                                                                                                              | 15:8                                                                                                                                                                                                                                                                                     | AD1AN16IP[2:0]                                                                                                                               | AD1AN15IP[2:0]                                                                                                                                                           |
| 0x0874 IPC26                                                                                                                                                                                                                                                                                       | 7:0                                                                                                                                                                                                                                                                                      | AD1AN14IP[2:0]                                                                                                                               | AD1AN13IP[2:0]                                                                                                                                                           |
| 0v0976 IDC07                                                                                                                                                                                                                                                                                       | 15:8                                                                                                                                                                                                                                                                                     | AD1AN20IP[2:0]                                                                                                                               | AD1AN19IP[2:0]                                                                                                                                                           |
| 0x0876 IPC27                                                                                                                                                                                                                                                                                       | 7:0                                                                                                                                                                                                                                                                                      | AD1AN18IP[2:0]                                                                                                                               | AD1AN17IP[2:0]                                                                                                                                                           |
| 0x0878 IPC28                                                                                                                                                                                                                                                                                       | 15:8                                                                                                                                                                                                                                                                                     | AD1FLTIP[2:0]                                                                                                                                |                                                                                                                                                                          |
| UAU070 IPC20                                                                                                                                                                                                                                                                                       | 7:0                                                                                                                                                                                                                                                                                      |                                                                                                                                              | AD1AN21IP[2:0]                                                                                                                                                           |
| 0x087A IPC29                                                                                                                                                                                                                                                                                       | 15:8                                                                                                                                                                                                                                                                                     | AD1CMP3IP[2:0]                                                                                                                               | AD1CMP2IP[2:0]                                                                                                                                                           |
| UAUOTA IPC29                                                                                                                                                                                                                                                                                       | 7:0                                                                                                                                                                                                                                                                                      | AD1CMP1IP[2:0]                                                                                                                               | AD1CMP0IP[2:0]                                                                                                                                                           |
| 0x087C IPC30                                                                                                                                                                                                                                                                                       | 15:8                                                                                                                                                                                                                                                                                     | ADFLTR3IP[2:0]                                                                                                                               | ADFLTR2IP[2:0]                                                                                                                                                           |
| UXU07C IPC3U                                                                                                                                                                                                                                                                                       | 7:0                                                                                                                                                                                                                                                                                      | ADFLTR1IP[2:0]                                                                                                                               | ADFLTR0IP[2:0]                                                                                                                                                           |

## Interrupt Controller

| continued            |             |             |          |         |                               |         |         |        |                              |        |
|----------------------|-------------|-------------|----------|---------|-------------------------------|---------|---------|--------|------------------------------|--------|
| Offset               | Name        | Bit Pos.    | 7        | 6       | 5                             | 4       | 3       | 2      | 1                            | 0      |
| 0x087E               | IPC31       | 15:8<br>7:0 |          |         | SPI2GIP[2:0]<br>CLC2PIP[2:0]  |         |         |        | SPI1GIP[2:0]<br>CLC1PIP[2:0] |        |
| 0x0880<br><br>0x0893 | Reserved    |             |          |         |                               |         |         |        |                              |        |
| 0x0894               | IPC42       | 15:8        |          |         | PEVTCIP[2:0]                  |         |         |        | PEVTBIP[2:0]                 |        |
|                      |             | 7:0         |          |         | PEVTAIP[2:0]                  |         |         |        |                              |        |
| 0x0896               | IPC43       | 15:8<br>7:0 |          |         | CLC3PEIP[2:0]<br>PEVTEIP[2:0] |         |         |        | PEVTFIP[2:0]<br>PEVTDIP[2:0] |        |
|                      |             | 15:8        |          |         | CLC3NEIP[2:0]                 |         |         |        | CLC2NEIP[2:0]                |        |
| 0x0898               | IPC44       | 7:0         |          |         | CLC1NEIP[2:0                  |         |         |        | CLC4PEIP[2:0]                |        |
| 0x089A               | IPC45       | 15:8        |          |         |                               |         |         |        |                              |        |
| 0,000,1              | IPC45       | 7:0         |          |         |                               |         |         |        | CLC4NEIP[2:0]                |        |
| 0x089C<br><br>0x089D | Reserved    |             |          |         |                               |         |         |        |                              |        |
| 0000                 | IPC47       | 15:8        |          | l       | J1EVENTIP[2:0                 | )]      |         |        | U2EVENTIP[2:0                | ]      |
| 0x089E               | IPC47       | 7:0         |          | l       | J1EVENTIP[2:0                 | )]      |         |        |                              |        |
| 0x08A0<br><br>0x08BF | Reserved    |             |          |         |                               |         |         |        |                              |        |
| 0x08C0               | INTCON1     | 15:8        | NSTDIS   | OVAERR  | OVBERR                        | COVAERR | COVBERR | OVATE  | OVBTE                        | COVTE  |
| 0,0000               |             | 7:0         | SFTACERR | DIV0ERR |                               | MATHERR | ADDRERR | STKERR | OSCFAIL                      |        |
| 0x08C2               | INTCON2     | 15:8        | GIE      | DISI    | SWTRAP                        |         |         |        |                              | AIVTEN |
| 0,0002               | 114100142   | 7:0         |          |         |                               |         | INT3EP  | INT2EP | INT1EP                       | INT0EP |
| 0x08C4               | INTCON3     | 15:8        |          |         |                               |         |         |        | CAN                          | NAE    |
| 0,0004               |             | 7:0         |          |         |                               | DOOVR   |         |        |                              |        |
| 0x08C6               | INTCON4     | 15:8        |          |         |                               |         |         |        |                              |        |
| 0,0000               | IIN I COIN4 | 7:0         |          |         |                               |         |         |        | ECCDBE                       | SGHT   |
| 0x08C8               | INTTREG     | 15:8        |          |         | VHOLD                         |         |         | ILR    | R[3:0]                       |        |
| 000000               | INTINEG     | 7:0         |          |         |                               | VECNU   | JM[7:0] |        |                              |        |

#### 7.7.1 **Interrupt Request Flags Register 0**

Name: IFS0 Offset: 0x800

| Bit    | 15     | 14    | 13       | 12     | 11     | 10       | 9        | 8      |
|--------|--------|-------|----------|--------|--------|----------|----------|--------|
|        | INT1IF | NVMIF | ECCSBEIF |        | U1RXIF | SPI1TXIF | SPI1RXIF | DMA1IF |
| Access | R/W    | R/W   | R/W      |        | R/W    | R/W      | R/W      | R/W    |
| Reset  | 0      | 0     | 0        |        | 0      | 0        | 0        | 0      |
|        |        |       |          |        |        |          |          |        |
| Bit    | 7      | 6     | 5        | 4      | 3      | 2        | 1        | 0      |
|        | T1IF   | IOCIF |          | DMA0IF | CNBIF  | CNAIF    | TAIF     | U1TXIF |
| Access | R/W    | R/W   |          | R/W    | R/W    | R/W      | R/W      | R/W    |
| Reset  | 0      | 0     |          | 0      | 0      | 0        | 0        | 0      |

#### Bit 15 - INT1IF External Interrupt 1 bit

| Value | Description                |  |
|-------|----------------------------|--|
| 1     | Interrupt has occurred     |  |
| 0     | Interrupt has not occurred |  |

#### Bit 14 - NVMIF Nonvolatile Memory Write Complete Interrupt bit

|       | , · · · · · · · · · · · · · · · · · · · |
|-------|-----------------------------------------|
| Value | Description                             |
| 1     | Interrupt has occurred                  |
| 0     | Interrupt has not occurred              |

#### Bit 13 - ECCSBEIF ECC Single bit Error Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 11 - U1RXIF UART1 Receiver Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 10 - SPI1TXIF SPI1 Transfer Done Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 9 - SPI1RXIF SPI1 Receive Done Interrupt bit

| Sit 9 - Of The College Bolle interrupt bit |                            |  |  |  |
|--------------------------------------------|----------------------------|--|--|--|
| Value                                      | Description                |  |  |  |
| 1                                          | Interrupt has occurred     |  |  |  |
| 0                                          | Interrupt has not occurred |  |  |  |

#### Bit 8 - DMA1IF Direct Memory Access 1 Interrupt bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 7 - T1IF Timer1 Interrupt bit

|       | · · · · · · · · · · · · · · · · · · · |
|-------|---------------------------------------|
| Value | Description                           |
| 1     | Interrupt enabled                     |
| 0     | Interrupt not enabled                 |

## **Interrupt Controller**

#### Bit 6 - IOCIF Interrupt-on-Change Interrupt bit

| Value | Description       |      |  |
|-------|-------------------|------|--|
| 1     | Interrupt enabled |      |  |
| 0     | Interrupt not ena | bled |  |

#### Bit 4 - DMA0IF Direct Memory Access 0 Interrupt bit

| Value | Description           |  |
|-------|-----------------------|--|
| 1     | Interrupt enabled     |  |
| 0     | Interrupt not enabled |  |

#### Bit 3 - CNBIF Change Notice Interrupt B bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 2 - CNAIF Change Notice Interrupt A bit

| Value Description |  |                       |
|-------------------|--|-----------------------|
| 1                 |  | Interrupt enabled     |
| 0                 |  | Interrupt not enabled |

#### Bit 1 - TAIF Timer1 Interrupt bit

| Value | Description           |  |
|-------|-----------------------|--|
| 1     | Interrupt enabled     |  |
| 0     | Interrupt not enabled |  |

#### Bit 0 - U1TXIF UART1 Transmitter Interrupt bit

| ١ | /alue | Description                |
|---|-------|----------------------------|
| 1 | •     | Interrupt has occurred     |
| C | )     | Interrupt has not occurred |

#### Bit 0 - INTOIF External Interrupt 0 bit

| Value | Description           |  |  |
|-------|-----------------------|--|--|
| 1     | Interrupt enabled     |  |  |
| 0     | Interrupt not enabled |  |  |

#### 7.7.2 **Interrupt Request Flags Register 1**

Name: IFS1 Offset: 0x802

| Bit    | 15     | 14       | 13       | 12     | 11     | 10     | 9       | 8       |
|--------|--------|----------|----------|--------|--------|--------|---------|---------|
|        |        | SPI2TXIF | SPI2RXIF | U2TXIF | U2RXIF | INT3IF | C1IF    | T2IF    |
| Access |        | R/W      | R/W      | R/W    | R/W    | R/W    | R/W     | R/W     |
| Reset  |        | 0        | 0        | 0      | 0      | 0      | 0       | 0       |
|        |        |          |          |        |        |        |         |         |
| Bit    | 7      | 6        | 5        | 4      | 3      | 2      | 1       | 0       |
|        | IOC2IF |          | DMA3IF   | INT2IF | CNCIF  |        | MI2C1IF | SI2C1IF |
| Access | R/W    |          | R/W      | R/W    | R/W    |        | R/W     | R/W     |
| Reset  | 0      |          | 0        | 0      | 0      |        | 0       | 0       |

#### Bit 14 - SPI2TXIF SPI2 Transfer Done Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 13 - SPI2RXIF SPI2 Receiver Done Interrupt bit

| = 10 10           |                            |  |
|-------------------|----------------------------|--|
| Value Description |                            |  |
| 1                 | Interrupt has occurred     |  |
| 0                 | Interrupt has not occurred |  |

#### Bit 12 - U2TXIF UART2 Transmitter Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 11 - U2RXIF UART2 Receiver Interrupt bit

| Dit II - Ozitati Oritaz receiver interrupt bit |                            |  |  |
|------------------------------------------------|----------------------------|--|--|
| Value                                          | Description                |  |  |
| 1                                              | Interrupt has occurred     |  |  |
| 0                                              | Interrupt has not occurred |  |  |

#### Bit 10 - INT3IF External Interrupt 3 bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 9 - C1IF CAN1 Combined Frror Interrupt bit

|       |   | Of the Combined Error interrupt bit |
|-------|---|-------------------------------------|
| Value |   | Description                         |
|       | 1 | Interrupt has occurred              |
|       | 0 | Interrupt has not occurred          |

#### Bit 8 - T2IF Timer2 Interrupt bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 7 - IOC2IF Interrupt-on-Change 2 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

**Interrupt Controller** 

#### Bit 5 - DMA3IF Direct Memory Access 3 Interrupt bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 4 - INT2IF External Interrupt 2 bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 3 - CNCIF Change Notice Interrupt C bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 1 - MI2C1IF I2C1 Host Events Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 0 - SI2C1IF I2C1 Client Events Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### 7.7.3 **Interrupt Request Flags Register 2**

Name: IFS2 Offset: 0x804

| Bit    | 15     | 14 | 13    | 12     | 11     | 10 | 9        | 8      |
|--------|--------|----|-------|--------|--------|----|----------|--------|
|        | CCT5IF |    | DMTIF | CCT4IF | CCT3IF |    |          |        |
| Access | R/W    |    | R/W   | R/W    | R/W    |    |          |        |
| Reset  | 0      |    | 0     | 0      | 0      |    |          |        |
| Bit    | 7      | 6  | 5     | 4      | 3      | 2  | 1        | 0      |
|        |        |    |       |        |        |    | SPI2TXIF | SPI2IF |
| Access |        |    |       |        |        |    | R/W      | R/W    |
| Reset  |        |    |       |        |        |    | 0        | 0      |

### Bit 15 - CCT5IF Capture/Compare/Timer5 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 13 - DMTIF Deadman Timer Interrupt bit

| Value Description |                            |
|-------------------|----------------------------|
| Value             | Description                |
| 1                 | Interrupt has occurred     |
| 0                 | Interrupt has not occurred |

#### Bit 12 - CCT4IF Capture/Compare/Timer4 Interrupt bit

|   | <b>V</b> alue | Description                |
|---|---------------|----------------------------|
| - | 1             | Interrupt has occurred     |
| ( | )             | Interrupt has not occurred |

## Bit 11 - CCT3IF Capture/Compare/Timer3 Interrupt bit

| D.C   | Coron Comparo, Timoro intorrupt Sit |
|-------|-------------------------------------|
| Value | Description                         |
| 1     | Interrupt has occurred              |
| 0     | Interrupt has not occurred          |

#### Bit 1 - SPI2TXIF SPI2 Transfer Done Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 0 - SPI2IF SPI2 General Interrupt bit

|       | Zit vi izii vi iz voitolai interraptori |  |  |
|-------|-----------------------------------------|--|--|
| Value | Description                             |  |  |
| 1     | Interrupt has occurred                  |  |  |
| 0     | Interrupt has not occurred              |  |  |

#### 7.7.4 **Interrupt Request Flags Register 3**

Name: IFS3 Offset: 0x806

| Bit    | 15        | 14 | 13    | 12     | 11    | 10     | 9      | 8      |
|--------|-----------|----|-------|--------|-------|--------|--------|--------|
|        | PTGSTEPIF |    | ICDIF |        |       | U3TXIF | U3RXIF | U3EIF  |
| Access | R/W       |    | R/W   |        |       | R/W    | R/W    | R/W    |
| Reset  | 0         |    | 0     |        |       | 0      | 0      | 0      |
| Bit    | 7         | 6  | 5     | 4      | 3     | 2      | 1      | 0      |
|        |           |    |       | C1TXIF | CRCIF | U2EIF  | U1EIF  | QEI1IF |
| Access |           |    |       | R/W    | R/W   | R/W    | R/W    | R/W    |
| Reset  |           |    |       | 0      | 0     | 0      | 0      | 0      |

### Bit 15 - PTGSTEPIF PTG Step Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 13 - ICDIF In-Circuit Debugger Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 10 - U3TXIF UART3 Transmitter Interrupt bit

|   | <b>V</b> alue | Description                |
|---|---------------|----------------------------|
| - | 1             | Interrupt has occurred     |
| ( | )             | Interrupt has not occurred |

## Bit 9 - U3RXIF UART3 Receiver Interrupt bit

| Dit 5 00 | Bit 9 - Cortxii Office receiver interrupt bit |  |  |
|----------|-----------------------------------------------|--|--|
| Value    | Description                                   |  |  |
| 1        | Interrupt has occurred                        |  |  |
| 0        | Interrupt has not occurred                    |  |  |

#### Bit 8 - U3EIF UART3 Error Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 4 - C1TXIF CAN1 TX Data Interrupt bit

| D.C 7 01 | Sit 4 OTTAIL ONE TA Buta Intelligible |  |  |
|----------|---------------------------------------|--|--|
| Value    | Description                           |  |  |
| 1        | Interrupt has occurred                |  |  |
| 0        | Interrupt has not occurred            |  |  |

## Bit 3 - CRCIF Cyclic Redundancy Check Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 2 - U2EIF UART2 Error Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

**Interrupt Controller** 

### Bit 1 – U1EIF UART1 Error Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

## Bit 0 - QEI1IF QEI1 Interrupt bit

| Value | Description                |  |  |  |
|-------|----------------------------|--|--|--|
| 1     | Interrupt has occurred     |  |  |  |
| 0     | Interrupt has not occurred |  |  |  |

#### 7.7.5 **Interrupt Request Flags Register 4**

Name: IFS4 Offset: 0x808

| Bit    | 15 | 14     | 13     | 12     | 11     | 10 | 9 | 8        |
|--------|----|--------|--------|--------|--------|----|---|----------|
|        |    | CMP2IF | CMP1IF |        | CNDIF  |    |   |          |
| Access |    | R/W    | R/W    |        | R/W    |    |   |          |
| Reset  |    | 0      | 0      |        | 0      |    |   |          |
|        |    |        |        |        |        |    |   |          |
| Bit    | 7  | 6      | 5      | 4      | 3      | 2  | 1 | 0        |
|        |    | PWM4IF | PWM3IF | PWM2IF | PWM1IF |    |   | I2C1BCIF |
| Access |    | R/W    | R/W    | R/W    | R/W    |    |   | R/W      |
| Reset  |    | 0      | 0      | 0      | 0      |    |   | 0        |

#### Bit 14 - CMP2IF Comparator 2 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 13 - CMP1IF Comparator 1 Interrupt bit

|       | · · · · · · · · · · · · · · · · · · · |
|-------|---------------------------------------|
| Value | Description                           |
| 1     | Interrupt has occurred                |
| 0     | Interrupt has not occurred            |

#### Bit 11 - CNDIF Change Notification D Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 6 - PWM4IF PWM Channel 4 Interrupt bit

|       | Bit 0 - 1 11111-11 1 1 1111 Onathion + interrupt bit |  |  |  |  |  |
|-------|------------------------------------------------------|--|--|--|--|--|
| Value | Description                                          |  |  |  |  |  |
| 1     | Interrupt has occurred                               |  |  |  |  |  |
| 0     | Interrupt has not occurred                           |  |  |  |  |  |

#### Bit 5 - PWM3IF PWM Channel 3 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 4 - PWM2IF PWM Channel 2 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 3 - PWM1IF PWM Channel 1 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 0 - I2C1BCIF I2C1 Bus Collision Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### 7.7.6 **Interrupt Request Flags Register 5**

Name: IFS5 Offset: 0x80A

| Bit    | 15       | 14       | 13       | 12       | 11       | 10     | 9        | 8 |
|--------|----------|----------|----------|----------|----------|--------|----------|---|
|        | AD1AN4IF | AD1AN3IF | AD1AN2IF | AD1AN1IF | AD1AN0IF | AD1GIF |          |   |
| Access | R/W      | R/W      | R/W      | R/W      | R/W      | R/W    |          |   |
| Reset  | 0        | 0        | 0        | 0        | 0        | 0      |          |   |
|        |          |          |          |          |          |        |          |   |
| Bit    | 7        | 6        | 5        | 4        | 3        | 2      | 1        | 0 |
|        | SENT1EIF | SENT1IF  | PTG3IF   | PTG2IF   | PTG1IF   | PTG0IF | PTGWDTIF |   |
| Access | R/W      | R/W      | R/W      | R/W      | R/W      | R/W    | R/W      |   |
| Reset  | 0        | 0        | 0        | 0        | 0        | 0      | 0        |   |

#### Bit 15 - AD1AN4IF ADC AN4 Interrupt bit

| Value | Description                |  |  |  |
|-------|----------------------------|--|--|--|
| 1     | Interrupt has occurred     |  |  |  |
| 0     | Interrupt has not occurred |  |  |  |

#### Bit 14 - AD1AN3IF ADC AN3 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 13 - AD1AN2IF ADC AN2 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 12 - AD1AN1IF ADC AN1 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 11 - AD1AN0IF ADC AN0 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 10 - AD1GIF ADC Global Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 7 - SENT1EIF SENT1 External Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 6 - SENT1IF SENT1 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

**Interrupt Controller** 

### Bit 5 - PTG3IF PTG3 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

### Bit 4 - PTG2IF PTG2 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

### Bit 3 - PTG1IF PTG1 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 2 - PTG0IF PTG0 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

## Bit 1 – PTGWDTIF PTG Watchdog Timer Time-out Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

## 7.7.7 Interrupt Request Flags Register 6

Name: IFS6 Offset: 0x80C

| Bit    | 15        | 14        | 13        | 12        | 11        | 10        | 9         | 8         |
|--------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
|        | AD1AN20IF | AD1AN19IF | AD1AN18IF | AD1AN17IF | AD1AN16IF | AD1AN15IF | AD1AN14IF | AD1AN13IF |
| Access | R/W       |
| Reset  | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0         |
|        |           |           |           |           |           |           |           |           |
| Bit    | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|        | AD1AN12IF | AD1AN11IF | AD1AN10IF | AD1AN9IF  | AD1AN8IF  | AD1AN7IF  | AD1AN6IF  | AD1AN5IF  |
| Access | R/W       |
| Reset  | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0         |

#### Bit 15 - AD1AN20IF ADC AN20 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 14 - AD1AN19IF ADC AN19 Interrupt bit

| Value | Description                |  |
|-------|----------------------------|--|
| 1     | Interrupt has occurred     |  |
| 0     | Interrupt has not occurred |  |

#### Bit 13 - AD1AN18IF ADC AN18 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 12 - AD1AN17IF ADC AN17 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 11 - AD1AN16IF ADC AN16 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 10 - AD1AN15IF ADC AN15 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 9 - AD1AN14IF ADC AN14 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 8 - AD1AN13IF ADC AN13 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

**Interrupt Controller** 

### Bit 7 - AD1AN12IF ADC AN12 Interrupt bit

|   | Value | Description                |
|---|-------|----------------------------|
| ſ | 1     | Interrupt has occurred     |
|   | 0     | Interrupt has not occurred |

#### Bit 6 - AD1AN11IF ADC AN11 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 5 - AD1AN10IF ADC AN10 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 4 - AD1AN9IF ADC AN9 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 3 - AD1AN8IF ADC AN8 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 2 - AD1AN7IF ADC AN7 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 1 - AD1AN6IF ADC AN6 Interrupt bit

| Value | Description                |  |  |
|-------|----------------------------|--|--|
| 1     | Interrupt has occurred     |  |  |
| 0     | Interrupt has not occurred |  |  |

#### Bit 0 - AD1AN5IF ADC AN5 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

## 7.7.8 Interrupt Request Flags Register 7

Name: IFS7 Offset: 0x80E

| Bit    | 15        | 14        | 13        | 12        | 11         | 10         | 9          | 8          |
|--------|-----------|-----------|-----------|-----------|------------|------------|------------|------------|
|        | SPI2GIF   | SPI1GIF   | CLC2PIF   | CLC1PIF   | AD1FLTR4IF | AD1FLTR3IF | AD1FLTR2IF | AD1FLTR1IF |
| Access | R/W       | R/W       | R/W       | R/W       | R/W        | R/W        | R/W        | R/W        |
| Reset  | 0         | 0         | 0         | 0         | 0          | 0          | 0          | 0          |
|        |           |           |           |           |            |            |            |            |
| Bit    | 7         | 6         | 5         | 4         | 3          | 2          | 1          | 0          |
|        | AD1CMP4IF | AD1CMP3IF | AD1CMP2IF | AD1CMP1IF | AD1FLTIF   |            |            | AD1AN21IF  |
| Access | R/W       | R/W       | R/W       | R/W       | R/W        |            |            | R/W        |
| Reset  | 0         | 0         | 0         | 0         | 0          |            |            | 0          |

#### Bit 15 - SPI2GIF SPI2 Error Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 14 - SPI1GIF SPI1 Error Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 13 - CLC2PIF CLC2 Positive Edge Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 12 - CLC1PIF CI C1 Positive Edge Interrupt bit

| DIL 12 0 | Bit 12 - GEOTT Golding Edge interrupt bit |  |  |
|----------|-------------------------------------------|--|--|
| Value    | Description                               |  |  |
| 1        | Interrupt has occurred                    |  |  |
| 0        | Interrupt has not occurred                |  |  |

#### Bit 11 - AD1FLTR4IF ADC Oversample Filter 4 Interrupt bit

|       | · · · · · · · · · · · · · · · · · · · |
|-------|---------------------------------------|
| Value | Description                           |
| 1     | Interrupt has occurred                |
| 0     | Interrupt has not occurred            |

#### Bit 10 - AD1FLTR3IF ADC Oversample Filter 3 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 9 - AD1FLTR2IF ADC Oversample Filter 2 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 8 - AD1FLTR1IF ADC Oversample Filter 1 Interrupt bit

|       | · · · · · · · · · · · · · · · · · · · |  |
|-------|---------------------------------------|--|
| Value | Description                           |  |
| 1     | Interrupt has occurred                |  |
| 0     | Interrupt has not occurred            |  |

## **Interrupt Controller**

### Bit 7 – AD1CMP4IF ADC Digital Comparator 4 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 6 - AD1CMP3IF ADC Digital Comparator 3 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 5 - AD1CMP2IF ADC Digital Comparator 2 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 4 - AD1CMP1IF ADC Digital Comparator 1 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 3 - AD1FLTIF ADC Fault Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 0 - AD1AN21IF ADC AN21 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

## 7.7.9 Interrupt Request Flags Register 10

Name: IFS10 Offset: 0x814

| Bit    | 15      | 14      | 13      | 12      | 11      | 10      | 9        | 8        |
|--------|---------|---------|---------|---------|---------|---------|----------|----------|
|        | CLC3PIF | PEVTFIF | PEVTEIF | PEVTDIF | PEVTCIF | PEVTBIF | PEVTAIF  |          |
| Access | R/W      |          |
| Reset  | 0       | 0       | 0       | 0       | 0       | 0       | 0        |          |
|        |         |         |         |         |         |         |          |          |
| Bit    | 7       | 6       | 5       | 4       | 3       | 2       | 1        | 0        |
|        |         |         |         |         |         |         | ADCC1EIF | ADCC0EIF |
| Access |         |         |         |         |         |         | R/W      | R/W      |
| Reset  |         |         |         |         |         |         | 0        | 0        |

### Bit 15 - CLC3PIF CLC3 Positive Edge Interrupt bit

| Value | Description                |  |
|-------|----------------------------|--|
| 1     | Interrupt has occurred     |  |
| 0     | Interrupt has not occurred |  |

#### Bit 14 - PEVTFIF PWM Event F Interrupt bit

| Value Description        |   | Description                |
|--------------------------|---|----------------------------|
| 1 Interrupt has occurred |   |                            |
| (                        | ) | Interrupt has not occurred |

#### Bit 13 - PEVTEIF PWM Event E Interrupt bit

| Value | Description                |  |
|-------|----------------------------|--|
| 1     | Interrupt has occurred     |  |
| 0     | Interrupt has not occurred |  |

#### Bit 12 - PEVTDIF PWM Event D Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 11 - PEVTCIF PWM Event C Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 10 - PEVTBIF PWM Event B Interrupt bit

| Bit 10 - 1 EV 1Bit 1 Will Event B interrupt bit |                            |
|-------------------------------------------------|----------------------------|
| Value                                           | Description                |
| 1                                               | Interrupt has occurred     |
| 0                                               | Interrupt has not occurred |

#### Bit 9 - PEVTAIF PWM Event A Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 1 - ADCC1EIF ADC Enable 1 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

**Interrupt Controller** 

## Bit 0 - ADCC0EIF ADC Enable 0 Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### 7.7.10 **Interrupt Request Flags Register 11**

Name: IFS11 Offset: 0x816

| Bit    | 15      | 14      | 13      | 12      | 11      | 10      | 9       | 8       |
|--------|---------|---------|---------|---------|---------|---------|---------|---------|
|        | U3ENTIF | U2ENTIF | U1ENTIF |         |         |         |         |         |
| Access | R/W     | R/W     | R/W     |         |         |         |         |         |
| Reset  | 0       | 0       | 0       |         |         |         |         |         |
|        |         |         |         |         |         |         |         |         |
| Bit    | 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|        |         |         |         | CLC4NIF | CLC3NIF | CLC2NIF | CLC1NIF | CLC4PIF |
| Access |         |         |         | R/W     | R/W     | R/W     | R/W     | R/W     |
| Reset  |         |         |         | 0       | 0       | 0       | 0       | 0       |

#### Bit 15 - U3ENTIF UART3 Event Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 14 - U2ENTIF UART2 Event Interrupt bit

| Value | Description                |  |
|-------|----------------------------|--|
| 1     | Interrupt has occurred     |  |
| 0     | Interrupt has not occurred |  |

#### Bit 13 - U1ENTIF UART1 Event Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 4 - CLC4NIF CI C4 Negative Edge Interrupt bit

|       | Bit 4 - GEG41111 GEG4 Negative Lage interrupt bit |  |
|-------|---------------------------------------------------|--|
| Value | Description                                       |  |
| 1     | Interrupt has occurred                            |  |
| 0     | Interrupt has not occurred                        |  |

#### Bit 3 - CLC3NIF CLC3 Negative Edge Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 2 - CLC2NIF CI C2 Negative Edge Interrupt bit

| Bit 2 - OLOZINI OLOZ Negative Lage interrupt bit |                            |
|--------------------------------------------------|----------------------------|
| Value                                            | Description                |
| 1                                                | Interrupt has occurred     |
| 0                                                | Interrupt has not occurred |

#### Bit 1 - CLC1NIF CLC1 Negative Edge Interrupt bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt has occurred     |
| 0     | Interrupt has not occurred |

#### Bit 0 - CLC4PIF CLC4 Positive Edge Interrupt bit

| Value | Description                |  |
|-------|----------------------------|--|
| 1     | Interrupt has occurred     |  |
| 0     | Interrupt has not occurred |  |

#### 7.7.11 Interrupt Enable Register 0

Name: IEC0 Offset: 0x820

| Bit    | 15     | 14     | 13       | 12     | 11     | 10       | 9        | 8      |
|--------|--------|--------|----------|--------|--------|----------|----------|--------|
|        | INT1IE | NVMIE  | ECCSBEIE | U1TXIE | U1RXIE | SPI1TXIE | SPI1RXIE | DMA1IE |
| Access | R/W    | R/W    | R/W      | R/W    | R/W    | R/W      | R/W      | R/W    |
| Reset  | 0      | 0      | 0        | 0      | 0      | 0        | 0        | 0      |
|        |        |        |          |        |        |          |          |        |
| Bit    | 7      | 6      | 5        | 4      | 3      | 2        | 1        | 0      |
|        | T1IE   | IOC1IE |          | DMA0IE | CNBIE  | CNAIE    | TAIE     | INT0IE |
| Access | R/W    | R/W    |          | R/W    | R/W    | R/W      | R/W      | R/W    |
| Reset  | 0      | 0      |          | 0      | 0      | 0        | 0        | 0      |

#### Bit 15 - INT1IE External Interrupt 1 Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 14 - NVMIE NVM Program/Erase Complete Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 13 - ECCSBEIE ECC Single Bit Error Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 12 - U1TXIE UART1 Transmitter Interrupt Enable bit

| Dit 12 C | Bit 12 - OTTALE OF INTERIOR INTERIOR ENGINEERING BIT |  |
|----------|------------------------------------------------------|--|
| Value    | Description                                          |  |
| 1        | Interrupt enabled                                    |  |
| 0        | Interrupt not enabled                                |  |

#### Bit 11 - U1RXIE UART1 Receiver Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 10 - SPI1TXIE SPI1 Transfer Done Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 9 - SPI1RXIE SPI1 Receive Done Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 8 - DMA1IE Direct Memory Access 1 Interrupt Enable bit

|       | , i                   |
|-------|-----------------------|
| Value | Description           |
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

## **Interrupt Controller**

#### Bit 7 - T1IE Timer1 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 6 - IOC1IE Interrupt-on-Change 1 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 4 - DMA0IE Direct Memory Access 0 Interrupt bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 3 - CNBIE Change Notice B Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 2 - CNAIE Change Notice A Interrupt Enable bit

| Value | Description           |  |
|-------|-----------------------|--|
| 1     | Interrupt enabled     |  |
| 0     | Interrupt not enabled |  |

#### Bit 1 - TAIE Timer1 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 0 - INTOIE External Interrupt 0 Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

## 7.7.12 Interrupt Enable Register 1

Name: IEC1 Offset: 0x822

| Bit    | 15     | 14       | 13       | 12     | 11     | 10     | 9       | 8       |
|--------|--------|----------|----------|--------|--------|--------|---------|---------|
|        | C1RXIE | SPI2TXIE | SPI2RXIE | U2TXIE | U2RXIE | INT3IE | C1IE    | T2IE    |
| Access | R/W    | R/W      | R/W      | R/W    | R/W    | R/W    | R/W     | R/W     |
| Reset  | 0      | 0        | 0        | 0      | 0      | 0      | 0       | 0       |
|        |        |          |          |        |        |        |         |         |
| Bit    | 7      | 6        | 5        | 4      | 3      | 2      | 1       | 0       |
|        | IOC2IE |          | DMA3IE   | INT2IE | CNCIE  | DMA2IE | MI2C1IE | SI2C1IE |
| Access | R/W    |          | R/W      | R/W    | R/W    | R/W    | R/W     | R/W     |
| Reset  | 0      |          | 0        | 0      | 0      | 0      | 0       | 0       |

#### Bit 15 - C1RXIE CAN1 RX Data Ready Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 14 - SPI2TXIE SPI2 Transmitter Interrupt Enable bit

| Value | Description           |  |
|-------|-----------------------|--|
| 1     | Interrupt enabled     |  |
| 0     | Interrupt not enabled |  |

#### Bit 13 - SPI2RXIE SPI2 Receiver Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

### Bit 12 - U2TXIE UART2 Transmitter Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 11 - U2RXIE UART2 Receiver Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 10 - INT3IE External Interrupt 3 Enable bit

| Bit 10 - INTOIL External interrupt o Enable bit |                       |
|-------------------------------------------------|-----------------------|
| Value                                           | Description           |
| 1                                               | Interrupt enabled     |
| 0                                               | Interrupt not enabled |

#### Bit 9 - C1IE CAN1 Combined Error Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 8 - T2IE Timer2 Interrupt Enable bit

| Value | Description           |  |
|-------|-----------------------|--|
| 1     | Interrupt enabled     |  |
| 0     | Interrupt not enabled |  |

## **Interrupt Controller**

#### Bit 7 - IOC2IE Interrupt-on-Change 2 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 5 - DMA3IE Direct Memory Access 3 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 4 - INT2IE External Interrupt 2 Enable bit

| Valu | e Description         |  |
|------|-----------------------|--|
| 1    | Interrupt enabled     |  |
| 0    | Interrupt not enabled |  |

#### Bit 3 - CNCIE Change Notice C Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 2 - DMA2IE Direct Memory Access 2 Interrupt Enable bit

|       | · · · · · · · · · · · · · · · · · · · |
|-------|---------------------------------------|
| Value | Description                           |
| 1     | Interrupt enabled                     |
| 0     | Interrupt not enabled                 |

#### Bit 1 - MI2C1IE I2C1 Host Events Interrupt Enable bit

| Vá | alue | Description           |
|----|------|-----------------------|
| 1  |      | Interrupt enabled     |
| 0  |      | Interrupt not enabled |

#### Bit 0 - SI2C1IE I2C1 Client Events Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

## 7.7.13 Interrupt Enable Register 2

Name: IEC2 Offset: 0x824



#### Bit 13 - DMTIE Deadman Timer Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 9 - T4IE Timer4 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

### Bit 8 - IOC4IE Interrupt-on-Change 4 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

## Bit 4 - T3IE Timer3 Interrupt Enable bit

| DIC 7 10 | Sit 4 - Tole Timero Interrupt Enable bit |  |  |
|----------|------------------------------------------|--|--|
| Value    | Description                              |  |  |
| 1        | Interrupt enabled                        |  |  |
| 0        | Interrupt not enabled                    |  |  |

### Bit 3 – IOC3E Interrupt-on-Change 3 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

## 7.7.14 Interrupt Enable Register 3

Name: IEC3 Offset: 0x826

| Bit    | 15        | 14 | 13    | 12     | 11    | 10     | 9      | 8      |
|--------|-----------|----|-------|--------|-------|--------|--------|--------|
|        | PTGSTEPIE |    | ICDIE |        |       | U3TXIE | U3RXIE | U3EIE  |
| Access | R/W       |    | R/W   |        |       | R/W    | R/W    | R/W    |
| Reset  | 0         |    | 0     |        |       | 0      | 0      | 0      |
|        |           |    |       |        |       |        |        |        |
| Bit    | 7         | 6  | 5     | 4      | 3     | 2      | 1      | 0      |
|        |           |    |       | C1TXIE | CRCIE | U2EIE  | U1EIE  | QEI1IE |
| Access |           |    |       | R/W    | R/W   | R/W    | R/W    | R/W    |
| Reset  |           |    |       | 0      | 0     | 0      | 0      | 0      |

## Bit 15 - PTGSTEPIE PTG Step Interrupt Enable bit

| - | Value | Description           |
|---|-------|-----------------------|
|   | 1     | Interrupt enabled     |
|   | 0     | Interrupt not enabled |

#### Bit 13 - ICDIE ICD Interrupt Enable bit

| 214 10 1021 102 III.0 11 |                       |  |
|--------------------------|-----------------------|--|
| Value                    | Description           |  |
| 1                        | Interrupt enabled     |  |
| 0                        | Interrupt not enabled |  |

#### Bit 10 - U3TXIE UART3 Transmitter Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 9 - U3RXIE UART3 Receiver Interrupt Enable bit

| DIL 3 – 03 | DIC 3 - OSITAIL OAKTO RECEIVER INTERNATE DIE |  |  |
|------------|----------------------------------------------|--|--|
| Value      | e Description                                |  |  |
| 1          | Interrupt enabled                            |  |  |
| 0          | Interrupt not enabled                        |  |  |

#### Bit 8 - U3EIE UART3 Error Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 4 - C1TXIE CAN1 TX Interrupt Enable bit

| BR 4 - OTTALE ONT TA INCHAPT ENABLE BR |                       |  |
|----------------------------------------|-----------------------|--|
| Value                                  | Description           |  |
| 1                                      | Interrupt enabled     |  |
| 0                                      | Interrupt not enabled |  |

#### Bit 3 - CRCIE CRC Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 2 - U2EIE UART2 Error Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

**Interrupt Controller** 

## Bit 1 – U1EIE UART1 Error Interrupt Enable bit

| Val | ue | Description           |
|-----|----|-----------------------|
| 1   |    | Interrupt enabled     |
| 0   |    | Interrupt not enabled |

## Bit 0 - QEI1IE QEI1 Interrupt Enable bit

| Valu | ue | Description           |
|------|----|-----------------------|
| 1    |    | Interrupt enabled     |
| 0    |    | Interrupt not enabled |

## 7.7.15 Interrupt Enable Register 4

Name: IEC4 Offset: 0x828

| Bit    | 15 | 14     | 13     | 12     | 11     | 10 | 9 | 8        |
|--------|----|--------|--------|--------|--------|----|---|----------|
|        |    | CMP2IE | CMP1IE |        | CNDIE  |    |   |          |
| Access |    | R/W    | R/W    |        | R/W    |    |   |          |
| Reset  |    | 0      | 0      |        | 0      |    |   |          |
|        |    |        |        |        |        |    |   |          |
| Bit    | 7  | 6      | 5      | 4      | 3      | 2  | 1 | 0        |
|        |    | PWM4IE | PWM3IE | PWM2IE | PWM1IE |    |   | I2C1BCIE |
| Access |    | R/W    | R/W    | R/W    | R/W    |    |   | R/W      |
| Reset  |    | 0      | 0      | 0      | 0      |    |   | 0        |

#### Bit 14 - CMP2IE Comparator 2 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 13 - CMP1IE Comparator 1 Interrupt Enable bit

|       | · ·· · · · · · · · · · · · · · · · · · |
|-------|----------------------------------------|
| Value | Description                            |
| 1     | Interrupt enabled                      |
| 0     | Interrupt not enabled                  |

#### Bit 11 - CNDIE Change Notice D Interrupt Enable bit

| Value | Description           |  |
|-------|-----------------------|--|
| 1     | Interrupt enabled     |  |
| 0     | Interrupt not enabled |  |

#### Bit 6 - PWM4IE PWM Generator 4 Interrupt Enable bit

| Dit 0 1 1 | Bit 6 - 1 Will -1 E 1 Will Conclude + Interrupt Enable bit |  |
|-----------|------------------------------------------------------------|--|
| Value     | Description                                                |  |
| 1         | Interrupt enabled                                          |  |
| 0         | Interrupt not enabled                                      |  |

#### Bit 5 - PWM3IE PWM Generator 3 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 4 - PWM2IE PWM Generator 2 Interrupt Enable bit

| D.C 7 . V | T THE T TWW Contract 2 monapt Enable bit |  |
|-----------|------------------------------------------|--|
| Value     | Description                              |  |
| 1         | Interrupt enabled                        |  |
| 0         | Interrupt not enabled                    |  |

#### Bit 3 - PWM1IE PWM Generator 1 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 0 - I2C1BCIE I2C1 Bus Collision Interrupt Enable bit

|       | <u> </u>              |
|-------|-----------------------|
| Value | Description           |
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

## 7.7.16 Interrupt Enable Register 5

Name: IEC5 Offset: 0x82A

| Bit    | 15       | 14       | 13       | 12       | 11       | 10     | 9        | 8 |
|--------|----------|----------|----------|----------|----------|--------|----------|---|
|        | AD1AN4IE | AD1AN3IE | AD1AN2IE | AD1AN1IE | AD1AN0IE | AD1GIE |          |   |
| Access | R/W      | R/W      | R/W      | R/W      | R/W      | R/W    |          |   |
| Reset  | 0        | 0        | 0        | 0        | 0        | 0      |          |   |
|        |          |          |          |          |          |        |          |   |
| Bit    | 7        | 6        | 5        | 4        | 3        | 2      | 1        | 0 |
|        | SENT1EIE | SENT1IE  | PTG3IE   | PTG2IE   | PTG1IE   | PTG0IE | PTGWDTIE |   |
| Access | R/W      | R/W      | R/W      | R/W      | R/W      | R/W    | R/W      |   |
| Reset  | 0        | 0        | 0        | 0        | 0        | 0      | 0        |   |

#### Bit 15 - AD1AN4IE ADC AN4 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 14 - AD1AN3IE ADC AN3 Interrupt Enable bit

|       | ······································ |
|-------|----------------------------------------|
| Value | Description                            |
| 1     | Interrupt enabled                      |
| 0     | Interrupt not enabled                  |

#### Bit 13 - AD1AN2IE ADC AN2 Interrupt Enable bit

| -1 | Value | Description           |
|----|-------|-----------------------|
|    | 1     | Interrupt enabled     |
|    | 0     | Interrupt not enabled |

#### Bit 12 - AD1AN1IE ADC AN1 Interrupt Enable bit

| DIC 12 / | THIN THE ABOART INTERREPT ENGINEEN |  |
|----------|------------------------------------|--|
| Value    | Description                        |  |
| 1        | Interrupt enabled                  |  |
| 0        | Interrupt not enabled              |  |

#### Bit 11 - AD1AN0IE ADC AN0 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 10 - AD1GIE ADC Global Interrupt Enable bit

|    | Dit 10 AD 1012 AD 6 Global Interrupt Enable bit |                       |
|----|-------------------------------------------------|-----------------------|
| Va | alue                                            | Description           |
| 1  |                                                 | Interrupt enabled     |
| 0  |                                                 | Interrupt not enabled |

#### Bit 7 - SENT1EIE SENT1 External Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 6 - SENT1IE SENT1 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

**Interrupt Controller** 

#### Bit 5 - PTG3IE PTG3 Interrupt Enable bit

| Va | alue | Description           |
|----|------|-----------------------|
| 1  |      | Interrupt enabled     |
| 0  |      | Interrupt not enabled |

#### Bit 4 - PTG2IE PTG2 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 3 - PTG1IE PTG1 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 2 - PTG0IE PTG0 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

### Bit 1 – PTGWDTIE PTG Watchdog Timer Time-out Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### 7.7.17 Interrupt Enable Register 6

Name: IEC6 Offset: 0x82C

| Bit    | 15        | 14        | 13        | 12        | 11        | 10        | 9         | 8         |
|--------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
|        | AD1AN20IE | AD1AN19IE | AD1AN18IE | AD1AN17IE | AD1AN16IE | AD1AN15IE | AD1AN14IE | AD1AN13IE |
| Access | R/W       |
| Reset  | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0         |
|        |           |           |           |           |           |           |           |           |
| Bit    | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|        | AD1AN12IE | AD1AN11IE | AD1AN10IE | AD1AN9IE  | AD1AN8IE  | AD1AN7IE  | AD1AN6IE  | AD1AN5IE  |
| Access | R/W       |
| Reset  | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0         |

#### Bit 15 - AD1AN20IE ADC AN20 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 14 - AD1AN19IE ADC AN19 Interrupt Enable bit

| Val | ue | Description           |
|-----|----|-----------------------|
| 1   |    | Interrupt enabled     |
| 0   |    | Interrupt not enabled |

#### Bit 13 - AD1AN18IE ADC AN18 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 12 - AD1AN17IE ADC AN17 Interrupt Fnable bit

| DIL 12 / | BIANTIE ABOANT Interrupt Enable bit |
|----------|-------------------------------------|
| Value    | Description                         |
| 1        | Interrupt enabled                   |
| 0        | Interrupt not enabled               |

#### Bit 11 - AD1AN16IE ADC AN16 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 10 - AD1AN15IE ADC AN15 Interrupt Enable bit

| Dit 10 7 | Bit 10 - ABTAITIBLE ABOATTO Interrupt Enable bit |  |  |
|----------|--------------------------------------------------|--|--|
| Value    | Description                                      |  |  |
| 1        | Interrupt enabled                                |  |  |
| 0        | Interrupt not enabled                            |  |  |

#### Bit 9 - AD1AN14IE ADC AN14 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 8 - AD1AN13IE ADC AN13 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

## **Interrupt Controller**

### Bit 7 - AD1AN12IE ADC AN12 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 6 - AD1AN11IE ADC AN11 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 5 - AD1AN10IE ADC AN10 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 4 - AD1AN9IE ADC AN9 Interrupt Enable bit

| Value | Description           |  |
|-------|-----------------------|--|
| 1     | Interrupt enabled     |  |
| 0     | Interrupt not enabled |  |

#### Bit 3 - AD1AN8IE ADC AN8 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 2 - AD1AN7IE ADC AN7 Interrupt Enable bit

| ٧ | 'alue | Description           |
|---|-------|-----------------------|
| 1 |       | Interrupt enabled     |
| 0 |       | Interrupt not enabled |

#### Bit 1 - AD1AN6IE ADC AN6 Interrupt Enable bit

|       | Die 1 712 1711 VIII 712 0 711 0 11110 11 0 0 11 |  |  |
|-------|-------------------------------------------------|--|--|
| Value | Description                                     |  |  |
| 1     | Interrupt enabled                               |  |  |
| 0     | Interrupt not enabled                           |  |  |

#### Bit 0 - AD1AN5IE ADC AN5 Interrupt Enable bit

| ١ | /alue | Description           |
|---|-------|-----------------------|
| 1 | _     | Interrupt enabled     |
| ( | )     | Interrupt not enabled |

#### 7.7.18 Interrupt Enable Register 7

Name: IEC7 Offset: 0x82E

| Bit    | 15        | 14        | 13        | 12        | 11         | 10         | 9          | 8          |
|--------|-----------|-----------|-----------|-----------|------------|------------|------------|------------|
|        | SPI2GIE   | SPI1GIE   | CLC2PIE   | CLC1PIE   | AD1FLTR4IE | AD1FLTR3IE | AD1FLTR2IE | AD1FLTR1IE |
| Access | R/W       | R/W       | R/W       | R/W       | R/W        | R/W        | R/W        | R/W        |
| Reset  | 0         | 0         | 0         | 0         | 0          | 0          | 0          | 0          |
|        |           |           |           |           |            |            |            |            |
| Bit    | 7         | 6         | 5         | 4         | 3          | 2          | 1          | 0          |
|        | AD1CMP4IE | AD1CMP3IE | AD1CMP2IE | AD1CMP1IE | AD1AFLTIF  |            |            | AD1AN21IE  |
| Access | R/W       | R/W       | R/W       | R/W       | R/W        |            |            | R/W        |
| Reset  | 0         | 0         | 0         | 0         | 0          |            |            | 0          |

#### Bit 15 - SPI2GIE SPI2 Error Interrupt Enable bit

| Value | Description           |  |
|-------|-----------------------|--|
| 1     | Interrupt enabled     |  |
| 0     | Interrupt not enabled |  |

#### Bit 14 - SPI1GIE SPI1 Error Interrupt Enable bit

|                     | 2.0 · · · · · · · · · · · · · · · · · · · |                       |
|---------------------|-------------------------------------------|-----------------------|
|                     | Value                                     | Description           |
| 1 Interrupt enabled |                                           | Interrupt enabled     |
|                     | 0                                         | Interrupt not enabled |

#### Bit 13 - CLC2PIE CLC2 Positive Edge Interrupt Enable bit

| Value | Description           |  |
|-------|-----------------------|--|
| 1     | Interrupt enabled     |  |
| 0     | Interrupt not enabled |  |

#### Bit 12 - CLC1PIE CLC1 Positive Edge Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 11 - AD1FLTR4IE ADC Oversample Filter 4 Interrupt Enable bit

|       | <u> </u>              |
|-------|-----------------------|
| Value | Description           |
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 10 - AD1FLTR3IE ADC Oversample Filter 3 Interrupt Enable bit

| Dit 10 / | Dit 10 AB II ET TO C Voicampio I inter o interrupt Enable bit |  |  |  |  |  |
|----------|---------------------------------------------------------------|--|--|--|--|--|
| Value    | Description                                                   |  |  |  |  |  |
| 1        | Interrupt enabled                                             |  |  |  |  |  |
| 0        | Interrupt not enabled                                         |  |  |  |  |  |

#### Bit 9 - AD1FLTR2IE ADC Oversample Filter 2 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 8 - AD1FLTR1IE ADC Oversample Filter 1 Interrupt Enable bit

| Value | Description           |  |  |  |
|-------|-----------------------|--|--|--|
| 1     | Interrupt enabled     |  |  |  |
| 0     | Interrupt not enabled |  |  |  |

## **Interrupt Controller**

#### Bit 7 - AD1CMP4IE ADC Digital Comparator 4 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 6 - AD1CMP3IE ADC Digital Comparator 3 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 5 - AD1CMP2IE ADC Digital Comparator 2 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 4 - AD1CMP1IE ADC Digital Comparator 1 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 3 - AD1AFLTIF ADC Fault Interrupt Enable bit

| 1 | Value | Description           |
|---|-------|-----------------------|
|   | 1     | Interrupt enabled     |
|   | 0     | Interrupt not enabled |

#### Bit 0 - AD1AN21IE ADC AN21 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### 7.7.19 **Interrupt Enable Register 10**

Name: IEC10 Offset: 0x834

| Bit    | 15      | 14      | 13      | 12      | 11      | 10      | 9        | 8        |
|--------|---------|---------|---------|---------|---------|---------|----------|----------|
|        | CLC3PIE | PEVTFIE | PEVTEIE | PEVTDIE | PEVTCIE | PEVTBIE | PEVTAIE  |          |
| Access | R/W      |          |
| Reset  | 0       | 0       | 0       | 0       | 0       | 0       | 0        |          |
|        |         |         |         |         |         |         |          |          |
| Bit    | 7       | 6       | 5       | 4       | 3       | 2       | 1        | 0        |
|        |         |         |         |         |         |         | ADCC1EIE | ADCC0EIE |
| Access |         |         |         |         |         |         | R/W      | R/W      |
| Reset  |         |         |         |         |         |         | 0        | 0        |

#### Bit 15 - CLC3PIE CLC3 Positive Edge Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 14 - PEVTFIE PWM Event F Interrupt Enable bit

|  | Value | Description           |
|--|-------|-----------------------|
|  | 1     | Interrupt enabled     |
|  | 0     | Interrupt not enabled |

#### Bit 13 - PEVTEIE PWM Event E Interrupt Enable bit

| Value | Description           |  |
|-------|-----------------------|--|
| 1     | Interrupt enabled     |  |
| 0     | Interrupt not enabled |  |

#### Bit 12 - PEVTDIE PWM Event D Interrupt Enable bit

| DIC 12 1 | Bit 12 - 1 EVIBLE I WIN EVENT B INTETRAPT ENABLE BIT |  |  |
|----------|------------------------------------------------------|--|--|
| Value    | alue Description                                     |  |  |
| 1        | Interrupt enabled                                    |  |  |
| 0        | Interrupt not enabled                                |  |  |

#### Bit 11 - PEVTCIE PWM Event C Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 10 - PEVTBIE PWM Event B Interrupt Enable bit

| BR 10 1 EVI BIE 1 VVIII EVOIR B INTOTAPE ETIABIO BR |                       |
|-----------------------------------------------------|-----------------------|
| Value                                               | Description           |
| 1                                                   | Interrupt enabled     |
| 0                                                   | Interrupt not enabled |

#### Bit 9 - PEVTAIE PWM Event A Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 1 - ADCC1EIE ADC Enable 1 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

**Interrupt Controller** 

## Bit 0 - ADCC0EIE ADC Enable 0 Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

## 7.7.20 Interrupt Enable Register 11

Name: IEC11 Offset: 0x836

| Bit    | 15      | 14      | 13      | 12      | 11      | 10      | 9       | 8       |
|--------|---------|---------|---------|---------|---------|---------|---------|---------|
|        | U3ENTIE | U2ENTIE | U1ENTIE |         |         |         |         |         |
| Access | R/W     | R/W     | R/W     |         |         |         |         |         |
| Reset  | 0       | 0       | 0       |         |         |         |         |         |
|        |         |         |         |         |         |         |         |         |
| Bit    | 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|        |         |         |         | CLC4NIE | CLC3NIE | CLC2NIE | CLC1NIE | CLC4PIE |
| Access |         |         |         | R/W     | R/W     | R/W     | R/W     | R/W     |
| Reset  |         |         |         | 0       | 0       | 0       | 0       | 0       |

#### Bit 15 - U3ENTIE UART3 Event Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 14 - U2ENTIE UART2 Event Interrupt Enable bit

|  | Value | Description           |
|--|-------|-----------------------|
|  | 1     | Interrupt enabled     |
|  | 0     | Interrupt not enabled |

#### Bit 13 - U1ENTIE UART1 Event Interrupt Enable bit

| Value | Description           |  |
|-------|-----------------------|--|
| 1     | Interrupt enabled     |  |
| 0     | Interrupt not enabled |  |

#### Bit 4 - CLC4NIE CLC4 Negative Edge Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 3 - CLC3NIE CLC3 Negative Edge Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 2 - CLC2NIE CLC2 Negative Edge Interrupt Enable bit

| Bit 2 - GEOZINE GEOZING Edge interrupt Enable bit |                       |  |  |  |
|---------------------------------------------------|-----------------------|--|--|--|
| Value Description                                 |                       |  |  |  |
| 1                                                 | Interrupt enabled     |  |  |  |
| 0                                                 | Interrupt not enabled |  |  |  |

#### Bit 1 - CLC1NIE CLC1 Negative Edge Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt enabled     |
| 0     | Interrupt not enabled |

#### Bit 0 - CLC4PIE CLC4 Positive Edge Interrupt Enable bit

|       |                       | J |  |
|-------|-----------------------|---|--|
| Value | Description           |   |  |
| 1     | Interrupt enabled     |   |  |
| 0     | Interrupt not enabled |   |  |

## 7.7.21 Interrupt Priority Register 0

Name: IPC0 Offset: 0x840

| Bit    | 15 | 14  | 13         | 12  | 11 | 10  | 9           | 8   |
|--------|----|-----|------------|-----|----|-----|-------------|-----|
|        |    |     | CNBIP[2:0] |     |    |     | CNAIP[2:0]  |     |
| Access |    | R/W | R/W        | R/W |    | R/W | R/W         | R/W |
| Reset  |    | 1   | 0          | 0   |    | 1   | 0           | 0   |
|        |    |     |            |     |    |     |             |     |
| Bit    | 7  | 6   | 5          | 4   | 3  | 2   | 1           | 0   |
|        |    |     | T1IP[2:0]  |     |    |     | INT0IP[2:0] |     |
| Access |    | R/W | R/W        | R/W |    | R/W | R/W         | R/W |
| Reset  |    | 1   | 0          | 0   |    | 1   | 0           | 0   |

Bits 14:12 - CNBIP[2:0] Change Notice B Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 10:8 - CNAIP[2:0] Change Notice A Interrupt Priority bits

| D.10 . 0.0 | Citral [2:0] Change Neado 7 Interrupt French |
|------------|----------------------------------------------|
| Value      | Description                                  |
| 7          | Interrupt Priority Level 7 (highest)         |
| 6          | Interrupt Priority Level 6                   |
| 5          | Interrupt Priority Level 5                   |
| 4          | Interrupt Priority Level 4 (default)         |
| 3          | Interrupt Priority Level 3                   |
| 2          | Interrupt Priority Level 2                   |
| 1          | Interrupt Priority Level 1                   |
| 0          | Interrupt Priority Level 0 (lowest)          |
|            |                                              |

Bits 6:4 - T1IP[2:0] Timer1 Interrupt Priority bits

| D100 0.∓ 1 | The Later Time of the Control of the |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Value      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 7          | Interrupt Priority Level 7 (highest)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 6          | Interrupt Priority Level 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5          | Interrupt Priority Level 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 4          | Interrupt Priority Level 4 (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3          | Interrupt Priority Level 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2          | Interrupt Priority Level 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1          | Interrupt Priority Level 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 0          | Interrupt Priority Level 0 (lowest)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

Bits 2:0 - INT0IP[2:0] External Interrupt 0 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |

| Value | Description                         |
|-------|-------------------------------------|
| 2     | Interrupt Priority Level 2          |
| 1     | Interrupt Priority Level 1          |
| 0     | Interrupt Priority Level 0 (lowest) |

### 7.7.22 Interrupt Priority Register 1

Name: IPC1 Offset: 0x842

| Bit    | 15 | 14  | 13          | 12  | 11 | 10          | 9           | 8   |  |
|--------|----|-----|-------------|-----|----|-------------|-------------|-----|--|
|        |    |     | TMR1IP[2:0] |     |    | IOC1IP[2:0] |             |     |  |
| Access |    | R/W | R/W         | R/W |    | R/W         | R/W         | R/W |  |
| Reset  |    | 1   | 0           | 0   |    | 1           | 0           | 0   |  |
|        |    |     |             |     |    |             |             |     |  |
| Bit    | 7  | 6   | 5           | 4   | 3  | 2           | 1           | 0   |  |
|        |    |     |             |     |    |             | DMA0IP[2:0] |     |  |
| Access |    |     |             |     |    | R/W         | R/W         | R/W |  |
| Reset  |    |     |             |     |    | 1           | 0           | 0   |  |

Bits 14:12 - TMR1IP[2:0] Timer1 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 10:8 - IOC1IP[2:0] Interrupt-on-Change 1 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 2:0 - DMA0IP[2:0] Direct Memory Access 0 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

#### 7.7.23 Interrupt Priority Register 2

Name: IPC2 Offset: 0x844

| Bit    | 15 | 14  | 13            | 12  | 11 | 10            | 9           | 8   |
|--------|----|-----|---------------|-----|----|---------------|-------------|-----|
|        |    |     | U1RXIP[2:0]   |     |    | SPI1TXIP[2:0] |             |     |
| Access |    | R/W | R/W           | R/W |    | R/W           | R/W         | R/W |
| Reset  |    | 1   | 0             | 0   |    | 1             | 0           | 0   |
|        |    |     |               |     |    |               |             |     |
| Bit    | 7  | 6   | 5             | 4   | 3  | 2             | 1           | 0   |
|        |    |     | SPI1RXIP[2:0] |     |    |               | DMA1IP[2:0] |     |
| Access |    | R/W | R/W           | R/W |    | R/W           | R/W         | R/W |
| Reset  |    | 1   | 0             | 0   |    | 1             | 0           | 0   |

Bits 14:12 - U1RXIP[2:0] UART1 Receiver Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 10:8 - SPI1TXIP[2:0] SPI1 Transfer Interrupt Priority bits

|       | of the tall of the manifest menty site |
|-------|----------------------------------------|
| Value | Description                            |
| 7     | Interrupt Priority Level 7 (highest)   |
| 6     | Interrupt Priority Level 6             |
| 5     | Interrupt Priority Level 5             |
| 4     | Interrupt Priority Level 4 (default)   |
| 3     | Interrupt Priority Level 3             |
| 2     | Interrupt Priority Level 2             |
| 1     | Interrupt Priority Level 1             |
| 0     | Interrupt Priority Level 0 (lowest)    |

Bits 6:4 - SPI1RXIP[2:0] SPI1 Receiver Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 2:0 - DMA1IP[2:0] Direct Memory Access 1 Interrupt Priority bits

|       | zim tin [2.0] zirost momery / teoeses i interrupti memb |
|-------|---------------------------------------------------------|
| Value | Description                                             |
| 7     | Interrupt Priority Level 7 (highest)                    |
| 6     | Interrupt Priority Level 6                              |
| 5     | Interrupt Priority Level 5                              |
| 4     | Interrupt Priority Level 4 (default)                    |
| 3     | Interrupt Priority Level 3                              |

| Value | Description                         |
|-------|-------------------------------------|
| 2     | Interrupt Priority Level 2          |
| 1     | Interrupt Priority Level 1          |
| 0     | Interrupt Priority Level 0 (lowest) |

#### 7.7.24 Interrupt Priority Register 3

Name: IPC3 Offset: 0x846

| Bit    | 15 | 14  | 13           | 12  | 11 | 10         | 9           | 8   |
|--------|----|-----|--------------|-----|----|------------|-------------|-----|
|        |    |     | INT1IP[2:0]  |     |    | NVMIP[2:0] |             |     |
| Access |    | R/W | R/W          | R/W |    | R/W        | R/W         | R/W |
| Reset  |    | 1   | 0            | 0   |    | 1          | 0           | 0   |
|        |    |     |              |     |    |            |             |     |
| Bit    | 7  | 6   | 5            | 4   | 3  | 2          | 1           | 0   |
|        |    |     | ECCSBIP[2:0] |     |    |            | U1TXIP[2:0] |     |
| Access |    | R/W | R/W          | R/W |    | R/W        | R/W         | R/W |
| Reset  |    | 1   | 0            | 0   |    | 1          | 0           | 0   |

Bits 14:12 - INT1IP[2:0] External Interrupt 1 Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |
|       |                                      |

Bits 10:8 - NVMIP[2:0] NVM Program/Erase Complete Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 6:4 - ECCSBIP[2:0] Error Correcting Code Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 2:0 - U1TXIP[2:0] UART1 Transmitter Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |

| Value | Description                         |
|-------|-------------------------------------|
| 2     | Interrupt Priority Level 2          |
| 1     | Interrupt Priority Level 1          |
| 0     | Interrupt Priority Level 0 (lowest) |

#### 7.7.25 Interrupt Priority Register 4

Name: IPC4 Offset: 0x848

| Bit    | 15 | 14           | 13         | 12  | 11 | 10          | 9            | 8   |  |
|--------|----|--------------|------------|-----|----|-------------|--------------|-----|--|
|        |    |              | CNCIP[2:0] |     |    | DMA2IP[2:0] |              |     |  |
| Access |    | R/W          | R/W        | R/W |    | R/W         | R/W          | R/W |  |
| Reset  |    | 1            | 0          | 0   |    | 1           | 0            | 0   |  |
|        |    |              |            |     |    |             |              |     |  |
| Bit    | 7  | 6            | 5          | 4   | 3  | 2           | 1            | 0   |  |
|        |    | MI2C1IP[2:0] |            |     |    |             | SI2C1IP[2:0] |     |  |
| Access |    | R/W          | R/W        | R/W |    | R/W         | R/W          | R/W |  |
| Reset  |    | 1            | 0          | 0   |    | 1           | 0            | 0   |  |

Bits 14:12 - CNCIP[2:0] Change Notification C Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 10:8 - DMA2IP[2:0] Direct Memory Access 2 Interrupt Priority bits

| D.10 . 0.0 | Difficult [2:0] Brook Mornory 7.00000 2 interrupt 1 hority bite |
|------------|-----------------------------------------------------------------|
| Value      | Description                                                     |
| 7          | Interrupt Priority Level 7 (highest)                            |
| 6          | Interrupt Priority Level 6                                      |
| 5          | Interrupt Priority Level 5                                      |
| 4          | Interrupt Priority Level 4 (default)                            |
| 3          | Interrupt Priority Level 3                                      |
| 2          | Interrupt Priority Level 2                                      |
| 1          | Interrupt Priority Level 1                                      |
| 0          | Interrupt Priority Level 0 (lowest)                             |
|            |                                                                 |

Bits 6:4 - MI2C1IP[2:0] I2C1 Host Events Interrupt Priority bits

| D110 0.7 | mize in [2:0] 1201 Floor Evolid Interrupt Flooring Site |
|----------|---------------------------------------------------------|
| Value    | Description                                             |
| 7        | Interrupt Priority Level 7 (highest)                    |
| 6        | Interrupt Priority Level 6                              |
| 5        | Interrupt Priority Level 5                              |
| 4        | Interrupt Priority Level 4 (default)                    |
| 3        | Interrupt Priority Level 3                              |
| 2        | Interrupt Priority Level 2                              |
| 1        | Interrupt Priority Level 1                              |
| 0        | Interrupt Priority Level 0 (lowest)                     |

Bits 2:0 - SI2C1IP[2:0] I2C1 Client Events Interrupt Priority bits

|       | The state of the s |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 7     | Interrupt Priority Level 7 (highest)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 6     | Interrupt Priority Level 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5     | Interrupt Priority Level 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 4     | Interrupt Priority Level 4 (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3     | Interrupt Priority Level 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

| Value | Description                         |
|-------|-------------------------------------|
| 2     | Interrupt Priority Level 2          |
| 1     | Interrupt Priority Level 1          |
| 0     | Interrupt Priority Level 0 (lowest) |

#### 7.7.26 Interrupt Priority Register 5

Name: IPC5 Offset: 0x84A

| Bit    | 15 | 14 | 13 | 12 | 11 | 10  | 9           | 8   |
|--------|----|----|----|----|----|-----|-------------|-----|
|        |    |    |    |    |    |     | IOC2IP[2:0] |     |
| Access |    |    |    |    |    | R/W | R/W         | R/W |
| Reset  |    |    |    |    |    | 1   | 0           | 0   |
|        |    |    |    |    |    |     |             |     |
| Bit    | 7  | 6  | 5  | 4  | 3  | 2   | 1           | 0   |
|        |    |    |    |    |    |     | INT2IP[2:0] |     |
| Access |    |    |    |    |    | R/W | R/W         | R/W |
| Reset  |    |    |    |    |    | 1   | 0           | 0   |

Bits 10:8 - IOC2IP[2:0] Interrupt-on-Change 2 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 10:8 - DMA3IP[2:0] Direct Memory Access 3 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 2:0 - INT2IP[2:0] External Interrupt 2 Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

### 7.7.27 Interrupt Priority Register 6

Name: IPC6 Offset: 0x84C

| Bit    | 15 | 14  | 13          | 12  | 11 | 10  | 9           | 8   |
|--------|----|-----|-------------|-----|----|-----|-------------|-----|
|        |    |     | U2RXIP[2:0] |     |    |     | INT3IP[2:0] |     |
| Access |    | R/W | R/W         | R/W |    | R/W | R/W         | R/W |
| Reset  |    | 1   | 0           | 0   |    | 1   | 0           | 0   |
|        |    |     |             |     |    |     |             |     |
| Bit    | 7  | 6   | 5           | 4   | 3  | 2   | 1           | 0   |
|        |    |     |             |     |    |     | T2IP[2:0]   |     |
| Access |    |     |             |     |    | R/W | R/W         | R/W |
| Reset  |    |     |             |     |    | 1   | 0           | 0   |

Bits 14:12 - U2RXIP[2:0] UART2 Receiver Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 10:8 - INT3IP[2:0] External Interrupt 3 Priority bits

|       | Die 10.0 - Introli [2.0] External interrupt of Hority bits |  |  |
|-------|------------------------------------------------------------|--|--|
| Value | Description                                                |  |  |
| 7     | Interrupt Priority Level 7 (highest)                       |  |  |
| 6     | Interrupt Priority Level 6                                 |  |  |
| 5     | Interrupt Priority Level 5                                 |  |  |
| 4     | Interrupt Priority Level 4 (default)                       |  |  |
| 3     | Interrupt Priority Level 3                                 |  |  |
| 2     | Interrupt Priority Level 2                                 |  |  |
| 1     | Interrupt Priority Level 1                                 |  |  |
| 0     | Interrupt Priority Level 0 (lowest)                        |  |  |

Bits 2:0 - T2IP[2:0] Timer2 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

#### 7.7.28 Interrupt Priority Register 7

Name: IPC7 Offset: 0x84E

| Bit    | 15 | 14  | 13            | 12  | 11 | 10  | 9             | 8   |
|--------|----|-----|---------------|-----|----|-----|---------------|-----|
|        |    |     | C1RXIP[2:0]   |     |    |     | SPI2TXIP[2:0] |     |
| Access |    | R/W | R/W           | R/W |    | R/W | R/W           | R/W |
| Reset  |    | 1   | 0             | 0   |    | 1   | 0             | 0   |
|        |    |     |               |     |    |     |               |     |
| Bit    | 7  | 6   | 5             | 4   | 3  | 2   | 1             | 0   |
|        |    |     | SPI2RXIP[2:0] |     |    |     | U2TXIP[2:0]   |     |
| Access |    | R/W | R/W           | R/W |    | R/W | R/W           | R/W |
| Reset  |    | 1   | 0             | 0   |    | 1   | 0             | 0   |

Bits 14:12 - C1RXIP[2:0] CAN1 RX Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |
|       |                                      |

Bits 10:8 - SPI2TXIP[2:0] SPI2 Transmitter Interrupt Priority bits

| D.10.0 | or iz trail [2:0] or iz trailornator interrupt i norty bito |
|--------|-------------------------------------------------------------|
| Value  | Description                                                 |
| 7      | Interrupt Priority Level 7 (highest)                        |
| 6      | Interrupt Priority Level 6                                  |
| 5      | Interrupt Priority Level 5                                  |
| 4      | Interrupt Priority Level 4 (default)                        |
| 3      | Interrupt Priority Level 3                                  |
| 2      | Interrupt Priority Level 2                                  |
| 1      | Interrupt Priority Level 1                                  |
| 0      | Interrupt Priority Level 0 (lowest)                         |
|        |                                                             |

Bits 6:4 - SPI2RXIP[2:0] SPI2 Receiver Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 2:0 - U2TXIP[2:0] UART 2 Transmitter Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |

| Value | Description                         |
|-------|-------------------------------------|
| 2     | Interrupt Priority Level 2          |
| 1     | Interrupt Priority Level 1          |
| 0     | Interrupt Priority Level 0 (lowest) |

**Interrupt Controller** 

#### 7.7.29 Interrupt Priority Register 8

Name: IPC8 Offset: 0x850

| Bit             | 15 | 14  | 13          | 12  | 11 | 10 | 9 | 8 |
|-----------------|----|-----|-------------|-----|----|----|---|---|
|                 |    |     | IOC3IP[2:0] |     |    |    |   |   |
| Access<br>Reset |    | R/W | R/W         | R/W |    |    |   |   |
| Reset           |    | 1   | 0           | 0   |    |    |   |   |
|                 |    |     |             |     |    |    |   |   |
| Bit             | 7  | 6   | 5           | 4   | 3  | 2  | 1 | 0 |
|                 |    |     |             |     |    |    |   |   |

Access Reset

Bits 14:12 - IOC3IP[2:0] Interrupt-on-Change 3 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

**Interrupt Controller** 

#### 7.7.30 Interrupt Priority Register 9

Name: IPC9 Offset: 0x852

| Bit             | 15 | 14 | 13 | 12 | 11 | 10  | 9         | 8   |
|-----------------|----|----|----|----|----|-----|-----------|-----|
|                 |    |    |    |    |    |     |           |     |
| Access          |    |    |    | •  |    |     |           |     |
| Reset           |    |    |    |    |    |     |           |     |
|                 |    |    |    |    |    |     |           |     |
| Bit             | 7  | 6  | 5  | 4  | 3  | 2   | 1         | 0   |
|                 |    |    |    |    |    |     | T3IP[2:0] |     |
| Access<br>Reset |    |    |    |    |    | R/W | R/W       | R/W |
| Reset           |    |    |    |    |    | 1   | 0         | 0   |

Bits 2:0 - T3IP[2:0] Timer3 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

**Interrupt Controller** 

#### 7.7.31 Interrupt Priority Register 10

Name: IPC10 Offset: 0x854

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|-----|----|----|----|----|----|----|---|---|
|     |    |    |    |    |    |    |   |   |

Access Reset

| Bit    | 7 | 6   | 5         | 4   | 3 | 2   | 1           | 0   |
|--------|---|-----|-----------|-----|---|-----|-------------|-----|
|        |   |     | T4IP[2:0] |     |   |     | IOC4IP[2:0] |     |
| Access |   | R/W | R/W       | R/W |   | R/W | R/W         | R/W |
| Reset  |   | 1   | 0         | 0   |   | 1   | 0           | 0   |

Bits 6:4 - T4IP[2:0] Timer4 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 2:0 - IOC4IP[2:0] Interrupt-on-Change 4 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

**Interrupt Controller** 

### 7.7.32 Interrupt Priority Register 11

Name: IPC11 Offset: 0x856

| Bit    | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|--------|----|----|----|----|----|----|---|---|
|        |    |    |    |    |    |    |   |   |
| Access |    |    |    |    |    |    |   |   |
| Reset  |    |    |    |    |    |    |   |   |

 Bit
 7
 6
 5
 4
 3
 2

 DMTIP[2:0]
 Access

 R/W
 R/W
 R/W

 Reset
 1
 0
 0

Bits 6:4 - DMTIP[2:0] Deadman Timer Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

#### 7.7.33 **Interrupt Priority Register 12**

Name: IPC12 Offset: 0x858

| Bit    | 15 | 14  | 13         | 12  | 11 | 10          | 9   | 8   |  |
|--------|----|-----|------------|-----|----|-------------|-----|-----|--|
|        |    |     | CRCIP[2:0] |     |    | U2EIP[2:0]  |     |     |  |
| Access |    | R/W | R/W        | R/W |    | R/W         | R/W | R/W |  |
| Reset  |    | 1   | 0          | 0   |    | 1           | 0   | 0   |  |
|        |    |     |            |     |    |             |     |     |  |
| Bit    | 7  | 6   | 5          | 4   | 3  | 2           | 1   | 0   |  |
|        |    |     | U1EIP[2:0] |     |    | QEI1IP[2:0] |     |     |  |
| Access |    | R/W | R/W        | R/W |    | R/W         | R/W | R/W |  |
| Reset  |    | 1   | 0          | 0   |    | 1           | 0   | 0   |  |

Bits 14:12 - CRCIP[2:0] Cyclic Redundancy Check Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |
|       |                                      |

Bits 10:8 - U2EIPI2:01 UART2 Frror Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 6:4 - U1EIP[2:0] UART1 Error Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 2:0 - QEI1IP[2:0] QEI1 Interrupt Priority bits

|       | and the fact that the state of |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 7     | Interrupt Priority Level 7 (highest)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 6     | Interrupt Priority Level 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 5     | Interrupt Priority Level 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 4     | Interrupt Priority Level 4 (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 3     | Interrupt Priority Level 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

| Value | Description                         |
|-------|-------------------------------------|
| 2     | Interrupt Priority Level 2          |
| 1     | Interrupt Priority Level 1          |
| 0     | Interrupt Priority Level 0 (lowest) |

**Interrupt Controller** 

#### 7.7.34 Interrupt Priority Register 13

Name: IPC13 Offset: 0x85A

| Bit             | 15 | 14 | 13 | 12 | 11 | 10  | 9           | 8   |
|-----------------|----|----|----|----|----|-----|-------------|-----|
|                 |    |    |    |    |    |     |             |     |
| Access          |    |    |    |    |    |     |             |     |
| Reset           |    |    |    |    |    |     |             |     |
|                 |    |    |    |    |    |     |             |     |
| Bit             | 7  | 6  | 5  | 4  | 3  | 2   | 1           | 0   |
|                 |    |    |    |    |    |     | C1TXIP[2:0] |     |
| Access<br>Reset |    |    |    |    |    | R/W | R/W         | R/W |
| Reset           |    |    |    |    |    | 1   | 0           | 0   |

Bits 2:0 - C1TXIP[2:0] CAN1 TX Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

#### 7.7.35 Interrupt Priority Register 14

Name: IPC14 Offset: 0x85C

| Bit    | 15 | 14  | 13          | 12  | 11 | 10  | 9           | 8   |
|--------|----|-----|-------------|-----|----|-----|-------------|-----|
|        |    |     |             |     |    |     | U3TXIP[2:0] |     |
| Access |    |     |             |     |    | R/W | R/W         | R/W |
| Reset  |    |     |             |     |    | 1   | 0           | 0   |
|        |    |     |             |     |    |     |             |     |
| Bit    | 7  | 6   | 5           | 4   | 3  | 2   | 1           | 0   |
|        |    |     | U3RXIP[2:0] |     |    |     | U3EIP[2:0]  |     |
| Access |    | R/W | R/W         | R/W |    | R/W | R/W         | R/W |
| Reset  |    | 1   | 0           | 0   |    | 1   | 0           | 0   |

Bits 10:8 - U3TXIP[2:0] UART3 Transmitter Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 6:4 - U3RXIP[2:0] UART3 Receiver Priority bits

| D.10 0.∓ C | order [2:0] Critical tools of thomas and |
|------------|------------------------------------------|
| Value      | Description                              |
| 7          | Interrupt Priority Level 7 (highest)     |
| 6          | Interrupt Priority Level 6               |
| 5          | Interrupt Priority Level 5               |
| 4          | Interrupt Priority Level 4 (default)     |
| 3          | Interrupt Priority Level 3               |
| 2          | Interrupt Priority Level 2               |
| 1          | Interrupt Priority Level 1               |
| 0          | Interrupt Priority Level 0 (lowest)      |
|            |                                          |

Bits 2:0 - U3EIP[2:0] UART3 External Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

#### 7.7.36 Interrupt Priority Register 15

Name: IPC15 Offset: 0x85E

| Bit    | 15 | 14  | 13            | 12  | 11 | 10 | 9 | 8 |
|--------|----|-----|---------------|-----|----|----|---|---|
|        |    |     | PTGSTEPIP[2:0 | ]   |    |    |   |   |
| Access |    | R/W | R/W           | R/W |    |    |   |   |
| Reset  |    | 1   | 0             | 0   |    |    |   |   |
|        |    |     |               |     |    |    |   |   |
| Bit    | 7  | 6   | 5             | 4   | 3  | 2  | 1 | 0 |
|        |    |     | ICDIP[2:0]    |     |    |    |   |   |
| Access |    | R/W | R/W           | R/W |    |    |   |   |
| Reset  |    | 1   | 0             | 0   |    |    |   |   |

#### Bits 14:12 - PTGSTEPIP[2:0] PTG Step Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

#### Bits 6:4 - ICDIP[2:0] ICD Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

#### 7.7.37 Interrupt Priority Register 16

Name: IPC16 Offset: 0x860

| Bit    | 15 | 14  | 13          | 12  | 11 | 10  | 9             | 8   |
|--------|----|-----|-------------|-----|----|-----|---------------|-----|
|        |    |     | PWM1IP[2:0] |     |    |     |               |     |
| Access |    | R/W | R/W         | R/W |    |     |               |     |
| Reset  |    | 1   | 0           | 0   |    |     |               |     |
|        |    |     |             |     |    |     |               |     |
| Bit    | 7  | 6   | 5           | 4   | 3  | 2   | 1             | 0   |
|        |    |     |             |     |    |     | I2C1BCIP[2:0] |     |
| Access |    |     |             |     |    | R/W | R/W           | R/W |
| Reset  |    |     |             |     |    | 1   | 0             | 0   |

Bits 14:12 - PWM1IP[2:0] PWM Generator 1 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 2:0 - I2C1BCIP[2:0] I2C1 Bus Collision Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

#### 7.7.38 Interrupt Priority Register 17

Name: IPC17 Offset: 0x862

| Bit    | 15 | 14  | 13          | 12  | 11 | 10  | 9           | 8   |
|--------|----|-----|-------------|-----|----|-----|-------------|-----|
|        |    |     |             |     |    |     | PWM4IP[2:0] |     |
| Access |    |     |             |     |    | R/W | R/W         | R/W |
| Reset  |    |     |             |     |    | 1   | 0           | 0   |
|        |    |     |             |     |    |     |             |     |
| Bit    | 7  | 6   | 5           | 4   | 3  | 2   | 1           | 0   |
|        |    |     | PWM3IP[2:0] |     |    |     | PWM2IP[2:0] |     |
| Access |    | R/W | R/W         | R/W |    | R/W | R/W         | R/W |
| Reset  |    | 1   | 0           | 0   |    | 1   | 0           | 0   |

Bits 10:8 - PWM4IP[2:0] PWM Generator 4 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |
|       |                                      |

Bits 6:4 - PWM3IP[2:0] PWM Generator 3 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 2:0 - PWM2IP[2:0] PWM Generator 2 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

**Interrupt Controller** 

#### 7.7.39 Interrupt Priority Register 18

Name: IPC18 Offset: 0x864

| Bit          | 15 | 14  | 13         | 12  | 11 | 10 | 9 | 8 |
|--------------|----|-----|------------|-----|----|----|---|---|
|              |    |     | CNDIP[2:0] |     |    |    |   |   |
| Access Reset |    | R/W | R/W        | R/W |    |    |   |   |
| Reset        |    | 1   | 0          | 0   |    |    |   |   |
| Bit          | 7  | 6   | 5          | 4   | 3  | 2  | 1 | 0 |
|              |    |     |            |     |    |    |   |   |

Access Reset

Bits 14:12 - CNDIP[2:0] Change Notice D Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

#### 7.7.40 Interrupt Priority Register 19

Name: IPC19 Offset: 0x866



Bits 10:8 - CMP2IP[2:0] Comparator 2 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 6:4 - CMP1IP[2:0] Comparator 1 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

#### 7.7.41 Interrupt Priority Register 20

Name: IPC20 Offset: 0x868

| Bit    | 15 | 14  | 13            | 12  | 11 | 10          | 9   | 8   |
|--------|----|-----|---------------|-----|----|-------------|-----|-----|
|        |    |     | PTG1IP[2:0]   |     |    | PTG0IP[2:0] |     |     |
| Access |    | R/W | R/W           | R/W |    | R/W         | R/W | R/W |
| Reset  |    | 1   | 0             | 0   |    | 1           | 0   | 0   |
|        |    |     |               |     |    |             |     |     |
| Bit    | 7  | 6   | 5             | 4   | 3  | 2           | 1   | 0   |
|        |    |     | PTGWDTIP[2:0] |     |    |             |     |     |
| Access |    | R/W | R/W           | R/W |    |             |     |     |
| Reset  |    | 1   | 0             | 0   |    |             |     |     |

Bits 14:12 - PTG1IP[2:0] Peripheral Trigger Generator 1 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 10:8 - PTG0IP[2:0] Peripheral Trigger Generator 0 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 6:4 - PTGWDTIP[2:0] Watchdog Timer Time-out Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

#### 7.7.42 Interrupt Priority Register 21

Name: IPC21 Offset: 0x86A

| Bit    | 15 | 14  | 13            | 12  | 11 | 10           | 9           | 8   |
|--------|----|-----|---------------|-----|----|--------------|-------------|-----|
|        |    |     | SENT1EIP[2:0] |     |    | SENT1IP[2:0] |             |     |
| Access |    | R/W | R/W           | R/W |    | R/W          | R/W         | R/W |
| Reset  |    | 1   | 0             | 0   |    | 1            | 0           | 0   |
|        |    |     |               |     |    |              |             |     |
| Bit    | 7  | 6   | 5             | 4   | 3  | 2            | 1           | 0   |
|        |    |     | PTG3IP[2:0]   |     |    |              | PTG2IP[2:0] |     |
| Access |    | R/W | R/W           | R/W |    | R/W          | R/W         | R/W |
| Reset  |    | 1   | 0             | 0   |    | 1            | 0           | 0   |

Bits 14:12 - SENT1EIP[2:0] SENT1 External Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 10:8 - SENT1IP[2:0] SENT1 Interrupt Priority bits

| OLIVITIA (2.0) OLIVITIA MONTAPET HONEY SILO |
|---------------------------------------------|
| Description                                 |
| Interrupt Priority Level 7 (highest)        |
| Interrupt Priority Level 6                  |
| Interrupt Priority Level 5                  |
| Interrupt Priority Level 4 (default)        |
| Interrupt Priority Level 3                  |
| Interrupt Priority Level 2                  |
| Interrupt Priority Level 1                  |
| Interrupt Priority Level 0 (lowest)         |
|                                             |

Bits 6:4 - PTG3IP[2:0] Peripheral Trigger Generator 3 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 2:0 – PTG2IP[2:0] Peripheral Trigger Generator 2 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |

| Value | Description                         |
|-------|-------------------------------------|
| 2     | Interrupt Priority Level 2          |
| 1     | Interrupt Priority Level 1          |
| 0     | Interrupt Priority Level 0 (lowest) |

#### 7.7.43 Interrupt Priority Register 22

Name: IPC22 Offset: 0x86C

| Bit    | 15 | 14  | 13            | 12  | 11 | 10  | 9           | 8   |
|--------|----|-----|---------------|-----|----|-----|-------------|-----|
|        |    |     | AD1AN0IP[2:0] |     |    |     | AD1GIP[2:0] |     |
| Access |    | R/W | R/W           | R/W |    | R/W | R/W         | R/W |
| Reset  |    | 1   | 0             | 0   |    | 0   | 0           | 0   |
| Bit    | 7  | 6   | 5             | 4   | 3  | 2   | 1           | 0   |
|        |    |     |               |     |    |     |             |     |

Access Reset

Bits 14:12 - AD1AN0IP[2:0] ADC AN0 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 10:8 - AD1GIP[2:0] ADC Global Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

#### 7.7.44 Interrupt Priority Register 23

Name: IPC23 Offset: 0x86E

| Bit    | 15 | 14  | 13            | 12  | 11 | 10  | 9             | 8   |
|--------|----|-----|---------------|-----|----|-----|---------------|-----|
|        |    |     | AD1AN4IP[2:0] |     |    |     | AD1AN3IP[2:0] |     |
| Access |    | R/W | R/W           | R/W |    | R/W | R/W           | R/W |
| Reset  |    | 1   | 0             | 0   |    | 1   | 0             | 0   |
|        |    |     |               |     |    |     |               |     |
| Bit    | 7  | 6   | 5             | 4   | 3  | 2   | 1             | 0   |
|        |    |     | AD1AN2IP[2:0] |     |    |     |               |     |
| Access |    | R/W | R/W           | R/W |    |     |               |     |
| Reset  |    | 1   | 0             | 0   |    |     |               |     |

Bits 14:12 - AD1AN4IP[2:0] ADC AN4 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 10:8 - AD1AN3IP[2:0] ADC AN3 Interrupt Priority bits

| D.10 .0.0 | AB PARTON [2:0] ABO ARO Interrupt Fronty Bito |
|-----------|-----------------------------------------------|
| Value     | Description                                   |
| 7         | Interrupt Priority Level 7 (highest)          |
| 6         | Interrupt Priority Level 6                    |
| 5         | Interrupt Priority Level 5                    |
| 4         | Interrupt Priority Level 4 (default)          |
| 3         | Interrupt Priority Level 3                    |
| 2         | Interrupt Priority Level 2                    |
| 1         | Interrupt Priority Level 1                    |
| 0         | Interrupt Priority Level 0 (lowest)           |
|           |                                               |

Bits 6:4 - AD1AN2IP[2:0] ADC AN2 Interrupt Priority bits

|       | birateli [2:0] ABO ARZ intorrupt i norty bito |
|-------|-----------------------------------------------|
| Value | Description                                   |
| 7     | Interrupt Priority Level 7 (highest)          |
| 6     | Interrupt Priority Level 6                    |
| 5     | Interrupt Priority Level 5                    |
| 4     | Interrupt Priority Level 4 (default)          |
| 3     | Interrupt Priority Level 3                    |
| 2     | Interrupt Priority Level 2                    |
| 1     | Interrupt Priority Level 1                    |
| 0     | Interrupt Priority Level 0 (lowest)           |

Bits 6:4 - AD1AN1IP[2:0] ADC AN1 Interrupt Priority bits

|       | E in in the Late of the time independent menty and |
|-------|----------------------------------------------------|
| Value | Description                                        |
| 7     | Interrupt Priority Level 7 (highest)               |
| 6     | Interrupt Priority Level 6                         |
| 5     | Interrupt Priority Level 5                         |
| 4     | Interrupt Priority Level 4 (default)               |
| 3     | Interrupt Priority Level 3                         |

| Value | Description                         |
|-------|-------------------------------------|
| 2     | Interrupt Priority Level 2          |
| 1     | Interrupt Priority Level 1          |
| 0     | Interrupt Priority Level 0 (lowest) |

#### 7.7.45 **Interrupt Priority Register 24**

Name: IPC24 Offset: 0x870

| Bit    | 15 | 14  | 13            | 12  | 11 | 10  | 9             | 8   |
|--------|----|-----|---------------|-----|----|-----|---------------|-----|
|        |    |     | AD1AN8IP[2:0] |     |    |     | AD1AN7IP[2:0] |     |
| Access |    | R/W | R/W           | R/W |    | R/W | R/W           | R/W |
| Reset  |    | 1   | 0             | 0   |    | 1   | 0             | 0   |
|        |    |     |               |     |    |     |               |     |
| Bit    | 7  | 6   | 5             | 4   | 3  | 2   | 1             | 0   |
|        |    |     | AD1AN6IP[2:0] |     |    |     | AD1AN5IP[2:0] |     |
| Access |    | R/W | R/W           | R/W |    | R/W | R/W           | R/W |
| Reset  |    | 1   | 0             | 0   |    | 1   | 0             | 0   |

Bits 14:12 - AD1AN8IP[2:0] ADC AN8 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 10:8 - AD1AN7IPI2:01 ADC AN7 Interrupt Priority bits

|       | Bits 10.0 - ABTAINTI [2.0] ABO AINT Interrupt 1 Honey Bits |  |  |  |
|-------|------------------------------------------------------------|--|--|--|
| Value | Description                                                |  |  |  |
| 7     | Interrupt Priority Level 7 (highest)                       |  |  |  |
| 6     | Interrupt Priority Level 6                                 |  |  |  |
| 5     | Interrupt Priority Level 5                                 |  |  |  |
| 4     | Interrupt Priority Level 4 (default)                       |  |  |  |
| 3     | Interrupt Priority Level 3                                 |  |  |  |
| 2     | Interrupt Priority Level 2                                 |  |  |  |
| 1     | Interrupt Priority Level 1                                 |  |  |  |
| 0     | Interrupt Priority Level 0 (lowest)                        |  |  |  |

Bits 6:4 - AD1AN6IPI2:01 ADC AN6 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 2:0 - AD1AN5IP[2:0] ADC AN5 Interrupt Priority bits

|       | to the transfer to the transfer trends and |
|-------|--------------------------------------------|
| Value | Description                                |
| 7     | Interrupt Priority Level 7 (highest)       |
| 6     | Interrupt Priority Level 6                 |
| 5     | Interrupt Priority Level 5                 |
| 4     | Interrupt Priority Level 4 (default)       |
| 3     | Interrupt Priority Level 3                 |

| Value | Description                         |
|-------|-------------------------------------|
| 2     | Interrupt Priority Level 2          |
| 1     | Interrupt Priority Level 1          |
| 0     | Interrupt Priority Level 0 (lowest) |

#### 7.7.46 Interrupt Priority Register 25

Name: IPC25 Offset: 0x872

| Bit    | 15 | 14  | 13             | 12  | 11 | 10  | 9              | 8   |
|--------|----|-----|----------------|-----|----|-----|----------------|-----|
|        |    |     | AD1AN12IP[2:0] |     |    |     | AD1AN11IP[2:0] |     |
| Access |    | R/W | R/W            | R/W |    | R/W | R/W            | R/W |
| Reset  |    | 1   | 0              | 0   |    | 1   | 0              | 0   |
|        |    |     |                |     |    |     |                |     |
| Bit    | 7  | 6   | 5              | 4   | 3  | 2   | 1              | 0   |
|        |    |     | AD1AN10IP[2:0] |     |    |     | AD1AN9IP[2:0]  |     |
| Access |    | R/W | R/W            | R/W |    | R/W | R/W            | R/W |
| Reset  |    | 1   | 0              | 0   |    | 1   | 0              | 0   |

Bits 14:12 - AD1AN12IP[2:0] ADC AN12 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |
|       |                                      |

Bits 10:8 - AD1AN11IP[2:0] ADC AN11 Interrupt Priority bits

| D.10 10.0 | AB IAITH [2:0] ABO AITH Interrupt Hority Bito |
|-----------|-----------------------------------------------|
| Value     | Description                                   |
| 7         | Interrupt Priority Level 7 (highest)          |
| 6         | Interrupt Priority Level 6                    |
| 5         | Interrupt Priority Level 5                    |
| 4         | Interrupt Priority Level 4 (default)          |
| 3         | Interrupt Priority Level 3                    |
| 2         | Interrupt Priority Level 2                    |
| 1         | Interrupt Priority Level 1                    |
| 0         | Interrupt Priority Level 0 (lowest)           |
|           |                                               |

Bits 6:4 - AD1AN10IP[2:0] ADC AN10 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 2:0 - AD1AN9IP[2:0] ADC AN9 Interrupt Priority bits

|       | The material of the control of the c |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 7     | Interrupt Priority Level 7 (highest)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 6     | Interrupt Priority Level 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5     | Interrupt Priority Level 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 4     | Interrupt Priority Level 4 (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3     | Interrupt Priority Level 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

| Value | Description                         |
|-------|-------------------------------------|
| 2     | Interrupt Priority Level 2          |
| 1     | Interrupt Priority Level 1          |
| 0     | Interrupt Priority Level 0 (lowest) |

#### 7.7.47 Interrupt Priority Register 26

Name: IPC26 Offset: 0x874

| Bit    | 15 | 14  | 13             | 12  | 11 | 10  | 9              | 8   |
|--------|----|-----|----------------|-----|----|-----|----------------|-----|
|        |    |     | AD1AN16IP[2:0] |     |    |     | AD1AN15IP[2:0] |     |
| Access |    | R/W | R/W            | R/W |    | R/W | R/W            | R/W |
| Reset  |    | 1   | 0              | 0   |    | 1   | 0              | 0   |
|        |    |     |                |     |    |     |                |     |
| Bit    | 7  | 6   | 5              | 4   | 3  | 2   | 1              | 0   |
|        |    |     | AD1AN14IP[2:0] |     |    |     | AD1AN13IP[2:0] |     |
| Access |    | R/W | R/W            | R/W |    | R/W | R/W            | R/W |
| Reset  |    | 1   | 0              | 0   |    | 1   | 0              | 0   |

Bits 14:12 - AD1AN16IP[2:0] ADC AN16 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 10:8 - AD1AN15IP[2:0] ADC AN15 Interrupt Priority bits

| D.10 10.0 | AD IAIT OF [2:0] ABO ATTO Intorrupt Fronty Bito |
|-----------|-------------------------------------------------|
| Value     | Description                                     |
| 7         | Interrupt Priority Level 7 (highest)            |
| 6         | Interrupt Priority Level 6                      |
| 5         | Interrupt Priority Level 5                      |
| 4         | Interrupt Priority Level 4 (default)            |
| 3         | Interrupt Priority Level 3                      |
| 2         | Interrupt Priority Level 2                      |
| 1         | Interrupt Priority Level 1                      |
| 0         | Interrupt Priority Level 0 (lowest)             |
|           |                                                 |

Bits 6:4 - AD1AN14IP[2:0] ADC AN14 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 2:0 - AD1AN13IP[2:0] ADC AN13 Interrupt Priority bits

|       | and the same ferror and the same transfer the same ferror and the |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 7     | Interrupt Priority Level 7 (highest)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 6     | Interrupt Priority Level 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 5     | Interrupt Priority Level 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 4     | Interrupt Priority Level 4 (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 3     | Interrupt Priority Level 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

| Value | Description                         |
|-------|-------------------------------------|
| 2     | Interrupt Priority Level 2          |
| 1     | Interrupt Priority Level 1          |
| 0     | Interrupt Priority Level 0 (lowest) |

### 7.7.48 Interrupt Priority Register 27

Name: IPC27 Offset: 0x876

| Bit    | 15 | 14  | 13             | 12  | 11 | 10             | 9              | 8   |  |
|--------|----|-----|----------------|-----|----|----------------|----------------|-----|--|
|        |    |     | AD1AN20IP[2:0] |     |    | AD1AN19IP[2:0] |                |     |  |
| Access |    | R/W | R/W            | R/W |    | R/W            | R/W            | R/W |  |
| Reset  |    | 1   | 0              | 0   |    | 1              | 0              | 0   |  |
| Bit    | 7  | 6   | 5              | 4   | 3  | 2              | 1              | 0   |  |
|        |    |     | AD1AN18IP[2:0] |     |    |                | AD1AN17IP[2:0] |     |  |
| Access |    | R/W | R/W            | R/W |    | R/W            | R/W            | R/W |  |
| Reset  |    | 1   | 0              | 0   |    | 1              | 0              | 0   |  |

### Bits 14:12 - AD1AN20IP[2:0] ADC AN20 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

### Bits 10:8 - AD1AN19IP[2:0] ADC AN19 Interrupt Priority bits

|       | 715 Partie [216] 715 6 714 16 Interrupt French |
|-------|------------------------------------------------|
| Value | Description                                    |
| 7     | Interrupt Priority Level 7 (highest)           |
| 6     | Interrupt Priority Level 6                     |
| 5     | Interrupt Priority Level 5                     |
| 4     | Interrupt Priority Level 4 (default)           |
| 3     | Interrupt Priority Level 3                     |
| 2     | Interrupt Priority Level 2                     |
| 1     | Interrupt Priority Level 1                     |
| 0     | Interrupt Priority Level 0 (lowest)            |

### Bits 6:4 - AD1AN18IP[2:0] ADC AN18 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

### Bits 2:0 - AD1AN17IP[2:0] ADC AN17 Interrupt Priority bits

|       | The state of the s |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 7     | Interrupt Priority Level 7 (highest)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 6     | Interrupt Priority Level 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5     | Interrupt Priority Level 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 4     | Interrupt Priority Level 4 (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3     | Interrupt Priority Level 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

| Value | Description                         |
|-------|-------------------------------------|
| 2     | Interrupt Priority Level 2          |
| 1     | Interrupt Priority Level 1          |
| 0     | Interrupt Priority Level 0 (lowest) |

### 7.7.49 Interrupt Priority Register 28

Name: IPC28 Offset: 0x878

| Bit    | 15 | 14  | 13            | 12  | 11 | 10  | 9              | 8   |
|--------|----|-----|---------------|-----|----|-----|----------------|-----|
|        |    |     | AD1FLTIP[2:0] |     |    |     |                |     |
| Access |    | R/W | R/W           | R/W |    |     |                |     |
| Reset  |    | 1   | 0             | 0   |    |     |                |     |
|        |    |     |               |     |    |     |                |     |
| Bit    | 7  | 6   | 5             | 4   | 3  | 2   | 1              | 0   |
|        |    |     |               |     |    |     | AD1AN21IP[2:0] |     |
| Access |    |     |               |     |    | R/W | R/W            | R/W |
| Reset  |    |     |               |     |    | 1   | 0              | 0   |

Bits 14:12 - AD1FLTIP[2:0] ADC Fault Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 2:0 - AD1AN21IP[2:0] ADC AN21 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

### 7.7.50 Interrupt Priority Register 29

Name: IPC29 Offset: 0x87A

| Bit    | 15 | 14  | 13             | 12  | 11 | 10             | 9             | 8   |
|--------|----|-----|----------------|-----|----|----------------|---------------|-----|
|        |    |     | AD1CMP3IP[2:0] |     |    | AD1CMP2IP[2:0] |               |     |
| Access |    | R/W | R/W            | R/W |    | R/W            | R/W           | R/W |
| Reset  |    | 1   | 0              | 0   |    | 1              | 0             | 0   |
|        |    |     |                |     |    |                |               |     |
| Bit    | 7  | 6   | 5              | 4   | 3  | 2              | 1             | 0   |
|        |    |     | AD1CMP1IP[2:0] | ]   |    |                | AD1CMP0IP[2:0 | ]   |
| Access |    | R/W | R/W            | R/W |    | R/W            | R/W           | R/W |
| Reset  |    | 1   | 0              | 0   |    | 1              | 0             | 0   |

### Bits 14:12 - AD1CMP3IP[2:0] ADC Digital Comparator 3 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

### Bits 10:8 - AD1CMP2IP[2:0] ADC Digital Comparator 2 Interrupt Priority bits

| D.10 10.0 | ABTOM IN [2:0] ABO Bigital Comparator 2 interrupt 1 fronty bito |
|-----------|-----------------------------------------------------------------|
| Value     | Description                                                     |
| 7         | Interrupt Priority Level 7 (highest)                            |
| 6         | Interrupt Priority Level 6                                      |
| 5         | Interrupt Priority Level 5                                      |
| 4         | Interrupt Priority Level 4 (default)                            |
| 3         | Interrupt Priority Level 3                                      |
| 2         | Interrupt Priority Level 2                                      |
| 1         | Interrupt Priority Level 1                                      |
| 0         | Interrupt Priority Level 0 (lowest)                             |
|           |                                                                 |

### Bits 6:4 - AD1CMP1IP[2:0] ADC Digital Comparator 1 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

### Bits 2:0 - AD1CMP0IP[2:0] ADC Digital Comparator 0 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |

| Value | Description                         |
|-------|-------------------------------------|
| 2     | Interrupt Priority Level 2          |
| 1     | Interrupt Priority Level 1          |
| 0     | Interrupt Priority Level 0 (lowest) |

### 7.7.51 Interrupt Priority Register 30

Name: IPC30 Offset: 0x87C

| Bit    | 15 | 14                            | 13             | 12  | 11 | 10             | 9   | 8   |
|--------|----|-------------------------------|----------------|-----|----|----------------|-----|-----|
|        |    |                               | ADFLTR3IP[2:0] |     |    | ADFLTR2IP[2:0] |     |     |
| Access |    | R/W                           | R/W            | R/W |    | R/W            | R/W | R/W |
| Reset  |    | 1                             | 0              | 0   |    | 1              | 0   | 0   |
| Bit    | 7  | 6                             | 5              | 4   | 3  | 2              | 1   | 0   |
|        |    | ADFLTR1IP[2:0] ADFLTR0IP[2:0] |                |     |    |                |     |     |
| Access |    | R/W                           | R/W            | R/W |    | R/W            | R/W | R/W |
| Reset  |    | 1                             | 0              | 0   |    | 1              | 0   | 0   |

### Bits 14:12 - ADFLTR3IP[2:0] ADC Oversample Filter 3 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

### Bits 10:8 - ADFLTR2IP[2:0] ADC Oversample Filter 2 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

### Bits 6:4 - ADFLTR1IP[2:0] ADC Oversample Filter 1 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

### Bits 2:0 - ADFLTR0IP[2:0] ADC Oversample Filter 0 Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |

| Value | Description                         |
|-------|-------------------------------------|
| 2     | Interrupt Priority Level 2          |
| 1     | Interrupt Priority Level 1          |
| 0     | Interrupt Priority Level 0 (lowest) |

#### 7.7.52 **Interrupt Priority Register 31**

Name: IPC31 Offset: 0x87E

| Bit    | 15 | 14  | 13           | 12  | 11 | 10  | 9            | 8   |
|--------|----|-----|--------------|-----|----|-----|--------------|-----|
|        |    |     | SPI2GIP[2:0] |     |    |     | SPI1GIP[2:0] |     |
| Access |    | R/W | R/W          | R/W |    | R/W | R/W          | R/W |
| Reset  |    | 1   | 0            | 0   |    | 1   | 0            | 0   |
|        |    |     |              |     |    |     |              |     |
| Bit    | 7  | 6   | 5            | 4   | 3  | 2   | 1            | 0   |
|        |    |     | CLC2PIP[2:0] |     |    |     | CLC1PIP[2:0] |     |
| Access |    | R/W | R/W          | R/W |    | R/W | R/W          | R/W |
| Reset  |    | 1   | 0            | 0   |    | 1   | 0            | 0   |

### Bits 14:12 - SPI2GIP[2:0] SPI2 Error Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

### Bits 10:8 - SPI1GIP[2:01 SPI1 Error Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

### Bits 6:4 - CLC2PIP[2:0] CLC2 Positive Edge Interrupt Priority bits

|       | Leaf 1 [2.0] CLO2 I contro Lago interrupt I fiority bite |
|-------|----------------------------------------------------------|
| Value | Description                                              |
| 7     | Interrupt Priority Level 7 (highest)                     |
| 6     | Interrupt Priority Level 6                               |
| 5     | Interrupt Priority Level 5                               |
| 4     | Interrupt Priority Level 4 (default)                     |
| 3     | Interrupt Priority Level 3                               |
| 2     | Interrupt Priority Level 2                               |
| 1     | Interrupt Priority Level 1                               |
| 0     | Interrupt Priority Level 0 (lowest)                      |

### Bits 2:0 - CLC1PIP[2:0] CLC1 Positive Edge Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |

**Datasheet** 

| Value | Description                         |
|-------|-------------------------------------|
| 2     | Interrupt Priority Level 2          |
| 1     | Interrupt Priority Level 1          |
| 0     | Interrupt Priority Level 0 (lowest) |

## 7.7.53 Interrupt Priority Register 42

Name: IPC42 Offset: 0x894

| Bit    | 15 | 14  | 13           | 12  | 11 | 10  | 9            | 8   |
|--------|----|-----|--------------|-----|----|-----|--------------|-----|
|        |    |     | PEVTCIP[2:0] |     |    |     | PEVTBIP[2:0] |     |
| Access |    | R/W | R/W          | R/W | •  | R/W | R/W          | R/W |
| Reset  |    | 1   | 0            | 0   |    | 1   | 0            | 0   |
|        |    |     |              |     |    |     |              |     |
| Bit    | 7  | 6   | 5            | 4   | 3  | 2   | 1            | 0   |
|        |    |     | PEVTAIP[2:0] |     |    |     |              |     |
| Access |    | R/W | R/W          | R/W |    |     |              |     |
| Reset  |    | 1   | 0            | 0   |    |     |              |     |

### Bits 14:12 - PEVTCIP[2:0] PWM Event C Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

### Bits 10:8 - PEVTBIP[2:0] PWM Event B Interrupt Priority bits

| D.10 . 0.0 | Let 151 [2:0] I Will Evolt B Interrupt I norty bite |
|------------|-----------------------------------------------------|
| Value      | Description                                         |
| 7          | Interrupt Priority Level 7 (highest)                |
| 6          | Interrupt Priority Level 6                          |
| 5          | Interrupt Priority Level 5                          |
| 4          | Interrupt Priority Level 4 (default)                |
| 3          | Interrupt Priority Level 3                          |
| 2          | Interrupt Priority Level 2                          |
| 1          | Interrupt Priority Level 1                          |
| 0          | Interrupt Priority Level 0 (lowest)                 |
|            |                                                     |

### Bits 6:4 - PEVTAIP[2:0] PWM Event A Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |
|       |                                      |

#### 7.7.54 **Interrupt Priority Register 43**

Name: IPC43 Offset: 0x896

| Bit    | 15 | 14  | 13            | 12  | 11 | 10  | 9            | 8   |
|--------|----|-----|---------------|-----|----|-----|--------------|-----|
|        |    |     | CLC3PEIP[2:0] |     |    |     | PEVTFIP[2:0] |     |
| Access |    | R/W | R/W           | R/W |    | R/W | R/W          | R/W |
| Reset  |    | 1   | 0             | 0   |    | 1   | 0            | 0   |
|        |    |     |               |     |    |     |              |     |
| Bit    | 7  | 6   | 5             | 4   | 3  | 2   | 1            | 0   |
|        |    |     | PEVTEIP[2:0]  |     |    |     | PEVTDIP[2:0] |     |
| Access |    | R/W | R/W           | R/W |    | R/W | R/W          | R/W |
| Reset  |    | 1   | 0             | 0   |    | 1   | 0            | 0   |

Bits 14:12 - CLC3PEIP[2:0] CLC3 Positive Edge Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 10:8 - PEVTFIPI2:01 PWM Event F Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 6:4 - PEVTEIP[2:0] PWM Event E Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

Bits 2:0 - PEVTDIP[2:0] PWM Event D Interrupt Priority bits

|       | · · · · · · · · · · · · · · · · · ·  |
|-------|--------------------------------------|
| Value | Description                          |
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |

| Value | Description                         |
|-------|-------------------------------------|
| 2     | Interrupt Priority Level 2          |
| 1     | Interrupt Priority Level 1          |
| 0     | Interrupt Priority Level 0 (lowest) |

### 7.7.55 Interrupt Priority Register 44

Name: IPC44 Offset: 0x898

| Bit    | 15 | 14  | 13            | 12  | 11 | 10            | 9             | 8   |
|--------|----|-----|---------------|-----|----|---------------|---------------|-----|
|        |    |     | CLC3NEIP[2:0] |     |    | CLC2NEIP[2:0] |               |     |
| Access |    | R/W | R/W           | R/W |    | R/W           | R/W           | R/W |
| Reset  |    | 1   | 0             | 0   |    | 1             | 0             | 0   |
|        |    |     |               |     |    |               |               |     |
| Bit    | 7  | 6   | 5             | 4   | 3  | 2             | 1             | 0   |
|        |    |     | CLC1NEIP[2:0] |     |    |               | CLC4PEIP[2:0] |     |
| Access |    | R/W | R/W           | R/W |    | R/W           | R/W           | R/W |
| Reset  |    | 1   | 0             | 0   |    | 1             | 0             | 0   |

### Bits 14:12 - CLC3NEIP[2:0] CLC3 Negative Edge Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

### Bits 10:8 - CLC2NEIP[2:0] CLC2 Negative Edge Interrupt Priority bits

|       | The state of the s |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 7     | Interrupt Priority Level 7 (highest)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 6     | Interrupt Priority Level 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5     | Interrupt Priority Level 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 4     | Interrupt Priority Level 4 (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3     | Interrupt Priority Level 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2     | Interrupt Priority Level 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1     | Interrupt Priority Level 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 0     | Interrupt Priority Level 0 (lowest)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

### Bits 6:4 - CLC1NEIP[2:0] CLC1 Negative Edge Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

### Bits 2:0 - CLC4PEIP[2:0] CLC4 Positive Edge Interrupt Priority bits

|       | ·· <b>()</b> · · · · · · · · · · · · · · · · · |
|-------|------------------------------------------------|
| Value | Description                                    |
| 7     | Interrupt Priority Level 7 (highest)           |
| 6     | Interrupt Priority Level 6                     |
| 5     | Interrupt Priority Level 5                     |
| 4     | Interrupt Priority Level 4 (default)           |
| 3     | Interrupt Priority Level 3                     |

| Value | Description                         |
|-------|-------------------------------------|
| 2     | Interrupt Priority Level 2          |
| 1     | Interrupt Priority Level 1          |
| 0     | Interrupt Priority Level 0 (lowest) |

**Interrupt Controller** 

### 7.7.56 Interrupt Priority Register 45

Name: IPC45 Offset: 0x89A

| Bit    | 15 | 14 | 13 | 12 | 11 | 10  | 9             | 8   |
|--------|----|----|----|----|----|-----|---------------|-----|
| Access |    |    |    |    |    |     |               |     |
| Reset  |    |    |    |    |    |     |               |     |
| Bit    | 7  | 6  | 5  | 4  | 3  | 2   | 1             | 0   |
|        |    |    |    |    |    |     | CLC4NEIP[2:0] |     |
| Access |    |    |    |    |    | R/W | R/W           | R/W |
| Reset  |    |    |    |    |    | 1   | 0             | 0   |

Bits 2:0 - CLC4NEIP[2:0] CLC4 Negative Edge Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

## 7.7.57 Interrupt Priority Register 47

Name: IPC47 Offset: 0x89E

| Bit    | 15 | 14  | 13            | 12  | 11 | 10             | 9   | 8   |  |
|--------|----|-----|---------------|-----|----|----------------|-----|-----|--|
|        |    |     | U1EVENTIP[2:0 | ]   |    | U2EVENTIP[2:0] |     |     |  |
| Access |    | R/W | R/W           | R/W |    | R/W            | R/W | R/W |  |
| Reset  |    | 1   | 0             | 0   |    | 1              | 0   | 0   |  |
|        |    |     |               |     |    |                |     |     |  |
| Bit    | 7  | 6   | 5             | 4   | 3  | 2              | 1   | 0   |  |
|        |    |     | U1EVENTIP[2:0 | ]   |    |                |     |     |  |
| Access |    | R/W | R/W           | R/W |    |                |     |     |  |
| Reset  |    | 1   | 0             | 0   |    |                |     |     |  |

### Bits 14:12 - U1EVENTIP[2:0] UART1 Event Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

### Bits 10:8 - U2EVENTIP[2:0] UART2 Event Interrupt Priority bits

| D110 10.0 | OZZIZITI [Zio] Official Evolutimentaper money bits |
|-----------|----------------------------------------------------|
| Value     | Description                                        |
| 7         | Interrupt Priority Level 7 (highest)               |
| 6         | Interrupt Priority Level 6                         |
| 5         | Interrupt Priority Level 5                         |
| 4         | Interrupt Priority Level 4 (default)               |
| 3         | Interrupt Priority Level 3                         |
| 2         | Interrupt Priority Level 2                         |
| 1         | Interrupt Priority Level 1                         |
| 0         | Interrupt Priority Level 0 (lowest)                |
|           |                                                    |

### Bits 6:4 - U1EVENTIP[2:0] UART1 Event Interrupt Priority bits

| Value | Description                          |
|-------|--------------------------------------|
| 7     | Interrupt Priority Level 7 (highest) |
| 6     | Interrupt Priority Level 6           |
| 5     | Interrupt Priority Level 5           |
| 4     | Interrupt Priority Level 4 (default) |
| 3     | Interrupt Priority Level 3           |
| 2     | Interrupt Priority Level 2           |
| 1     | Interrupt Priority Level 1           |
| 0     | Interrupt Priority Level 0 (lowest)  |

#### 7.7.58 **Interrupt Control Register 1**

Name: INTCON1 Offset: 0x8C0

| Bit    | 15       | 14      | 13     | 12      | 11      | 10     | 9       | 8     |
|--------|----------|---------|--------|---------|---------|--------|---------|-------|
|        | NSTDIS   | OVAERR  | OVBERR | COVAERR | COVBERR | OVATE  | OVBTE   | COVTE |
| Access | R/W      | R/W     | R/W    | R/W     | R/W     | R/W    | R/W     | R/W   |
| Reset  | 0        | 0       | 0      | 0       | 0       | 0      | 0       | 0     |
|        |          |         |        |         |         |        |         |       |
| Bit    | 7        | 6       | 5      | 4       | 3       | 2      | 1       | 0     |
|        | SFTACERR | DIV0ERR |        | MATHERR | ADDRERR | STKERR | OSCFAIL |       |
| Access | R/W      | R/W     |        | R/W     | R/W     | R/W    | R/W     |       |
| Reset  | 0        | 0       |        | 0       | 0       | 0      | 0       |       |

### Bit 15 - NSTDIS Interrupt Nesting Disable bit

| Value | Description                   |
|-------|-------------------------------|
| 1     | Interrupt nesting is disabled |
| 0     | Interrupt nesting is enabled  |

#### Bit 14 - OVAERR Accumulator A Overflow Trap Flag bit

| Value | Description                                      |
|-------|--------------------------------------------------|
| 1     | Trap was caused by overflow of Accumulator A     |
| 0     | Trap was not caused by overflow of Accumulator A |

### Bit 13 - OVBERR Accumulator B Overflow Trap Flag bit

| Value | Description                                      |
|-------|--------------------------------------------------|
| 1     | Trap was caused by overflow of Accumulator B     |
| 0     | Trap was not caused by overflow of Accumulator B |

### Bit 12 - COVAERR Accumulator A Catastrophic Overflow Trap Flag bit

| Value | Description                                                   |
|-------|---------------------------------------------------------------|
| 1     | Trap was caused by catastrophic overflow of Accumulator A     |
| 0     | Trap was not caused by catastrophic overflow of Accumulator A |

#### Bit 11 - COVBERR Accumulator B Catastrophic Overflow Trap Flag bit

| 1 | Value | Description                                                   |
|---|-------|---------------------------------------------------------------|
| ſ | 1     | Trap was caused by catastrophic overflow of Accumulator B     |
|   | 0     | Trap was not caused by catastrophic overflow of Accumulator B |

#### Bit 10 - OVATE Accumulator A Overflow Trap Enable bit

| D.C. 10 | CIAIL Accommunication A Colonian Trap Emissio Sit |
|---------|---------------------------------------------------|
| Value   | Description                                       |
| 1       | Trap overflow of Accumulator A                    |
| 0       | Trap is disabled                                  |

### Bit 9 - OVBTE Accumulator B Overflow Trap Enable bit

| Value | Description                    |
|-------|--------------------------------|
| 1     | Trap overflow of Accumulator B |
| 0     | Trap is disabled               |

### Bit 8 - COVTE Catastrophic Overflow Trap Enable bit

| Value | Description                                                    |
|-------|----------------------------------------------------------------|
| 1     | Trap on catastrophic overflow of Accumulator A or B is enabled |
| 0     | Trap is disabled                                               |

**Datasheet** 

## **Interrupt Controller**

#### Bit 7 - SFTACERR Shift Accumulator Error Status bit

| Value | Description                                                    |
|-------|----------------------------------------------------------------|
| 1     | Math error trap was caused by an invalid accumulator shift     |
| 0     | Math error trap was not caused by an invalid accumulator shift |

### Bit 6 - DIV0ERR Divide-by-Zero Error Status bit

| Value | Description                                        |
|-------|----------------------------------------------------|
| 1     | Math error trap was caused by a divide-by-zero     |
| 0     | Math error trap was not caused by a divide-by-zero |

#### Bit 4 - MATHERR Math Error Status bit

| Value | Description                      |
|-------|----------------------------------|
| 1     | Math error trap has occurred     |
| 0     | Math error trap has not occurred |

### Bit 3 - ADDRERR Address Error Trap Status bit

| Value | Description                         |
|-------|-------------------------------------|
| 1     | Address error trap has occurred     |
| 0     | Address error trap has not occurred |

### Bit 2 - STKERR Stack Error Trap Status bit

| Value | Description                       |
|-------|-----------------------------------|
| 1     | Stack error trap has occurred     |
| 0     | Stack error trap has not occurred |

#### Bit 1 - OSCFAIL Oscillator Failure Trap Status bit

| Value | Description                              |
|-------|------------------------------------------|
| 1     | Oscillator failure trap has occurred     |
| 0     | Oscillator failure trap has not occurred |

**Datasheet** 

### 7.7.59 Interrupt Control Register 2

Name: INTCON2 Offset: 0x8C2

| Bit    | 15  | 14   | 13     | 12 | 11     | 10     | 9      | 8      |
|--------|-----|------|--------|----|--------|--------|--------|--------|
|        | GIE | DISI | SWTRAP |    |        |        |        | AIVTEN |
| Access | R/W | R/W  | R/W    |    |        |        |        | R/W    |
| Reset  | 1   | 0    | 0      |    |        |        |        | 0      |
|        |     |      |        |    |        |        |        |        |
| Bit    | 7   | 6    | 5      | 4  | 3      | 2      | 1      | 0      |
|        |     |      |        |    | INT3EP | INT2EP | INT1EP | INT0EP |
| Access |     |      |        |    | R/W    | R/W    | R/W    | R/W    |
| Reset  |     |      |        |    | 0      | 0      | 0      | 0      |

### Bit 15 - GIE Global Interrupt Enable bit

|   | Value | Description                                          |
|---|-------|------------------------------------------------------|
| ſ | 1     | Interrupts and associated IE bits are enabled        |
|   | 0     | Interrupts are disabled, but traps are still enabled |

#### Bit 14 - DISI DISI Instruction Status bit

| Value | Description                    |
|-------|--------------------------------|
| 1     | DISI instruction is active     |
| 0     | DISI instruction is not active |

#### Bit 13 - SWTRAP Software Trap Status bit

| Value | Description               |
|-------|---------------------------|
| 1     | Software trap is enabled  |
| 0     | Software trap is disabled |

### Bit 8 - AIVTEN Alternate Interrupt Vector Table Enable bit

| Value | Description                           |
|-------|---------------------------------------|
| 1     | Uses Alternate Interrupt Vector Table |
| 0     | Uses standard Interrupt Vector Table  |

### Bit 3 – INT3EP External Interrupt 3 Edge Detect Polarity Select bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt on negative edge |
| 0     | Interrupt on positive edge |

#### Bit 2 - INT2EP External Interrupt 2 Edge Detect Polarity Select bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt on negative edge |
| 0     | Interrupt on positive edge |

### Bit 1 - INT1EP External Interrupt 1 Edge Detect Polarity Select bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt on negative edge |
| 0     | Interrupt on positive edge |

### Bit 0 - INT0EP External Interrupt 0 Edge Detect Polarity Select bit

| Value | Description                |
|-------|----------------------------|
| 1     | Interrupt on negative edge |
| 0     | Interrupt on positive edge |

## **Interrupt Controller**

### 7.7.60 Interrupt Control Register 3

Name: INTCON3 Offset: 0x8C4



### Bit 9 - CAN CAN Address Error Soft Trap Status bit

| Value | Description                                  |
|-------|----------------------------------------------|
| 1     | CAN address error soft trap has occurred     |
| 0     | CAN address error soft trap has not occurred |

#### Bit 8 - NAE NVM Address Error Soft Trap Status bit

| V | /alue | Description                                  |
|---|-------|----------------------------------------------|
| 1 |       | NVM address error soft trap has occurred     |
| 0 |       | NVM address error soft trap has not occurred |

### Bit 4 - DOOVR DO Stack Overflow Soft Trap Status bit

| Value | Description                                  |
|-------|----------------------------------------------|
| 1     | DO stack overflow soft trap has occurred     |
| 0     | DO stack overflow soft trap has not occurred |

**Interrupt Controller** 

### 7.7.61 Interrupt Control Register 4

Name: INTCON4 Offset: 0x8C6

| Bit             | 15 | 14 | 13 | 12 | 11 | 10 | 9      | 8    |
|-----------------|----|----|----|----|----|----|--------|------|
| Access<br>Reset |    |    |    |    |    |    |        |      |
| Bit             | 7  | 6  | 5  | 4  | 3  | 2  | 1      | 0    |
|                 |    |    |    |    |    |    | ECCDBE | SGHT |
| Access          |    |    |    |    |    |    | R/W    | R/W  |
| Reset           |    |    |    |    |    |    | 0      | 0    |

### Bit 1 - ECCDBE ECC Double-Bit Error Trap bit

| Value | Description                                |
|-------|--------------------------------------------|
| 1     | ECC double-bit error trap has occurred     |
| 0     | ECC double-bit error trap has not occurred |

### Bit 0 - SGHT Software Generated Hard Trap Status bit

| Value | Description                                   |
|-------|-----------------------------------------------|
| 1     | Software generated hard trap has occurred     |
| 0     | Software generated hard trap has not occurred |

## 7.7.62 Interrupt Control and Status Register

Name: INTTREG Offset: 0x8C8

| Bit    | 15 | 14 | 13    | 12    | 11      | 10   | 9    | 8 |
|--------|----|----|-------|-------|---------|------|------|---|
|        |    |    | VHOLD |       |         | ILR[ | 3:0] |   |
| Access |    |    | R     |       | R       | R    | R    | R |
| Reset  |    |    | 0     |       | 0       | 0    | 0    | 0 |
|        |    |    |       |       |         |      |      |   |
| Bit    | 7  | 6  | 5     | 4     | 3       | 2    | 1    | 0 |
|        |    |    |       | VECNU | JM[7:0] |      |      |   |
| Access | R  | R  | R     | R     | R       | R    | R    | R |
| Reset  | 0  | 0  | 0     | 0     | 0       | 0    | 0    | 0 |

### Bit 13 - VHOLD Vector Number Capture Enable bit

| Value | Description                                                                                        |
|-------|----------------------------------------------------------------------------------------------------|
| 1     | VECNUM[7:0] bits read current value of vector number encoding tree (i.e., highest priority pending |
|       | interrupt)                                                                                         |
| 0     | Vector number latched into VECNUM[7:0] at interrupt Acknowledge and retained until next IACK       |

### Bits 11:8 - ILR[3:0] New CPU Interrupt Priority Level bits

| Value | Description                        |
|-------|------------------------------------|
| 1111  | CPU Interrupt Priority Level is 15 |
|       |                                    |
| 0001  | CPU Interrupt Priority Level is 1  |
| 0000  | CPU Interrupt Priority Level is 0  |

### Bits 7:0 - VECNUM[7:0] Vector Number of Pending Interrupt bits

| Value    | Description                    |
|----------|--------------------------------|
| 11111111 | 255, Reserved; do not use      |
|          |                                |
| 00001001 | 9, IC1 – Input Capture 1       |
| 00001000 | 8, INT0 – External Interrupt 0 |
| 00000111 | 7, Reserved; do not use        |
| 00000110 | 6, Generic soft error trap     |
| 00000101 | 5, Reserved; do not use        |
| 00000100 | 4, Math error trap             |
| 00000011 | 3, Stack error trap            |
| 0000010  | 2, Generic hard trap           |
| 0000001  | 1, Address error trap          |
| 0000000  | 0, Oscillator fail trap        |

**Interrupt Controller** 

## 7.8 Key Resources

- "Interrupts" (www.microchip.com/DS70000600) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

### 8. I/O Ports

**Note:** This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "I/O Ports with Edge Detect" (www.microchip.com/DS70005322) in the "dsPIC33/PIC24 Family Reference Manual".

Many of the device pins are shared among the peripherals and the Parallel I/O ports. All I/O input ports feature Schmitt Trigger inputs for improved noise immunity.

Some of the key features of the I/O ports are:

- · Individual Output Pin Open-Drain Enable/Disable
- Individual Input Pin Weak Pull-up and Pull-Down
- Monitor Selective Inputs and Generate Interrupt when Change in Pin State is Detected
- · Operation during Sleep and Idle modes

### 8.1 Parallel I/O (PIO) Ports

All port pins have 12 registers directly associated with their operation as digital I/Os. The Data Direction register (TRISx) determines whether the pin is an input or an output. If the data direction bit is a '1', then the pin is an input.

All port pins are defined as inputs after a Reset. Reads from the latch (LATx), read the latch. Writes to the latch, write the latch. Reads from the port (PORTx), read the port pins, while writes to the port pins, write the latch. Any bit and its associated data and control registers that are not valid for a particular device are disabled. This means the corresponding LATx and TRISx registers, and the port pin are read as zeros.

When a pin is shared with another peripheral or function that is defined as an input only, it is nevertheless regarded as a dedicated port because there is no other competing source of outputs. Table 8-1 shows the pin availability. Figure 8-1 shows the 5V input tolerant pins across this device.

Table 8-1. Pin and ANSELx Availability

| Device                | Rx15 | Rx14 | Rx13 | Rx12 | Rx11 | Rx10 | Rx9 | Rx8 | Rx7 | Rx6 | Rx5 | Rx4 | Rx3 | Rx2 | Rx1 | Rx0 |
|-----------------------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| PORTA                 |      |      |      |      |      |      |     |     |     |     |     |     |     |     |     |     |
| dsPIC33CKXXXMC502/102 | _    | _    | _    | _    | _    | _    | _   | _   | _   | _   | _   | Х   | Х   | х   | Х   | Х   |
| dsPIC33CKXXXMC503/103 | _    | _    | _    | _    | _    | _    | _   | _   | _   | _   | _   | Х   | Х   | Х   | Х   | Х   |
| dsPIC33CKXXXMC505/105 | -    | _    | _    | _    | _    | _    | _   | _   | _   | _   | _   | Х   | х   | х   | Х   | Х   |
| dsPIC33CKXXXMC506/106 | _    | _    | _    | _    | _    | _    | _   | _   | _   | _   | _   | Х   | Х   | Х   | Х   | Х   |
| ANSELA                | _    | _    | _    | _    | _    | _    | _   | _   | _   | _   | _   | Х   | Х   | Х   | Х   | Х   |
| PORTB                 |      |      |      |      |      |      |     |     |     |     |     |     |     |     |     |     |
| dsPIC33CKXXXMC502/102 | Х    | Х    | Х    | Х    | Х    | Х    | Х   | Х   | Х   | Х   | Х   | Х   | Х   | Х   | Х   | Х   |
| dsPIC33CKXXXMC503/103 | х    | х    | Х    | Х    | х    | х    | х   | Х   | х   | Х   | Х   | Х   | Х   | х   | Х   | Х   |
| dsPIC33CKXXXMC505/105 | Х    | Х    | Х    | Х    | Х    | Х    | Х   | Х   | Х   | Х   | Х   | Х   | Х   | Х   | Х   | Х   |
| dsPIC33CKXXXMC506/106 | Х    | х    | Х    | Х    | х    | х    | х   | Х   | Х   | Х   | Х   | Х   | Х   | х   | Х   | Х   |
| ANSELB                | _    | _    | _    | _    | _    | _    | Х   | Х   | Х   | _   | _   | Х   | Х   | Х   | Х   | Х   |
|                       |      |      |      |      | Р    | ORTC |     |     |     |     |     |     |     |     |     |     |
| dsPIC33CKXXXMC502/102 | -    | _    | _    | _    | _    | _    | _   | _   | _   | _   | _   | _   | _   | _   | _   | _   |
| dsPIC33CKXXXMC503/103 | _    | _    | _    | _    | _    | _    | _   | _   | _   | _   | х   | Х   | Х   | Х   | Х   | Х   |
| dsPIC33CKXXXMC505/105 | _    | _    | Х    | Х    | Х    | Х    | Х   | Х   | Х   | Х   | Х   | Х   | Х   | Х   | Х   | Х   |
| dsPIC33CKXXXMC506/106 | Х    | х    | Х    | Х    | х    | х    | Х   | Х   | Х   | Х   | Х   | Х   | Х   | Х   | Х   | Х   |
| ANSELC                | _    | _    | _    | _    | _    | _    | _   | _   | Х   | Х   | _   | _   | Х   | Х   | Х   | Х   |



Figure 8-1. Block Diagram of a Typical Shared Port Structure



### 8.1.1 Open-Drain Configuration

In addition to the PORTx, LATx and TRISx registers for data control, port pins can also be individually configured for either digital or open-drain output. This is controlled by the Open-Drain Enable for PORTx register, ODCx, associated with each port. Setting any of the bits configures the corresponding pin to act as an open-drain output.

The open-drain feature allows the generation of outputs, other than  $V_{DD}$ , by using external pull-up resistors. The maximum open-drain voltage allowed on any pin is the same as the maximum  $V_{IH}$  specification for that particular pin.

### 8.2 Configuring Analog and Digital Port Pins

The ANSELx registers control the operation of the analog port pins. The port pins that are to function as analog inputs or outputs must have their corresponding ANSELx and TRISx bits set. In order to use port pins for I/O functionality with digital modules, such as timers, UARTs, etc., the corresponding ANSELx bit must be cleared.

The ANSELx registers have a default value of 0xFFFF; therefore, all pins that share analog functions are analog (not digital) by default.

I/O Ports

Pins with analog functions affected by the ANSELx registers are listed with a buffer type of analog in the Pinout I/O Descriptions (see Table 1-1).

If the TRISx bit is cleared (output) while the ANSELx bit is set, the digital output level ( $V_{OH}$  or  $V_{OL}$ ) is converted by an analog peripheral, such as the ADC module or comparator module.

When the PORTx register is read, all pins configured as analog input channels are read as cleared (a low level).

Pins configured as digital inputs do not convert an analog input. Analog levels on any pin, defined as a digital input (including the ANx pins), can cause the input buffer to consume current that exceeds the device specifications.

#### 8.2.1 I/O Port Write/Read Timing

One instruction cycle is required between a port direction change or port write operation and a read operation of the same port. Typically, this instruction would be a NOP.

The following registers are in the PORT module:

- · ANSELx (one per port)
- · TRISx (one per port)
- PORTx (one per port)
- LATx (one per port)
- ODCx (one per port)
- · CNPUx (one per port)
- · CNPDx (one per port)
- CNCONx (one per port optional)
- CNEN0x (one per port)
- CNSTATx (one per port optional)
- CNEN1x (one per port)
- · CNFx (one per port)

## 8.2.2 Port Controls/Status Registers

| Offset  | Name     | Bit Pos.    | 7           | 6            | 5 | 4      | 3                  | 2            | 1       | 0       |  |
|---------|----------|-------------|-------------|--------------|---|--------|--------------------|--------------|---------|---------|--|
| 0x0E00  | ANSELA   | 15:8        |             |              |   |        |                    |              |         |         |  |
| OXOLOO  | ANOLLA   | 7:0         |             |              |   |        |                    | ANSEL[4:0]   |         |         |  |
| 0x0E02  | TRISA    | 15:8        |             |              |   |        |                    |              |         |         |  |
| 0,10202 |          | 7:0         |             |              |   |        |                    | TRISA[4:0]   |         |         |  |
| 0x0E04  | PORTA    | 15:8        |             |              |   |        |                    |              |         |         |  |
|         |          | 7:0         |             |              |   |        |                    | RA[4:0]      |         |         |  |
| 0x0E06  | LATA     | 15:8        |             |              |   |        |                    |              |         |         |  |
|         |          | 7:0         |             |              |   |        |                    | LATA[4:0]    |         |         |  |
| 0x0E08  | ODCA     | 15:8        |             |              |   |        |                    | 0000114:01   |         |         |  |
|         |          | 7:0<br>15:8 |             |              |   |        |                    | ODCA[4:0]    |         |         |  |
| 0x0E0A  | CNPUA    | 7:0         |             |              |   |        |                    | CNPUA[4:0]   |         |         |  |
|         |          | 15:8        |             |              |   |        |                    | CIVE OA[4.0] |         |         |  |
| 0x0E0C  | CNPDA    | 7:0         |             |              |   |        |                    | CNPDA[4:0]   |         |         |  |
|         |          | 15:8        | ON          |              |   |        | CNSTYLE            | ON Brighton  |         |         |  |
| 0x0E0E  | CNCONA   | 7:0         | 0.11        |              |   |        | ONOTIEE            |              |         |         |  |
|         |          | 15:8        |             |              |   |        |                    |              |         |         |  |
| 0x0E10  | CNEN0A   | 7:0         |             |              |   |        |                    | CNEN0A[4:0]  |         |         |  |
|         |          | 15:8        |             |              |   |        |                    |              |         |         |  |
| 0x0E12  | CNSTATA  | 7:0         |             |              |   |        |                    | CNSTATA[4:0] |         |         |  |
|         |          | 15:8        |             |              |   |        |                    |              |         |         |  |
| 0x0E14  | CNEN1A   | 7:0         |             |              |   |        |                    | CNEN1A[4:0]  |         |         |  |
| 0.0540  | ONEA     | 15:8        |             |              |   |        |                    |              |         |         |  |
| 0x0E16  | CNFA     | 7:0         |             |              |   |        |                    | CNFA[4:0]    |         |         |  |
| 0x0E18  |          |             |             |              |   |        |                    |              |         |         |  |
|         | Reserved |             |             |              |   |        |                    |              |         |         |  |
| 0x0E1B  |          |             |             |              |   |        |                    |              |         |         |  |
| 0x0E1C  | ANSELB   | 15:8        |             |              |   |        |                    |              | ANSE    | LB[9:7] |  |
|         |          | 7:0         | ANSELB[9:7] |              |   |        |                    | ANSELB[4:0]  |         |         |  |
| 0x0E1E  | TRISB    | 15:8        |             |              |   |        | 3[15:8]            |              |         |         |  |
|         |          | 7:0         |             |              |   |        | B[7:0]             |              |         |         |  |
| 0x0E20  | PORTB    | 15:8        |             |              |   |        | 15:8]              |              |         |         |  |
|         |          | 7:0         |             |              |   |        | [7:0]              |              |         |         |  |
| 0x0E22  | LATB     | 15:8        |             |              |   |        | 3[15:8]            |              |         |         |  |
|         |          | 7:0<br>15:8 |             |              |   |        | B[7:0]             |              |         |         |  |
| 0x0E24  | ODCB     | 7:0         |             |              |   |        | 3[15:8]<br>B[7:0]  |              |         |         |  |
|         |          | 15:8        |             |              |   |        | B[15:8]            |              |         |         |  |
| 0x0E26  | CNPUB    | 7:0         |             |              |   |        | Б[15.6]<br>JB[7:0] |              |         |         |  |
|         |          | 15:8        |             |              |   |        | В[15:8]            |              |         |         |  |
| 0x0E28  | CNPDB    | 7:0         |             |              |   |        | DB[7:0]            |              |         |         |  |
|         |          | 15:8        | ON          |              |   | 0141 E | CNSTYLE            |              |         |         |  |
| 0x0E2A  | CNCONB   | 7:0         | J.,         |              |   |        |                    |              |         |         |  |
|         |          | 15:8        |             |              |   | CNEN   | DB[15:8]           |              |         |         |  |
| 0x0E2C  | CNEN0B   | 7:0         |             |              |   |        | 0B[7:0]            |              |         |         |  |
| 0.0505  | ONOTITO  | 15:8        |             |              |   |        | TB[15:8]           |              |         |         |  |
| 0x0E2E  | CNSTATB  | 7:0         |             | CNSTATB[7:0] |   |        |                    |              |         |         |  |
| 0,0500  | ONENIAD  | 15:8        |             | CNEN1B[15:8] |   |        |                    |              |         |         |  |
| 0x0E30  | CNEN1B   | 7:0         |             |              |   | CNEN   | 1B[7:0]            |              |         |         |  |
| 0x0E32  | CNFB     | 15:8        |             |              |   |        | 3[15:8]            |              |         |         |  |
|         | OINI D   | 7:0         |             |              |   | CNF    | B[7:0]             |              |         |         |  |
| 0x0E34  |          |             |             |              |   |        |                    |              |         |         |  |
|         | Reserved |             |             |              |   |        |                    |              |         |         |  |
| 0x0E37  |          |             |             |              |   |        |                    |              |         |         |  |
| 0x0E38  | ANSELC   | 15:8        |             | 0.00         |   |        |                    | =            | 010.63  |         |  |
|         |          | 7:0         | ANSE        | LC[7:6]      |   |        |                    | ANSEL        | -C[3:0] |         |  |

| conti   | nued     |             |    |                           |          |       |                   |           |   |   |  |  |
|---------|----------|-------------|----|---------------------------|----------|-------|-------------------|-----------|---|---|--|--|
|         |          | D'I D       | _  |                           |          |       |                   |           |   |   |  |  |
| Offset  | Name     | Bit Pos.    | 7  | 6                         | 5        | 4     | 3                 | 2         | 1 | 0 |  |  |
| 0x0E3A  | TRISC    | 15:8        |    |                           |          | TRISC |                   |           |   |   |  |  |
|         |          | 7:0         |    |                           |          | TRIS  |                   |           |   |   |  |  |
| 0x0E3C  | PORTC(1) | 15:8        |    |                           |          |       | 15:8]             |           |   |   |  |  |
|         |          | 7:0         |    |                           |          | RC    |                   |           |   |   |  |  |
| 0x0E3E  | LATC     | 15:8        |    |                           |          | LATC  |                   |           |   |   |  |  |
|         |          | 7:0         |    | LATC[7:0]                 |          |       |                   |           |   |   |  |  |
| 0x0E40  | ODCC     | 15:8        |    | ODCC[15:8]<br>ODCC[7:0]   |          |       |                   |           |   |   |  |  |
|         |          | 7:0         |    |                           |          |       |                   |           |   |   |  |  |
| 0x0E42  | CNPUC    | 15:8<br>7:0 |    |                           |          | CNPU  |                   |           |   |   |  |  |
|         |          | 15:8        |    |                           |          | CNPU  | C[7:0]<br>C[15:8] |           |   |   |  |  |
| 0x0E44  | CNPDC    | 7:0         |    |                           |          | CNPD  |                   |           |   |   |  |  |
|         |          | 15:8        | ON |                           |          | CNPL  | CNSTYLE           |           |   |   |  |  |
| 0x0E46  | CNCONC   | 7:0         | ON |                           |          |       | CNSTTLE           |           |   |   |  |  |
|         |          | 15:8        |    |                           |          | CNENC | C[15:9]           |           |   |   |  |  |
| 0x0E48  | CNEN0C   | 7:0         |    |                           |          | CNEN  |                   |           |   |   |  |  |
|         |          | 15:8        |    |                           |          | CNSTA |                   |           |   |   |  |  |
| 0x0E4A  | CNSTATC  | 7:0         |    |                           |          | CNSTA |                   |           |   |   |  |  |
|         |          | 15:8        |    |                           |          | CNEN1 |                   |           |   |   |  |  |
| 0x0E4C  | CNEN1C   | 7:0         |    |                           |          |       |                   |           |   |   |  |  |
|         |          | 15:8        |    | CNEN1C[7:0]<br>CNFC[15:8] |          |       |                   |           |   |   |  |  |
| 0x0E4E  | CNFC     | 7:0         |    | CNFC[7:0]                 |          |       |                   |           |   |   |  |  |
| 0x0E50  |          |             |    | ાં ગામ ગૃા.ળુ             |          |       |                   |           |   |   |  |  |
|         | Reserved |             |    |                           |          |       |                   |           |   |   |  |  |
| 0x0E53  |          |             |    |                           |          |       |                   |           |   |   |  |  |
| 0x0E54  | ANSELD   | 15:8        |    |                           | ANSELD13 |       | ANSEL             | .D[11:10] |   |   |  |  |
| UXULU4  | ANOLLD   | 7:0         |    |                           |          |       |                   |           |   |   |  |  |
| 0x0E56  | TRISD    | 15:8        |    |                           |          | TRISE |                   |           |   |   |  |  |
| ONOLOG  | 114100   | 7:0         |    |                           |          | TRIS  |                   |           |   |   |  |  |
| 0x0E58  | PORTD(1) | 15:8        |    |                           |          |       | 15:8]             |           |   |   |  |  |
| 0.10200 |          | 7:0         |    |                           |          | RD    |                   |           |   |   |  |  |
| 0x0E5A  | LATD     | 15:8        |    |                           |          | LATD  |                   |           |   |   |  |  |
|         |          | 7:0         |    |                           |          | LATE  |                   |           |   |   |  |  |
| 0x0E5C  | ODCD     | 15:8        |    |                           |          |       | [15:8]            |           |   |   |  |  |
|         |          | 7:0         |    |                           |          | ODCI  |                   |           |   |   |  |  |
| 0x0E5E  | CNPUD    | 15:8        |    |                           |          | CNPU  |                   |           |   |   |  |  |
|         |          | 7:0         |    |                           |          | CNPU  |                   |           |   |   |  |  |
| 0x0E60  | CNPDD    | 15:8<br>7:0 |    |                           |          | CNPD  |                   |           |   |   |  |  |
|         |          | 15:8        | ON |                           |          | CNPD  |                   |           |   |   |  |  |
| 0x0E62  | CNCOND   | 7:0         | ON |                           |          |       | CNSTYLE           |           |   |   |  |  |
|         |          | 15:8        |    |                           |          | CNENC | ID[15:8]          |           |   |   |  |  |
| 0x0E64  | CNEN0D   | 7:0         |    |                           |          | CNEN  |                   |           |   |   |  |  |
|         |          | 15:8        |    |                           |          | CNSTA |                   |           |   |   |  |  |
| 0x0E66  | CNSTATD  | 7:0         |    |                           |          | CNSTA |                   |           |   |   |  |  |
|         |          | 15:8        |    |                           |          | CNEN1 |                   |           |   |   |  |  |
| 0x0E68  | CNEN1D   | 7:0         |    |                           |          |       | 1D[7:0]           |           |   |   |  |  |
|         |          | 15:8        |    |                           |          |       | [15:8]            |           |   |   |  |  |
| 0x0E6A  | CNFD     | 7:0         |    |                           |          |       | D[7:0]            |           |   |   |  |  |
|         |          | 1           |    |                           |          |       |                   |           |   |   |  |  |

### 8.2.2.1 Analog Select for PORTA Register

Name: ANSELA Offset: 0xE00

| Bit             | 15 | 14 | 13 | 12  | 11  | 10         | 9   | 8   |
|-----------------|----|----|----|-----|-----|------------|-----|-----|
| Access<br>Reset |    |    |    |     |     |            |     |     |
| Bit             | 7  | 6  | 5  | 4   | 3   | 2          | 1   | 0   |
|                 |    |    |    |     |     | ANSEL[4:0] |     |     |
| Access          |    |    |    | R/W | R/W | R/W        | R/W | R/W |
| Pacat           |    |    |    | 1   | 1   | 1          | 1   | 1   |

Bits 4:0 - ANSEL[4:0] Analog Select for PORTx bits

|       | • • • •                                                                   |
|-------|---------------------------------------------------------------------------|
| Value | Description                                                               |
| 1     | Analog input is enabled and digital input is disabled on the PORTx[n] pin |
| 0     | Analog input is disabled and digital input is enabled on the PORTx[n] pin |

### 8.2.2.2 Output Enable for PORTA Register

Name: TRISA Offset: 0xE02

| Bit             | 15 | 14 | 13 | 12  | 11  | 10         | 9   | 8   |
|-----------------|----|----|----|-----|-----|------------|-----|-----|
| _               |    |    |    |     |     |            |     |     |
| Access<br>Reset |    |    |    |     |     |            |     |     |
| Reset           |    |    |    |     |     |            |     |     |
| Bit             | 7  | 6  | 5  | 4   | 3   | 2          | 1   | 0   |
|                 |    |    |    |     |     | TRISA[4:0] |     |     |
| Access          |    |    |    | R/W | R/W | R/W        | R/W | R/W |
| Reset           |    |    |    | 0   | 0   | 0          | 0   | 1   |

Bits 4:0 - TRISA[4:0] Output Enable for PORTx bits

|       | • •                                       |
|-------|-------------------------------------------|
| Value | Description                               |
| 1     | LATx[n] is not driven on the PORTx[n] pin |
| 0     | LATx[n] is driven on the PORTx[n] pin     |

### 8.2.2.3 Input Data for PORTA Register

Name: PORTA Offset: 0xE04

| Bit             | 15 | 14 | 13 | 12  | 11  | 10      | 9   | 8   |
|-----------------|----|----|----|-----|-----|---------|-----|-----|
| Access<br>Reset |    |    |    |     |     |         |     |     |
| Bit             | 7  | 6  | 5  | 4   | 3   | 2       | 1   | 0   |
|                 |    |    |    |     |     | RA[4:0] |     |     |
| Access          |    |    |    | R/W | R/W | R/W     | R/W | R/W |
| Reset           |    |    |    | 0   | 0   | 0       | 0   | 1   |

Bits 4:0 - RA[4:0] PORTA Data Input Value bits

R/W

Х

### 8.2.2.4 Output Data for PORTA Register

Name: LATA Offset: 0xE06

Access

Reset

**Legend:** x = Bit is unknown

| Bit             | 15 | 14 | 13 | 12        | 11 | 10 | 9 | 8 |  |  |
|-----------------|----|----|----|-----------|----|----|---|---|--|--|
|                 |    |    |    |           |    |    |   |   |  |  |
| Access          |    |    |    |           |    |    |   |   |  |  |
| Access<br>Reset |    |    |    |           |    |    |   |   |  |  |
|                 |    |    |    |           |    |    |   |   |  |  |
| Bit             | 7  | 6  | 5  | 4         | 3  | 2  | 1 | 0 |  |  |
|                 |    |    |    | LATA[4:0] |    |    |   |   |  |  |

R/W

0

R/W

0

R/W

0

R/W

0

Bits 4:0 - LATA[4:0] PORTA Data Output Value bits

### 8.2.2.5 Open-Drain Enable for PORTA Register

Name: ODCA Offset: 0xE08

| Bit             | 15 | 14 | 13 | 12  | 11  | 10        | 9   | 8   |
|-----------------|----|----|----|-----|-----|-----------|-----|-----|
| Access<br>Reset |    |    |    |     |     |           |     |     |
| Bit             | 7  | 6  | 5  | 4   | 3   | 2         | 1   | 0   |
|                 |    |    |    |     |     | ODCA[4:0] |     |     |
| Access          |    |    |    | R/W | R/W | R/W       | R/W | R/W |
| Reset           |    |    |    | 0   | 0   | 0         | 0   | 0   |

Bits 4:0 - ODCA[4:0] PORTA Open-Drain Enable bits

|       | • •                                     |
|-------|-----------------------------------------|
| Value | Description                             |
| 1     | Open-drain is enabled on the PORTA pin  |
| 0     | Open-drain is disabled on the PORTA pin |

### 8.2.2.6 Change Notification Pull-up Enable for PORTA Register

Name: CNPUA Offset: 0xE0A

| Bit             | 15 | 14 | 13 | 12  | 11  | 10         | 9   | 8   |
|-----------------|----|----|----|-----|-----|------------|-----|-----|
| Access<br>Reset |    |    |    |     |     |            |     |     |
| Bit             | 7  | 6  | 5  | 4   | 3   | 2          | 1   | 0   |
|                 |    |    |    |     |     | CNPUA[4:0] |     |     |
| Access          |    |    |    | R/W | R/W | R/W        | R/W | R/W |
| Reset           |    |    |    | 0   | 0   | 0          | 0   | 0   |

Bits 4:0 - CNPUA[4:0] Change Notification Pull-up Enable for PORTA bits

| Value | Description                                                                         |
|-------|-------------------------------------------------------------------------------------|
| 1     | The pull-up for PORTx[n] is enabled – takes precedence over the pull-down selection |
| 0     | The pull-up for PORTx[n] is disabled                                                |

### 8.2.2.7 Change Notification Pull-Down Enable for PORTA Register

Name: CNPDA OxE0C

| Bit             | 15 | 14 | 13 | 12  | 11  | 10         | 9   | 8   |
|-----------------|----|----|----|-----|-----|------------|-----|-----|
| Access<br>Reset |    |    |    |     |     |            |     |     |
| Bit             | 7  | 6  | 5  | 4   | 3   | 2          | 1   | 0   |
|                 |    |    |    |     |     | CNPDA[4:0] |     |     |
| Access          |    |    |    | R/W | R/W | R/W        | R/W | R/W |
| Reset           |    |    |    | 0   | 0   | 0          | 0   | 0   |

Bits 4:0 - CNPDA[4:0] Change Notification Pull-Down Enable for PORTA bits

| Va | alue | Description                                                                        |
|----|------|------------------------------------------------------------------------------------|
| 1  |      | The pull-down for PORTx[n] is enabled (if the pull-up for PORTx[n] is not enabled) |
| 0  |      | The pull-down for PORTx[n] is disabled                                             |

# 8.2.2.8 Change Notification Control for PORTA Register

Name: CNCONA Offset: 0xE0E

| Bit             | 15  | 14 | 13 | 12 | 11      | 10 | 9 | 8 |
|-----------------|-----|----|----|----|---------|----|---|---|
|                 | ON  |    |    |    | CNSTYLE |    |   |   |
| Access<br>Reset | R/W |    |    |    | R/W     |    |   |   |
| Reset           | 0   |    |    |    | 0       |    |   |   |
| Bit             | 7   | 6  | 5  | 4  | 3       | 2  | 1 | 0 |
|                 |     |    |    |    |         |    |   |   |

Access Reset

Bit 15 - ON Change Notification (CN) Control for PORTA On bit

| Value | Description    |
|-------|----------------|
| 1     | CN is enabled  |
| 0     | CN is disabled |

Bit 11 - CNSTYLE Change Notification Style Selection bit

| Value | Description                                                                                     |
|-------|-------------------------------------------------------------------------------------------------|
| 1     | Edge style (detects edge transitions, CNFx[15:0] bits are used for a Change Notification event) |
| 0     | Mismatch style (detects change from last port read, CNSTATx[15:0] bits are used for a Change    |
|       | Notification event)                                                                             |

### 8.2.2.9 Interrupt Change Notification Enable for PORTA Register

Name: CNEN0A Offset: 0xE10

| Bit    | 15 | 14 | 13 | 12  | 11  | 10          | 9   | 8   |
|--------|----|----|----|-----|-----|-------------|-----|-----|
|        |    |    |    |     |     |             |     |     |
| Access |    |    |    |     |     |             |     |     |
| Reset  |    |    |    |     |     |             |     |     |
|        | _  | _  | _  | _   | _   | _           |     |     |
| Bit    | 7  | 6  | 5  | 4   | 3   | 2           | 1   | 0   |
|        |    |    |    |     |     | CNEN0A[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W         | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0           | 0   | 0   |

Bits 4:0 - CNEN0A[4:0] Interrupt Change Notification Enable for PORTA bits

| Value | Description                                                            |
|-------|------------------------------------------------------------------------|
| 1     | Interrupt-on-change (from the last read value) is enabled for PORTx[n] |
| 0     | Interrupt-on-change is disabled for PORTx[n]                           |

### 8.2.2.10 Interrupt Change Notification Status for PORTA Register

Name: CNSTATA Offset: 0xE12

| Bit             | 15 | 14 | 13 | 12 | 11 | 10           | 9 | 8 |
|-----------------|----|----|----|----|----|--------------|---|---|
| Access<br>Reset |    |    |    |    |    |              |   |   |
| Bit             | 7  | 6  | 5  | 4  | 3  | 2            | 1 | 0 |
|                 |    |    |    |    |    | CNSTATA[4:0] |   |   |
| Access          |    |    |    | R  | R  | R            | R | R |
| Reset           |    |    |    | 0  | 0  | 0            | 0 | 0 |

**Bits 4:0 – CNSTATA[4:0]** Interrupt Change Notification Status for PORTA bits When CNSTYLE (CNCONx[11]) = 0:

| 1 | Value | Description                                                  |
|---|-------|--------------------------------------------------------------|
| ſ | 1     | Change occurred on PORTx[n] since last read of PORTx[n]      |
|   | 0     | Change did not occur on PORTx[n] since last read of PORTx[n] |

### 8.2.2.11 Interrupt Change Notification Edge Select for PORTA Register

Name: CNEN1A Offset: 0xE14

| Bit    | 15 | 14 | 13 | 12  | 11  | 10          | 9   | 8   |
|--------|----|----|----|-----|-----|-------------|-----|-----|
|        |    |    |    |     |     |             |     |     |
| Access |    |    |    |     |     |             |     |     |
| Reset  |    |    |    |     |     |             |     |     |
|        |    |    |    |     |     |             |     |     |
| Bit    | 7  | 6  | 5  | 4   | 3   | 2           | 1   | 0   |
|        |    |    |    |     |     | CNEN1A[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W         | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0           | 0   | 0   |

Bits 4:0 - CNEN1A[4:0] Interrupt Change Notification Edge Select for PORTA bits

### 8.2.2.12 Interrupt Change Notification Flag for PORTA Register

Name: CNFA Offset: 0xE16

| Bit             | 15 | 14 | 13 | 12  | 11  | 10        | 9   | 8   |
|-----------------|----|----|----|-----|-----|-----------|-----|-----|
|                 |    |    |    |     |     |           |     |     |
| Access<br>Reset |    |    |    |     |     |           |     |     |
| Bit             | 7  | 6  | 5  | 4   | 3   | 2         | 1   | 0   |
|                 |    |    |    |     |     | CNFA[4:0] |     |     |
| Access          |    |    |    | R/W | R/W | R/W       | R/W | R/W |
| Reset           |    |    |    | 0   | 0   | 0         | 0   | 0   |

**Bits 4:0 – CNFA[4:0]** Interrupt Change Notification Flag for PORTA bits When CNSTYLE (CNCONx[11]) = 1:

| Value | Description                                             |
|-------|---------------------------------------------------------|
| 1     | An enabled edge event occurred on the PORTx[n] pin      |
| 0     | An enabled edge event did not occur on the PORTx[n] pin |

# 8.2.2.13 Analog Select for PORTB Register

Name: ANSELB Offset: 0xE1C

| Bit    | 15          | 14 | 13 | 12  | 11  | 10          | 9     | 8       |
|--------|-------------|----|----|-----|-----|-------------|-------|---------|
|        |             |    |    |     |     |             | ANSEI | _B[9:7] |
| Access |             |    |    |     |     |             | R/W   | R/W     |
| Reset  |             |    |    |     |     |             | 0     | 0       |
|        |             |    |    |     |     |             |       |         |
| Bit    | 7           | 6  | 5  | 4   | 3   | 2           | 1     | 0       |
|        | ANSELB[9:7] |    |    |     |     | ANSELB[4:0] |       |         |
| Access | R/W         |    |    | R/W | R/W | R/W         | R/W   | R/W     |
| Reset  | 1           |    |    | 1   | 1   | 1           | 1     | 1       |

Bits 9:7 - ANSELB[9:7] Analog Select for PORTx bits

| Value | Description                                                               |
|-------|---------------------------------------------------------------------------|
| 1     | Analog input is enabled and digital input is disabled on the PORTx[n] pin |
| 0     | Analog input is disabled and digital input is enabled on the PORTx[n] pin |

#### Bits 4:0 - ANSELB[4:0] Analog Select for PORTx bits

|       | • • • ·                                                                   |
|-------|---------------------------------------------------------------------------|
| Value | Description                                                               |
| 1     | Analog input is enabled and digital input is disabled on the PORTx[n] pin |
| 0     | Analog input is disabled and digital input is enabled on the PORTx[n] pin |

# 8.2.2.14 Output Enable for PORTB Register

Name: TRISB Offset: 0xE1E

| Bit    | 15          | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |  |
|--------|-------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|
|        | TRISB[15:8] |     |     |     |     |     |     |     |  |  |  |
| Access | R/W         | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | 0           | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |
|        |             |     |     |     |     |     |     |     |  |  |  |
| Bit    | 7           | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |
|        | TRISB[7:0]  |     |     |     |     |     |     |     |  |  |  |
| Access | R/W         | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | 0           | 0   | 0   | 0   | 0   | 0   | 0   | 1   |  |  |  |

### Bits 15:0 - TRISB[15:0] Output Enable for PORTB bits

| Value | Description                               |
|-------|-------------------------------------------|
| 1     | LATx[n] is not driven on the PORTx[n] pin |
| 0     | LATx[n] is driven on the PORTx[n] pin     |

# 8.2.2.15 Input Data for PORTB Register

Name: **PORTB** Offset: 0xE20

| Bit    | 15       | 14  | 13  | 12  | 11    | 10  | 9   | 8   |  |  |  |
|--------|----------|-----|-----|-----|-------|-----|-----|-----|--|--|--|
|        | RB[15:8] |     |     |     |       |     |     |     |  |  |  |
| Access | R/W      | R/W | R/W | R/W | R/W   | R/W | R/W | R/W |  |  |  |
| Reset  | 0        | 0   | 0   | 0   | 0     | 0   | 0   | 0   |  |  |  |
|        |          |     |     |     |       |     |     |     |  |  |  |
| Bit    | 7        | 6   | 5   | 4   | 3     | 2   | 1   | 0   |  |  |  |
|        |          |     |     | RB[ | [7:0] |     |     |     |  |  |  |
| Access | R/W      | R/W | R/W | R/W | R/W   | R/W | R/W | R/W |  |  |  |
| Reset  | 0        | 0   | 0   | 0   | 0     | 0   | 0   | 1   |  |  |  |

Bits 15:0 - RB[15:0] PORTB Data Input Value bits

### 8.2.2.16 Output Data for PORTB Register

Name: LATB Offset: 0xE22

**Legend:** x = Bit is unknown

| Bit    | 15        | 14  | 13  | 12   | 11     | 10  | 9   | 8   |  |  |
|--------|-----------|-----|-----|------|--------|-----|-----|-----|--|--|
|        |           |     |     | LATB | [15:8] |     |     |     |  |  |
| Access | R/W       | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |  |  |
| Reset  | 0         | 0   | 0   | 0    | 0      | 0   | 0   | 0   |  |  |
|        |           |     |     |      |        |     |     |     |  |  |
| Bit    | 7         | 6   | 5   | 4    | 3      | 2   | 1   | 0   |  |  |
|        | LATB[7:0] |     |     |      |        |     |     |     |  |  |
| Access | R/W       | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |  |  |
| Reset  | 0         | 0   | 0   | 0    | 0      | 0   | 0   | X   |  |  |

Bits 15:0 - LATB[15:0] PORTB Data Output Value bits

### 8.2.2.17 Open-Drain Enable for PORTB Register

Name: ODCB Offset: 0xE24

| Bit    | 15        | 14         | 13  | 12  | 11  | 10  | 9   | 8   |  |  |  |
|--------|-----------|------------|-----|-----|-----|-----|-----|-----|--|--|--|
|        |           | ODCB[15:8] |     |     |     |     |     |     |  |  |  |
| Access | R/W       | R/W        | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | 0         | 0          | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |
|        |           |            |     |     |     |     |     |     |  |  |  |
| Bit    | 7         | 6          | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |
|        | ODCB[7:0] |            |     |     |     |     |     |     |  |  |  |
| Access | R/W       | R/W        | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | 0         | 0          | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |

### Bits 15:0 - ODCB[15:0] PORTB Open-Drain Enable bits

| Value | Description                             |
|-------|-----------------------------------------|
| 1     | Open-drain is enabled on the PORTB pin  |
| 0     | Open-drain is disabled on the PORTB pin |

### 8.2.2.18 Change Notification Pull-up Enable for PORTB Register

Name: CNPUB Offset: 0xE26

| Bit    | 15          | 14  | 13  | 12   | 11      | 10  | 9   | 8   |  |  |  |
|--------|-------------|-----|-----|------|---------|-----|-----|-----|--|--|--|
|        | CNPUB[15:8] |     |     |      |         |     |     |     |  |  |  |
| Access | R/W         | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |  |  |
| Reset  | 0           | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |  |  |
|        |             |     |     |      |         |     |     |     |  |  |  |
| Bit    | 7           | 6   | 5   | 4    | 3       | 2   | 1   | 0   |  |  |  |
|        |             |     |     | CNPU | IB[7:0] |     |     |     |  |  |  |
| Access | R/W         | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |  |  |
| Reset  | 0           | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |  |  |

Bits 15:0 - CNPUB[15:0] Change Notification Pull-up Enable for PORTB bits

| Value | Description                                                                         |
|-------|-------------------------------------------------------------------------------------|
| 1     | The pull-up for PORTx[n] is enabled – takes precedence over the pull-down selection |
| 0     | The pull-up for PORTx[n] is disabled                                                |

### 8.2.2.19 Change Notification Pull-Down Enable for PORTB Register

Name: CNPDB Offset: 0xE28

| Bit    | 15          | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |
|--------|-------------|-----|-----|-----|-----|-----|-----|-----|--|--|
|        | CNPDB[15:8] |     |     |     |     |     |     |     |  |  |
| Access | R/W         | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0           | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
|        |             |     |     |     |     |     |     |     |  |  |
| Bit    | 7           | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|        | CNPDB[7:0]  |     |     |     |     |     |     |     |  |  |
| Access | R/W         | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0           | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |

Bits 15:0 - CNPDB[15:0] Change Notification Pull-Down Enable for PORTB bits

|       | <b>b d</b>                                                                         |
|-------|------------------------------------------------------------------------------------|
| Value | Description                                                                        |
| 1     | The pull-down for PORTx[n] is enabled (if the pull-up for PORTx[n] is not enabled) |
| 0     | The pull-down for PORTx[n] is disabled                                             |

### 8.2.2.20 Change Notification Control for PORTB Register

Name: CNCONB Offset: 0xE2A

| Bit             | 15  | 14 | 13 | 12 | 11      | 10 | 9 | 8 |
|-----------------|-----|----|----|----|---------|----|---|---|
|                 | ON  |    |    |    | CNSTYLE |    |   |   |
| Access<br>Reset | R/W |    |    |    | R/W     |    |   |   |
| Reset           | 0   |    |    |    | 0       |    |   |   |
| Bit             | 7   | 6  | 5  | 4  | 3       | 2  | 1 | 0 |
|                 |     |    |    |    |         |    |   |   |

Access Reset

Bit 15 - ON Change Notification (CN) Control for PORTB On bit

| Value | Description    |
|-------|----------------|
| 1     | CN is enabled  |
| 0     | CN is disabled |

Bit 11 - CNSTYLE Change Notification Style Selection bit

| Value | Description                                                                                     |
|-------|-------------------------------------------------------------------------------------------------|
| 1     | Edge style (detects edge transitions, CNFx[15:0] bits are used for a Change Notification event) |
| 0     | Mismatch style (detects change from last port read, CNSTATx[15:0] bits are used for a Change    |
|       | Notification event)                                                                             |

### 8.2.2.21 Interrupt Change Notification Enable for PORTB Register

Name: CNEN0B Offset: 0xE2C

| Bit    | 15  | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|---------|-----|-----|-----|
|        |     |     |     | CNENC | B[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |
|        |     |     |     |       |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        |     |     |     | CNEN  | 0B[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |

Bits 15:0 - CNEN0B[15:0] Interrupt Change Notification Enable for PORTB bits

| Value | Description                                                            |
|-------|------------------------------------------------------------------------|
| 1     | Interrupt-on-change (from the last read value) is enabled for PORTx[n] |
| 0     | Interrupt-on-change is disabled for PORTx[n]                           |

### 8.2.2.22 Interrupt Change Notification Status for PORTB Register

Name: CNSTATB Offset: 0xE2E

| Bit    | 15 | 14 | 13 | 12    | 11       | 10 | 9 | 8 |
|--------|----|----|----|-------|----------|----|---|---|
|        |    |    |    | CNSTA | TB[15:8] |    |   |   |
| Access | R  | R  | R  | R     | R        | R  | R | R |
| Reset  | 0  | 0  | 0  | 0     | 0        | 0  | 0 | 0 |
|        |    |    |    |       |          |    |   |   |
| Bit    | 7  | 6  | 5  | 4     | 3        | 2  | 1 | 0 |
|        |    |    |    | CNSTA | ATB[7:0] |    |   |   |
| Access | R  | R  | R  | R     | R        | R  | R | R |
| Reset  | 0  | 0  | 0  | 0     | 0        | 0  | 0 | 0 |

**Bits 15:0 – CNSTATB[15:0]** Interrupt Change Notification Status for PORTB bits When CNSTYLE (CNCONx[11]) = 0:

| Value | Description                                                  |
|-------|--------------------------------------------------------------|
| 1     | Change occurred on PORTx[n] since last read of PORTx[n]      |
| 0     | Change did not occur on PORTx[n] since last read of PORTx[n] |

### 8.2.2.23 Interrupt Change Notification Edge Select for PORTB Register

Name: CNEN1B Offset: 0xE30

| Bit    | 15  | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|---------|-----|-----|-----|
|        |     |     |     | CNEN1 | B[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |
|        |     |     |     |       |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        |     |     |     | CNEN  | 1B[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |

Bits 15:0 – CNEN1B[15:0] Interrupt Change Notification Edge Select for PORTB bits

### 8.2.2.24 Interrupt Change Notification Flag for PORTB Register

Name: CNFB Offset: 0xE32

| Bit    | 15  | 14  | 13  | 12   | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|------|---------|-----|-----|-----|
|        |     |     |     | CNFE | B[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |
|        |     |     |     |      |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4    | 3       | 2   | 1   | 0   |
|        |     |     |     | CNF  | B[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |

**Bits 15:0 – CNFB[15:0]** Interrupt Change Notification Flag for PORTB bits When CNSTYLE (CNCONx[11]) = 1:

| Value | Description                                             |
|-------|---------------------------------------------------------|
| 1     | An enabled edge event occurred on the PORTx[n] pin      |
| 0     | An enabled edge event did not occur on the PORTx[n] pin |

# 8.2.2.25 Analog Select for PORTC Register

Name: ANSELC Offset: 0xE38

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|-----|----|----|----|----|----|----|---|---|
|     |    |    |    |    |    |    |   |   |

Access Reset

| Bit    | 7           | 6   | 5 | 4 | 3   | 2     | 1       | 0   |
|--------|-------------|-----|---|---|-----|-------|---------|-----|
|        | ANSELC[7:6] |     |   |   |     | ANSEI | _C[3:0] |     |
| Access | R/W         | R/W |   |   | R/W | R/W   | R/W     | R/W |
| Reset  | 0           | 1   |   |   | 0   | 0     | 0       | 1   |

#### Bits 7:6 - ANSELC[7:6] Analog Select for PORTC bits

| Value | Description                                                               |
|-------|---------------------------------------------------------------------------|
| 1     | Analog input is enabled and digital input is disabled on the PORTx[n] pin |
| 0     | Analog input is disabled and digital input is enabled on the PORTx[n] pin |

#### Bits 3:0 - ANSELC[3:0] Analog Select for PORTC bits

| Value | Description                                                               |
|-------|---------------------------------------------------------------------------|
| 1     | Analog input is enabled and digital input is disabled on the PORTx[n] pin |
| 0     | Analog input is disabled and digital input is enabled on the PORTx[n] pin |

# 8.2.2.26 Output Enable for PORTC Register

Name: TRISC Offset: 0xE3A

| Bit    | 15         | 14  | 13  | 12    | 11     | 10  | 9   | 8   |  |  |
|--------|------------|-----|-----|-------|--------|-----|-----|-----|--|--|
|        |            |     |     | TRISC | [15:8] |     |     |     |  |  |
| Access | R/W        | R/W | R/W | R/W   | R/W    | R/W | R/W | R/W |  |  |
| Reset  | 0          | 0   | 0   | 0     | 0      | 0   | 0   | 0   |  |  |
|        |            |     |     |       |        |     |     |     |  |  |
| Bit    | 7          | 6   | 5   | 4     | 3      | 2   | 1   | 0   |  |  |
|        | TRISC[7:0] |     |     |       |        |     |     |     |  |  |
| Access | R/W        | R/W | R/W | R/W   | R/W    | R/W | R/W | R/W |  |  |
| Reset  | 0          | 0   | 0   | 0     | 0      | 0   | 0   | 1   |  |  |

Bits 15:0 - TRISC[15:0] Output Enable for PORTC bits

| Value | e Description                             |
|-------|-------------------------------------------|
| 1     | LATx[n] is not driven on the PORTx[n] pin |
| 0     | LATx[n] is driven on the PORTx[n] pin     |

### 8.2.2.27 Input Data for PORTC Register

Name: PORTC<sup>(1)</sup> Offset: 0xE3C

### Notes:

1. PORTC is not available on 28-pin devices.

2. 36-pin devices only have pins: RC0 to RC5.

3. 48-pin devices only have pins: RC0 to RC13.

| Bit    | 15      | 14  | 13  | 12  | 11    | 10  | 9   | 8   |  |
|--------|---------|-----|-----|-----|-------|-----|-----|-----|--|
|        |         |     |     | RC[ | 15:8] |     |     |     |  |
| Access | R/W     | R/W | R/W | R/W | R/W   | R/W | R/W | R/W |  |
| Reset  | 0       | 0   | 0   | 0   | 0     | 0   | 0   | 0   |  |
|        |         |     |     |     |       |     |     |     |  |
| Bit    | 7       | 6   | 5   | 4   | 3     | 2   | 1   | 0   |  |
|        | RC[7:0] |     |     |     |       |     |     |     |  |
| Access | R/W     | R/W | R/W | R/W | R/W   | R/W | R/W | R/W |  |
| Reset  | 0       | 0   | 0   | 0   | 0     | 0   | 0   | 1   |  |

Bits 15:0 - RC[15:0] PORTC Data Input Value bits(2,3)

### 8.2.2.28 Output Data for PORTC Register

Name: LATC Offset: 0xE3E

**Legend:** x = Bit is unknown

| Bit    | 15        | 14  | 13  | 12   | 11     | 10  | 9   | 8   |  |
|--------|-----------|-----|-----|------|--------|-----|-----|-----|--|
|        |           |     |     | LATC | [15:8] |     |     |     |  |
| Access | R/W       | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |  |
| Reset  | 0         | 0   | 0   | 0    | 0      | 0   | 0   | 0   |  |
|        |           |     |     |      |        |     |     |     |  |
| Bit    | 7         | 6   | 5   | 4    | 3      | 2   | 1   | 0   |  |
|        | LATC[7:0] |     |     |      |        |     |     |     |  |
| Access | R/W       | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |  |
| Reset  | 0         | 0   | 0   | 0    | 0      | 0   | 0   | x   |  |

Bits 15:0 - LATC[15:0] PORTC Data Output Value bits

# 8.2.2.29 Open-Drain Enable for PORTC Register

Name: ODCC Offset: 0xE40

| Bit    | 15         | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |  |
|--------|------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|
|        | ODCC[15:8] |     |     |     |     |     |     |     |  |  |  |
| Access | R/W        | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | 0          | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |
|        |            |     |     |     |     |     |     |     |  |  |  |
| Bit    | 7          | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |
|        | ODCC[7:0]  |     |     |     |     |     |     |     |  |  |  |
| Access | R/W        | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | 0          | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |

Bits 15:0 - ODCC[15:0] PORTC Open-Drain Enable bits

| Value | Description                             |
|-------|-----------------------------------------|
| 1     | Open-drain is enabled on the PORTC pin  |
| 0     | Open-drain is disabled on the PORTC pin |

### 8.2.2.30 Change Notification Pull-up Enable for PORTC Register

Name: CNPUC Offset: 0xE42

| Bit    | 15  | 14         | 13  | 12   | 11      | 10  | 9   | 8   |  |  |  |
|--------|-----|------------|-----|------|---------|-----|-----|-----|--|--|--|
|        |     |            |     | CNPU | C[15:8] |     |     |     |  |  |  |
| Access | R/W | R/W        | R/W | R/W  | R/W     | R/W | R/W | R/W |  |  |  |
| Reset  | 0   | 0          | 0   | 0    | 0       | 0   | 0   | 0   |  |  |  |
|        |     |            |     |      |         |     |     |     |  |  |  |
| Bit    | 7   | 6          | 5   | 4    | 3       | 2   | 1   | 0   |  |  |  |
|        |     | CNPUC[7:0] |     |      |         |     |     |     |  |  |  |
| Access | R/W | R/W        | R/W | R/W  | R/W     | R/W | R/W | R/W |  |  |  |
| Reset  | 0   | 0          | 0   | 0    | 0       | 0   | 0   | 0   |  |  |  |

Bits 15:0 - CNPUC[15:0] Change Notification Pull-up Enable for PORTC bits

| Value | Description                                                                         |
|-------|-------------------------------------------------------------------------------------|
| 1     | The pull-up for PORTx[n] is enabled – takes precedence over the pull-down selection |
| 0     | The pull-up for PORTx[n] is disabled                                                |

### 8.2.2.31 Change Notification Pull-Down Enable for PORTC Register

Name: CNPDC Offset: 0xE44

| Bit    | 15          | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |  |
|--------|-------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|
|        | CNPDC[15:8] |     |     |     |     |     |     |     |  |  |  |
| Access | R/W         | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | 0           | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |
|        |             |     |     |     |     |     |     |     |  |  |  |
| Bit    | 7           | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |
|        | CNPDC[7:0]  |     |     |     |     |     |     |     |  |  |  |
| Access | R/W         | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | 0           | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |

Bits 15:0 - CNPDC[15:0] Change Notification Pull-Down Enable for PORTC bits

| Valu | ie | Description                                                                        |
|------|----|------------------------------------------------------------------------------------|
| 1    |    | The pull-down for PORTx[n] is enabled (if the pull-up for PORTx[n] is not enabled) |
| 0    |    | The pull-down for PORTx[n] is disabled                                             |

### 8.2.2.32 Change Notification Control for PORTC Register

Name: CNCONC Offset: 0xE46

| Bit             | 15  | 14 | 13 | 12 | 11      | 10 | 9 | 8 |
|-----------------|-----|----|----|----|---------|----|---|---|
|                 | ON  |    |    |    | CNSTYLE |    |   |   |
| Access<br>Reset | R/W |    |    |    | R/W     |    |   |   |
| Reset           | 0   |    |    |    | 0       |    |   |   |
| Bit             | 7   | 6  | 5  | 4  | 3       | 2  | 1 | 0 |
|                 |     |    |    |    |         |    |   |   |

Access Reset

Bit 15 - ON Change Notification (CN) Control for PORTC On bit

| Value | Description    |
|-------|----------------|
| 1     | CN is enabled  |
| 0     | CN is disabled |

Bit 11 - CNSTYLE Change Notification Style Selection bit

| Value | Description                                                                                     |
|-------|-------------------------------------------------------------------------------------------------|
| 1     | Edge style (detects edge transitions, CNFx[15:0] bits are used for a Change Notification event) |
| 0     | Mismatch style (detects change from last port read, CNSTATx[15:0] bits are used for a Change    |
|       | Notification event)                                                                             |

### 8.2.2.33 Interrupt Change Notification Enable for PORTC Register

Name: CNEN0C Offset: 0xE48

| Bit    | 15  | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|---------|-----|-----|-----|
|        |     |     |     | CNENC | C[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |
|        |     |     |     |       |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        |     |     |     | CNEN  | 0C[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |

Bits 15:0 - CNEN0C[15:0] Interrupt Change Notification Enable for PORTC bits

| Value | Description                                                            |
|-------|------------------------------------------------------------------------|
| 1     | Interrupt-on-change (from the last read value) is enabled for PORTx[n] |
| 0     | Interrupt-on-change is disabled for PORTx[n]                           |

### 8.2.2.34 Interrupt Change Notification Status for PORTC Register

Name: CNSTATC Offset: 0xE4A

| Bit    | 15 | 14 | 13 | 12    | 11       | 10 | 9 | 8 |
|--------|----|----|----|-------|----------|----|---|---|
|        |    |    |    | CNSTA | TC[15:8] |    |   |   |
| Access | R  | R  | R  | R     | R        | R  | R | R |
| Reset  | 0  | 0  | 0  | 0     | 0        | 0  | 0 | 0 |
|        |    |    |    |       |          |    |   |   |
| Bit    | 7  | 6  | 5  | 4     | 3        | 2  | 1 | 0 |
|        |    |    |    | CNSTA | TC[7:0]  |    |   |   |
| Access | R  | R  | R  | R     | R        | R  | R | R |
| Reset  | 0  | 0  | 0  | 0     | 0        | 0  | 0 | 0 |

**Bits 15:0 – CNSTATC[15:0]** Interrupt Change Notification Status for PORTC bits When CNSTYLE (CNCONx[11]) = 0:

| Value | Description                                                  |
|-------|--------------------------------------------------------------|
| 1     | Change occurred on PORTx[n] since last read of PORTx[n]      |
| 0     | Change did not occur on PORTx[n] since last read of PORTx[n] |

### 8.2.2.35 Interrupt Change Notification Edge Select for PORTC Register

Name: CNEN1C Offset: 0xE4C

| Bit    | 15  | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|---------|-----|-----|-----|
|        |     |     |     | CNEN1 | C[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |
|        |     |     |     |       |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        |     |     |     | CNEN  | 1C[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |

Bits 15:0 - CNEN1C[15:0] Interrupt Change Notification Edge Select for PORTC bits

### 8.2.2.36 Interrupt Change Notification Flag for PORTC Register

Name: CNFC Offset: 0xE4E

| Bit    | 15  | 14  | 13  | 12   | 11     | 10  | 9   | 8   |
|--------|-----|-----|-----|------|--------|-----|-----|-----|
|        |     |     |     | CNFC | [15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0      | 0   | 0   | 0   |
|        |     |     |     |      |        |     |     |     |
| Bit    | 7   | 6   | 5   | 4    | 3      | 2   | 1   | 0   |
|        |     |     |     | CNF  | C[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0      | 0   | 0   | 0   |

**Bits 15:0 – CNFC[15:0]** Interrupt Change Notification Flag for PORTC bits When CNSTYLE (CNCONx[11]) = 1:

| Value | Description                                             |
|-------|---------------------------------------------------------|
| 1     | An enabled edge event occurred on the PORTx[n] pin      |
| 0     | An enabled edge event did not occur on the PORTx[n] pin |

# 8.2.2.37 Analog Select for PORTD Register

Name: ANSELD Offset: 0xE54

| Bit    | 15 | 14 | 13       | 12 | 11     | 10       | 9 | 8 |
|--------|----|----|----------|----|--------|----------|---|---|
|        |    |    | ANSELD13 |    | ANSELI | D[11:10] |   |   |
| Access |    |    | R/W      |    | R/W    | R/W      |   |   |
| Reset  |    |    | 1        |    | 0      | 1        |   |   |
|        |    |    |          |    |        |          |   |   |
| Bit    | 7  | 6  | 5        | 4  | 3      | 2        | 1 | 0 |
|        |    |    |          |    |        |          |   |   |

Access Reset

#### Bit 13 - ANSELD13 Analog Select for PORTD bits

| Value | Description                                                               |
|-------|---------------------------------------------------------------------------|
| 1     | Analog input is enabled and digital input is disabled on the PORTx[n] pin |
| 0     | Analog input is disabled and digital input is enabled on the PORTx[n] pin |

#### Bits 11:10 - ANSELD[11:10] Analog Select for PORTD bits

| Value | Description                                                               |
|-------|---------------------------------------------------------------------------|
| 1     | Analog input is enabled and digital input is disabled on the PORTx[n] pin |
| 0     | Analog input is disabled and digital input is enabled on the PORTx[n] pin |

# 8.2.2.38 Output Enable for PORTD Register

Name: TRISD Offset: 0xE56

| Bit    | 15  | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|---------|-----|-----|-----|
|        |     |     |     | TRISE | D[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |
|        |     |     |     |       |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        |     |     |     | TRIS  | D[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 1   |

### Bits 15:0 - TRISD[15:0] Output Enable for PORTD bits

| Value | Description                               |
|-------|-------------------------------------------|
| 1     | LATx[n] is not driven on the PORTx[n] pin |
| 0     | LATx[n] is driven on the PORTx[n] pin     |

### 8.2.2.39 Input Data for PORTD Register

Name: PORTD<sup>(1)</sup> Offset: 0xE58

#### Notes:

1. PORTD is not available on 28 and 36-pin devices.

2. 48-pin devices only have RD0, RD8, RD10 and RD13.

| Bit    | 15  | 14  | 13  | 12  | 11    | 10  | 9   | 8   |
|--------|-----|-----|-----|-----|-------|-----|-----|-----|
|        |     |     |     | RD[ | 15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W | R/W   | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0   | 0     | 0   | 0   | 0   |
|        |     |     |     |     |       |     |     |     |
| Bit    | 7   | 6   | 5   | 4   | 3     | 2   | 1   | 0   |
|        |     |     |     | RD  | 7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W | R/W   | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0   | 0     | 0   | 0   | 1   |

Bits 15:0 - RD[15:0] PORTD Data Input Value bits(2)

### 8.2.2.40 Output Data for PORTD Register

Name: LATD Offset: 0xE5A

**Legend:** x = Bit is unknown

| Bit    | 15        | 14  | 13  | 12   | 11     | 10  | 9   | 8   |
|--------|-----------|-----|-----|------|--------|-----|-----|-----|
|        |           |     |     | LATD | [15:8] |     |     |     |
| Access | R/W       | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |
| Reset  | X         | X   | X   | X    | X      | X   | X   | X   |
|        |           |     |     |      |        |     |     |     |
| Bit    | 7         | 6   | 5   | 4    | 3      | 2   | 1   | 0   |
|        | LATD[7:0] |     |     |      |        |     |     |     |
| Access | R/W       | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |
| Reset  | X         | X   | X   | X    | X      | X   | X   | X   |

Bits 15:0 - LATD[15:0] PORTD Data Output Value bits

### 8.2.2.41 Open-Drain Enable for PORTD Register

Name: ODCD Offset: 0xE5C

| Bit    | 15        | 14  | 13  | 12   | 11      | 10  | 9   | 8   |
|--------|-----------|-----|-----|------|---------|-----|-----|-----|
|        |           |     |     | ODCE | D[15:8] |     |     |     |
| Access | R/W       | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0         | 0   | 0   | 0    | 0       | 0   | 0   | 0   |
|        |           |     |     |      |         |     |     |     |
| Bit    | 7         | 6   | 5   | 4    | 3       | 2   | 1   | 0   |
|        | ODCD[7:0] |     |     |      |         |     |     |     |
| Access | R/W       | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0         | 0   | 0   | 0    | 0       | 0   | 0   | 0   |

Bits 15:0 - ODCD[15:0] PORTD Open-Drain Enable bits

| Value | Description                             |
|-------|-----------------------------------------|
| 1     | Open-drain is enabled on the PORTD pin  |
| 0     | Open-drain is disabled on the PORTD pin |

### 8.2.2.42 Change Notification Pull-up Enable for PORTD Register

Name: CNPUD Offset: 0xE5E

| Bit    | 15         | 14  | 13  | 12   | 11      | 10  | 9   | 8   |
|--------|------------|-----|-----|------|---------|-----|-----|-----|
|        |            |     |     | CNPU | D[15:8] |     |     |     |
| Access | R/W        | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0          | 0   | 0   | 0    | 0       | 0   | 0   | 0   |
|        |            |     |     |      |         |     |     |     |
| Bit    | 7          | 6   | 5   | 4    | 3       | 2   | 1   | 0   |
|        | CNPUD[7:0] |     |     |      |         |     |     |     |
| Access | R/W        | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0          | 0   | 0   | 0    | 0       | 0   | 0   | 0   |

Bits 15:0 - CNPUD[15:0] Change Notification Pull-up Enable for PORTD bits

| Value | Description                                                                         |
|-------|-------------------------------------------------------------------------------------|
| 1     | The pull-up for PORTx[n] is enabled – takes precedence over the pull-down selection |
| 0     | The pull-up for PORTx[n] is disabled                                                |

### 8.2.2.43 Change Notification Pull-Down Enable for PORTD Register

Name: CNPDD Offset: 0xE60

| Bit    | 15         | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|------------|-----|-----|-------|---------|-----|-----|-----|
|        |            |     |     | CNPDI | D[15:8] |     |     |     |
| Access | R/W        | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0          | 0   | 0   | 0     | 0       | 0   | 0   | 0   |
|        |            |     |     |       |         |     |     |     |
| Bit    | 7          | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        | CNPDD[7:0] |     |     |       |         |     |     |     |
| Access | R/W        | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0          | 0   | 0   | 0     | 0       | 0   | 0   | 0   |

Bits 15:0 - CNPDD[15:0] Change Notification Pull-Down Enable for PORTD bits

| Value | Description                                                                        |
|-------|------------------------------------------------------------------------------------|
| 1     | The pull-down for PORTx[n] is enabled (if the pull-up for PORTx[n] is not enabled) |
| 0     | The pull-down for PORTx[n] is disabled                                             |

# 8.2.2.44 Change Notification Control for PORTD Register

Name: CNCOND Offset: 0xE62

| Bit             | 15  | 14 | 13 | 12 | 11      | 10 | 9 | 8 |
|-----------------|-----|----|----|----|---------|----|---|---|
|                 | ON  |    |    |    | CNSTYLE |    |   |   |
| Access<br>Reset | R/W |    |    |    | R/W     |    |   |   |
| Reset           | 0   |    |    |    | 0       |    |   |   |
| Bit             | 7   | 6  | 5  | 4  | 3       | 2  | 1 | 0 |
|                 |     |    |    |    |         |    |   |   |

Access Reset

Bit 15 - ON Change Notification (CN) Control for PORTD On bit

| Value | Description    |
|-------|----------------|
| 1     | CN is enabled  |
| 0     | CN is disabled |

Bit 11 - CNSTYLE Change Notification Style Selection bit

| Value | Description                                                                                     |
|-------|-------------------------------------------------------------------------------------------------|
| 1     | Edge style (detects edge transitions, CNFx[15:0] bits are used for a Change Notification event) |
| 0     | Mismatch style (detects change from last port read, CNSTATx[15:0] bits are used for a Change    |
|       | Notification event)                                                                             |

# 8.2.2.45 Interrupt Change Notification Enable for PORTD Register

Name: CNEN0D Offset: 0xE64

| Bit    | 15          | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|-------------|-----|-----|-------|---------|-----|-----|-----|
|        |             |     |     | CNENC | D[15:8] |     |     |     |
| Access | R/W         | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0           | 0   | 0   | 0     | 0       | 0   | 0   | 0   |
|        |             |     |     |       |         |     |     |     |
| Bit    | 7           | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        | CNEN0D[7:0] |     |     |       |         |     |     |     |
| Access | R/W         | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0           | 0   | 0   | 0     | 0       | 0   | 0   | 0   |

Bits 15:0 - CNEN0D[15:0] Interrupt Change Notification Enable for PORTD bits

| Value | Description                                                            |
|-------|------------------------------------------------------------------------|
| 1     | Interrupt-on-change (from the last read value) is enabled for PORTx[n] |
| 0     | Interrupt-on-change is disabled for PORTx[n]                           |

# 8.2.2.46 Interrupt Change Notification Status for PORTD Register

Name: CNSTATD Offset: 0xE66

| Bit    | 15 | 14 | 13 | 12    | 11       | 10 | 9 | 8 |
|--------|----|----|----|-------|----------|----|---|---|
|        |    |    |    | CNSTA | TD[15:8] |    |   |   |
| Access | R  | R  | R  | R     | R        | R  | R | R |
| Reset  | 0  | 0  | 0  | 0     | 0        | 0  | 0 | 0 |
|        |    |    |    |       |          |    |   |   |
| Bit    | 7  | 6  | 5  | 4     | 3        | 2  | 1 | 0 |
|        |    |    |    | CNSTA | TD[7:0]  |    |   |   |
| Access | R  | R  | R  | R     | R        | R  | R | R |
| Reset  | 0  | 0  | 0  | 0     | 0        | 0  | 0 | 0 |

**Bits 15:0 – CNSTATD[15:0]** Interrupt Change Notification Status for PORTD bits When CNSTYLE (CNCONx[11]) = 0:

| Value | Description                                                  |
|-------|--------------------------------------------------------------|
| 1     | Change occurred on PORTx[n] since last read of PORTx[n]      |
| 0     | Change did not occur on PORTx[n] since last read of PORTx[n] |

# 8.2.2.47 Interrupt Change Notification Edge Select for PORTD Register

Name: CNEN1D Offset: 0xE68

| Bit    | 15          | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|-------------|-----|-----|-------|---------|-----|-----|-----|
|        |             |     |     | CNEN1 | D[15:8] |     |     |     |
| Access | R/W         | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0           | 0   | 0   | 0     | 0       | 0   | 0   | 0   |
|        |             |     |     |       |         |     |     |     |
| Bit    | 7           | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        | CNEN1D[7:0] |     |     |       |         |     |     |     |
| Access | R/W         | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0           | 0   | 0   | 0     | 0       | 0   | 0   | 0   |

Bits 15:0 - CNEN1D[15:0] Interrupt Change Notification Edge Select for PORTD bits

## 8.2.2.48 Interrupt Change Notification Flag for PORTD Register

Name: CNFD Offset: 0xE6A

| Bit    | 15        | 14  | 13  | 12   | 11     | 10  | 9   | 8   |
|--------|-----------|-----|-----|------|--------|-----|-----|-----|
|        |           |     |     | CNFC | [15:8] |     |     |     |
| Access | R/W       | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |
| Reset  | 0         | 0   | 0   | 0    | 0      | 0   | 0   | 0   |
|        |           |     |     |      |        |     |     |     |
| Bit    | 7         | 6   | 5   | 4    | 3      | 2   | 1   | 0   |
|        | CNFD[7:0] |     |     |      |        |     |     |     |
| Access | R/W       | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |
| Reset  | 0         | 0   | 0   | 0    | 0      | 0   | 0   | 0   |

**Bits 15:0 – CNFD[15:0]** Interrupt Change Notification Flag for PORTD bits When CNSTYLE (CNCONx[11]) = 1:

| Value | Description                                             |
|-------|---------------------------------------------------------|
| 1     | An enabled edge event occurred on the PORTx[n] pin      |
| 0     | An enabled edge event did not occur on the PORTx[n] pin |

# 8.3 Input Change Notification (ICN)

The Input Change Notification function of the I/O ports allows the dsPIC33CK256MC506 family devices to generate interrupt requests to the processor in response to a Change-of-State (COS) on selected input pins. This feature can detect input Change-of-States, even in Sleep mode, when the clocks are disabled. Every I/O port pin can be selected (enabled) for generating an interrupt request on a Change-of-State. Five control registers are associated with the Change Notification (CN) functionality of each I/O port. To enable the Change Notification feature for the port, the ON bit (CNCONx[15]) must be set.

The CNEN0x and CNEN1x registers contain the CN interrupt enable control bits for each of the input pins. The setting of these bits enables a CN interrupt for the corresponding pins. Also, these bits, in combination with the CNSTYLE bit (CNCONx[11]), define a type of transition when the interrupt is generated. Possible CN event options are listed in Table 8-2.

**Table 8-2. Change Notification Event Options** 

| CNSTYLE Bit<br>(CNCONx[11]) | CNEN1x Bit      | CNEN0x<br>Bit | Change Notification<br>Event Description                                                 |
|-----------------------------|-----------------|---------------|------------------------------------------------------------------------------------------|
| 0                           | Does not matter | 0             | Disabled                                                                                 |
| 0                           | Does not matter | 1             | Detects a mismatch<br>between the last read state<br>and the current state of the<br>pin |
| 1                           | 0               | 0             | Disabled                                                                                 |
| 1                           | 0               | 1             | Detects a positive transition only (from '0' to '1')                                     |
| 1                           | 1               | 0             | Detects a negative transition only (from '1' to '0')                                     |
| 1                           | 1               | 1             | Detects both positive and negative transitions                                           |

The CNSTATx register indicates whether a change occurred on the corresponding pin since the last read of the PORTx bit. In addition to the CNSTATx register, the CNFx register is implemented for each port. This register contains flags for Change Notification events. These flags are set if the valid transition edge, selected in the CNEN0x and CNEN1x registers, is detected. CNFx stores the occurrence of the event. CNFx bits must be cleared in software to get the next Change Notification interrupt. The CN interrupt is generated only for the I/Os configured as inputs (corresponding TRISx bits must be set).

**Note:** Pull-ups and pull-downs on Input Change Notification pins should always be disabled when the port pin is configured as a digital output.

# 8.4 Peripheral Pin Select (PPS)

A major challenge in general purpose devices is providing the largest possible set of peripheral features, while minimizing the conflict of features on I/O pins. The challenge is even greater on low pin count devices. In an application where more than one peripheral needs to be assigned to a single pin, inconvenient work arounds in application code, or a complete redesign, may be the only option.

Peripheral Pin Select configuration provides an alternative to these choices by enabling peripheral set selection and placement on a wide range of I/O pins. By increasing the pinout options available on a particular device, users can better tailor the device to their entire application, rather than trimming the application to fit the device.

The Peripheral Pin Select configuration feature operates over a fixed subset of digital I/O pins. Users may independently map the input and/or output of most digital peripherals to any one of these I/O pins. Hardware safeguards are included that prevent accidental or spurious changes to the peripheral mapping once it has been established.

## 8.4.1 Available Pins

The number of available pins is dependent on the particular device and its pin count. Pins that support the Peripheral Pin Select feature include the label, "RPn", in their full pin designation, where "n" is the remappable pin number. "RP" is used to designate pins that support both remappable input and output functions.

## 8.4.2 Available Peripherals

The peripherals managed by the Peripheral Pin Select are all digital only peripherals. These include general serial communications (UART and SPI), general purpose timer clock inputs, timer-related peripherals (input capture and output compare) and interrupt-on-change inputs.

In comparison, some digital only peripheral modules are never included in the Peripheral Pin Select feature. This is because the peripheral's function requires special I/O circuitry on a specific port and cannot be easily connected to multiple pins. One example includes I<sup>2</sup>C modules. A similar requirement excludes all modules with analog inputs, such as the A/D Converter (ADC)

A key difference between remappable and non-remappable peripherals is that remappable peripherals are not associated with a default I/O pin. The peripheral must always be assigned to a specific I/O pin before it can be used. In contrast, non-remappable peripherals are always available on a default pin, assuming that the peripheral is active and not conflicting with another peripheral.

When a remappable peripheral is active on a given I/O pin, it takes priority over all other digital I/Os and digital communication peripherals associated with the pin. Priority is given regardless of the type of peripheral that is mapped. Remappable peripherals never take priority over any analog functions associated with the pin.

## 8.4.3 Controlling Configuration Changes

Because peripheral mapping can be changed during run time, some restrictions on peripheral remapping are needed to prevent accidental configuration changes. The dsPIC33CK256MC506 devices have implemented the control register lock sequence.

## 8.4.3.1 Control Register Lock

Under normal operation, writes to the RPINRx and RPORx registers are not allowed. Attempted writes will appear to execute normally, but the contents of the registers will remain unchanged. To change these registers, they must be unlocked in hardware. The register lock is controlled by the IOLOCK bit (RPCON[11]). Setting IOLOCK prevents writes to the control registers; clearing IOLOCK allows writes.

To set or clear IOLOCK, the NVMKEY unlock sequence must be executed:

- Write 0x55 to NVMKFY.
- 2. Write 0xAA to NVMKEY.
- 3. Clear (or set) IOLOCK as a single operation.

IOLOCK remains in one state until changed. This allows all of the Peripheral Pin Selects to be configured with a single unlock sequence, followed by an update to all of the control registers. Then, IOLOCK can be set with a second lock sequence.

**Note:** MPLAB<sup>®</sup> XC16 provides a built-in C language function for unlocking and modifying the RPCON register: \_\_builtin\_write\_RPCON (value); For more information, see the MPLAB<sup>®</sup> XC16 Help files.

# Considerations for Peripheral Pin Selection

The ability to control Peripheral Pin Selection introduces several considerations into application design that most users would never think of otherwise. This is particularly true for several common peripherals, which are only available as remappable peripherals.

The main consideration is that the Peripheral Pin Selects are not available on default pins in the device's default (Reset) state. More specifically, because all RPINRx registers reset to '1's and RPORx registers reset to '0's, this means all PPS inputs are tied to  $V_{SS}$ , while all PPS outputs are disconnected. This means that before any other application code is executed, the user must initialize the device with the proper peripheral configuration. Because the IOLOCK bit resets in the unlocked state, it is not necessary to execute the unlock sequence after the device has come out of Reset. For application safety, however, it is always better to set IOLOCK and lock the configuration after writing to the control registers.

The NVMKEY unlock sequence must be executed as an Assembly language routine. If the bulk of the application is written in C, or another high-level language, the unlock sequence should be performed by writing in-line assembly or by using the builtin write RPCON(value) function provided by the compiler.

Choosing the configuration requires a review of all Peripheral Pin Selects and their pin assignments, particularly those that will not be used in the application. In all cases, unused pin-selectable peripherals should be disabled completely. Unused peripherals should have their inputs assigned to an unused RPn pin function. I/O pins with unused RPn functions should be configured with the null peripheral output.

## 8.6 Input Mapping

8.5

The inputs of the Peripheral Pin Select options are mapped on the basis of the peripheral. That is, a control register associated with a peripheral dictates the pin it will be mapped to. The RPINRx registers are used to configure peripheral input mapping. Each register contains sets of 8-bit fields, with each set associated with one of the remappable peripherals. Programming a given peripheral's bit field with an appropriate 8-bit index value maps the RPn pin with the corresponding value, or internal signal, to that peripheral. See Table 8-3 for a list of available inputs.

For example, Figure 8-2 illustrates remappable pin selection for the U1RX input.

Figure 8-2. Remappable Input for U1RX



Example 8-1 provides a configuration for bidirectional communication with flow control using UART1. The following input and output functions are used:

Input Functions: U1RX, U1CTS
 Output Functions: U1TX, U1RTS

Table 8-3. Remappable Pin Inputs

| RPINRx[15:8] or RPINRx[7:0] | Function        | Available on Ports |
|-----------------------------|-----------------|--------------------|
| 0                           | V <sub>SS</sub> | Internal           |
| 1                           | Comparator 1    | Internal           |
| 2                           | Comparator 2    | Internal           |
| 3-5                         | RP3-RP5         | Reserved           |
| 6                           | PTG Trigger 26  | Internal           |
| 7                           | PTG Trigger 27  | Internal           |
| 8-10                        | RP8-RP10        | Reserved           |
| 11                          | PWM Event Out C | Internal           |
| 12                          | PWM Event Out D | Internal           |
| 13                          | PWM Event Out E | Internal           |
| 14-31                       | RP14-RP31       | Reserved           |
| 32                          | RP32            | Port Pin RB0       |
| 33                          | RP33            | Port Pin RB1       |
| 34                          | RP34            | Port Pin RB2       |
| 35                          | RP35            | Port Pin RB3       |
| 36                          | RP36            | Port Pin RB4       |
| 37                          | RP37            | Port Pin RB5       |
| 38                          | RP38            | Port Pin RB6       |
| 39                          | RP39            | Port Pin RB7       |
| 40                          | RP40            | Port Pin RB8       |

| continued                   |          |                             |  |  |  |  |  |
|-----------------------------|----------|-----------------------------|--|--|--|--|--|
| RPINRx[15:8] or RPINRx[7:0] | Function | Available on Ports          |  |  |  |  |  |
| 41                          | RP41     | Port Pin RB9                |  |  |  |  |  |
| 42                          | RP42     | Port Pin RB10               |  |  |  |  |  |
| 43                          | RP43     | Port Pin RB11               |  |  |  |  |  |
| 44                          | RP44     | Port Pin RB12               |  |  |  |  |  |
| 45                          | RP45     | Port Pin RB13               |  |  |  |  |  |
| 46                          | RP46     | Port Pin RB14               |  |  |  |  |  |
| 47                          | RP47     | Port Pin RB15               |  |  |  |  |  |
| 48                          | RP48     | Port Pin RC0                |  |  |  |  |  |
| 49                          | RP49     | Port Pin RC1                |  |  |  |  |  |
| 50                          | RP50     | Port Pin RC2                |  |  |  |  |  |
| 51                          | RP51     | Port Pin RC3                |  |  |  |  |  |
| 52                          | RP52     | Port Pin RC4                |  |  |  |  |  |
| 53                          | RP53     | Port Pin RC5                |  |  |  |  |  |
| 54                          | RP54     | Port Pin RC6                |  |  |  |  |  |
| 55                          | RP55     | Port Pin RC7                |  |  |  |  |  |
| 56                          | RP56     | Port Pin RC8                |  |  |  |  |  |
| 57                          | RP57     | Port Pin RC9                |  |  |  |  |  |
| 58                          | RP58     | Port Pin RC10 Port Pin RC11 |  |  |  |  |  |
| 59                          | RP59     |                             |  |  |  |  |  |
| 60                          | RP60     | Port Pin RC12               |  |  |  |  |  |
| 61                          | RP61     | Port Pin RC13               |  |  |  |  |  |
| 62                          | RP62     | Port Pin RC14               |  |  |  |  |  |
| 63                          | RP63     | Port Pin RC15               |  |  |  |  |  |
| 64                          | RP64     | Port Pin RD0                |  |  |  |  |  |
| 65                          | RP65     | Port Pin RD1                |  |  |  |  |  |
| 66                          | RP66     | Port Pin RD2                |  |  |  |  |  |
| 67                          | RP67     | Port Pin RD3                |  |  |  |  |  |
| 68                          | RP68     | Port Pin RD4                |  |  |  |  |  |
| 69                          | RP69     | Port Pin RD5                |  |  |  |  |  |
| 70                          | RP70     | Port Pin RD6                |  |  |  |  |  |
| 71                          | RP71     | Port Pin RD7                |  |  |  |  |  |
| 72                          | RP72     | Port Pin RD8                |  |  |  |  |  |
| 73                          | RP73     | Port Pin RD9                |  |  |  |  |  |
| 74                          | RP74     | Port Pin RD10               |  |  |  |  |  |
| 75                          | RP75     | Port Pin RD11               |  |  |  |  |  |

| continued                   |                  |                    |  |  |  |  |  |  |
|-----------------------------|------------------|--------------------|--|--|--|--|--|--|
| RPINRx[15:8] or RPINRx[7:0] | Function         | Available on Ports |  |  |  |  |  |  |
| 76                          | RP76             | Port Pin RD12      |  |  |  |  |  |  |
| 77                          | RP77             | Port Pin RD13      |  |  |  |  |  |  |
| 78                          | RP78             | Port Pin RD14      |  |  |  |  |  |  |
| 79                          | RP79             | Port Pin RD15      |  |  |  |  |  |  |
| 80-165                      | RP80-RP165       | Reserved           |  |  |  |  |  |  |
| 166                         | DAC2 pwm_req_on  | Internal           |  |  |  |  |  |  |
| 167                         | DAC2 pwm_req_off | Internal           |  |  |  |  |  |  |
| 168                         | DAC1 pwm_req_on  | Internal           |  |  |  |  |  |  |
| 169                         | DAC1 pwm_req_off | Internal           |  |  |  |  |  |  |
| 170-175                     | RP170-RP175      | Reserved           |  |  |  |  |  |  |
| 176                         | RP176            | Virtual RPV0       |  |  |  |  |  |  |
| 177                         | RP177            | Virtual RPV1       |  |  |  |  |  |  |
| 178                         | RP178            | Virtual RPV2       |  |  |  |  |  |  |
| 179                         | RP179            | Virtual RPV3       |  |  |  |  |  |  |
| 180                         | RP180            | Virtual RPV4       |  |  |  |  |  |  |
| 181                         | RP181            | Virtual RPV5       |  |  |  |  |  |  |

Table 8-4. Selectable Input Sources (Maps Input to Function)

| Input Name <sup>(1)</sup> | Function Name | Register | Register Bits |
|---------------------------|---------------|----------|---------------|
| External Interrupt 1      | INT1          | RPINR0   | INT1R[7:0]    |
| External Interrupt 2      | INT2          | RPINR1   | INT2R[7:0]    |
| External Interrupt 3      | INT3          | RPINR1   | INT3R[7:0]    |
| Timer1 External Clock     | T1CK          | RPINR2   | T1CK[7:0]     |
| SCCP Timer1               | TCKI1         | RPINR3   | TCKI1R[7:0]   |
| SCCP Capture 1            | ICM1          | RPINR3   | ICM1R[7:0]    |
| SCCP Timer2               | TCKI2         | RPINR4   | TCKI2R[7:0]   |
| SCCP Capture 2            | ICM2          | RPINR4   | ICM2R[7:0]    |
| SCCP Timer3               | TCKI3         | RPINR5   | TCKI3R[7:0]   |
| SCCP Capture 3            | ICM3          | RPINR5   | ICM3R[7:0]    |
| SCCP Timer4               | TCKI4         | RPINR6   | TCKI4R[7:0]   |
| SCCP Capture 4            | ICM4          | RPINR6   | ICM4R[7:0]    |
| SCCP Fault A              | OCFA          | RPINR11  | OCFAR[7:0]    |
| SCCP Fault B              | OCFB          | RPINR11  | OCFBR[7:0]    |
| PWM PCI Input 8           | PCI8          | RPINR12  | PCI8R[7:0]    |
| PWM PCI Input 9           | PCI9          | RPINR12  | PCI9R[7:0]    |

| continued                       |               |          |               |
|---------------------------------|---------------|----------|---------------|
| Input Name <sup>(1)</sup>       | Function Name | Register | Register Bits |
| PWM PCI Input 10                | PCI10         | RPINR13  | PCI10R[7:0]   |
| PWM PCI Input 11                | PCI11         | RPINR13  | PCI11R[7:0]   |
| QEI1 Input A                    | QEIA1         | RPINR14  | QEIA1R[7:0]   |
| QEI1 Input B                    | QEIB1         | RPINR14  | QEIB1R[7:0]   |
| QEI1 Index 1 Input              | QEINDX1       | RPINR15  | QEINDX1R[7:0] |
| QEI1 Home 1 Input               | QEIHOM1       | RPINR15  | QEIHOM1R[7:0] |
| UART1 Receive                   | U1RX          | RPINR18  | U1RXR[7:0]    |
| UART1 Data-Set-Ready            | <u>U1DSR</u>  | RPINR18  | U1DSRR[7:0]   |
| UART2 Receive                   | U2RX          | RPINR19  | U2RXR[7:0]    |
| UART2 Data-Set-Ready            | U2DSR         | RPINR19  | U2DSRR[7:0]   |
| SPI1 Data Input                 | SDI1          | RPINR20  | SDI1R[7:0]    |
| SPI1 Clock Input                | SCK1IN        | RPINR20  | SCK1R[7:0]    |
| SPI1 Client Select              | SS1           | RPINR21  | SS1R[7:0]     |
| Reference Clock Input           | REFCLKI       | RPINR21  | REFOIR[7:0]   |
| SPI2 Data Input                 | SDI2          | RPINR22  | SDI2R[7:0]    |
| SPI2 Clock Input                | SCK2IN        | RPINR22  | SCK2R[7:0]    |
| SPI2 Client Select              | SS2           | RPINR23  | SS2R[7:0]     |
| CAN1 Input (CAN1RX)             | CAN1RX        | RPINR26  | CAN1RXR[7:0]  |
| UART3 Receive                   | U3RX          | RPINR27  | U3RXR[7:0]    |
| UART3 Data-Set-Ready            | U3DSR         | RPINR27  | U3DSRR[7:0]   |
| SCCP Fault C                    | OCFC          | RPINR37  | OCFCR[7:0]    |
| PWM PCI Input 17                | PCI17         | RPINR37  | PCI17R[7:0]   |
| PWM PCI Input 18                | PCI18         | RPINR38  | PCI18R[7:0]   |
| PWM PCI Input 12                | PCI12         | RPINR42  | PCI12R[7:0]   |
| PWM PCI Input 13                | PCI13         | RPINR42  | PCI13R[7:0]   |
| PWM PCI Input 14                | PCI14         | RPINR43  | PCI14R[7:0]   |
| PWM PCI Input 15                | PCI15         | RPINR43  | PCI15R[7:0]   |
| PWM PCI Input 16                | PCI16         | RPINR44  | PCI16R[7:0]   |
| SENT1 Input                     | SENT1         | RPINR44  | SENT1R[7:0]   |
| CLC Input A                     | CLCINA        | RPINR45  | CLCINAR[7:0]  |
| CLC Input B                     | CLCINB        | RPINR46  | CLCINBR[7:0]  |
| CLC Input C                     | CLCINC        | RPINR46  | CLCINCR[7:0]  |
| CLC Input D                     | CLCIND        | RPINR47  | CLCINDR[7:0]  |
| ADC Trigger Input<br>(ADTRIG31) | ADCTRG        | RPINR47  | ADCTRGR[7:0]  |

| continued                 |               |          |               |
|---------------------------|---------------|----------|---------------|
| Input Name <sup>(1)</sup> | Function Name | Register | Register Bits |
| SCCP Fault D              | OCFD          | RPINR48  | OCFDR[7:0]    |
| UART1 Clear-to-Send       | U1CTS         | RPINR48  | U1CTSR[7:0]   |
| UART2 Clear-to-Send       | U2CTS         | RPINR49  | U2CTSR[7:0]   |
| UART3 Clear-to-Send       | U3CTS         | RPINR49  | U3CTSR[7:0]   |

#### Note:

1. Unless otherwise noted, all inputs use the Schmitt Trigger input buffers.

```
Example 8-1. Configuring UART1 Input and Output Functions
 // Unlock Registers
  builtin write RPCON(0x0000);
 // Configure Input Functions (See Table 3-32)
 // Assign U1Rx To Pin RP35
 U1RXR = 35;
 // Assign U1CTS To Pin RP36
 U1CTSR = 36;
      **********
 // Configure Output Functions (See Table 3-34)
 // Assign U1Tx To Pin RP37
 RP37R = 1:
 // Assign U1RTS To Pin RP38
 RP38R = 2;
 // Lock Registers
 builtin write RPCON(0x0800);
```

## 8.7 Virtual Connections

The dsPIC33CK256MC506 devices support six virtual RPn pins (RP176-RP181), which are identical in functionality to all other RPn pins, with the exception of pinouts. These six pins are internal to the devices and are not connected to a physical device pin.

These pins provide a simple way for inter-peripheral connection without utilizing a physical pin. For example, the output of the analog comparator can be connected to RP176 and the PWM Fault input can be configured for RP176 as well. This configuration allows the analog comparator to trigger PWM Faults without the use of an actual physical pin on the device.

## 8.8 Output Mapping

In contrast to inputs, the outputs of the Peripheral Pin Select options are mapped on the basis of the pin. In this case, a control register associated with a particular pin dictates the peripheral output to be mapped. The RPORx registers are used to control output mapping. Each register contains sets of 6-bit fields, with each set associated with one RPn pin (see 8.11.2.2. RPINR0 through 8.11.2.31. RPINR49). The value of the bit field corresponds to one of the peripherals and that peripheral's output is mapped to the pin (see Table 8-5 and Figure 8-3).

A null output is associated with the output register Reset value of '0'. This is done to ensure that remappable outputs remain disconnected from all output pins by default.

Figure 8-3. Multiplexing Remappable Outputs for RPn



**Note:** There are six virtual output ports which are not connected to any I/O ports (RP176-RP181). These virtual ports can be accessed by RPOR20, RPOR21 and RPOR22.

# 8.9 Mapping Limitations

The control schema of the peripheral select pins is not limited to a small range of fixed peripheral configurations. There are no mutual or hardware-enforced lockouts between any of the peripheral mapping SFRs. Literally, any combination of peripheral mappings, across any or all of the RPn pins, is possible. This includes both many-to-one and one-to-many mappings of peripheral inputs, and outputs to pins. While such mappings may be technically possible from a configuration point of view, they may not be supportable from an electrical point of view (see Table 8-5).

Table 8-5. Remappable Output Pin Registers<sup>(1)</sup>

| Register    | RPn Pin | I/O Port      |
|-------------|---------|---------------|
| RPOR0[5:0]  | RP32    | Port Pin RB0  |
| RPOR0[13:8] | RP33    | Port Pin RB1  |
| RPOR1[5:0]  | RP34    | Port Pin RB2  |
| RPOR1[13:8] | RP35    | Port Pin RB3  |
| RPOR2[5:0]  | RP36    | Port Pin RB4  |
| RPOR2[13:8] | RP37    | Port Pin RB5  |
| RPOR3[5:0]  | RP38    | Port Pin RB6  |
| RPOR3[13:8] | RP39    | Port Pin RB7  |
| RPOR4[5:0]  | RP40    | Port Pin RB8  |
| RPOR4[13:8] | RP41    | Port Pin RB9  |
| RPOR5[5:0]  | RP42    | Port Pin RB10 |
| RPOR5[13:8] | RP43    | Port Pin RB11 |

#### Notes:

- 1. Not all RPn pins are available on all packages. Make sure the selected device variant has the feature available on the device.
- 2. Availability is dependent on supported I/O ports. Refer to Table 8-1 for availability on device variants.

| continued                   |         |               |
|-----------------------------|---------|---------------|
| Register                    | RPn Pin | I/O Port      |
| RPOR6[5:0]                  | RP44    | Port Pin RB12 |
| RPOR6[13:8]                 | RP45    | Port Pin RB13 |
| RPOR7[5:0]                  | RP46    | Port Pin RB14 |
| RPOR7[13:8]                 | RP47    | Port Pin RB15 |
| RPOR8[5:0] <sup>(2)</sup>   | RP48    | Port Pin RC0  |
| RPOR8[13:8] <sup>(2)</sup>  | RP49    | Port Pin RC1  |
| RPOR9[5:0] <sup>(2)</sup>   | RP50    | Port Pin RC2  |
| RPOR9[13:8] <sup>(2)</sup>  | RP51    | Port Pin RC3  |
| RPOR10[5:0] <sup>(2)</sup>  | RP52    | Port Pin RC4  |
| RPOR10[13:8] <sup>(2)</sup> | RP53    | Port Pin RC5  |
| RPOR11[5:0] <sup>(2)</sup>  | RP54    | Port Pin RC6  |
| RPOR11[13:8] <sup>(2)</sup> | RP55    | Port Pin RC7  |
| RPOR12[5:0] <sup>(2)</sup>  | RP56    | Port Pin RC8  |
| RPOR12[13:8] <sup>(2)</sup> | RP57    | Port Pin RC9  |
| RPOR13[5:0] <sup>(2)</sup>  | RP58    | Port Pin RC10 |
| RPOR13[13:8] <sup>(2)</sup> | RP59    | Port Pin RC11 |
| RPOR14[5:0] <sup>(2)</sup>  | RP60    | Port Pin RC12 |
| RPOR14[13:8] <sup>(2)</sup> | RP61    | Port Pin RC13 |
| RPOR15[5:0] <sup>(2)</sup>  | RP62    | Port Pin RC14 |
| RPOR15[13:8] <sup>(2)</sup> | RP63    | Port Pin RC15 |
| RPOR16[5:0] <sup>(2)</sup>  | RP64    | Port Pin RD0  |
| RPOR16[13:8] <sup>(2)</sup> | RP65    | Port Pin RD1  |
| RPOR17[5:0] <sup>(2)</sup>  | RP66    | Port Pin RD2  |
| RPOR17[13:8] <sup>(2)</sup> | RP67    | Port Pin RD3  |
| RPOR18[5:0] <sup>(2)</sup>  | RP68    | Port Pin RD4  |
| RPOR18[13:8] <sup>(2)</sup> | RP69    | Port Pin RD5  |
| RPOR19[5:0] <sup>(2)</sup>  | RP70    | Port Pin RD6  |
| RPOR19[13:8] <sup>(2)</sup> | RP71    | Port Pin RD7  |
| RPOR20[5:0] <sup>(2)</sup>  | RP72    | Port Pin RD8  |
| RPOR20[13:8] <sup>(2)</sup> | RP73    | Port Pin RD9  |
| RPOR21[5:0] <sup>(2)</sup>  | RP74    | Port Pin RD10 |
| RPOR21[13:8] <sup>(2)</sup> | RP75    | Port Pin RD11 |
| Notes:                      |         |               |

# Notes:

- Not all RPn pins are available on all packages. Make sure the selected device variant has the feature available on the device.
- Availability is dependent on supported I/O ports. Refer to Table 8-1 for availability on device variants.

| continued                   |         |                  |
|-----------------------------|---------|------------------|
| Register                    | RPn Pin | I/O Port         |
| RPOR22[5:0] <sup>(2)</sup>  | RP76    | Port Pin RD12    |
| RPOR22[13:8] <sup>(2)</sup> | RP77    | Port Pin RD13    |
| RPOR23[5:0] <sup>(2)</sup>  | RP78    | Port Pin RD14    |
| RPOR23[13:8] <sup>(2)</sup> | RP79    | Port Pin RD15    |
| RPOR24[5:0]                 | RP176   | Virtual pin RPV0 |
| RPOR24[13:8]                | RP177   | Virtual pin RPV1 |
| RPOR25[5:0]                 | RP178   | Virtual pin RPV2 |
| RPOR25[13:8]                | RP179   | Virtual pin RPV3 |
| RPOR26[5:0]                 | RP180   | Virtual pin RPV4 |
| RPOR26[13:8]                | RP181   | Virtual pin RPV5 |

## Notes:

- 1. Not all RPn pins are available on all packages. Make sure the selected device variant has the feature available on the device.
- 2. Availability is dependent on supported I/O ports. Refer to Table 8-1 for availability on device variants.

Table 8-6. Output Selection for Remappable Pins (RPn)<sup>(1)</sup>

| Function     | RPnR[5:0] | Output Name                        |
|--------------|-----------|------------------------------------|
| Default PORT | 0         | RPn tied to Default Pin            |
| U1TX         | 1         | RPn tied to UART1 Transmit         |
| U1RTS        | 2         | RPn tied to UART1 Request-to-Send  |
| U2TX         | 3         | RPn tied to UART2 Transmit         |
| U2RTS        | 4         | RPn tied to UART2 Request-to-Send  |
| SD01         | 5         | RPn tied to SPI1 Data Output       |
| SCK1         | 6         | RPn tied to SPI1 Clock Output      |
| SS1          | 7         | RPn tied to SPI1 Slave Select      |
| SDO2         | 8         | RPn tied to SPI2 Data Output       |
| SCK2         | 9         | RPn tied to SPI2 Clock Output      |
| SS2          | 10        | RPn tied to SPI2 Slave Select      |
| REFCLKO      | 14        | RPn tied to Reference Clock Output |
| OCM1         | 15        | RPn tied to SCCP1 Output           |
| OCM2         | 16        | RPn tied to SCCP2 Output           |
| OCM3         | 17        | RPn tied to SCCP3 Output           |
| OCM4         | 18        | RPn tied to SCCP4 Output           |
| CAN1TX       | 21        | RPn tied to CAN1 Output            |
| Note:        |           |                                    |

#### Note:

1. Not all RPn pins are available on all packages. Make sure the selected device variant has the feature available on the device.

| continued |           |                                   |
|-----------|-----------|-----------------------------------|
| Function  | RPnR[5:0] | Output Name                       |
| CMP1      | 23        | RPn tied to Comparator 1 Output   |
| CMP2      | 24        | RPn tied to Comparator 2 Output   |
| U3TX      | 27        | RPn tied to UART3 Transmit        |
| U3RTS     | 28        | RPn tied to UART3 Request-to-Send |
| PWM4H     | 34        | RPn tied to PWM4H Output          |
| PWM4L     | 35        | RPn tied to PWM4L Output          |
| PWMEA     | 36        | RPn tied to PWM Event A Output    |
| PWMEB     | 37        | RPn tied to PWM Event B Output    |
| QEICMP    | 38        | RPn tied to QEI Comparator Output |
| CLC10UT   | 40        | RPn tied to CLC1 Output           |
| CLC2OUT   | 41        | RPn tied to CLC2 Output           |
| PWMEC     | 44        | RPn tied to PWM Event C Output    |
| PWMED     | 45        | RPn tied to PWM Event D Output    |
| PTGTRG24  | 46        | PTG Trigger Output 24             |
| PTGTRG25  | 47        | PTG Trigger Output 25             |
| SENT1OUT  | 48        | RPn tied to SENT1 Output          |
| CLC3OUT   | 59        | RPn tied to CLC3 Output           |
| CLC4OUT   | 60        | RPn tied to CLC4 Output           |
| U1DTR     | 61        | Data Terminal Ready Output 1      |
| U2DTR     | 62        | Data Terminal Ready Output 2      |
| U3DTR     | 63        | RPn tied to UART3 DTR             |
|           |           |                                   |

#### Note:

# 8.10 I/O Helpful Tips

- 1. In some cases, certain pins, as defined in 32.1. DC Characteristics under "Injection Current", have internal protection diodes to V<sub>DD</sub> and V<sub>SS</sub>. The term, "Injection Current", is also referred to as "Clamp Current". On designated pins with sufficient external current-limiting precautions by the user, I/O pin input voltages are allowed to be greater or lesser than the data sheet absolute maximum ratings with respect to the V<sub>SS</sub> and V<sub>DD</sub> supplies. Note that when the user application forward biases either of the high or low-side internal input clamp diodes, that the resulting current being injected into the device that is clamped internally by the V<sub>DD</sub> and V<sub>SS</sub> power rails, may affect the ADC accuracy by four to six counts.
- 2. I/O pins that are shared with any analog input pin (i.e., ANx) are always analog pins, by default, after any Reset. Consequently, configuring a pin as an analog input pin automatically disables the digital input pin buffer and any attempt to read the digital input level by reading PORTx or LATx will always return a '0', regardless of the digital logic level on the pin. To use a pin as a digital I/O pin on a shared ANx pin, the user application needs to configure the Analog Select for PORTx registers in the I/O ports module (i.e., ANSELx) by setting the appropriate bit that corresponds to that I/O port pin to a '0'.

Not all RPn pins are available on all packages. Make sure the selected device variant has the feature available on the device.

Note: Although it is not possible to use a digital input pin when its analog function is enabled, it is possible to use the digital I/O output function, TRISx = 0x0, while the analog function is also enabled. However, this is not recommended, particularly if the analog input is connected to an external analog voltage source, which would create signal contention between the analog signal and the output pin driver.

- Most I/O pins have multiple functions. Referring to the device pin diagrams in this data sheet, the priorities of the functions allocated to any pins are indicated by reading the pin name, from left-to-right. The left most function name takes precedence over any function to its right in the naming convention. For example: AN16/ T2CK/T7CK/RC1; this indicates that AN16 is the highest priority in this example and will supersede all other functions to its right in the list. Those other functions to its right, even if enabled, would not work as long as any other function to its left was enabled. This rule applies to all of the functions listed for a given pin.
- Each pin has an internal weak pull-up resistor and pull-down resistor that can be configured using the CNPUx and CNPDx registers, respectively. These resistors eliminate the need for external resistors in certain applications. The internal pull-up is up to  $\sim$ (V<sub>DD</sub> – 0.8), not V<sub>DD</sub>. This value is still above the minimum V<sub>IH</sub> of CMOS and TTL devices.
- When driving LEDs directly, the I/O pin can source or sink more current than what is specified in the V<sub>OH</sub>/I<sub>OH</sub> and V<sub>OL</sub>/I<sub>OL</sub> DC characteristics specification. The respective I<sub>OH</sub> and I<sub>OL</sub> current rating only applies to maintaining the corresponding output at or above the V<sub>OH</sub>, and at or below the V<sub>OL</sub> levels. However, for LEDs, unlike digital inputs of an externally connected device, they are not governed by the same minimum  $V_{IH}/V_{II}$ levels. An I/O pin output can safely sink or source any current less than that listed in the Absolute Maximum Ratings in 32. Electrical Characteristics of this data sheet. For example:

 $V_{OH} = 2.4v @ I_{OH} = -8 \text{ mA} \text{ and } V_{DD} = 3.3V$ 

The maximum output current sourced by any 8 mA I/O pin = 12 mA.

LED source current < 12 mA is technically permitted.

- The Peripheral Pin Select (PPS) pin mapping rules are as follows:
  - Only one "output" function can be active on a given pin at any time, regardless if it is a dedicated or remappable function (one pin, one output).
  - b. It is possible to assign a "remappable output" function to multiple pins and externally short or tie them together for increased current drive.
  - If any "dedicated output" function is enabled on a pin, it will take precedence over any remappable "output" function.
  - If any "dedicated digital" (input or output) function is enabled on a pin, any number of "input" remappable d. functions can be mapped to the same pin.
  - If any "dedicated analog" function(s) are enabled on a given pin, "digital input(s)" of any kind will all be disabled, although a single "digital output", at the user's cautionary discretion, can be enabled and active as long as there is no signal contention with an external analog input signal. For example, it is possible for the ADC to convert the digital output logic level, or to toggle a digital output on a comparator or ADC input, provided there is no external analog input, such as for a Built-In Self-Test.
  - Any number of "input" remappable functions can be mapped to the same pin(s) at the same time. including to any pin with a single output from either a dedicated or remappable "output".
  - The TRISx registers control only the digital I/O output buffer. Any other dedicated or remappable active "output" will automatically override the TRISx setting. The TRISx register does not control the digital logic "input" buffer. Remappable digital "inputs" do not automatically override TRISx settings, which means that the TRISx bit must be set to input for pins with only remappable input function(s) assigned.
  - All analog pins are enabled by default after any Reset and the corresponding digital input buffer on the pin has been disabled. Only the Analog Select for PORTx (ANSELx) registers control the digital input buffer, not the TRISx register. The user must disable the analog function on a pin using the Analog Select for PORTx registers in order to use any "digital input(s)" on a corresponding pin, no exceptions.

**Datasheet** 

## 8.11 I/O Ports Resources

Many useful resources are provided on the main product page of the Microchip website for the devices listed in this data sheet. This product page contains the latest updates and additional information.

## 8.11.1 Key Resources

- "I/O Ports with Edge Detect" (www.microchip.com/DS70005322) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" sections
- · Development Tools

# 8.11.2 Peripheral Pin Select Control Registers

| Offset  | Name       | Bit Pos.    | 7 | 6 | 5 | 4      | 3                   | 2 | 1 | 0 |
|---------|------------|-------------|---|---|---|--------|---------------------|---|---|---|
| 0x0D00  | RPCON(1)   | 15:8        |   |   |   |        | IOLOCK              |   |   |   |
| UXUDUU  | TOON(1)    | 7:0         |   |   |   |        |                     |   |   |   |
| 0x0D02  |            |             |   |   |   |        |                     |   |   |   |
|         | Reserved   |             |   |   |   |        |                     |   |   |   |
| 0x0D03  |            | 15:8        |   |   |   | INIT1  | R[7:0]              |   |   |   |
| 0x0D04  | RPINR0     | 7:0         |   |   |   | 11111  | Ιζ[7.0]             |   |   |   |
|         |            | 15:8        |   |   |   | INT3   | BR[7:0]             |   |   |   |
| 0x0D06  | RPINR1     | 7:0         |   |   |   |        | !R[7:0]             |   |   |   |
| 0x0D08  | RPINR2     | 15:8        |   |   |   |        | KR[7:0]             |   |   |   |
| UXUDU6  | RPINR2     | 7:0         |   |   |   |        |                     |   |   |   |
| 0x0D0A  | RPINR3     | 15:8        |   |   |   |        | IR[7:0]             |   |   |   |
| OXOBOX  |            | 7:0         |   |   |   |        | l1[7:0]             |   |   |   |
| 0x0D0C  | RPINR4     | 15:8        |   |   |   |        | 2R[7:0]             |   |   |   |
|         |            | 7:0         |   |   |   |        | 2R[7:0]             |   |   |   |
| 0x0D0E  | RPINR5     | 15:8        |   |   |   |        | 3R[7:0]             |   |   |   |
|         |            | 7:0<br>15:8 |   |   |   |        | 3R[7:0]<br>IR[7:0]  |   |   |   |
| 0x0D10  | RPINR6     | 7:0         |   |   |   |        | 4R[7:0]             |   |   |   |
| 0x0D12  |            | 7.0         |   |   |   | TOKI   | 41([7.0]            |   |   |   |
|         | Reserved   |             |   |   |   |        |                     |   |   |   |
| 0x0D19  |            |             |   |   |   |        |                     |   |   |   |
| 0x0D1A  | RPINR11    | 15:8        |   |   |   | OCFE   | BR[7:0]             |   |   |   |
| UXUDTA  | KEINKII    | 7:0         |   |   |   |        | AR[7:0]             |   |   |   |
| 0x0D1C  | RPINR12    | 15:8        |   |   |   |        | R[7:0]              |   |   |   |
| OXOD TO | 10 10012   | 7:0         |   |   |   |        | BR[7:0]             |   |   |   |
| 0x0D1E  | RPINR13    | 15:8        |   |   |   |        | 1R[7:0]             |   |   |   |
|         | -          | 7:0         |   |   |   |        | 0R[7:0]             |   |   |   |
| 0x0D20  | RPINR14    | 15:8        |   |   |   |        | 1R[7:0]             |   |   |   |
|         |            | 7:0<br>15:8 |   |   |   |        | 1R[7:0]<br>M1R[7:0] |   |   |   |
| 0x0D22  | RPINR15    | 7:0         |   |   |   |        | X1R[7:0]            |   |   |   |
| 0x0D24  |            | 7.0         |   |   |   | QEIIVE | λτιτ[7.0]           |   |   |   |
|         | Reserved   |             |   |   |   |        |                     |   |   |   |
| 0x0D27  |            |             |   |   |   |        |                     |   |   |   |
| 0x0D28  | RPINR18    | 15:8        |   |   |   |        | RR[7:0]             |   |   |   |
| UXUDZU  | IXFIINIXIO | 7:0         |   |   |   |        | KR[7:0]             |   |   |   |
| 0x0D2A  | RPINR19    | 15:8        |   |   |   |        | RR[7:0]             |   |   |   |
|         |            | 7:0         |   |   |   |        | KR[7:0]             |   |   |   |
| 0x0D2C  | RPINR20    | 15:8<br>7:0 |   |   |   |        | 1R[7:0]             |   |   |   |
|         |            | 15:8        |   |   |   |        | R[7:0]<br>DIR[7:0]  |   |   |   |
| 0x0D2E  | RPINR21    | 7:0         |   |   |   |        | R[7:0]              |   |   |   |
|         |            | 15:8        |   |   |   |        | 2R[7:0]             |   |   |   |
| 0x0D30  | RPINR22    | 7:0         |   |   |   |        | 2R[7:0]             |   |   |   |
| 0,0000  | DDINIDOS   | 15:8        |   |   |   |        |                     |   |   |   |
| 0x0D32  | RPINR23    | 7:0         |   |   |   | SS2    | R[7:0]              |   |   |   |
| 0x0D34  |            |             |   |   |   |        |                     |   |   |   |
|         | Reserved   |             |   |   |   |        |                     |   |   |   |
| 0x0D37  |            | 15.5        |   |   |   |        |                     |   |   |   |
| 0x0D38  | RPINR26    | 15:8        |   |   |   | 04145  | DVD[7.03            |   |   |   |
|         |            | 7:0<br>15:8 |   |   |   |        | RXR[7:0]<br>RR[7:0] |   |   |   |
| 0x0D3A  | RPINR27    | 7:0         |   |   |   |        | KR[7:0]<br>KR[7:0]  |   |   |   |
| 0x0D3C  |            | 1.0         |   |   |   | USRA   | λι χ[ <i>1</i> .0]  |   |   |   |
|         | Reserved   |             |   |   |   |        |                     |   |   |   |
| 0x0D4D  |            |             |   |   |   |        |                     |   |   |   |
|         |            |             |   |   |   |        |                     |   |   |   |

| contii | nued     |             |     |   |       |                    |       |        |   |          |
|--------|----------|-------------|-----|---|-------|--------------------|-------|--------|---|----------|
| Offset | Name     | Bit Pos.    | 7 6 | 5 | 4     | 3                  |       | 2      | 1 | 0        |
| Oliset | Name     |             | , , |   |       |                    |       |        |   | <u> </u> |
| 0x0D4E | RPINR37  | 15:8<br>7:0 |     |   |       | 7R[7:0]<br>CR[7:0] |       |        |   |          |
|        |          | 15:8        |     |   | OCF   |                    |       |        |   |          |
| 0x0D50 | RPINR38  | 7:0         |     |   | PCI1  | 8R[7:0]            |       |        |   |          |
| 0x0D52 |          |             |     |   |       |                    |       |        |   |          |
|        | Reserved |             |     |   |       |                    |       |        |   |          |
| 0x0D57 |          |             |     |   |       |                    |       |        |   |          |
| 0x0D58 | RPINR42  | 15:8        |     |   |       | 3R[7:0]            |       |        |   |          |
|        |          | 7:0         |     |   |       | 2R[7:0]            |       |        |   |          |
| 0x0D5A | RPINR43  | 15:8<br>7:0 |     |   |       | 5R[7:0]<br>4R[7:0] |       |        |   |          |
|        |          | 15:8        |     |   |       | 1R[7:0]            |       |        |   |          |
| 0x0D5C | RPINR44  | 7:0         |     |   |       | 16[7:0]            |       |        |   |          |
|        |          | 15:8        |     |   |       | NAR[7:0]           |       |        |   |          |
| 0x0D5E | RPINR45  | 7:0         |     |   | 020   | .,[0]              |       |        |   |          |
| 0.0000 | DDIND 40 | 15:8        |     |   | CLCIN | ICR[7:0]           |       |        |   |          |
| 0x0D60 | RPINR46  | 7:0         |     |   | CLCIN | NBR[7:0]           |       |        |   |          |
| 0x0D62 | RPINR47  | 15:8        |     |   | ADCTF | RGR[7:0]           |       |        |   |          |
| UXUD62 | RPINR47  | 7:0         |     |   | CLCIN | NDR[7:0]           |       |        |   |          |
| 0x0D64 | RPINR48  | 15:8        |     |   |       | SR[7:0]            |       |        |   |          |
| ОХОВОЧ | 10 1100  | 7:0         |     |   |       | DR[7:0]            |       |        |   |          |
| 0x0D66 | RPINR49  | 15:8        |     |   |       | SR[7:0]            |       |        |   |          |
| 0.0000 |          | 7:0         |     |   | U2CT  | SR[7:0]            |       |        |   |          |
| 0x0D68 | Pagaryad |             |     |   |       |                    |       |        |   |          |
|        | Reserved |             |     |   |       |                    |       |        |   |          |
|        |          | 15:8        |     |   |       |                    | RP33F | R[5:0] |   |          |
| 0x0D80 | RPOR0    | 7:0         |     |   |       |                    | RP32F |        |   |          |
| 0.0000 | DDOD4    | 15:8        |     |   |       |                    | RP35F |        |   |          |
| 0x0D82 | RPOR1    | 7:0         |     |   |       |                    | RP34F |        |   |          |
| 0x0D84 | RPOR2    | 15:8        |     |   |       |                    | RP37  | R[5:0] |   |          |
| 0,0004 | TH ONE   | 7:0         |     |   |       |                    | RP36  |        |   |          |
| 0x0D86 | RPOR3    | 15:8        |     |   |       |                    | RP39F |        |   |          |
|        |          | 7:0         |     |   |       |                    | RP38F |        |   |          |
| 0x0D88 | RPOR4    | 15:8        |     |   |       |                    | RP41F |        |   |          |
|        |          | 7:0<br>15:8 |     |   |       |                    | RP40F | · ·    |   |          |
| 0x0D8A | RPOR5    | 7:0         |     |   |       |                    | RP43F |        |   |          |
|        |          | 15:8        |     |   |       |                    | RP45F |        |   |          |
| 0x0D8C | RPOR6    | 7:0         |     |   |       |                    | RP44F |        |   |          |
| 0.005  | BB05-    | 15:8        |     |   |       |                    | RP47  |        |   |          |
| 0x0D8E | RPOR7    | 7:0         |     |   |       |                    | RP46F | R[5:0] |   |          |
| 0x0D90 | RPOR8    | 15:8        |     |   |       |                    | RP49F |        |   | <br>     |
| 070090 | INF UNO  | 7:0         |     |   |       |                    | RP48F |        |   |          |
| 0x0D92 | RPOR9    | 15:8        |     |   |       |                    | RP51I |        |   |          |
|        |          | 7:0         |     |   |       |                    | RP50F |        |   |          |
| 0x0D94 | RPOR10   | 15:8        |     |   |       |                    | RP53F |        |   |          |
|        |          | 7:0         |     |   |       |                    | RP52F |        |   |          |
| 0x0D96 | RPOR11   | 15:8<br>7:0 |     |   |       |                    | RP55F |        |   |          |
|        |          | 15:8        |     |   |       |                    | RP57F |        |   |          |
| 0x0D98 | RPOR12   | 7:0         |     |   |       |                    | RP56F |        |   |          |
|        |          | 15:8        |     |   |       |                    | RP59F |        |   |          |
| 0x0D9A | RPOR13   | 7:0         |     |   |       |                    | RP58F |        |   |          |
| 00000  | DDOD44   | 15:8        |     |   |       |                    | RP61  |        |   |          |
| 0x0D9C | RPOR14   | 7:0         |     |   |       |                    | RP60F |        |   |          |
| 0x0D9E | RPOR15   | 15:8        |     |   |       |                    | RP63F | R[5:0] |   |          |
| OXODSE | NFUR 10  | 7:0         |     |   |       |                    | RP62F |        |   |          |
|        |          |             |     |   |       |                    |       |        |   |          |

# dsPIC33CK256MC506 Family

I/O Ports

| continued                     |          |          |            |   |            |   |      |         |    |   |  |  |
|-------------------------------|----------|----------|------------|---|------------|---|------|---------|----|---|--|--|
| Offset                        | Name     | Bit Pos. | 7          | 6 | 5          | 4 | 3    | 2       | 1  | 0 |  |  |
| 0x0DA0                        | RPOR16   | 15:8     |            |   |            |   | RP65 | R[5:0]  |    |   |  |  |
| UXUDAU                        | RPORTO   | 7:0      |            |   | RP64R[5:0] |   |      |         |    |   |  |  |
| 0x0DA2                        | RPOR17   | 15:8     |            |   | RP67R[5:0] |   |      |         |    |   |  |  |
| UXUDAZ                        | KPOK17   | 7:0      |            |   |            |   | RP66 | R[5:0]  |    |   |  |  |
| 0x0DA4                        | RPOR18   | 15:8     |            |   | RP69R[5:0] |   |      |         |    |   |  |  |
| UXUDA4                        | RPORTO   | 7:0      | RP68R[5:0] |   |            |   |      |         |    |   |  |  |
| 0x0DA6 RPOR19 15:8 RP71R[5:0] |          |          |            |   |            |   |      |         |    |   |  |  |
| UXUDAO                        | RPORTS   | 7:0      |            |   |            |   | RP70 | R[5:0]  |    |   |  |  |
| 0x0DA8                        | RPOR20   | 15:8     |            |   |            |   | RP73 | R[5:0]  |    |   |  |  |
|                               | KPUK20   | 7:0      |            |   |            |   | RP72 | R[5:0]  |    |   |  |  |
| 0x0DAA                        | RPOR21   | 15:8     |            |   |            |   | RP75 | R[5:0]  |    |   |  |  |
| UXUDAA                        | KPUK21   | 7:0      |            |   |            |   | RP74 | R[5:0]  | 0] |   |  |  |
| 0x0DAC                        | RPOR22   | 15:8     |            |   |            |   | RP77 | 'R[5:0] |    |   |  |  |
| UXUDAC                        | KPUK22   | 7:0      |            |   |            |   | RP76 | R[5:0]  |    |   |  |  |
| 0x0DAE                        | RPOR23   | 15:8     |            |   |            |   | RP79 | R[5:0]  |    |   |  |  |
| UXUDAE                        | KPUK23   | 7:0      |            |   |            |   | RP78 | R[5:0]  |    |   |  |  |
| 0x0DB0                        | RPOR24   | 15:8     |            |   |            |   | RPV  | 1[5:0]  |    |   |  |  |
| UXUDBU                        | KPUK24   | 7:0      |            |   |            |   | RPV  | 0[5:0]  |    |   |  |  |
| 0x0DB2                        | RPOR25   | 15:8     |            |   |            |   | RPV  | 3[5:0]  |    |   |  |  |
| UNUDBZ                        | INF URZ5 | 7:0      |            |   |            |   | RPV  | 2[5:0]  |    |   |  |  |
| 0x0DB4                        | PPOP26   | 15:8     |            |   |            |   | RPV  | 5[5:0]  |    |   |  |  |
| UXUDD4                        | RPOR26   | 7:0      |            |   |            |   | RPV  | 4[5:0]  |    |   |  |  |

# 8.11.2.1 Peripheral Remapping Configuration Register

Name: RPCON<sup>(1)</sup>
Offset: 0xD00

Note:

1. Writing to this register needs an unlock sequence.

| Bit             | 15 | 14 | 13 | 12 | 11     | 10 | 9 | 8 |
|-----------------|----|----|----|----|--------|----|---|---|
|                 |    |    |    |    | IOLOCK |    |   |   |
| Access          |    |    |    |    | R/W    |    |   |   |
| Access<br>Reset |    |    |    |    | 0      |    |   |   |
|                 |    |    |    |    |        |    |   |   |
| Bit             | 7  | 6  | 5  | 4  | 3      | 2  | 1 | 0 |
|                 |    |    |    |    |        |    |   |   |

Access Reset

Bit 11 - IOLOCK Peripheral Remapping Register Lock bit

| _     | 1 11 3 3                                                            |
|-------|---------------------------------------------------------------------|
| Value | Description                                                         |
| 1     | All Peripheral Remapping registers are locked and cannot be written |
| 0     | All Peripheral Remapping registers are unlocked and can be written  |

# 8.11.2.2 Peripheral Pin Select Input Register 0

Name: RPINR0 Offset: 0xD04

| Bit    | 15  | 14  | 13  | 12    | 11     | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|--------|-----|-----|-----|
|        |     |     |     | INT1I | R[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0      | 0   | 0   | 0   |
| Bit    | 7   | 6   | 5   | 4     | 3      | 2   | 1   | 0   |
|        |     |     |     |       |        |     |     |     |

Access Reset

Bits 15:8 - INT1R[7:0] Assign External Interrupt 1 (INT1) to the Corresponding RPn Pin bits

# 8.11.2.3 Peripheral Pin Select Input Register 1

Name: RPINR1 Offset: 0xD06

| Bit    | 15         | 14  | 13  | 12    | 11     | 10  | 9   | 8   |  |  |  |
|--------|------------|-----|-----|-------|--------|-----|-----|-----|--|--|--|
|        | INT3R[7:0] |     |     |       |        |     |     |     |  |  |  |
| Access | R/W        | R/W | R/W | R/W   | R/W    | R/W | R/W | R/W |  |  |  |
| Reset  | 0          | 0   | 0   | 0     | 0      | 0   | 0   | 0   |  |  |  |
|        |            |     |     |       |        |     |     |     |  |  |  |
| Bit    | 7          | 6   | 5   | 4     | 3      | 2   | 1   | 0   |  |  |  |
|        |            |     |     | INT2F | R[7:0] |     |     |     |  |  |  |
| Access | R/W        | R/W | R/W | R/W   | R/W    | R/W | R/W | R/W |  |  |  |
| Reset  | 0          | 0   | 0   | 0     | 0      | 0   | 0   | 0   |  |  |  |

Bits 15:8 - INT3R[7:0] Assign External Interrupt 3 (INT3) to the Corresponding RPn Pin bits

Bits 7:0 - INT2R[7:0] Assign External Interrupt 2 (INT2) to the Corresponding RPn Pin bits

# 8.11.2.4 Peripheral Pin Select Input Register 2

RPINR2 Name: Offset: 0xD08

| Bit    | 15  | 14  | 13  | 12   | 11     | 10  | 9   | 8   |
|--------|-----|-----|-----|------|--------|-----|-----|-----|
|        |     |     |     | T1CK | R[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0      | 0   | 0   | 0   |
| Bit    | 7   | 6   | 5   | 4    | 3      | 2   | 1   | 0   |
|        |     |     |     |      |        |     |     |     |

Access Reset

Bits 15:8 - T1CKR[7:0] Assign Timer1 External Clock (T1CK) to the Corresponding RPn Pin bits

# 8.11.2.5 Peripheral Pin Select Input Register 3

Name: RPINR3 Offset: 0xD0A

| Bit    | 15  | 14         | 13  | 12   | 11     | 10  | 9   | 8   |  |  |  |
|--------|-----|------------|-----|------|--------|-----|-----|-----|--|--|--|
|        |     | ICM1R[7:0] |     |      |        |     |     |     |  |  |  |
| Access | R/W | R/W        | R/W | R/W  | R/W    | R/W | R/W | R/W |  |  |  |
| Reset  | 0   | 0          | 0   | 0    | 0      | 0   | 0   | 0   |  |  |  |
|        |     |            |     |      |        |     |     |     |  |  |  |
| Bit    | 7   | 6          | 5   | 4    | 3      | 2   | 1   | 0   |  |  |  |
|        |     |            |     | TCKI | 1[7:0] |     |     |     |  |  |  |
| Access | R/W | R/W        | R/W | R/W  | R/W    | R/W | R/W | R/W |  |  |  |
| Reset  | 0   | 0          | 0   | 0    | 0      | 0   | 0   | 0   |  |  |  |

Bits 15:8 - ICM1R[7:0] Assign SCCP Capture 1 (ICM1) Input to the Corresponding RPn Pin bits

Bits 7:0 - TCKI1[7:0] Assign SCCP Timer1 (TCKI1) Input to the Corresponding RPn Pin bits

# 8.11.2.6 Peripheral Pin Select Input Register 4

Name: RPINR4 Offset: 0xD0C

| Bit    | 15  | 14         | 13  | 12    | 11     | 10  | 9   | 8   |  |  |  |  |
|--------|-----|------------|-----|-------|--------|-----|-----|-----|--|--|--|--|
|        |     | ICM2R[7:0] |     |       |        |     |     |     |  |  |  |  |
| Access | R/W | R/W        | R/W | R/W   | R/W    | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0   | 0          | 0   | 0     | 0      | 0   | 0   | 0   |  |  |  |  |
|        |     |            |     |       |        |     |     |     |  |  |  |  |
| Bit    | 7   | 6          | 5   | 4     | 3      | 2   | 1   | 0   |  |  |  |  |
|        |     |            |     | TCKI2 | R[7:0] |     |     |     |  |  |  |  |
| Access | R/W | R/W        | R/W | R/W   | R/W    | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0   | 0          | 0   | 0     | 0      | 0   | 0   | 0   |  |  |  |  |

Bits 15:8 - ICM2R[7:0] Assign SCCP Capture 2 (ICM2) Input to the Corresponding RPn Pin bits

Bits 7:0 - TCKI2R[7:0] Assign SCCP Timer2 (TCKI2) Input to the Corresponding RPn Pin bits

# 8.11.2.7 Peripheral Pin Select Input Register 5

Name: RPINR5 Offset: 0xD0E

| Bit    | 15  | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|---------|-----|-----|-----|
|        |     |     |     | ICM3  | R[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |
|        |     |     |     |       |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        |     |     |     | TCKI3 | BR[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |

Bits 15:8 - ICM3R[7:0] Assign SCCP Capture 3 (ICM3) Input to the Corresponding RPn Pin bits

Bits 7:0 – TCKI3R[7:0] Assign SCCP Timer3 (TCKI3) Input to the Corresponding RPn Pin bits

# 8.11.2.8 Peripheral Pin Select Input Register 6

Name: RPINR6 Offset: 0xD10

| Bit    | 15         | 14  | 13  | 12    | 11     | 10  | 9   | 8   |  |  |
|--------|------------|-----|-----|-------|--------|-----|-----|-----|--|--|
|        | ICM4R[7:0] |     |     |       |        |     |     |     |  |  |
| Access | R/W        | R/W | R/W | R/W   | R/W    | R/W | R/W | R/W |  |  |
| Reset  | 0          | 0   | 0   | 0     | 0      | 0   | 0   | 0   |  |  |
|        |            |     |     |       |        |     |     |     |  |  |
| Bit    | 7          | 6   | 5   | 4     | 3      | 2   | 1   | 0   |  |  |
|        |            |     |     | TCKI4 | R[7:0] |     |     |     |  |  |
| Access | R/W        | R/W | R/W | R/W   | R/W    | R/W | R/W | R/W |  |  |
| Reset  | 0          | 0   | 0   | 0     | 0      | 0   | 0   | 0   |  |  |

Bits 15:8 - ICM4R[7:0] Assign SCCP Capture 4 (ICM4) Input to the Corresponding RPn Pin bits

Bits 7:0 – TCKI4R[7:0] Assign SCCP Timer4 (TCKI4) Input to the Corresponding RPn Pin bits

# 8.11.2.9 Peripheral Pin Select Input Register 11

Name: RPINR11 Offset: 0xD1A

| Bit    | 15  | 14  | 13  | 12   | 11     | 10  | 9   | 8   |
|--------|-----|-----|-----|------|--------|-----|-----|-----|
|        |     |     |     | OCFB | R[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0      | 0   | 0   | 0   |
|        |     |     |     |      |        |     |     |     |
| Bit    | 7   | 6   | 5   | 4    | 3      | 2   | 1   | 0   |
|        |     |     |     | OCFA | R[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0      | 0   | 0   | 0   |

Bits 15:8 - OCFBR[7:0] Assign SCCP Fault B (OCFB) Input to the Corresponding RPn Pin bits

Bits 7:0 - OCFAR[7:0] Assign SCCP Fault A (OCFA) Input to the Corresponding RPn Pin bits

# 8.11.2.10 Peripheral Pin Select Input Register 12

Name: RPINR12 Offset: 0xD1C

| Bit    | 15  | 14  | 13  | 12    | 11     | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|--------|-----|-----|-----|
|        |     |     |     | PCI9I | R[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0      | 0   | 0   | 0   |
|        |     |     |     |       |        |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3      | 2   | 1   | 0   |
|        |     |     |     | PCI8I | R[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0      | 0   | 0   | 0   |

Bits 15:8 - PCI9R[7:0] Assign PWM Input 9 (PCI9) to the Corresponding RPn Pin bits

Bits 7:0 - PCI8R[7:0] Assign PWM Input 8 (PCI8) to the Corresponding RPn Pin bits

# 8.11.2.11 Peripheral Pin Select Input Register 13

Name: RPINR13 Offset: 0xD1E

| Bit    | 15          | 14          | 13  | 12  | 11  | 10  | 9   | 8   |  |
|--------|-------------|-------------|-----|-----|-----|-----|-----|-----|--|
|        |             | PCI11R[7:0] |     |     |     |     |     |     |  |
| Access | R/W         | R/W         | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0           | 0           | 0   | 0   | 0   | 0   | 0   | 0   |  |
|        |             |             |     |     |     |     |     |     |  |
| Bit    | 7           | 6           | 5   | 4   | 3   | 2   | 1   | 0   |  |
|        | PCI10R[7:0] |             |     |     |     |     |     |     |  |
| Access | R/W         | R/W         | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0           | 0           | 0   | 0   | 0   | 0   | 0   | 0   |  |

Bits 15:8 - PCI11R[7:0] Assign PWM Input 11 (PCI11) to the Corresponding RPn Pin bits

Bits 7:0 - PCI10R[7:0] Assign PWM Input 10 (PCI10) to the Corresponding RPn Pin bits

# 8.11.2.12 Peripheral Pin Select Input Register 14

Name: RPINR14 Offset: 0xD20

| Bit    | 15          | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |
|--------|-------------|-----|-----|-----|-----|-----|-----|-----|--|
|        | QEIB1R[7:0] |     |     |     |     |     |     |     |  |
| Access | R/W         | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0           | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |
|        |             |     |     |     |     |     |     |     |  |
| Bit    | 7           | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|        | QEIA1R[7:0] |     |     |     |     |     |     |     |  |
| Access | R/W         | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0           | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |

Bits 15:8 - QEIB1R[7:0] Assign QEI Input B (QEIB1) to the Corresponding RPn Pin bits

Bits 7:0 - QEIA1R[7:0] Assign QEI Input A (QEIA1) to the Corresponding RPn Pin bits

# 8.11.2.13 Peripheral Pin Select Input Register 15

Name: RPINR15 Offset: 0xD22

| Bit    | 15            | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |
|--------|---------------|-----|-----|-----|-----|-----|-----|-----|--|
|        | QEIHOM1R[7:0] |     |     |     |     |     |     |     |  |
| Access | R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0             | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |
|        |               |     |     |     |     |     |     |     |  |
| Bit    | 7             | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|        | QEINDX1R[7:0] |     |     |     |     |     |     |     |  |
| Access | R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0             | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |

Bits 15:8 - QEIHOM1R[7:0] Assign QEI Home 1 Input (QEIHOM1) to the Corresponding RPn Pin bits

Bits 7:0 - QEINDX1R[7:0] Assign QEI Index 1 Input (QEINDX1) to the Corresponding RPn Pin bits

# 8.11.2.14 Peripheral Pin Select Input Register 18

Name: RPINR18 Offset: 0xD28

| Bit    | 15          | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |
|--------|-------------|-----|-----|-----|-----|-----|-----|-----|--|
|        | U1DSRR[7:0] |     |     |     |     |     |     |     |  |
| Access | R/W         | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0           | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |
|        |             |     |     |     |     |     |     |     |  |
| Bit    | 7           | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|        | U1RXR[7:0]  |     |     |     |     |     |     |     |  |
| Access | R/W         | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0           | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |

Bits 15:8 – U1DSRR[7:0] Assign UART1 Data-Set-Ready (U1DSR) to the Corresponding RPn Pin bits

Bits 7:0 - U1RXR[7:0] Assign UART1 Receive (U1RX) to the Corresponding RPn Pin bits

# 8.11.2.15 Peripheral Pin Select Input Register 19

Name: RPINR19 Offset: 0xD2A

| Bit    | 15          | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |
|--------|-------------|-----|-----|-----|-----|-----|-----|-----|--|
|        | U2DSRR[7:0] |     |     |     |     |     |     |     |  |
| Access | R/W         | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0           | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |
|        |             |     |     |     |     |     |     |     |  |
| Bit    | 7           | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|        | U2RXR[7:0]  |     |     |     |     |     |     |     |  |
| Access | R/W         | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0           | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |

Bits 15:8 – U2DSRR[7:0] Assign UART2 Data-Set-Ready (U2DSR) to the Corresponding RPn Pin bits

Bits 7:0 - U2RXR[7:0] Assign UART2 Receive (U2RX) to the Corresponding RPn Pin bits

# 8.11.2.16 Peripheral Pin Select Input Register 20

Name: RPINR20 Offset: 0xD2C

| Bit    | 15  | 14  | 13  | 12    | 11     | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|--------|-----|-----|-----|
|        |     |     |     | SCK1  | R[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0      | 0   | 0   | 0   |
|        |     |     |     |       |        |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3      | 2   | 1   | 0   |
|        |     |     |     | SDI1I | R[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0      | 0   | 0   | 0   |

Bits 15:8 - SCK1R[7:0] Assign SPI1 Clock Input (SCK1IN) to the Corresponding RPn Pin bits

Bits 7:0 - SDI1R[7:0] Assign SPI1 Data Input (SDI1) to the Corresponding RPn Pin bits

# 8.11.2.17 Peripheral Pin Select Input Register 21

Name: RPINR21 Offset: 0xD2E

| Bit    | 15        | 14          | 13  | 12  | 11  | 10  | 9   | 8   |  |  |
|--------|-----------|-------------|-----|-----|-----|-----|-----|-----|--|--|
|        |           | REFOIR[7:0] |     |     |     |     |     |     |  |  |
| Access | R/W       | R/W         | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0         | 0           | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
|        |           |             |     |     |     |     |     |     |  |  |
| Bit    | 7         | 6           | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|        | SS1R[7:0] |             |     |     |     |     |     |     |  |  |
| Access | R/W       | R/W         | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0         | 0           | 0   | 0   | 0   | 0   | 0   | 0   |  |  |

Bits 15:8 - REFOIR[7:0] Assign Reference Clock Input (REFOI) to the Corresponding RPn Pin bits

Bits 7:0 – SS1R[7:0] Assign SPI1 Slave Select  $(\overline{SS1})$  to the Corresponding RPn Pin bits

# 8.11.2.18 Peripheral Pin Select Input Register 22

Name: RPINR22 Offset: 0xD30

| Bit    | 15  | 14  | 13  | 12    | 11     | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|--------|-----|-----|-----|
|        |     |     |     | SCK2  | R[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0      | 0   | 0   | 0   |
|        |     |     |     |       |        |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3      | 2   | 1   | 0   |
|        |     |     |     | SDI2I | R[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0      | 0   | 0   | 0   |

Bits 15:8 - SCK2R[7:0] Assign SPI2 Clock Input (SCK2IN) to the Corresponding RPn Pin bits

Bits 7:0 - SDI2R[7:0] Assign SPI2 Data Input (SDI2) to the Corresponding RPn Pin bits

# 8.11.2.19 Peripheral Pin Select Input Register 23

Name: RPINR23 Offset: 0xD32

| Bit             | 15  | 14  | 13  | 12   | 11     | 10  | 9   | 8   |
|-----------------|-----|-----|-----|------|--------|-----|-----|-----|
| Access<br>Reset |     |     |     |      |        |     |     |     |
| Bit             | 7   | 6   | 5   | 4    | 3      | 2   | 1   | 0   |
|                 |     |     |     | SS2F | R[7:0] |     |     |     |
| Access          | R/W | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |
| Reset           | 0   | 0   | 0   | 0    | 0      | 0   | 0   | 0   |

Bits 7:0 – SS2R[7:0] Assign SPI2 Slave Select (SS2) to the Corresponding RPn Pin bits

# 8.11.2.20 Peripheral Pin Select Input Register 26

Name: RPINR26 Offset: 0xD38

| Bit             | 15           | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |
|-----------------|--------------|-----|-----|-----|-----|-----|-----|-----|--|
| Access<br>Reset |              |     |     |     |     |     |     |     |  |
| Bit             | 7            | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|                 | CAN1RXR[7:0] |     |     |     |     |     |     |     |  |
| Access          | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset           | 0            | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |

Bits 7:0 - CAN1RXR[7:0] Assign CAN1 Input (CAN1RX) to the Corresponding RPn Pin bits

# 8.11.2.21 Peripheral Pin Select Input Register 27

Name: RPINR27 Offset: 0xD3A

| Bit    | 15  | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|---------|-----|-----|-----|
|        |     |     |     | U3DSF | RR[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |
|        |     |     |     |       |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        |     |     |     | U3RX  | R[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |

Bits 15:8 – U3DSRR[7:0] Assign UART3 Data-Set-Ready (U3DSR) to the Corresponding RPn Pin bits

Bits 7:0 - U3RXR[7:0] Assign UART3 Receive (U3RX) to the Corresponding RPn Pin bits

# 8.11.2.22 Peripheral Pin Select Input Register 37

Name: RPINR37 Offset: 0xD4E

| Bit    | 15  | 14          | 13         | 12  | 11  | 10  | 9   | 8   |  |  |
|--------|-----|-------------|------------|-----|-----|-----|-----|-----|--|--|
|        |     | PCI17R[7:0] |            |     |     |     |     |     |  |  |
| Access | R/W | R/W         | R/W        | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0   | 0           | 0          | 0   | 0   | 0   | 0   | 0   |  |  |
|        |     |             |            |     |     |     |     |     |  |  |
| Bit    | 7   | 6           | 5          | 4   | 3   | 2   | 1   | 0   |  |  |
|        |     |             | OCFCR[7:0] |     |     |     |     |     |  |  |
| Access | R/W | R/W         | R/W        | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0   | 0           | 0          | 0   | 0   | 0   | 0   | 0   |  |  |

Bits 15:8 - PCI17R[7:0] Assign PWM Input 17 (PCI17) to the Corresponding RPn Pin bits

Bits 7:0 - OCFCR[7:0] Assign SCCP Fault C (OCFC) Input to the Corresponding RPn Pin bits

# 8.11.2.23 Peripheral Pin Select Input Register 38

Name: RPINR38 Offset: 0xD50

| Bit             | 15  | 14  | 13  | 12    | 11     | 10  | 9   | 8   |
|-----------------|-----|-----|-----|-------|--------|-----|-----|-----|
|                 |     |     |     |       |        |     |     |     |
| Access<br>Reset |     |     |     |       |        |     |     |     |
| Reset           |     |     |     |       |        |     |     |     |
| Bit             | 7   | 6   | 5   | 4     | 3      | 2   | 1   | 0   |
|                 |     |     |     | PCI18 | R[7:0] |     |     |     |
| Access          | R/W | R/W | R/W | R/W   | R/W    | R/W | R/W | R/W |
| Reset           | 0   | 0   | 0   | 0     | 0      | 0   | 0   | 0   |

Bits 7:0 - PCI18R[7:0] Assign PWM Input 18 (PCI18) to the Corresponding RPn Pin bits

# 8.11.2.24 Peripheral Pin Select Input Register 42

Name: RPINR42 Offset: 0xD58

| Bit    | 15  | 14          | 13  | 12  | 11  | 10  | 9   | 8   |  |  |
|--------|-----|-------------|-----|-----|-----|-----|-----|-----|--|--|
|        |     | PCI13R[7:0] |     |     |     |     |     |     |  |  |
| Access | R/W | R/W         | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0   | 0           | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
|        |     |             |     |     |     |     |     |     |  |  |
| Bit    | 7   | 6           | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|        |     | PCI12R[7:0] |     |     |     |     |     |     |  |  |
| Access | R/W | R/W         | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0   | 0           | 0   | 0   | 0   | 0   | 0   | 0   |  |  |

Bits 15:8 - PCI13R[7:0] Assign PWM Input 13 (PCI13) to the Corresponding RPn Pin bits

Bits 7:0 - PCI12R[7:0] Assign PWM Input 12 (PCI12) to the Corresponding RPn Pin bits

# 8.11.2.25 Peripheral Pin Select Input Register 43

Name: RPINR43 Offset: 0xD5A

| Bit    | 15  | 14  | 13  | 12    | 11     | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|--------|-----|-----|-----|
|        |     |     |     | PCI15 | R[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0      | 0   | 0   | 0   |
|        |     |     |     |       |        |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3      | 2   | 1   | 0   |
|        |     |     |     | PCI14 | R[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0      | 0   | 0   | 0   |

Bits 15:8 - PCI15R[7:0] Assign PWM Input 15 (PCI15) to the Corresponding RPn Pin bits

Bits 7:0 - PCI14R[7:0] Assign PWM Input 14 (PCI14) to the Corresponding RPn Pin bits

# 8.11.2.26 Peripheral Pin Select Input Register 44

Name: RPINR44 Offset: 0xD5C

| Bit    | 15  | 14  | 13  | 12                | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|-------------------|---------|-----|-----|-----|
|        |     |     |     | SENT <sup>2</sup> | 1R[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W               | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0                 | 0       | 0   | 0   | 0   |
|        |     |     |     |                   |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4                 | 3       | 2   | 1   | 0   |
|        |     |     |     | PCI1              | 6[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W               | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0                 | 0       | 0   | 0   | 0   |

Bits 15:8 - SENT1R[7:0] Assign SENT1 Input (SENT1) to the Corresponding RPn Pin bits

Bits 7:0 - PCI16[7:0] Assign PWM Input 16 (PCI16) to the Corresponding RPn Pin bits

# 8.11.2.27 Peripheral Pin Select Input Register 45

Name: RPINR45 Offset: 0xD5E

| Bit    | 15  | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|---------|-----|-----|-----|
|        |     |     |     | CLCIN | AR[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |
| Bit    | 7   | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        |     |     |     |       |         |     |     |     |

Access Reset

Bits 15:8 - CLCINAR[7:0] Assign CLC Input A (CLCINA) to the Corresponding RPn Pin bits

# 8.11.2.28 Peripheral Pin Select Input Register 46

Name: RPINR46 Offset: 0xD60

| Bit    | 15           | 14  | 13  | 12    | 11      | 10  | 9   | 8   |  |
|--------|--------------|-----|-----|-------|---------|-----|-----|-----|--|
|        |              |     |     | CLCIN | CR[7:0] |     |     |     |  |
| Access | R/W          | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |  |
| Reset  | 0            | 0   | 0   | 0     | 0       | 0   | 0   | 0   |  |
|        |              |     |     |       |         |     |     |     |  |
| Bit    | 7            | 6   | 5   | 4     | 3       | 2   | 1   | 0   |  |
|        | CLCINBR[7:0] |     |     |       |         |     |     |     |  |
| Access | R/W          | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |  |
| Reset  | 0            | 0   | 0   | 0     | 0       | 0   | 0   | 0   |  |

Bits 15:8 - CLCINCR[7:0] Assign CLC Input C (CLCINC) to the Corresponding RPn Pin bits

Bits 7:0 - CLCINBR[7:0] Assign CLC Input B (CLCINB) to the Corresponding RPn Pin bits

# 8.11.2.29 Peripheral Pin Select Input Register 47

Name: RPINR47 Offset: 0xD62

| Bit    | 15           | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|--------------|-----|-----|-------|---------|-----|-----|-----|
|        |              |     |     | ADCTR | GR[7:0] |     |     |     |
| Access | R/W          | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0            | 0   | 0   | 0     | 0       | 0   | 0   | 0   |
|        |              |     |     |       |         |     |     |     |
| Bit    | 7            | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        | CLCINDR[7:0] |     |     |       |         |     |     |     |
| Access | R/W          | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0            | 0   | 0   | 0     | 0       | 0   | 0   | 0   |

Bits 15:8 - ADCTRGR[7:0] Assign ADC Trigger Input (ADCTRG) to the Corresponding RPn Pin bits

Bits 7:0 - CLCINDR[7:0] Assign CLC Input D (CLCIND) to the Corresponding RPn Pin bits

# 8.11.2.30 Peripheral Pin Select Input Register 48

Name: RPINR48 Offset: 0xD64

| Bit    | 15  | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|---------|-----|-----|-----|
|        |     |     |     | U1CTS | SR[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |
|        |     |     |     |       |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        |     |     |     | OCFD  | R[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |

Bits 15:8 – U1CTSR[7:0] Assign UART1 Clear-to-Send (U1CTS) to the Corresponding RPn Pin bits

Bits 7:0 - OCFDR[7:0] Assign xCCP Fault D (OCFD) to the Corresponding RPn Pin bits

# 8.11.2.31 Peripheral Pin Select Input Register 49

Name: RPINR49 Offset: 0xD66

| Bit    | 15          | 14          | 13  | 12  | 11  | 10  | 9   | 8   |  |  |  |
|--------|-------------|-------------|-----|-----|-----|-----|-----|-----|--|--|--|
|        | U3CTSR[7:0] |             |     |     |     |     |     |     |  |  |  |
| Access | R/W         | R/W         | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | 0           | 0           | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |
|        |             |             |     |     |     |     |     |     |  |  |  |
| Bit    | 7           | 6           | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |
|        |             | U2CTSR[7:0] |     |     |     |     |     |     |  |  |  |
| Access | R/W         | R/W         | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | 0           | 0           | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |

Bits 15:8 – U3CTSR[7:0] Assign UART3 Clear-to-Send (U3CTS) to the Corresponding RPn Pin bits

Bits 7:0 – U2CTSR[7:0] Assign UART2 Clear-to-Send (U2CTS) to the Corresponding RPn Pin bits

# 8.11.2.32 Peripheral Pin Select Output Register 0

Name: RPOR0 Offset: 0xD80

| Bit    | 15 | 14 | 13  | 12         | 11  | 10  | 9   | 8   |  |  |  |
|--------|----|----|-----|------------|-----|-----|-----|-----|--|--|--|
|        |    |    |     | RP33R[5:0] |     |     |     |     |  |  |  |
| Access |    |    | R/W | R/W        | R/W | R/W | R/W | R/W |  |  |  |
| Reset  |    |    | 0   | 0          | 0   | 0   | 0   | 0   |  |  |  |
|        |    |    |     |            |     |     |     |     |  |  |  |
| Bit    | 7  | 6  | 5   | 4          | 3   | 2   | 1   | 0   |  |  |  |
|        |    |    |     | RP32R[5:0] |     |     |     |     |  |  |  |
| Access |    |    | R/W | R/W        | R/W | R/W | R/W | R/W |  |  |  |
| Reset  |    |    | 0   | 0          | 0   | 0   | 0   | 0   |  |  |  |

Bits 13:8 - RP33R[5:0] Peripheral Output Function is Assigned to RP33 Output Pin bits

Bits 5:0 - RP32R[5:0] Peripheral Output Function is Assigned to RP32 Output Pin bits

# 8.11.2.33 Peripheral Pin Select Output Register 1

Name: RPOR1 Offset: 0xD82

| Bit    | 15 | 14 | 13  | 12         | 11  | 10  | 9   | 8   |  |  |  |
|--------|----|----|-----|------------|-----|-----|-----|-----|--|--|--|
|        |    |    |     | RP35R[5:0] |     |     |     |     |  |  |  |
| Access |    |    | R/W | R/W        | R/W | R/W | R/W | R/W |  |  |  |
| Reset  |    |    | 0   | 0          | 0   | 0   | 0   | 0   |  |  |  |
|        |    |    |     |            |     |     |     |     |  |  |  |
| Bit    | 7  | 6  | 5   | 4          | 3   | 2   | 1   | 0   |  |  |  |
|        |    |    |     | RP34R[5:0] |     |     |     |     |  |  |  |
| Access |    |    | R/W | R/W        | R/W | R/W | R/W | R/W |  |  |  |
| Reset  |    |    | 0   | 0          | 0   | 0   | 0   | 0   |  |  |  |

Bits 13:8 - RP35R[5:0] Peripheral Output Function is Assigned to RP35 Output Pin bits

Bits 5:0 - RP34R[5:0] Peripheral Output Function is Assigned to RP34 Output Pin bits

# 8.11.2.34 Peripheral Pin Select Output Register 2

Name: RPOR2 Offset: 0xD84

| Bit    | 15 | 14 | 13         | 12         | 11  | 10  | 9   | 8   |  |  |  |
|--------|----|----|------------|------------|-----|-----|-----|-----|--|--|--|
|        |    |    |            | RP37R[5:0] |     |     |     |     |  |  |  |
| Access |    |    | R/W        | R/W        | R/W | R/W | R/W | R/W |  |  |  |
| Reset  |    |    | 0          | 0          | 0   | 0   | 0   | 0   |  |  |  |
|        |    |    |            |            |     |     |     |     |  |  |  |
| Bit    | 7  | 6  | 5          | 4          | 3   | 2   | 1   | 0   |  |  |  |
|        |    |    | RP36R[5:0] |            |     |     |     |     |  |  |  |
| Access |    |    | R/W        | R/W        | R/W | R/W | R/W | R/W |  |  |  |
| Reset  |    |    | 0          | 0          | 0   | 0   | 0   | 0   |  |  |  |

Bits 13:8 - RP37R[5:0] Peripheral Output Function is Assigned to RP37 Output Pin bits

Bits 5:0 - RP36R[5:0] Peripheral Output Function is Assigned to RP36 Output Pin bits

# 8.11.2.35 Peripheral Pin Select Output Register 3

Name: RPOR3 Offset: 0xD86

| Bit    | 15 | 14 | 13  | 12         | 11   | 10     | 9   | 8   |  |  |
|--------|----|----|-----|------------|------|--------|-----|-----|--|--|
|        |    |    |     |            | RP39 | R[5:0] |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |
|        |    |    |     |            |      |        |     |     |  |  |
| Bit    | 7  | 6  | 5   | 4          | 3    | 2      | 1   | 0   |  |  |
|        |    |    |     | RP38R[5:0] |      |        |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |

Bits 13:8 - RP39R[5:0] Peripheral Output Function is Assigned to RP39 Output Pin bits

Bits 5:0 - RP38R[5:0] Peripheral Output Function is Assigned to RP38 Output Pin bits

# 8.11.2.36 Peripheral Pin Select Output Register 4

Name: RPOR4 Offset: 0xD88

| Bit    | 15 | 14 | 13  | 12         | 11   | 10     | 9   | 8   |  |  |
|--------|----|----|-----|------------|------|--------|-----|-----|--|--|
|        |    |    |     |            | RP41 | R[5:0] |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |
|        |    |    |     |            |      |        |     |     |  |  |
| Bit    | 7  | 6  | 5   | 4          | 3    | 2      | 1   | 0   |  |  |
|        |    |    |     | RP40R[5:0] |      |        |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |

Bits 13:8 - RP41R[5:0] Peripheral Output Function is Assigned to RP41 Output Pin bits

Bits 5:0 - RP40R[5:0] Peripheral Output Function is Assigned to RP40 Output Pin bits

# 8.11.2.37 Peripheral Pin Select Output Register 5

Name: RPOR5 Offset: 0xD8A

| Bit    | 15 | 14 | 13  | 12         | 11   | 10     | 9   | 8   |  |  |
|--------|----|----|-----|------------|------|--------|-----|-----|--|--|
|        |    |    |     |            | RP43 | R[5:0] |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |
| Bit    | 7  | 6  | 5   | 4          | 3    | 2      | 1   | 0   |  |  |
|        |    |    |     | RP42R[5:0] |      |        |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |

Bits 13:8 - RP43R[5:0] Peripheral Output Function is Assigned to RP43 Output Pin bits

Bits 5:0 - RP42R[5:0] Peripheral Output Function is Assigned to RP42 Output Pin bits

# 8.11.2.38 Peripheral Pin Select Output Register 6

Name: RPOR6 Offset: 0xD8C

| Bit    | 15 | 14 | 13  | 12         | 11   | 10     | 9   | 8   |  |  |
|--------|----|----|-----|------------|------|--------|-----|-----|--|--|
|        |    |    |     |            | RP45 | R[5:0] |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |
| Bit    | 7  | 6  | 5   | 4          | 3    | 2      | 1   | 0   |  |  |
|        |    |    |     | RP44R[5:0] |      |        |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |

Bits 13:8 - RP45R[5:0] Peripheral Output Function is Assigned to RP45 Output Pin bits

Bits 5:0 - RP44R[5:0] Peripheral Output Function is Assigned to RP44 Output Pin bits

# 8.11.2.39 Peripheral Pin Select Output Register 7

Name: RPOR7 Offset: 0xD8E

| Bit    | 15 | 14 | 13  | 12         | 11  | 10  | 9   | 8   |  |  |  |
|--------|----|----|-----|------------|-----|-----|-----|-----|--|--|--|
|        |    |    |     | RP47R[5:0] |     |     |     |     |  |  |  |
| Access |    |    | R/W | R/W        | R/W | R/W | R/W | R/W |  |  |  |
| Reset  |    |    | 0   | 0          | 0   | 0   | 0   | 0   |  |  |  |
|        |    |    |     |            |     |     |     |     |  |  |  |
| Bit    | 7  | 6  | 5   | 4          | 3   | 2   | 1   | 0   |  |  |  |
|        |    |    |     | RP46R[5:0] |     |     |     |     |  |  |  |
| Access |    |    | R/W | R/W        | R/W | R/W | R/W | R/W |  |  |  |
| Reset  |    |    | 0   | 0          | 0   | 0   | 0   | 0   |  |  |  |

Bits 13:8 - RP47R[5:0] Peripheral Output Function is Assigned to RP47 Output Pin bits

Bits 5:0 - RP46R[5:0] Peripheral Output Function is Assigned to RP46 Output Pin bits

# 8.11.2.40 Peripheral Pin Select Output Register 8

Name: RPOR8 Offset: 0xD90

| Bit    | 15 | 14 | 13  | 12         | 11   | 10     | 9   | 8   |  |  |
|--------|----|----|-----|------------|------|--------|-----|-----|--|--|
|        |    |    |     |            | RP49 | R[5:0] |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |
|        |    |    |     |            |      |        |     |     |  |  |
| Bit    | 7  | 6  | 5   | 4          | 3    | 2      | 1   | 0   |  |  |
|        |    |    |     | RP48R[5:0] |      |        |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |

Bits 13:8 - RP49R[5:0] Peripheral Output Function is Assigned to RP49 Output Pin bits

Bits 5:0 - RP48R[5:0] Peripheral Output Function is Assigned to RP48 Output Pin bits

# 8.11.2.41 Peripheral Pin Select Output Register 9

Name: RPOR9 Offset: 0xD92

| Bit    | 15 | 14 | 13  | 12  | 11   | 10     | 9   | 8   |
|--------|----|----|-----|-----|------|--------|-----|-----|
|        |    |    |     |     | RP51 | R[5:0] |     |     |
| Access |    |    | R/W | R/W | R/W  | R/W    | R/W | R/W |
| Reset  |    |    | 0   | 0   | 0    | 0      | 0   | 0   |
|        |    |    |     |     |      |        |     |     |
| Bit    | 7  | 6  | 5   | 4   | 3    | 2      | 1   | 0   |
|        |    |    |     |     | RP50 | R[5:0] |     |     |
| Access |    |    | R/W | R/W | R/W  | R/W    | R/W | R/W |
| Reset  |    |    | 0   | 0   | 0    | 0      | 0   | 0   |

Bits 13:8 - RP51R[5:0] Peripheral Output Function is Assigned to RP51 Output Pin bits

Bits 5:0 - RP50R[5:0] Peripheral Output Function is Assigned to RP50 Output Pin bits

# 8.11.2.42 Peripheral Pin Select Output Register 10

Name: RPOR10 Offset: 0xD94

| Bit    | 15 | 14 | 13  | 12  | 11   | 10     | 9   | 8   |
|--------|----|----|-----|-----|------|--------|-----|-----|
|        |    |    |     |     | RP53 | R[5:0] |     |     |
| Access |    |    | R/W | R/W | R/W  | R/W    | R/W | R/W |
| Reset  |    |    | 0   | 0   | 0    | 0      | 0   | 0   |
|        |    |    |     |     |      |        |     |     |
| Bit    | 7  | 6  | 5   | 4   | 3    | 2      | 1   | 0   |
|        |    |    |     |     | RP52 | R[5:0] |     |     |
| Access |    |    | R/W | R/W | R/W  | R/W    | R/W | R/W |
| Reset  |    |    | 0   | 0   | 0    | 0      | 0   | 0   |

Bits 13:8 - RP53R[5:0] Peripheral Output Function is Assigned to RP53 Output Pin bits

Bits 5:0 - RP52R[5:0] Peripheral Output Function is Assigned to RP52 Output Pin bits

# 8.11.2.43 Peripheral Pin Select Output Register 11

Name: RPOR11 Offset: 0xD96

| Bit    | 15 | 14 | 13  | 12         | 11   | 10     | 9   | 8   |  |  |
|--------|----|----|-----|------------|------|--------|-----|-----|--|--|
|        |    |    |     |            | RP55 | R[5:0] |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |
|        |    |    |     |            |      |        |     |     |  |  |
| Bit    | 7  | 6  | 5   | 4          | 3    | 2      | 1   | 0   |  |  |
|        |    |    |     | RP54R[5:0] |      |        |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |

Bits 13:8 - RP55R[5:0] Peripheral Output Function is Assigned to RP55 Output Pin bits

Bits 5:0 - RP54R[5:0] Peripheral Output Function is Assigned to RP54 Output Pin bits

# 8.11.2.44 Peripheral Pin Select Output Register 12

Name: RPOR12 Offset: 0xD98

| Bit    | 15 | 14 | 13  | 12         | 11   | 10     | 9   | 8   |  |  |
|--------|----|----|-----|------------|------|--------|-----|-----|--|--|
|        |    |    |     |            | RP57 | R[5:0] |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |
|        |    |    |     |            |      |        |     |     |  |  |
| Bit    | 7  | 6  | 5   | 4          | 3    | 2      | 1   | 0   |  |  |
|        |    |    |     | RP56R[5:0] |      |        |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |

Bits 13:8 - RP57R[5:0] Peripheral Output Function is Assigned to RP57 Output Pin bits

Bits 5:0 - RP56R[5:0] Peripheral Output Function is Assigned to RP56 Output Pin bits

# 8.11.2.45 Peripheral Pin Select Output Register 13

Name: RPOR13 Offset: 0xD9A

| Bit    | 15 | 14 | 13  | 12         | 11   | 10     | 9   | 8   |  |  |
|--------|----|----|-----|------------|------|--------|-----|-----|--|--|
|        |    |    |     |            | RP59 | R[5:0] |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |
|        |    |    |     |            |      |        |     |     |  |  |
| Bit    | 7  | 6  | 5   | 4          | 3    | 2      | 1   | 0   |  |  |
|        |    |    |     | RP58R[5:0] |      |        |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |

Bits 13:8 - RP59R[5:0] Peripheral Output Function is Assigned to RP59 Output Pin bits

Bits 5:0 - RP58R[5:0] Peripheral Output Function is Assigned to RP58 Output Pin bits

# 8.11.2.46 Peripheral Pin Select Output Register 14

Name: RPOR14 Offset: 0xD9C

| Bit    | 15 | 14 | 13  | 12         | 11   | 10     | 9   | 8   |  |  |
|--------|----|----|-----|------------|------|--------|-----|-----|--|--|
|        |    |    |     |            | RP61 | R[5:0] |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |
|        |    |    |     |            |      |        |     |     |  |  |
| Bit    | 7  | 6  | 5   | 4          | 3    | 2      | 1   | 0   |  |  |
|        |    |    |     | RP60R[5:0] |      |        |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |

Bits 13:8 - RP61R[5:0] Peripheral Output Function is Assigned to RP61 Output Pin bits

Bits 5:0 - RP60R[5:0] Peripheral Output Function is Assigned to RP60 Output Pin bits

# 8.11.2.47 Peripheral Pin Select Output Register 15

Name: RPOR15 Offset: 0xD9E

| Bit    | 15 | 14 | 13  | 12  | 11   | 10     | 9   | 8   |
|--------|----|----|-----|-----|------|--------|-----|-----|
|        |    |    |     |     | RP63 | R[5:0] |     |     |
| Access |    |    | R/W | R/W | R/W  | R/W    | R/W | R/W |
| Reset  |    |    | 0   | 0   | 0    | 0      | 0   | 0   |
|        |    |    |     |     |      |        |     |     |
| Bit    | 7  | 6  | 5   | 4   | 3    | 2      | 1   | 0   |
|        |    |    |     |     | RP62 | R[5:0] |     |     |
| Access |    |    | R/W | R/W | R/W  | R/W    | R/W | R/W |
| Reset  |    |    | 0   | 0   | 0    | 0      | 0   | 0   |

Bits 13:8 - RP63R[5:0] Peripheral Output Function is Assigned to RP63 Output Pin bits

Bits 5:0 - RP62R[5:0] Peripheral Output Function is Assigned to RP62 Output Pin bits

# 8.11.2.48 Peripheral Pin Select Output Register 16

Name: RPOR16 Offset: 0xDA0

| Bit    | 15 | 14 | 13  | 12         | 11   | 10     | 9   | 8   |  |  |
|--------|----|----|-----|------------|------|--------|-----|-----|--|--|
|        |    |    |     |            | RP65 | R[5:0] |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |
|        |    |    |     |            |      |        |     |     |  |  |
| Bit    | 7  | 6  | 5   | 4          | 3    | 2      | 1   | 0   |  |  |
|        |    |    |     | RP64R[5:0] |      |        |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |

Bits 13:8 - RP65R[5:0] Peripheral Output Function is Assigned to RP65 Output Pin bits

Bits 5:0 - RP64R[5:0] Peripheral Output Function is Assigned to RP64 Output Pin bits

# 8.11.2.49 Peripheral Pin Select Output Register 17

Name: RPOR17 Offset: 0xDA2

| Bit    | 15 | 14 | 13 | 12         | 11   | 10     | 9  | 8  |  |  |
|--------|----|----|----|------------|------|--------|----|----|--|--|
|        |    |    |    |            | RP67 | R[5:0] |    |    |  |  |
| Access |    |    | RW | RW         | RW   | RW     | RW | RW |  |  |
| Reset  |    |    | 0  | 0          | 0    | 0      | 0  | 0  |  |  |
|        |    |    |    |            |      |        |    |    |  |  |
| Bit    | 7  | 6  | 5  | 4          | 3    | 2      | 1  | 0  |  |  |
|        |    |    |    | RP66R[5:0] |      |        |    |    |  |  |
| Access |    |    | RW | RW         | RW   | RW     | RW | RW |  |  |
| Reset  |    |    | 0  | 0          | 0    | 0      | 0  | 0  |  |  |

Bits 13:8 - RP67R[5:0] Peripheral Output Function is Assigned to RP67 Output Pin bits

Bits 5:0 - RP66R[5:0] Peripheral Output Function is Assigned to RP66 Output Pin bits

# 8.11.2.50 Peripheral Pin Select Output Register 18

Name: RPOR18 Offset: 0xDA4

| Bit    | 15 | 14 | 13  | 12         | 11   | 10     | 9   | 8   |  |  |
|--------|----|----|-----|------------|------|--------|-----|-----|--|--|
|        |    |    |     |            | RP69 | R[5:0] |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |
| Bit    | 7  | 6  | 5   | 4          | 3    | 2      | 1   | 0   |  |  |
|        |    |    |     | RP68R[5:0] |      |        |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |

Bits 13:8 - RP69R[5:0] Peripheral Output Function is Assigned to RP69 Output Pin bits

Bits 5:0 - RP68R[5:0] Peripheral Output Function is Assigned to RP68 Output Pin bits

# 8.11.2.51 Peripheral Pin Select Output Register 19

Name: RPOR19 Offset: 0xDA6

| Bit    | 15 | 14 | 13  | 12         | 11   | 10     | 9   | 8   |  |  |
|--------|----|----|-----|------------|------|--------|-----|-----|--|--|
|        |    |    |     |            | RP71 | R[5:0] |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |
| Bit    | 7  | 6  | 5   | 4          | 3    | 2      | 1   | 0   |  |  |
|        |    |    |     | RP70R[5:0] |      |        |     |     |  |  |
| Access |    |    | R/W | R/W        | R/W  | R/W    | R/W | R/W |  |  |
| Reset  |    |    | 0   | 0          | 0    | 0      | 0   | 0   |  |  |

Bits 13:8 - RP71R[5:0] Peripheral Output Function is Assigned to RP71 Output Pin bits

Bits 5:0 - RP70R[5:0] Peripheral Output Function is Assigned to RP70 Output Pin bits

# 8.11.2.52 Peripheral Pin Select Output Register 20

Name: RPOR20 Offset: 0xDA8

| Bit    | 15 | 14 | 13  | 12  | 11   | 10     | 9   | 8   |
|--------|----|----|-----|-----|------|--------|-----|-----|
|        |    |    |     |     | RP73 | R[5:0] |     |     |
| Access |    |    | R/W | R/W | R/W  | R/W    | R/W | R/W |
| Reset  |    |    | 0   | 0   | 0    | 0      | 0   | 0   |
| Bit    | 7  | 6  | 5   | 4   | 3    | 2      | 1   | 0   |
|        |    |    |     |     | RP72 | R[5:0] |     |     |
| Access |    |    | R/W | R/W | R/W  | R/W    | R/W | R/W |
| Reset  |    |    | 0   | 0   | 0    | 0      | 0   | 0   |

Bits 13:8 - RP73R[5:0] Peripheral Output Function is Assigned to RP73 Output Pin bits

Bits 5:0 - RP72R[5:0] Peripheral Output Function is Assigned to RP72 Output Pin bits

# 8.11.2.53 Peripheral Pin Select Output Register 21

Name: RPOR21 Offset: 0xDAA

| Bit    | 15 | 14 | 13  | 12  | 11   | 10     | 9   | 8   |
|--------|----|----|-----|-----|------|--------|-----|-----|
|        |    |    |     |     | RP75 | R[5:0] |     |     |
| Access |    |    | R/W | R/W | R/W  | R/W    | R/W | R/W |
| Reset  |    |    | 0   | 0   | 0    | 0      | 0   | 0   |
| Bit    | 7  | 6  | 5   | 4   | 3    | 2      | 1   | 0   |
|        |    |    |     |     | RP74 | R[5:0] |     |     |
| Access |    |    | R/W | R/W | R/W  | R/W    | R/W | R/W |
| Reset  |    |    | 0   | 0   | 0    | 0      | 0   | 0   |

Bits 13:8 - RP75R[5:0] Peripheral Output Function is Assigned to RP75 Output Pin bits

Bits 5:0 - RP74R[5:0] Peripheral Output Function is Assigned to RP74 Output Pin bits

# 8.11.2.54 Peripheral Pin Select Output Register 22

Name: RPOR22 Offset: 0xDAC

| Bit    | 15 | 14 | 13  | 12  | 11   | 10     | 9   | 8   |
|--------|----|----|-----|-----|------|--------|-----|-----|
|        |    |    |     |     | RP77 | R[5:0] |     |     |
| Access |    |    | R/W | R/W | R/W  | R/W    | R/W | R/W |
| Reset  |    |    | 0   | 0   | 0    | 0      | 0   | 0   |
| Bit    | 7  | 6  | 5   | 4   | 3    | 2      | 1   | 0   |
|        |    |    |     |     | RP76 | R[5:0] |     |     |
| Access |    |    | R/W | R/W | R/W  | R/W    | R/W | R/W |
| Reset  |    |    | 0   | 0   | 0    | 0      | 0   | 0   |

Bits 13:8 - RP77R[5:0] Peripheral Output Function is Assigned to RP77 Output Pin bits

Bits 5:0 - RP76R[5:0] Peripheral Output Function is Assigned to RP76 Output Pin bits

# 8.11.2.55 Peripheral Pin Select Output Register 23

Name: RPOR23 Offset: 0xDAE

| Bit    | 15 | 14 | 13  | 12         | 11  | 10  | 9   | 8   |  |  |  |
|--------|----|----|-----|------------|-----|-----|-----|-----|--|--|--|
|        |    |    |     | RP79R[5:0] |     |     |     |     |  |  |  |
| Access |    |    | R/W | R/W        | R/W | R/W | R/W | R/W |  |  |  |
| Reset  |    |    | 0   | 0          | 0   | 0   | 0   | 0   |  |  |  |
|        |    |    |     |            |     |     |     |     |  |  |  |
| Bit    | 7  | 6  | 5   | 4          | 3   | 2   | 1   | 0   |  |  |  |
|        |    |    |     | RP78R[5:0] |     |     |     |     |  |  |  |
| Access |    |    | R/W | R/W        | R/W | R/W | R/W | R/W |  |  |  |
| Reset  |    |    | 0   | 0          | 0   | 0   | 0   | 0   |  |  |  |

Bits 13:8 - RP79R[5:0] Peripheral Output Function is Assigned to RP79 Output Pin bits

Bits 5:0 - RP78R[5:0] Peripheral Output Function is Assigned to RP78 Output Pin bits

# 8.11.2.56 Peripheral Pin Select Output Register 24

Name: RPOR24 Offset: 0xDB0

Note:

1. These are virtual output ports.

| Bit    | 15 | 14 | 13  | 12  | 11               | 10     | 9   | 8   |
|--------|----|----|-----|-----|------------------|--------|-----|-----|
|        |    |    |     |     | RPV <sup>-</sup> | 1[5:0] |     |     |
| Access |    |    | R/W | R/W | R/W              | R/W    | R/W | R/W |
| Reset  |    |    | 0   | 0   | 0                | 0      | 0   | 0   |
|        |    |    |     |     |                  |        |     |     |
| Bit    | 7  | 6  | 5   | 4   | 3                | 2      | 1   | 0   |
|        |    |    |     |     |                  |        |     |     |
| Access |    |    | R/W | R/W | R/W              | R/W    | R/W | R/W |
| Reset  |    |    | 0   | 0   | 0                | 0      | 0   | 0   |

Bits 13:8 – RPV1[5:0] Peripheral Output Function is Assigned to RPV1 Output Pin bits<sup>(1)</sup>

Bits 5:0 - RPV0[5:0] Peripheral Output Function is Assigned to RPV0 Output Pin bits<sup>(1)</sup>

# 8.11.2.57 Peripheral Pin Select Output Register 25

Name: RPOR25 Offset: 0xDB2

Note:

1. These are virtual output ports.

| Bit    | 15 | 14 | 13  | 12  | 11   | 10     | 9   | 8   |
|--------|----|----|-----|-----|------|--------|-----|-----|
|        |    |    |     |     | RPV: | 3[5:0] |     |     |
| Access |    |    | R/W | R/W | R/W  | R/W    | R/W | R/W |
| Reset  |    |    | 0   | 0   | 0    | 0      | 0   | 0   |
|        |    |    |     |     |      |        |     |     |
| Bit    | 7  | 6  | 5   | 4   | 3    | 2      | 1   | 0   |
|        |    |    |     |     | RPV: | 2[5:0] |     |     |
| Access |    |    | R/W | R/W | R/W  | R/W    | R/W | R/W |
| Reset  |    |    | 0   | 0   | 0    | 0      | 0   | 0   |

Bits 13:8 – RPV3[5:0] Peripheral Output Function is Assigned to RPV3 Output Pin bits<sup>(1)</sup>

Bits 5:0 - RPV2[5:0] Peripheral Output Function is Assigned to RPV2 Output Pin bits<sup>(1)</sup>

# 8.11.2.58 Peripheral Pin Select Output Register 26

Name: RPOR26 Offset: 0xDB4

Note:

1. These are virtual output ports.

| Bit    | 15 | 14 | 13  | 12  | 11   | 10     | 9   | 8   |
|--------|----|----|-----|-----|------|--------|-----|-----|
|        |    |    |     |     | RPV: | 5[5:0] |     |     |
| Access |    |    | R/W | R/W | R/W  | R/W    | R/W | R/W |
| Reset  |    |    | 0   | 0   | 0    | 0      | 0   | 0   |
|        |    |    |     |     |      |        |     |     |
| Bit    | 7  | 6  | 5   | 4   | 3    | 2      | 1   | 0   |
|        |    |    |     |     | RPV4 | 4[5:0] |     |     |
| Access |    |    | R/W | R/W | R/W  | R/W    | R/W | R/W |
| Reset  |    |    | 0   | 0   | 0    | 0      | 0   | 0   |

Bits 13:8 – RPV5[5:0] Peripheral Output Function is Assigned to RPV5 Output Pin bits<sup>(1)</sup>

Bits 5:0 - RPV4[5:0] Peripheral Output Function is Assigned to RPV4 Output Pin bits<sup>(1)</sup>

# 9. Oscillator with High-Frequency PLL

**Note:** This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Oscillator Module with High-Speed PLL" (www.microchip.com/DS70005255) in the "dsPIC33/PIC24 Family Reference Manual".

The dsPIC33CK256MC506 family oscillator with high-frequency PLL includes these characteristics:

- On-Chip Phase-Locked Loop (PLL) to Boost Internal Operating Frequency on Select Internal and External Oscillator Sources
- Doze mode for System Power Savings
- Scalable Reference Clock Output (REFCLKO)
- On-the-Fly Clock Switching between Various Clock Sources
- Fail-Safe Clock Monitoring (FSCM) that Detects Clock Failure and Permits Safe Application Recovery or Shutdown

A block diagram of the dsPIC33CK256MC506 oscillator system is shown in Figure 9-1.

Figure 9-1. dsPIC33CK256MC506 Core Clock Sources Block Diagram



Figure 9-2. dsPIC33CK256MC506 Oscillator Subsystem



### Notes:

- 1. See Figure 9-3 for details of the PLL module.
- 2. See Figure 9-3 for the source of  $F_{VCO}$ .
- 3. XTPLL, HSPLL, ECPLL, FRCPLL.
- 4. Clock option for PWM.
- 5. Clock option for ADC.
- 6. Clock option for DAC.
- 7. Clock option for UART.
- 8. Clock option for REFO.
- 9. Clock option for PTG.

### 9.1 Primary PLL

The Primary Oscillator and internal FRC Oscillator sources can optionally use an on-chip PLL to obtain higher operating speeds. Figure 9-3 illustrates a block diagram of the Primary PLL module.

For PLL operation, the following requirements must be met at all times without exception:

- The PLL Input Frequency (F<sub>PLLI</sub>) must be in the range of 8 MHz to 64 MHz
- The PFD Input Frequency (F<sub>PFD</sub>) must be in the range of 8 MHz to (F<sub>VCO</sub>/16) MHz
- The VCO Output Frequency (F<sub>VCO</sub>) must be in the range of 400 MHz to 1600 MHz

### Figure 9-3. Primary Core PLL and VCO Detail



#### Notes:

- 1. Clock option for PWM.
- 2. Clock option for ADC.
- 3. Clock option for DAC.
- Clock option for UART.
- Clock option for REFO.
- Clock option for PTG.

Equation 9-1 provides the relationship between the PLL Input Frequency (F<sub>PLLI</sub>) and VCO Output Frequency (F<sub>VCO</sub>).

### Equation 9-1. Primary Core F<sub>VCO</sub> Calculation

$$FVCO = FPLLI \times \left(\frac{M}{N!}\right) = FPLLI \times \left(\frac{PLLFBDIV[7:0]}{PLLPRE[3:0]}\right)$$

Equation 9-2 provides the relationship between the PLL Input Frequency (F<sub>PLLI</sub>) and PLL Output Frequency (F<sub>PLLO</sub>).

### Equation 9-2. Primary Core F<sub>PLLO</sub> Calculation

$$FPLLO = FPLLI \times \left(\frac{M}{N1 \times N2 \times N3}\right) = FPLLI \times \left(\frac{PLLFBDIV[7:0]}{PLLPRE[3:0] \times POST1DIV[2:0] \times POST2DIV[2:0]}\right)$$

### Where:

M = PLLFBDIV[7:0]

N1 = PLLPRE[3:0]

N2 = POST1DIV[2:0]

N3 = POST2DIV[2:0]

# Oscillator with High-Frequency PLL

**Note:** The PLL Phase Detector Input Divider Select (PLLPREx) bits and the PLL Feedback Divider (PLLFBDIVx) bits should not be changed when operating in PLL mode. Therefore, the user must start on either a non-PLL source or clock switch to a non-PLL source (e.g., internal FRC Oscillator) to make any necessary changes and then clock switch to the desired PLL source.

Using Two-Speed Start-up (IESO (FOSCSEL[7])) with a PLL source will start the device on the FRC while preparing the PLL. Once the PLL is ready, the device will switch automatically to the new source. This mode should not be used if changes are needed to the PLLPREx and PLLFBDIVx bits because the PLL may be running before user code execution begins.

It is not permitted to directly clock switch from one PLL clock source to a different PLL clock source. The user would need to transition between PLL clock sources with a clock switch to a non-PLL clock source.

```
Example 9-1. Code Example for Using Primary PLL with 8 MHz Internal FRC
```

```
//code example for 50 MIPS system clock using 8MHz FRC
// Select Internal FRC at POR
FOSCSEL (FNOSC FRC & IESO OFF);
// Enable Clock Switching
 FOSC (FCKSM CSECMD);
int main()
// Configure PLL prescaler, both PLL postscalers, and PLL feedback divider
                             // N1=1
CLKDIVbits.PLLPRE = 1;
PLLFBDbits.PLLFBDIV = 125;
                               // M = 125
                               // N2=5
PLLDIVbits.POST1DIV = 5;
PLLDIVbits.POST2DIV = 1;
                                // N3=1
// Initiate Clock Switch to FRC with PLL (NOSC=0b001)
__builtin_write_OSCCONH(0x01);
  _____builtin_write_OSCCONL(OSCCON | 0x01);
77 Wait for Clock switch to occur
while (OSCCONbits.OSWEN!= 0);
```

**Note:**  $F_{PLLO} = F_{PLLI} * M/(N1 * N2 * N3)$ ;  $F_{PLLI} = 8$ ; M = 125; N1 = 1; N2 = 5; N3 = 1; so  $F_{PLLO} = 8 * 125/(1 * 5 * 1) = 200$  MHz or 50 MIPS.

### 9.2 CPU Clocking

The dsPIC33CK256MC506 devices can be configured to use any of the following clock configurations:

- · Primary Oscillator (POSC) on the OSCI and OSCO pins
- · Internal Fast RC Oscillator (FRC) with optional clock divider
- Internal Low-Power RC Oscillator (LPRC)
- Primary Oscillator with PLL (ECPLL, HSPLL, XTPLL)
- Internal Fast RC Oscillator with PLL (FRCPLL)
- Backup Internal Fast RC Oscillator (BFRC)

The system clock source is divided by two to produce the internal instruction cycle clock. In this document, the instruction cycle clock is denoted by  $F_{CY}$ . The timing diagram in Figure 9-4 illustrates the relationship between the system clock ( $F_{OSC}$ ), the instruction cycle clock ( $F_{CY}$ ) and the Program Counter (PC).

The internal instruction cycle clock (F<sub>CY</sub>) can be output on the OSCO I/O pin if the Primary Oscillator mode (POSCMD[1:0]) is not configured as HS/XT. For more information, see 9. Oscillator with High-Frequency PLL.



Figure 9-4. Clock and Instruction Cycle Timing

# 9.3 Primary Oscillator (POSC)

The dsPIC33CK256MC506 family devices contain one instance of the Primary Oscillator (POSC). The Primary Oscillator is available on the OSCI and OSCO pins of the dsPIC33CK devices. This connection enables an external crystal (or ceramic resonator) to provide the clock to the device. The Primary Oscillator provides three modes of operation:

- Medium Speed Oscillator (XT Mode): The XT mode is a Medium Gain, Medium Frequency mode used to work with crystal frequencies of 3.5 MHz to 10 MHz.
- High-Speed Oscillator (HS Mode): The HS mode is a High-Gain, High-Frequency mode used to work with crystal frequencies of 10 MHz to 32 MHz.
- External Clock Source Operation (EC Mode): If the on-chip oscillator is not used, the EC mode allows the internal oscillator to be bypassed. The device clocks are generated from an external source (0 MHz to up to 64 MHz) and input on the OSCI pin.

# 9.3.1 Primary Oscillator Pin Functionality

The Primary Oscillator pins (OSCI and OSCO) can be used for other functions when the Primary Oscillator is not being used. The POSCMD[1:0] Configuration bits in the Oscillator Configuration register (FOSC[1:0]) determine the oscillator pin function. The OSCIOFNC bit (FOSC[2]) determines the OSCO/CLKO pin function. By default, the CLKO function is active and the pin will output a clock frequency of  $F_{CY}$ . A clock signal is present on the OSCO/CLKO pin when the device is unprogrammed or during the programming sequence. Care should be taken when the OSCO/CLKO pin is used to drive other circuity.

# 9.4 Internal Fast RC (FRC) Oscillator

The dsPIC33CK256MC506 family devices contain one instance of the internal Fast RC (FRC) Oscillator. The FRC Oscillator provides a nominal 8 MHz clock without requiring an external crystal or ceramic resonator, which results in system cost savings for applications that do not require a precise clock reference.

The application software can tune the frequency of the oscillator using the FRC Oscillator Tuning bits (TUN[5:0]) in the FRC Oscillator Tuning register (OSCTUN[5:0]).

### 9.5 Low-Power RC (LPRC) Oscillator

The dsPIC33CK256MC506 family devices contain one instance of the Low-Power RC (LPRC) Oscillator, which provides a nominal clock frequency of 32.768 kHz. The dsPIC33CK256MC506 family devices implement the LPRC function with the BFRC and post-divider to yield a 50% duty cycle output.

The LPRC is the clock source for the Watchdog Timer (WDT) and Fail-Safe Clock Monitor (FSCM) circuits in the clock subsystem. The LPRC Oscillator is shut off in Sleep mode. The LPRC Oscillator remains enabled under these conditions:

- · The FSCM is enabled
- · The WDT is enabled
- · The LPRC Oscillator is selected as the system clock

### 9.6 Internal Backup Fast RC (BFRC) Oscillator

The oscillator block provides a stable reference clock source for the Fail-Safe Clock Monitor (FSCM). When FSCM is enabled in the FCKSM[1:0] Configuration bits (FOSC[7:6]), it constantly monitors the main clock source against a reference signal from the 8 MHz Internal Backup Fast RC (BFRC) Oscillator. In case of a clock failure, the Fail-Safe Clock Monitor switches the clock to the BFRC Oscillator, allowing for continued low-speed operation or a safe application shutdown.

# 9.7 Reference Clock Output

In addition to the CLKO output ( $F_{OSC}/2$ ), the dsPIC33CK256MC506 family devices can be configured to provide a reference clock output signal to a port pin. This feature is available in all oscillator configurations and allows the user to select a greater range of clock submultiples to drive external devices in the application. CLKO is enabled by Configuration bit, OSCIOFNC, and is independent of the REFCLKO reference clock. REFCLKO is mappable to any I/O pin that has mapped output capability. The reference clock output module block diagram is shown in Figure 9-5.

Figure 9-5. Reference Clock Generator



This reference clock output is controlled by the REFOCONL and REFOCONH registers. Setting the ROEN bit (REFOCONL[15]) makes the clock signal available on the REFCLKO pin. The RODIV[14:0] bits (REFOCONH[14:0]) and ROTRIM[8:0] bits (REFOTRIM[15:7]) enable the selection of different clock divider options. The formula for determining the final frequency output is shown in Equation 9-3. The ROSWEN bit (REFOCONL[9]) indicates that the clock divider has been successfully switched. In order to switch the REFCLKO divider, the user should ensure that this bit reads as '0'. Write the updated values to the RODIV[14:0] or ROTRIM[8:0] bits, set the ROSWEN bit and then wait until it is cleared before assuming that the REFCLKO clock is valid.

Oscillator with High-Frequency PLL

### **Equation 9-3. Calculating Frequency Output**

$$FREFOUT = \frac{FREFIN}{2 \cdot (RODIV[14:0] + ROTRIM[8:0]/512)}$$

Where: Frefout = Output Frequency
Frefin = Input Frequency
When RODIV[14:0] = 0, the output clock is

the same as the input clock.

The ROSEL[3:0] bits (REFOCONL[3:0]) determine which clock source is used for the reference clock output. The ROSLP bit (REFOCONL[11]) determines if the reference source is available on REFCLKO when the device is in Sleep mode.

To use the reference clock output in Sleep mode, both the ROSLP bit must be set and the clock selected by the ROSEL[3:0] bits must be enabled for operation during Sleep mode, if possible. Clearing the ROSEL[3:0] bits allows the reference output frequency to change, as the system clock changes during any clock switches. The ROOUT bit enables/disables the reference clock output on the REFCLKO pin.

The ROACTIV bit (REFOCONL[8]) indicates that the module is active; it can be cleared by disabling the module (setting ROEN to '0'). The user must not change the reference clock source or adjust the divider when the ROACTIV bit indicates that the module is active. To avoid glitches, the user should not disable the module until the ROACTIV bit is '1'.

### 9.8 Oscillator Configuration

The oscillator system has both Configuration registers and SFRs to configure, control and monitor the system. The FOSCSEL and FOSC Configuration registers (29.2.4. FOSCSEL and 29.2.5. FOSC, respectively) are used for initial setup.

Table 9-1 lists the configuration settings that select the device's oscillator source and operating mode at a Power-on Reset (POR).

Table 9-1. Configuration Bit Values for Clock Selection

| Oscillator<br>Source | Oscillator Mode                                                | FNOSC[2:0]<br>Value | POSCMD[1:0]<br>Value |
|----------------------|----------------------------------------------------------------|---------------------|----------------------|
| S0                   | Fast RC Oscillator (FRC) <sup>(1)</sup>                        | 000                 | XX                   |
| S1                   | Fast RC Oscillator with PLL (FRCPLL)(1)                        | 001                 | XX                   |
| S2                   | Primary Oscillator (EC) <sup>(1)</sup>                         | 010                 | 00                   |
| S2                   | Primary Oscillator (XT)                                        | 010                 | 01                   |
| S2                   | Primary Oscillator (HS)                                        | 010                 | 10                   |
| S3                   | Primary Oscillator with PLL (ECPLL) <sup>(1)</sup>             | 011                 | 00                   |
| S3                   | Primary Oscillator with PLL (XTPLL)                            | 011                 | 01                   |
| S3                   | Primary Oscillator with PLL (HSPLL)                            | 011                 | 10                   |
| S4                   | Reserved                                                       | 100                 | XX                   |
| S5                   | Low-Power RC Oscillator (LPRC) <sup>(1)</sup>                  | 101                 | XX                   |
| S6                   | Backup FRC (BFRC) <sup>(1)</sup>                               | 110                 | XX                   |
| S7                   | Fast RC Oscillator with ÷ N Divider (FRCDIVN) <sup>(1,2)</sup> | 111                 | xx                   |

#### Notes:

- 1. The OSCO pin function is determined by the OSCIOFNC Configuration bit.
- 2. This is the default oscillator mode for an unprogrammed (erased) device.

# 9.9 OSCCON Unlock Sequence

The OSCCON register is protected against unintended writes through a lock mechanism. The upper and lower bytes of OSCCON have their own unlock sequence, and both must be used when writing to both bytes of the register.

Before OSCCON can be written to, the following unlock sequence must be used:

- Execute the unlock sequence for the OSCCON high byte. In two back-to-back instructions:
  - Write 0x78 to OSCCON[15:8]
  - Write 0x9A to OSCCON[15:8]
- 2. In the instruction immediately following the unlock sequence, the OSCCON[15:8] bits can be modified.
- 3. Execute the unlock sequence for the OSCCON low byte.

In two back-to-back instructions:

- Write 0x46 to OSCCON[7:0]
- Write 0x57 to OSCCON[7:0]
- In the instruction immediately following the unlock sequence, the OSCCON[7:0] bits can be modified.

**Note:** MPLAB<sup>®</sup> XC16 provides a built-in C language function, including the unlocking sequence to modify high and low bytes in the OSCCON register:

```
__builtin_write_OSCCONH(value)
__builtin_write_OSCCONL(value)
```

# 9.10 Oscillator Control Registers

| Offset               | Name          | Bit Pos. | 7           | 6              | 5             | 4       | 3           | 2     | 1             | 0       |
|----------------------|---------------|----------|-------------|----------------|---------------|---------|-------------|-------|---------------|---------|
| 00504                | 00000N(4)     | 15:8     |             |                | COSC[2:0]     |         |             |       | NOSC[2:0]     |         |
| 0x0F84               | OSCCON(1)     | 7:0      | CLKLOCK     |                | LOCK          |         | CF          |       |               | OSWEN   |
| 0x0F86               | CLKDIV        | 15:8     | ROI         |                | DOZE[2:0]     |         | DOZEN       |       | FRCDIV[2:0]   |         |
| UXUFOO               | CLKDIV        | 7:0      |             |                | Reserv        | ed[1:0] |             | PLLI  | PRE[3:0]      |         |
| 0x0F88               | PLLFBD        | 15:8     |             |                |               |         |             | Rese  | erved[3:0]    |         |
| UXUFOO               | PLLFBD        | 7:0      |             |                |               | PLLFBI  | DIV[7:0]    |       |               |         |
| 0x0F8A               | PLLDIV        | 15:8     |             |                |               |         |             |       | VCOD          | IV[1:0] |
| UXUFOA               | PLLDIV        | 7:0      |             |                | POST1DIV[2:0] |         |             |       | POST2DIV[2:0] |         |
| 0x0F8C               | OSCTUN        | 15:8     |             |                |               |         |             |       |               |         |
| UXUFOC               | OSCION        | 7:0      |             |                |               |         | TUN         | [5:0] |               |         |
| 0x0F8E<br><br>0x0F99 | Reserved      |          |             |                |               |         |             |       |               |         |
| 0x0F9A               | CANCLKCON     | 15:8     | CANCLKEN    |                |               |         |             | CANC  | LKSEL[3:0]    |         |
| UXUF9A               | CANCERCON     | 7:0      |             | CANCLKDIV[6:0] |               |         |             |       |               |         |
| 0x0F9C<br><br>0x0FB7 | Reserved      |          |             |                |               |         |             |       |               |         |
| 0x0FB8               | REFOCONL      | 15:8     | ROEN        |                | ROSIDL        | ROOUT   | ROSLP       |       | ROSWEN        | ROACTIV |
| OXOI DO              | KLI OCONE     | 7:0      |             |                |               |         |             | ROS   | SEL[3:0]      |         |
| 0x0FBA               | REFOCONH      | 15:8     |             |                |               |         | RODIV[14:8] |       |               |         |
| OXOI DA              | INEI OCCIVIT  | 7:0      |             |                |               | RODI    | IV[7:0]     |       |               |         |
| 0x0FBC               |               |          |             |                |               |         |             |       |               |         |
| 0x0FBD               | Reserved      |          |             |                |               |         |             |       |               |         |
| 0x0FBE               | REFOTRIMH     | 15:8     |             |                |               | ROTR    | IM[8:0]     |       |               |         |
| JAOI DE              | TALI OTTAINIT | 7:0      | ROTRIM[8:0] |                |               |         |             |       |               |         |

### 9.10.1 Oscillator Control Register

Name: OSCCON<sup>(1)</sup>
Offset: 0xF84

#### Notes:

- 1. Writes to this register require an unlock sequence.
- Direct clock switches between any Primary Oscillator mode with PLL and FRCPLL mode are not permitted.
  This applies to clock switches in either direction. In these instances, the application must switch to FRC mode
  as a transitional clock source between the two PLL modes.
- 3. This bit should only be cleared in software. Setting the bit in software (= 1) will have the same effect as an actual oscillator failure and will trigger an oscillator failure trap.

**Legend:** y = Value set from Configuration bits on POR

| Bit    | 15      | 14 | 13        | 12 | 11  | 10        | 9   | 8     |  |  |
|--------|---------|----|-----------|----|-----|-----------|-----|-------|--|--|
|        |         |    | COSC[2:0] |    |     | NOSC[2:0] |     |       |  |  |
| Access |         | R  | R         | R  |     | R/W       | R/W | R/W   |  |  |
| Reset  |         | 0  | 0         | 0  |     | У         | У   | У     |  |  |
|        |         |    |           |    |     |           |     |       |  |  |
| Bit    | 7       | 6  | 5         | 4  | 3   | 2         | 1   | 0     |  |  |
|        | CLKLOCK |    | LOCK      |    | CF  |           |     | OSWEN |  |  |
| Access | R/W     |    | R         |    | R/W |           |     | R/W   |  |  |
| Reset  | 0       |    | 0         |    | 0   |           |     | 0     |  |  |

Bits 14:12 - COSC[2:0] Current Oscillator Selection bits (read-only)

| Value | Description                                                    |
|-------|----------------------------------------------------------------|
| 111   | Fast RC Oscillator (FRC) with Divide-by-n (FRCDIVN)            |
| 110   | Backup FRC (BFRC)                                              |
| 101   | Low-Power RC Oscillator (LPRC)                                 |
| 100   | Reserved – default to FRC                                      |
| 011   | Primary Oscillator (XT, HS, EC) with PLL (XTPLL, HSPLL, ECPLL) |
| 010   | Primary Oscillator (XT, HS, EC)                                |
| 001   | Fast RC Oscillator (FRC) with PLL (FRCPLL)                     |
| 000   | Fast RC Oscillator (FRC)                                       |

Bits 10:8 - NOSCI2:01 New Oscillator Selection bits(2)

| bits 10.0 - NOSC[2.0] New Oscillator Selection bits. |                                                                |  |  |  |  |  |
|------------------------------------------------------|----------------------------------------------------------------|--|--|--|--|--|
| Value                                                | Description                                                    |  |  |  |  |  |
| 111                                                  | Fast RC Oscillator (FRC) with Divide-by-n (FRCDIVN)            |  |  |  |  |  |
| 110                                                  | Backup FRC (BFRC)                                              |  |  |  |  |  |
| 101                                                  | Low-Power RC Oscillator (LPRC)                                 |  |  |  |  |  |
| 100                                                  | Reserved – default to FRC                                      |  |  |  |  |  |
| 011                                                  | Primary Oscillator (XT, HS, EC) with PLL (XTPLL, HSPLL, ECPLL) |  |  |  |  |  |
| 010                                                  | Primary Oscillator (XT, HS, EC)                                |  |  |  |  |  |
| 001                                                  | Fast RC Oscillator (FRC) with PLL (FRCPLL)                     |  |  |  |  |  |
| 000                                                  | Fast RC Oscillator (FRC)                                       |  |  |  |  |  |

#### Bit 7 - CLKLOCK Clock Lock Enable bit

| Value | Description                                                                                        |
|-------|----------------------------------------------------------------------------------------------------|
| 1     | If (FCKSM0 = 1), then clock and PLL configurations are locked; if (FCKSM0 = 0), then clock and PLL |
|       | configurations may be modified                                                                     |
| 0     | Clock and PLL selections are not locked, configurations may be modified                            |

### Bit 5 - LOCK PLL Lock Status bit (read-only)

| Value | Description                                                      |
|-------|------------------------------------------------------------------|
| 1     | Indicates that PLL is in lock or PLL start-up timer is satisfied |

Oscillator with High-Frequency PLL

| Value | Description                                                                         |
|-------|-------------------------------------------------------------------------------------|
| 0     | Indicates that PLL is out of lock, start-up timer is in progress or PLL is disabled |

# Bit 3 - CF Clock Fail Detect bit(3)

| Value | Description                           |
|-------|---------------------------------------|
| 1     | FSCM has detected a clock failure     |
| 0     | FSCM has not detected a clock failure |

### Bit 0 - OSWEN Oscillator Switch Enable bit

| Value | Description                                                                 |
|-------|-----------------------------------------------------------------------------|
| 1     | Requests oscillator switch to the selection specified by the NOSC[2:0] bits |
| 0     | Oscillator switch is complete                                               |

# 9.10.2 Clock Divider Register

Name: CLKDIV Offset: 0xF86

#### Notes:

- 1. The DOZE[2:0] bits can only be written to when the DOZEN bit is clear. If DOZEN = 1, any writes to DOZE[2:0] are ignored.
- 2. This bit is cleared when the ROI bit is set and an interrupt occurs.
- 3. The DOZEN bit cannot be set if DOZE[2:0] = 000. If DOZE[2:0] = 000, any attempt by user software to set the DOZEN bit is ignored.
- 4. PLLPRE[3:0] may be updated while the PLL is operating, but the VCO may overshoot.

### Legend: r = Reserved bit

| Bit    | 15  | 14  | 13        | 12      | 11    | 10    | 9           | 8   |
|--------|-----|-----|-----------|---------|-------|-------|-------------|-----|
|        | ROI |     | DOZE[2:0] |         | DOZEN |       | FRCDIV[2:0] |     |
| Access | R/W | R/W | R/W       | R/W     | R/W   | R/W   | R/W         | R/W |
| Reset  | 0   | 0   | 1         | 1       | 0     | 0     | 0           | 0   |
|        |     |     |           |         |       |       |             |     |
| Bit    | 7   | 6   | 5         | 4       | 3     | 2     | 1           | 0   |
|        |     |     | Reserv    | ed[1:0] |       | PLLPF | RE[3:0]     |     |
| Access |     |     | r         | r       | R/W   | R/W   | R/W         | R/W |
| Reset  |     |     | 0         | 0       | 0     | 0     | 0           | 1   |

### Bit 15 - ROI Recover on Interrupt bit

| Value | Description                                                                                               |
|-------|-----------------------------------------------------------------------------------------------------------|
| 1     | Interrupts will clear the DOZEN bit and the processor clock, and the peripheral clock ratio is set to 1:1 |
| 0     | Interrupts have no effect on the DOZEN bit                                                                |

### Bits 14:12 - DOZE[2:0] Processor Clock Reduction Select bits<sup>(1)</sup>

| Value | Description                             |
|-------|-----------------------------------------|
| 111   | F <sub>OSC</sub> divided by 128         |
| 110   | F <sub>OSC</sub> divided by 64          |
| 101   | F <sub>OSC</sub> divided by 32          |
| 100   | F <sub>OSC</sub> divided by 16          |
| 011   | F <sub>OSC</sub> divided by 8 (default) |
| 010   | F <sub>OSC</sub> divided by 4           |
| 001   | F <sub>OSC</sub> divided by 2           |
| 000   | F <sub>OSC</sub> divided by 1           |

### Bit 11 - DOZEN Doze Mode Enable bit(2,3)

| Value | Description                                                                                |
|-------|--------------------------------------------------------------------------------------------|
| 1     | DOZE[2:0] field specifies the ratio between the peripheral clocks and the processor clocks |
| 0     | Processor clock and peripheral clock ratio is forced to 1:1                                |

### Bits 10:8 - FRCDIV[2:0] Internal Fast RC Oscillator Postscaler bits

| Value | Description                |
|-------|----------------------------|
| 111   | FRC divided by 256         |
| 110   | FRC divided by 64          |
| 101   | FRC divided by 32          |
| 100   | FRC divided by 16          |
| 011   | FRC divided by 8           |
| 010   | FRC divided by 4           |
| 001   | FRC divided by 2           |
| 000   | FRC divided by 1 (default) |

# Oscillator with High-Frequency PLL

Bits 5:4 - Reserved[1:0] Read as '0'

Bits 3:0 - PLLPRE[3:0] PLL Phase Detector Input Divider Select bits<sup>(4)</sup>

(also denoted as 'N1', PLL prescaler)

| Value | Description                                     |
|-------|-------------------------------------------------|
| 1111  | Reserved                                        |
|       |                                                 |
| 1001  | Reserved                                        |
| 1000  | Input divided by 8                              |
| 0111  | Input divided by 7                              |
| 0110  | Input divided by 6                              |
| 0101  | Input divided by 5                              |
| 0100  | Input divided by 4                              |
| 0011  | Input divided by 3                              |
| 0010  | Input divided by 2                              |
| 0001  | Input divided by 1 (power-on default selection) |
| 0000  | Reserved                                        |

# Oscillator with High-Frequency PLL

# 9.10.3 PLL Feedback Divider Register

Name: PLLFBD OxF88

#### Note:

1. The allowed range is 16-200 (decimal). The rest of the values are reserved and should be avoided. The power on the default feedback divider is 150 (decimal) with an 8 MHz FRC input clock. The VCO frequency is 1.2 GHz.

### **Legend:** r = Reserved bit



Bits 11:8 - Reserved[3:0] Maintain as '0'

Bits 7:0 - PLLFBDIV[7:0] PLL Feedback Divider bits (also denoted as 'M', PLL multiplier)(1)

| Value    | Description           |
|----------|-----------------------|
| 11111111 | Reserved              |
|          |                       |
| 11001001 | Reserved              |
| 11001000 | Maximum (200 decimal) |
|          |                       |
| 10010110 | 150 (default)         |
|          |                       |
| 00010000 | Minimum (16 decimal)  |
| 00001111 | Reserved              |
|          |                       |
| 00000000 | Reserved              |

# Oscillator with High-Frequency PLL

#### 9.10.4 **PLL Output Divider Register**

**PLLDIV** Name: Offset: 0xF8A

#### Notes:

- The POST1DIVx and POST2DIVx divider values must not be changed while the PLL is operating.
- 2. The default values for POST1DIVx and POST2DIVx are 4 and 1, respectively, yielding a 150 MHz system source clock.



Bits 9:8 - VCODIV[1:0] PLL VCO Output Divider Select bits

| Value | Description         |
|-------|---------------------|
| 11    | F <sub>VCO</sub>    |
| 10    | F <sub>VCO</sub> /2 |
| 01    | F <sub>VCO</sub> /3 |
| 00    | F <sub>VCO</sub> /4 |

### Bits 6:4 – POST1DIV[2:0] PLL Output Divider #1 Ratio bits<sup>(1,2)</sup>

POST1DIV[2:0] can have a valid value, from 1 to 7 (POST1DIVx value should be greater than or equal to the POST2DIVx value). The POST1DIVx divider is designed to operate at higher clock rates than the POST2DIVx divider.

### Bits 2:0 - POST2DIV[2:0] PLL Output Divider #2 Ratio bits(1,2)

POST2DIV[2:0] can have a valid value, from 1 to 7 (POST1DIVx value should be greater than or equal to the POST2DIVx value). The POST1DIVx divider is designed to operate at higher clock rates than the POST2DIVx divider.

Oscillator with High-Frequency PLL

# 9.10.5 FRC Oscillator Tuning Register

Name: OSCTUN Offset: 0xF8C

| Bit       | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|-----------|----|----|----|----|----|----|---|---|
|           |    |    |    |    |    |    |   |   |
| ۱ ممممم ' |    |    | •  |    | •  |    |   |   |

Access Reset

| Bit    | 7 | 6 | 5   | 4   | 3   | 2     | 1   | 0   |
|--------|---|---|-----|-----|-----|-------|-----|-----|
|        |   |   |     |     | TUN | [5:0] |     |     |
| Access |   |   | R/W | R/W | R/W | R/W   | R/W | R/W |
| Reset  |   |   | 0   | 0   | 0   | 0     | 0   | 0   |

Bits 5:0 - TUN[5:0] FRC Oscillator Tuning bits

| Value  | Description                                 |
|--------|---------------------------------------------|
| 011111 | Maximum frequency deviation of 1.45% (MHz)  |
| 011110 | Center frequency + 1.40% (MHz)              |
|        |                                             |
| 000001 | Center frequency + 0.047% (MHz)             |
| 000000 | Center frequency (8.00 MHz nominal)         |
| 111111 | Center frequency – 0.047% (MHz)             |
|        |                                             |
| 100001 | Center frequency – 1.45% (MHz)              |
| 100000 | Minimum frequency deviation of -1.50% (MHz) |

# Oscillator with High-Frequency PLL

# 9.10.6 CAN Clock Control Register

Name: CANCLKCON Offset: 0xF9A

#### Notes:

- 1. The user must ensure the input clock source is 640 MHz or less. Operation with input reference frequency above 640 MHz will result in unpredictable behavior.
- 2. The CANCLKDIVx divider value must not be changed during CAN module operation.
- 3. The user must ensure the maximum clock output frequency of the divider is 80 MHz or less.

| Bit    | 15       | 14  | 13  | 12  | 11             | 10     | 9        | 8   |
|--------|----------|-----|-----|-----|----------------|--------|----------|-----|
|        | CANCLKEN |     |     |     |                | CANCLK | SEL[3:0] |     |
| Access | R/W      |     |     | •   | R/W            | R/W    | R/W      | R/W |
| Reset  | 0        |     |     |     | 0              | 0      | 0        | 0   |
| Bit    | 7        | 6   | 5   | 4   | 3              | 2      | 1        | 0   |
|        |          |     |     |     | CANCLKDIV[6:0] | ]      |          |     |
| Access |          | R/W | R/W | R/W | R/W            | R/W    | R/W      | R/W |
| Reset  |          | 0   | 0   | 0   | 0              | 0      | 0        | 0   |

#### Bit 15 - CANCLKEN CAN Clock Generator Enable bit

| Value | Description                                |
|-------|--------------------------------------------|
| 1     | CAN clock generation circuitry is enabled  |
| 0     | CAN clock generation circuitry is disabled |

### Bits 11:8 - CANCLKSEL[3:0] CAN Clock Source Select bits(1)

| Value     | Description                  |
|-----------|------------------------------|
| 0110-1111 | Reserved (no clock selected) |
| 0101      | F <sub>VCO</sub> /4          |
| 0100      | F <sub>VCO</sub> /3          |
| 0011      | F <sub>VCO</sub> /2          |
| 0010      | F <sub>PLLO</sub>            |
| 0001      | F <sub>VCO</sub>             |
| 0000      | 0 (no clock selected)        |

### Bits 6:0 - CANCLKDIV[6:0] CAN Clock Divider Select bits(2,3)

| Value   | Description   |
|---------|---------------|
| 1111111 | Divide-by-128 |
|         |               |
| 0000010 | Divide-by-3   |
| 0000001 | Divide-by-2   |
| 000000  | Divide-by-1   |

#### 9.10.7 **Reference Clock Control Low Register**

Name: **REFOCONL** Offset: 0xFB8

Legend: HC = Hardware Clearable bit; HSC = Hardware Settable/Clearable bit

| Bit    | 15   | 14 | 13     | 12    | 11    | 10   | 9      | 8       |
|--------|------|----|--------|-------|-------|------|--------|---------|
|        | ROEN |    | ROSIDL | ROOUT | ROSLP |      | ROSWEN | ROACTIV |
| Access | R/W  |    | R/W    | R/W   | R/W   |      | R/W/HC | R/HSC   |
| Reset  | 0    |    | 0      | 0     | 0     |      | 0      | 0       |
| Bit    | 7    | 6  | 5      | 4     | 3     | 2    | 1      | 0       |
|        |      |    |        |       |       | ROSE | L[3:0] |         |
| Access |      |    |        |       | R/W   | R/W  | R/W    | R/W     |
| Reset  |      |    |        |       | 0     | 0    | 0      | 0       |

### Bit 15 - ROEN Reference Clock Enable bit

| Value | Description                                        |
|-------|----------------------------------------------------|
| 1     | Reference Oscillator is enabled on the REFCLKO pin |
| 0     | Reference Oscillator is disabled                   |

#### Bit 13 - ROSIDL Reference Clock Stop in Idle bit

| Valu | e Description                                      |
|------|----------------------------------------------------|
| 1    | Reference Oscillator continues to run in Idle mode |
| 0    | Reference Oscillator is disabled in Idle mode      |

### Bit 12 - ROOUT Reference Clock Output Enable bit

| Value | Description                                                                 |
|-------|-----------------------------------------------------------------------------|
| 1     | Reference clock external output is enabled and available on the REFCLKO pin |
| 0     | Reference clock external output is disabled                                 |

### Bit 11 - ROSLP Reference Clock Stop in Sleep bit

| 1 | /alue | Description                                          |
|---|-------|------------------------------------------------------|
| 1 | =     | Reference Oscillator continues to run in Sleep modes |
| C | )     | Reference Oscillator is disabled in Sleep modes      |

### Bit 9 - ROSWEN Reference Clock Output Enable bit

| Value | Description                                                                                            |
|-------|--------------------------------------------------------------------------------------------------------|
| 1     | Clock divider change (requested by changes to RODIVx) is requested or is in progress (set in software, |
|       | cleared by hardware upon completion)                                                                   |
| 0     | Clock divider change has completed or is not pending                                                   |

### Bit 8 - ROACTIV Reference Clock Status bit

| Value | Description                                                                      |
|-------|----------------------------------------------------------------------------------|
| 1     | Reference clock is active; do not change clock source                            |
| 0     | Reference clock is stopped; clock source and configuration may be safely changed |

### Bits 3:0 - ROSEL[3:0] Reference Clock Source Select bits

| Value     | Description         |
|-----------|---------------------|
| 1111-1000 | Reserved            |
| 0111      | REFCLKI pin         |
| 0110      | F <sub>VCO</sub> /4 |
| 0101      | BFRC                |
| 0100      | LPRC                |
| 0011      | FRC                 |

**Datasheet** 

Oscillator with High-Frequency PLL

| Value | Description                        |
|-------|------------------------------------|
| 0010  | Primary Oscillator                 |
| 0001  | Peripheral clock (F <sub>P</sub> ) |
| 0000  | System clock (F <sub>OSC</sub> )   |

# Oscillator with High-Frequency PLL

# 9.10.8 Reference Clock Control High Register

Name: REFOCONH Offset: 0xFBA

| Bit    | 15  | 14  | 13  | 12   | 11          | 10  | 9   | 8   |
|--------|-----|-----|-----|------|-------------|-----|-----|-----|
|        |     |     |     |      | RODIV[14:8] |     |     |     |
| Access |     | R/W | R/W | R/W  | R/W         | R/W | R/W | R/W |
| Reset  |     | 0   | 0   | 0    | 0           | 0   | 0   | 0   |
|        |     |     |     |      |             |     |     |     |
| Bit    | 7   | 6   | 5   | 4    | 3           | 2   | 1   | 0   |
|        |     |     |     | RODI | V[7:0]      |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W         | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0           | 0   | 0   | 0   |

Bits 14:0 - RODIV[14:0] Reference Clock Integer Divider Select bits

Divider for the selected input clock source is two times the selected value.

| Value | е        |         | Description                                    |
|-------|----------|---------|------------------------------------------------|
| 111   | 1111 111 | 11 1111 | Base clock value divided by 65,534 (2 * 7FFFh) |
| 111   | 1111 111 | 11 1110 | Base clock value divided by 65,532 (2 * 7FFEh) |
| 111   | 1111 111 | 11 1101 | Base clock value divided by 65,530 (2 * 7FFDh) |
|       | •        |         |                                                |
| 000   | 0000 00  | 00 0010 | Base clock value divided by 4 (2 * 2)          |
| 000   | 0000 00  | 00 0001 | Base clock value divided by 2 (2 * 1)          |
| 000   | 0000 00  | 00 0000 | Base clock value                               |

# Oscillator with High-Frequency PLL

# 9.10.9 Reference Clock Trim Register

Name: REFOTRIMH Offset: 0xFBE

| Bit    | 15          | 14  | 13  | 12   | 11      | 10  | 9   | 8   |
|--------|-------------|-----|-----|------|---------|-----|-----|-----|
|        |             |     |     | ROTR | IM[8:0] |     |     |     |
| Access | R/W         | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0           | 0   | 0   | 0    | 0       | 0   | 0   | 0   |
|        |             |     |     |      |         |     |     |     |
| Bit    | 7           | 6   | 5   | 4    | 3       | 2   | 1   | 0   |
|        | ROTRIM[8:0] |     |     |      |         |     |     |     |

Access R/W Reset 0

### Bits 15:7 - ROTRIM[8:0] REFO Trim bits

These bits provide a fractional additive to the RODIV[14:0] value for the 1/2 period of the REFO clock.

| Value     | Description                                                  |
|-----------|--------------------------------------------------------------|
| 111111111 | 511/512 (0.998046875 divisor added to the RODIV[14:0] value) |
| 111111110 | 510/512 (0.99609375 divisor added to the RODIV[14:0] value)  |
|           |                                                              |
| 10000000  | 256/512 (0.5000 divisor added to the RODIV[14:0] value)      |
|           |                                                              |
| 00000010  | 2/512 (0.00390625 divisor added to the RODIV[14:0] value)    |
| 00000001  | 1/512 (0.001953125 divisor added to the RODIV[14:0] value)   |
| 00000000  | 0/512 (0.0 divisor added to the RODIV[14:0] value)           |

# 10. Direct Memory Access (DMA) Controller

**Note:** This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. For more information, refer to "Direct Memory Access Controller (DMA)" (www.microchip.com/DS30009742) in the "dsPIC33/PIC24 Family Reference Manual".

The Direct Memory Access (DMA) Controller is designed to service high data throughput peripherals operating on the SFR bus, allowing them to access data memory directly and alleviating the need for CPU-intensive management. By allowing these data-intensive peripherals to share their own data path, the main data bus is also deloaded, resulting in additional power savings.

The DMA Controller functions both as a peripheral and a direct extension of the CPU. It is located on the microcontroller data bus, between the CPU and DMA-enabled peripherals, with direct access to SRAM. This partitions the SFR bus into two buses, allowing the DMA Controller access to the DMA-capable peripherals located on the new DMA SFR bus. The controller serves as an Initiator device on the DMA SFR bus, controlling data flow from DMA-capable peripherals.

The controller also monitors CPU instruction processing directly, allowing it to be aware of when the CPU requires access to peripherals on the DMA bus and automatically relinquishing control to the CPU as needed. This increases the effective bandwidth for handling data without DMA operations, causing a processor Stall. This makes the controller essentially transparent to the user.

The DMA Controller has these features:

- · A Total of Four Independently Programmable Channels
- · Concurrent Operation with the CPU (no DMA caused Wait states)
- DMA Bus Arbitration
- · Five Programmable Address modes
- Four Programmable Transfer modes
- · Four Flexible Internal Data Transfer modes
- Byte or Word Support for Data Transfer
- 16-Bit Source and Destination Address Register for each Channel, Dynamically Updated and Reloadable
- 16-Bit Transaction Count Register, Dynamically Updated and Reloadable
- · Upper and Lower Address Limit Registers
- · Counter Half-Full Level Interrupt
- · Software Triggered Transfer
- · Null Write mode for Symmetric Buffer Operations

A simplified block diagram of the DMA Controller is shown if Figure 10-1.

Figure 10-1. DMA Functional Block Diagram



# 10.1 Summary of DMA Operations

The DMA Controller is capable of moving data between addresses according to a number of different parameters. Each of these parameters can be independently configured for any transaction. In addition, any or all of the DMA channels can independently perform a different transaction at the same time. Transactions are classified by these parameters:

- Source and destination (SFRs and data RAM)
- Data size (byte or word)
- Trigger source
- Transfer mode (One-Shot, Repeated or Continuous)
- Addressing modes (Fixed Address or Address Blocks with or without Address Increment/Decrement)

In addition, the DMA Controller provides channel priority arbitration for all channels.

### 10.1.1 Source and Destination

Using the DMA Controller, data may be moved between any two addresses in the Data Space. The SFR space (0000h to 0FFFh), or the data RAM space (5000h to 9000h), can serve as either the source or the destination. Data can be moved between these areas in either direction or between addresses in either area. The four different combinations are shown in 10.1.5. Addressing Modes.

If it is necessary to protect areas of data RAM, the DMA Controller allows the user to set upper and lower address boundaries for operations in the Data Space above the SFR space. The boundaries are set by the DMAH and DMAL Limit registers. If a DMA channel attempts an operation outside of the address boundaries, the transaction is terminated and an interrupt is generated.

### **Direct Memory Access (DMA) Controller**

### 10.1.2 Data Size

The DMA Controller can handle both 8-bit and 16-bit transactions. Size is user-selectable using the SIZE bit (DMACHn[1]). By default, each channel is configured for word-size transactions. When byte-size transactions are chosen, the LSB of the source and/or destination address determines if the data represent the upper or lower byte of the data RAM location.

### 10.1.3 Trigger Source

The DMA Controller can use 82 of the device's interrupt sources to initiate a transaction. The DMA trigger sources occur in reverse order from their natural interrupt priority and are shown in 10.1.5. Addressing Modes.

Since the source and destination addresses for any transaction can be programmed independently of the trigger source, the DMA Controller can use any trigger to perform an operation on any peripheral. This also allows DMA channels to be cascaded to perform more complex transfer operations.

#### 10.1.4 Transfer Mode

The DMA Controller supports four types of data transfers, based on the volume of data to be moved for each trigger.

- One-Shot: A single transaction occurs for each trigger.
- Continuous: A series of back-to-back transactions occur for each trigger; the number of transactions is determined by the DMACNTn transaction counter.
- Repeated One-Shot: A single transaction is performed repeatedly, once per trigger, until the DMA channel is disabled.
- Repeated Continuous: A series of transactions are performed repeatedly, one cycle per trigger, until the DMA channel is disabled.

All transfer modes allow the option to have the source and destination addresses, and counter value, automatically reloaded after the completion of a transaction.

### 10.1.5 Addressing Modes

The DMA Controller also supports transfers between single addresses or address ranges. The four basic options are:

- · Fixed-to-Fixed: Between two constant addresses
- Fixed-to-Block: From a constant source address to a range of destination addresses
- · Block-to-Fixed: From a range of source addresses to a single, constant destination address
- · Block-to-Block: From a range of source addresses to a range of destination addresses

The option to select auto-increment or auto-decrement of source and/or destination addresses is available for Block Addressing modes.

In addition to the four basic modes, the DMA Controller also supports Peripheral Indirect Addressing (PIA) mode, where the source or destination address is generated jointly by the DMA Controller and a PIA-capable peripheral. When enabled, the DMA channel provides a base source and/or destination address, while the peripheral provides a fixed range offset address.

Figure 10-2. Types of DMA Data Transfers

### Peripheral to Memory



### **Memory to Peripheral**



### Peripheral to Peripheral



### **Memory to Memory**



**Note:** Relative sizes of memory areas are not shown to scale.

### 10.1.6 Channel Priority

Each DMA channel functions independently of the others, but also competes with the others for access to the data and DMA buses. When access collisions occur, the DMA Controller arbitrates between the channels using a user-selectable priority scheme. Two schemes are available:

- Round Robin: When two or more channels collide, the lower numbered channel receives priority on the first
  collision. On subsequent collisions, the higher numbered channels each receive priority based on their channel
  number.
- Fixed: When two or more channels collide, the lowest numbered channel always receives
  priority, regardless of past history; however, any channel being actively processed is not available for an
  immediate retrigger. If a higher priority channel is continually requesting service, it will be scheduled for service
  after the next lower priority channel with a pending request.

# 10.2 Typical Setup

To set up a DMA channel for a basic data transfer:

- Enable the DMA Controller (DMAEN = 1) and select an appropriate channel priority scheme by setting or clearing PRSSEL.
- 2. Program DMAH and DMAL with appropriate upper and lower address boundaries for data RAM operations.
- 3. Select the DMA channel to be used and disable its operation (CHEN = 0).
- 4. Program the appropriate source and destination addresses for the transaction into the channel's DMASRCn and DMADSTn registers. For PIA Mode Addressing, use the base address value.
- 5. Program the DMACNTn register for the number of triggers per transfer (One-Shot or Continuous modes) or the number of words (bytes) to be transferred (Repeated modes).
- 6. Set or clear the SIZE bit to select the data size.
- 7. Program the TRMODE[1:0] bits to select the Data Transfer mode.
- 8. Program the SAMODE[1:0] and DAMODE[1:0] bits to select the addressing mode.
- 9. Enable the DMA channel by setting CHEN.
- 10. Enable the trigger source interrupt.

#### 10.2.1 Peripheral Module Disable

The channels of the DMA Controller can be individually powered down using the Peripheral Module Disable (PMD) registers.

### 10.2.2 DMA Registers

The DMA Controller uses a number of registers to control its operation. The number of registers depends on the number of channels implemented for a particular device.

There are always four module-level registers (one control and three buffer/address):

- · DMACON: DMA Engine Control Register
- · DMAH and DMAL: DMA High and Low Address Limit Registers
- · DMABUF: DMA Transfer Data Buffer

Each of the DMA channels implements five registers (two control and three buffer/address):

- · DMACHn: DMA Channel n Control Register
- DMAINTn: DMA Channel n Interrupt Register
- DMASRCn: DMA Data Source Address Pointer for Channel n Register
- DMADSTn: DMA Data Destination Source for Channel n Register
- DMACNTn: DMA Transaction Counter for Channel n Register

For devices, there are a total of 34 registers.

#### **DMA Control Registers** 10.2.3

| Offset     | Name           | Bit Pos.    | 7                               | 6           | 5       | 4        | 3          | 2       | 1      | 0      |
|------------|----------------|-------------|---------------------------------|-------------|---------|----------|------------|---------|--------|--------|
| 0x0ABC     | DMACON         | 15:8        | DMAEN                           |             | DMASIDL |          |            |         |        |        |
| OXO/ IDO   | DIVINOON       | 7:0         |                                 |             |         |          |            |         |        | PRSSEL |
| 0x0ABE     | DMABUF         | 15:8        |                                 |             |         |          | JF[15:8]   |         |        |        |
| OXO/ IDE   |                | 7:0         |                                 |             |         |          | UF[7:0]    |         |        |        |
| 0x0AC0     | DMAL           | 15:8        |                                 |             |         |          | R[15:8]    |         |        |        |
| OXO/ 100   | DIVIDE .       | 7:0         |                                 |             |         |          | PR[7:0]    |         |        |        |
| 0x0AC2     | DMAH           | 15:8        |                                 |             |         |          | R[15:8]    |         |        |        |
| 0,107102   |                | 7:0         |                                 |             |         |          | PR[7:0]    |         |        |        |
| 0x0AC4     | DMACH0         | 15:8        |                                 | SAMODE[1:0] |         | Reserved |            | NULLW   | RELOAD | CHREQ  |
| 0,10,101   |                | 7:0         |                                 | DE[1:0]     | DAMO    | DE[1:0]  |            | DE[1:0] | SIZE   | CHEN   |
| 0x0AC6     | DMAINT0        | 15:8        | DBUFWF                          |             |         |          | CHSEL[6:0] |         |        |        |
| 0,107100   | Divir ant 10   | 7:0         | HIGHIF                          | LOWIF       | DONEIF  | HALFIF   | OVRUNIF    |         |        | HALFEN |
| 0x0AC8     | DMASRCn        | 15:8        |                                 |             |         |          | R[15:8]    |         |        |        |
| 0,107100   | Dim torton     | 7:0         |                                 |             |         |          | PR[7:0]    |         |        |        |
| 0x0ACA     | DMADSTn        | 15:8        |                                 |             |         |          | R[15:8]    |         |        |        |
| 0,10,10,1  |                | 7:0         |                                 |             |         |          | PR[7:0]    |         |        |        |
| 0x0ACC     | DMACNTn        | 15:8        |                                 |             |         |          | [15:8]     |         |        |        |
| DW/CIVIII  |                | 7:0         |                                 |             |         | CNT      | [7:0]      |         |        |        |
| 0x0ACE     | DMACH1         | 15:8        |                                 |             |         | Reserved |            | NULLW   | RELOAD | CHREQ  |
| OXONOL     | DIVINOTTI      | 7:0         | SAMODE[1:0] DAMODE[1:0] TRMODE[ |             |         |          | DE[1:0]    | SIZE    | CHEN   |        |
| 0x0AD0     | DMAINT1        | 15:8        | DBUFWF                          |             |         |          | CHSEL[6:0] |         |        |        |
| UNUADU     | DIVIAIIVI      | 7:0         | HIGHIF                          | LOWIF       | DONEIF  | HALFIF   | OVRUNIF    |         |        | HALFEN |
| 0x0AD2     | DMASRCn        | 15:8        | SADDR[15:8]                     |             |         |          |            |         |        |        |
| OXONDZ     | DW/ (OT COT)   | 7:0<br>15:8 |                                 |             |         |          |            |         |        |        |
| 0x0AD4     | 0x0AD4 DMADSTn |             | DADDR[15:8]                     |             |         |          |            |         |        |        |
| OXO/ ID-   | DWINDOTTI      | 7:0         |                                 |             |         |          | DR[7:0]    |         |        |        |
| 0x0AD6     | DMACNTn        | 15:8        | CNT[15:8]                       |             |         |          |            |         |        |        |
| OXO/ (DO   | DIVIZIONIN     | 7:0         |                                 | CNT[7:0]    |         |          |            |         |        |        |
| 0x0AD8     | DMACH2         | 15:8        |                                 |             |         | Reserved |            | NULLW   | RELOAD | CHREQ  |
| OXO/ (DO   | DIVI/TOTIZ     | 7:0         | SAMO                            | DE[1:0]     | DAMO    | DE[1:0]  |            | DE[1:0] | SIZE   | CHEN   |
| 0x0ADA     | DMAINT2        | 15:8        | DBUFWF                          |             |         |          | CHSEL[6:0] |         |        |        |
| ONO/ IB/ ( | DIVINATE       | 7:0         | HIGHIF                          | LOWIF       | DONEIF  | HALFIF   | OVRUNIF    |         |        | HALFEN |
| 0x0ADC     | DMASRCn        | 15:8        |                                 |             |         | SADD     | R[15:8]    |         |        |        |
| ONO/ IBO   | Dim torton     | 7:0         |                                 |             |         |          | PR[7:0]    |         |        |        |
| 0x0ADE     | DMADSTn        | 15:8        |                                 | DADDR[15:8] |         |          |            |         |        |        |
| 0,10,152   |                | 7:0         |                                 |             |         |          | PR[7:0]    |         |        |        |
| 0x0AE0     | DMACNTn        | 15:8        |                                 |             |         |          | [15:8]     |         |        |        |
| OXO/ 120   |                | 7:0         |                                 |             |         | CNT      | [7:0]      |         |        |        |
| 0x0AE2     | DMACH3         | 15:8        |                                 |             |         | Reserved |            | NULLW   | RELOAD | CHREQ  |
| OXOTILL    |                | 7:0         |                                 | DE[1:0]     | DAMO    | DE[1:0]  |            | DE[1:0] | SIZE   | CHEN   |
| 0x0AE4     | DMAINT3        | 15:8        | DBUFWF                          |             |         |          | CHSEL[6:0] |         |        |        |
| 0.00 ILT   | 5,7,7,41410    | 7:0         | HIGHIF                          | LOWIF       | DONEIF  | HALFIF   | OVRUNIF    |         |        | HALFEN |
| 0x0AE6     | DMASRCn        | 15:8        |                                 |             |         |          | R[15:8]    |         |        |        |
| ONOMEO     | DIVIASKUI      | 7:0         |                                 |             |         |          | PR[7:0]    |         |        |        |
| 0x0AE8     | DMADSTn        | 15:8        |                                 |             |         |          | R[15:8]    |         |        |        |
| UNUMLU     | חוו פטאווט     | 7:0         |                                 |             |         |          | PR[7:0]    |         |        |        |
| 0x0AEA     | DMACNTn        | 15:8        |                                 |             |         |          | [15:8]     |         |        |        |
| UNUNLA     | DIVI/ (OIVIII  | 7:0         |                                 |             |         | CNT      | [7:0]      |         |        |        |

# **Direct Memory Access (DMA) Controller**

# 10.2.3.1 DMA Engine Control Register

Name: DMACON Offset: 0xABC

| Bit             | 15    | 14 | 13      | 12 | 11 | 10 | 9 | 8      |
|-----------------|-------|----|---------|----|----|----|---|--------|
|                 | DMAEN |    | DMASIDL |    |    |    |   |        |
| Access          | R/W   |    | R/W     |    |    |    |   |        |
| Reset           | 0     |    | 0       |    |    |    |   |        |
| Bit             | 7     | 6  | 5       | 4  | 3  | 2  | 1 | 0      |
|                 |       |    |         |    |    |    |   | PRSSEL |
| Access<br>Reset |       |    |         |    |    |    |   | R/W    |
| Reset           |       |    |         |    |    |    |   | 0      |

### Bit 15 - DMAEN DMA Module Enable bit

| Val | lue | Description                                                |
|-----|-----|------------------------------------------------------------|
| 1   |     | Enables module                                             |
| 0   |     | Disables module and terminates all active DMA operation(s) |

### Bit 13 - DMASIDL DMA Stop in Idle bit

| V | /alue | Description                       |
|---|-------|-----------------------------------|
| 1 | •     | DMA continues to run in Idle mode |
| C | )     | DMA is disabled in Idle mode      |

### Bit 0 - PRSSEL Channel Priority Scheme Selection bit

| Value | Description           |
|-------|-----------------------|
| 1     | Round robin scheme    |
| 0     | Fixed priority scheme |

**Direct Memory Access (DMA) Controller** 

# 10.2.3.2 DMA Buffer Register

Name: DMABUF Offset: 0xABE

| Bit    | 15           | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |  |
|--------|--------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|
|        | DMABUF[15:8] |     |     |     |     |     |     |     |  |  |  |
| Access | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | 0            | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |
|        |              |     |     |     |     |     |     |     |  |  |  |
| Bit    | 7            | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |
|        | DMABUF[7:0]  |     |     |     |     |     |     |     |  |  |  |
| Access | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | 0            | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |

Bits 15:0 - DMABUF[15:0] DMA Buffer bits

**Direct Memory Access (DMA) Controller** 

## 10.2.3.3 DMA Low Address Limit Register

Name: DMAL Offset: 0xAC0

| Bit    | 15  | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|---------|-----|-----|-----|
|        |     |     |     | LADDI | R[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |
|        |     |     |     |       |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        |     |     |     | LADD  | R[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |

Bits 15:0 - LADDR[15:0] DMA Low Address Limit bits

**Direct Memory Access (DMA) Controller** 

# 10.2.3.4 DMA High Address Limit Register

Name: DMAH Offset: 0xAC2

| Bit    | 15  | 14  | 13  | 12   | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|------|---------|-----|-----|-----|
|        |     |     |     | HADD | R[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |
|        |     |     |     |      |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4    | 3       | 2   | 1   | 0   |
|        |     |     |     | HADD | R[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |

Bits 15:0 - HADDR[15:0] DMA High Address Limit bits

## 10.2.3.5 DMA Channel n Control Register

Name: DMACHn

Offset: 0xAC4, 0xACE, 0xAD8, 0xAE2

#### Notes:

- 1. Only the original DMACNTn is required to be stored to recover the original DMASRCn and DMADSTn values.
- 2. DMACNTn will always be reloaded in Repeated mode transfers, regardless of the state of the RELOAD bit.
- 3. The number of transfers executed while CHREQ is set depends on the configuration of TRMODE[1:0].

### Legend: r = Reserved bit

| Bit    | 15   | 14      | 13    | 12       | 11   | 10      | 9      | 8     |
|--------|------|---------|-------|----------|------|---------|--------|-------|
|        |      |         |       | Reserved |      | NULLW   | RELOAD | CHREQ |
| Access |      |         |       | r        |      | R/W     | R/W    | R/W   |
| Reset  |      |         |       | 0        |      | 0       | 0      | 0     |
|        |      |         |       |          |      |         |        |       |
| Bit    | 7    | 6       | 5     | 4        | 3    | 2       | 1      | 0     |
|        | SAMO | DE[1:0] | DAMOI | DE[1:0]  | TRMO | DE[1:0] | SIZE   | CHEN  |
| Access | R/W  | R/W     | R/W   | R/W      | R/W  | R/W     | R/W    | R/W   |
| Reset  | 0    | 0       | 0     | 0        | 0    | 0       | 0      | 0     |

#### Bit 12 - Reserved Maintain as '0'

#### Bit 10 - NULLW Null Write Mode bit

| Value | Description                                                      |
|-------|------------------------------------------------------------------|
| 1     | A dummy write is initiated to DMASRCn for every write to DMADSTn |
| 0     | No dummy write is initiated                                      |

#### Bit 9 - RELOAD Address and Count Reload bit(1)

| Value | Description                                                                                     |
|-------|-------------------------------------------------------------------------------------------------|
| 1     | DMASRCn, DMADSTn and DMACNTn registers are reloaded to their previous values upon the start of  |
|       | the next operation                                                                              |
| 0     | DMASRCn, DMADSTn and DMACNTn are not reloaded on the start of the next operation <sup>(2)</sup> |

#### Bit 8 - CHREQ DMA Channel Software Request bit(3)

|       | The Late of the Contract of th |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1     | A DMA request is initiated by software; automatically cleared upon completion of a DMA transfer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0     | No DMA request is pending                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

### Bits 7:6 - SAMODE[1:0] Source Address Mode Selection bits

| Value | Description                                                              |
|-------|--------------------------------------------------------------------------|
| 11    | DMASRCn is used in Peripheral Indirect Addressing and remains unchanged  |
| 10    | DMASRCn is decremented based on the SIZE bit after a transfer completion |
| 01    | DMASRCn is incremented based on the SIZE bit after a transfer completion |
| 00    | DMASRCn remains unchanged after a transfer completion                    |

#### Bits 5:4 - DAMODEI1:01 Destination Address Mode Selection bits

| Dit3 3.4 - | DAMODE[1.0] Destination Address Mode Ocicetion bits                      |
|------------|--------------------------------------------------------------------------|
| Value      | Description                                                              |
| 11         | DMADSTn is used in Peripheral Indirect Addressing and remains unchanged  |
| 10         | DMADSTn is decremented based on the SIZE bit after a transfer completion |
| 01         | DMADSTn is incremented based on the SIZE bit after a transfer completion |
| 00         | DMADSTn remains unchanged after a transfer completion                    |

### Bits 3:2 - TRMODE[1:0] Transfer Mode Selection bits

| Value | Description         |
|-------|---------------------|
| 11    | Repeated Continuous |

**Direct Memory Access (DMA) Controller** 

| Value | Description       |
|-------|-------------------|
| 10    | Continuous        |
| 01    | Repeated One-Shot |
| 00    | One-Shot          |

#### Bit 1 - SIZE Data Size Selection bit

| V | /alue | Description   |
|---|-------|---------------|
| 1 | -     | Byte (8-bit)  |
| C | )     | Word (16-bit) |

## Bit 0 - CHEN DMA Channel Enable bit

| ١ | /alue | Description                           |  |
|---|-------|---------------------------------------|--|
| 1 | -     | The corresponding channel is enabled  |  |
| ( | )     | The corresponding channel is disabled |  |

## 10.2.3.6 DMA Channel n Interrupt Register

Name: DMAINTn

Offset: 0xAC6, 0xAD0, 0xADA, 0xAE4

### Notes:

1. Setting these flags in software does not generate an interrupt.

2. Testing for address limit violations (DMASRCn or DMADSTn is either greater than DMAH or less than DMAL) is NOT done before the actual access.

| Bit    | 15     | 14    | 13     | 12     | 11         | 10  | 9   | 8      |
|--------|--------|-------|--------|--------|------------|-----|-----|--------|
|        | DBUFWF |       |        |        | CHSEL[6:0] |     |     |        |
| Access | R/W    | R/W   | R/W    | R/W    | R/W        | R/W | R/W | R/W    |
| Reset  | 0      | 0     | 0      | 0      | 0          | 0   | 0   | 0      |
|        |        |       |        |        |            |     |     |        |
| Bit    | 7      | 6     | 5      | 4      | 3          | 2   | 1   | 0      |
|        | HIGHIF | LOWIF | DONEIF | HALFIF | OVRUNIF    |     |     | HALFEN |
| Access | R/W    | R/W   | R/W    | R/W    | R/W        |     |     | R/W    |
| Reset  | 0      | 0     | 0      | 0      | 0          |     |     | 0      |

### Bit 15 - DBUFWF DMA Buffered Data Write Flag bit(1)

| Value | Description                                                                                       |
|-------|---------------------------------------------------------------------------------------------------|
| 1     | The content of the DMA buffer has not been written to the location specified in DMADSTn or        |
|       | DMASRCn in Null Write mode                                                                        |
| 0     | The content of the DMA buffer has been written to the location specified in DMADSTn or DMASRCn in |
|       | Null Write mode                                                                                   |

### Bits 14:8 - CHSEL[6:0] DMA Channel Trigger Selection bits (see Table 10-1)

#### Bit 7 - HIGHIF DMA High Address Limit Interrupt Flag bit (1,2)

|       | <u> </u>                                                                                           |
|-------|----------------------------------------------------------------------------------------------------|
| Value | Description                                                                                        |
| 1     | The DMA channel has attempted to access an address higher than DMAH or the upper limit of the data |
|       | RAM space                                                                                          |
| 0     | The DMA channel has not invoked the high address limit interrupt                                   |

## Bit 6 - LOWIF DMA Low Address Limit Interrupt Flag bit (1,2)

|       | 1 0                                                                                                          |
|-------|--------------------------------------------------------------------------------------------------------------|
| Value | Description                                                                                                  |
| 1     | The DMA channel has attempted to access the DMA SFR address lower than DMAL, but above the SFR range (07FFh) |
| 0     | The DMA channel has not invoked the low address limit interrupt                                              |

### Bit 5 - DONEIF DMA Complete Operation Interrupt Flag bit<sup>(1)</sup>

| Value | Description                                           |
|-------|-------------------------------------------------------|
| 1     | The previous DMA session has ended with completion    |
| 0     | The current DMA session has not yet completed         |
|       | <u>If CHEN = 0:</u>                                   |
| 1     | The previous DMA session has ended with completion    |
| 0     | The previous DMA session has ended without completion |

### Bit 4 – HALFIF DMA 50% Watermark Level Interrupt Flag bit<sup>(1)</sup>

| Value | Description                                    |
|-------|------------------------------------------------|
| 1     | DMACNTn has reached the halfway point to 0000h |
| 0     | DMACNTn has not reached the halfway point      |

#### Bit 3 – OVRUNIF DMA Channel Overrun Flag bit(1)

# **Direct Memory Access (DMA) Controller**

| V | alue | Description                                                                                           |
|---|------|-------------------------------------------------------------------------------------------------------|
| 1 |      | The DMA channel is triggered while it is still completing the operation based on the previous trigger |
| 0 |      | The overrun condition has not occurred                                                                |

## Bit 0 - HALFEN Halfway Completion Watermark bit

| Value | e Description                                                                       |
|-------|-------------------------------------------------------------------------------------|
| 1     | Interrupts are invoked when DMACNTn has reached its halfway point and at completion |
| 0     | An interrupt is invoked only at the completion of the transfer                      |

**Direct Memory Access (DMA) Controller** 

## 10.2.3.7 DMA Data Source Address Pointer Channel n Register

Name: DMASRCn

Offset: 0xAC8, 0xAD2, 0xADC, 0xAE6

| Bit    | 15  | 14          | 13  | 12   | 11     | 10  | 9   | 8   |  |  |
|--------|-----|-------------|-----|------|--------|-----|-----|-----|--|--|
|        |     | SADDR[15:8] |     |      |        |     |     |     |  |  |
| Access | R/W | R/W         | R/W | R/W  | R/W    | R/W | R/W | R/W |  |  |
| Reset  | 0   | 0           | 0   | 0    | 0      | 0   | 0   | 0   |  |  |
|        |     |             |     |      |        |     |     |     |  |  |
| Bit    | 7   | 6           | 5   | 4    | 3      | 2   | 1   | 0   |  |  |
|        |     |             |     | SADD | R[7:0] |     |     |     |  |  |
| Access | R/W | R/W         | R/W | R/W  | R/W    | R/W | R/W | R/W |  |  |
| Reset  | 0   | 0           | 0   | 0    | 0      | 0   | 0   | 0   |  |  |

Bits 15:0 - SADDR[15:0] DMA Data Source Address Pointer bits

**Direct Memory Access (DMA) Controller** 

## 10.2.3.8 DMA Data Source Address Pointer Channel n Register

Name: DMADSTn

Offset: 0xACA, 0xAD4, 0xADE, 0xAE8

| Bit    | 15  | 14          | 13  | 12   | 11     | 10  | 9   | 8   |  |  |
|--------|-----|-------------|-----|------|--------|-----|-----|-----|--|--|
|        |     | DADDR[15:8] |     |      |        |     |     |     |  |  |
| Access | R/W | R/W         | R/W | R/W  | R/W    | R/W | R/W | R/W |  |  |
| Reset  | 0   | 0           | 0   | 0    | 0      | 0   | 0   | 0   |  |  |
|        |     |             |     |      |        |     |     |     |  |  |
| Bit    | 7   | 6           | 5   | 4    | 3      | 2   | 1   | 0   |  |  |
|        |     |             |     | DADD | R[7:0] |     |     |     |  |  |
| Access | R/W | R/W         | R/W | R/W  | R/W    | R/W | R/W | R/W |  |  |
| Reset  | 0   | 0           | 0   | 0    | 0      | 0   | 0   | 0   |  |  |

Bits 15:0 - DADDR[15:0] DMA Data Destination Address Pointer bits

## 10.2.3.9 DMA Transaction Counter Channel n Register

Name: **DMACNTn** 

Offset: 0xACC, 0xAD6, 0xAE0, 0xAEA

| Bit    | 15        | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |
|--------|-----------|-----|-----|-----|-----|-----|-----|-----|--|
|        | CNT[15:8] |     |     |     |     |     |     |     |  |
| Access | R/W       | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0         | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |
|        |           |     |     |     |     |     |     |     |  |
| Bit    | 7         | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|        | CNT[7:0]  |     |     |     |     |     |     |     |  |
| Access | R/W       | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0         | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |

Bits 15:0 - CNT[15:0] DMA Transaction Counter bits

#### 10.2.4 **DMA Trigger Sources**

## Table 10-1. DMA Channel Trigger Sources

| CHSEL[6:0] | Trigger (Interrupt)            | CHSEL[6:0] | Trigger (Interrupt)        | CHSEL[6:0] | Trigger (Interrupt)               |
|------------|--------------------------------|------------|----------------------------|------------|-----------------------------------|
| 00h        | INT0 – External<br>Interrupt 0 | 1Ch        | PWM Generator 1            | 39h        | ADC Done AN17                     |
| 01h        | SCCP1 IC/OC                    | 1Dh        | PWM Generator 2            | 3Ah        | ADC Done AN18                     |
| 02h        | SPI1 Receiver                  | 1Eh        | PWM Generator 3            | 3Bh        | ADC Done AN19                     |
| 03h        | SPI1 Transmitter               | 1Fh        | PWM Generator 4            | 3Ch        | ADC Done AN20                     |
| 04h        | UART1 Receiver                 | 20h-23h    | (Reserved, do not use)     | 3Dh        | ADC Done AN21                     |
| 05h        | UART1 Transmitter              | 24h        | PWM Event C                | 3Eh-3Fh    | (Reserved, do not use)            |
| 06h        | ECC Single Bit Error           | 25h        | SENT1 TX/RX                | 40h        | AD1FLTR1 –<br>Oversample Filter 1 |
| 07h        | NVM Write Complete             | 26h        | (Reserved, do not use)     | 41h        | AD1FLTR2 –<br>Oversample Filter 2 |
| 08h        | INT1 – External<br>Interrupt 1 | 27h        | ADC1 Group Convert<br>Done | 42h        | AD1FLTR3 –<br>Oversample Filter 3 |
| 09h        | SI2C1 – I2C1 Client<br>Event   | 28h        | ADC Done AN0               | 43h        | AD1FLTR4 –<br>Oversample Filter 4 |
| 0Ah        | MI2C1 – I2C1 Host<br>Event     | 29h        | ADC Done AN1               | 44h        | CLC1 Positive Edge<br>Interrupt   |
| 0Bh        | INT2 – External<br>Interrupt 2 | 2Ah        | ADC Done AN2               | 45h        | CLC2 Positive Edge<br>Interrupt   |
| 0Ch        | SCCP2 IC/OC                    | 2Bh        | ADC Done AN3               | 46h        | SPI1 – Fault Interrupt            |
| 0Dh        | INT3 – External<br>Interrupt 3 | 2Ch        | ADC Done AN4               | 47h        | SPI2 – Fault Interrupt            |
| 0Eh        | UART2 Receiver                 | 2Dh        | ADC Done AN5               | 48h-56h    | (Reserved, do not use)            |
| 0Fh        | UART2 Transmitter              | 2Eh        | ADC Done AN6               | 57h        | PWM Event D                       |

**Direct Memory Access (DMA) Controller** 

| contin     | ued                        |            |                     |            |                                 |
|------------|----------------------------|------------|---------------------|------------|---------------------------------|
| CHSEL[6:0] | Trigger (Interrupt)        | CHSEL[6:0] | Trigger (Interrupt) | CHSEL[6:0] | Trigger (Interrupt)             |
| 10h        | SPI2 Receiver              | 2Fh        | ADC Done AN7        | 58h        | PWM Event E                     |
| 11h        | SPI2 Transmitter           | 30h        | ADC Done AN8        | 59h        | PWM Event F                     |
| 12h        | SCCP3 IC/OC                | 31h        | ADC Done AN9        | 5Ah-5Fh    | (Reserved, do not use)          |
| 13h-14h    | (Reserved, do not use)     | 32h        | ADC Done AN10       | 60h        | CLC3 Positive Edge<br>Interrupt |
| 15h        | SCCP4 IC/OC                | 33h        | ADC Done AN11       | 61h        | CLC4 Positive Edge<br>Interrupt |
| 16h-17h    | (Reserved, do not use)     | 34h        | ADC Done AN12       | 62h-67h    | (Reserved, do not use)          |
| 18h        | CRC Generator<br>Interrupt | 35h        | ADC Done AN13       | 68h        | UART3 Receiver                  |
| 19h        | PWM Event A                | 36h        | ADC Done AN14       | 69h        | UART3 Transmitter               |
| 1Ah        | (Reserved, do not use)     | 37h        | ADC Done AN15       | 6Ah-7Fh    | (Reserved, do not use)          |
| 1Bh        | PWM Event B                | 38h        | ADC Done AN16       |            |                                 |

# 11. Controller Area Network Flexible Data-Rate (CAN FD) Modules

#### Notes:

- This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended
  to be a comprehensive reference source. To complement the information in this data sheet, refer to "CAN
  Flexible Data-Rate (FD) Protocol Module" (www.microchip.com/DS70005340) in the "dsPIC33/PIC24 Family
  Reference Manual".
- 2. Not all device variants include the CAN FD peripheral. Refer to Table 1 for availability.

### 11.1 Features

The CAN FD modules have the following features:

#### General

- · Nominal (Arbitration) Bit Rate up to 1 Mbps
- Data Bit Rate up to 8 Mbps
- CAN FD Controller modes:
  - Mixed CAN 2.0B and CAN FD mode
  - CAN 2.0B mode
- Conforms to ISO 11898-1:2015

## Message FIFOs

- · Seven FIFOs, Configurable as Transmit or Receive FIFOs
- · One Transmit Queue (TXQ)
- · Transmit Event FIFO (TEF) with 32-Bit Timestamp

### **Message Transmission**

- Message Transmission Prioritization:
  - Based on priority bit field, and/or
  - Message with lowest ID gets transmitted first using the TXQ
- · Programmable Automatic Retransmission Attempts: Unlimited, Three Attempts or Disabled

#### Message Reception

- 16 Flexible Filter and Mask Objects.
- Each Object can be Configured to Filter either:
  - Standard ID + first 18 data bits
  - Extended ID
- 32-Bit Timestamp
- The CAN FD Bit Stream Processor (BSP) Implements the Medium Access Control of the CAN FD Protocol
  Described in ISO 11898-1:2015. It serializes and descrializes the bit stream, encodes and decodes the CAN FD
  frames, manages the medium access, Acknowledges frames, and detects and signals errors.
- The TX Handler Prioritizes the Messages that are Requested for Transmission by the Transmit FIFOs. It uses the RAM interface to fetch the transmit data from RAM and provides them to the BSP for transmission.
- The BSP provides Received Messages to the RX Handler. The RX handler uses acceptance filters to filter out
  messages that shall be stored in the Receive FIFOs. It uses the RAM interface to store received data into RAM.
- Each FIFO can be Configured either as a Transmit or Receive FIFO. The FIFO control keeps track of the FIFO head and tail, and calculates the user address. In a TX FIFO, the user address points to the address in RAM where the data for the next transmit message shall be stored. In an RX FIFO, the user address points to the address in RAM where the data of the next receive message shall be read. The user notifies the FIFO that a message was written to or read from RAM by incrementing the head/tail of the FIFO.
- The Transmit Queue (TXQ) is a Special Transmit FIFO that Transmits the Messages based on the ID of the Messages Stored in the Queue.
- · The Transmit Event FIFO (TEF) Stores the Message IDs of the Transmitted Messages.

# Controller Area Network Flexible Data-Rate (...

- A Free-Running Time Base Counter is used to Timestamp Received Messages. Messages in the TEF can also be timestamped.
- The CAN FD Controller Modules Generate Interrupts when New Messages are Received or when Messages were Transmitted Successfully.

Figure 11-1 shows the CAN FD system block diagram.

Figure 11-1. CAN FD Module Block Diagram



#### 11.2 **CAN Control/Status Registers**

| Offset                              | Name                | Bit Pos.    | 7           | 6                           | 5        | 4          | 3           | 2           | 1          | 0        |  |  |  |
|-------------------------------------|---------------------|-------------|-------------|-----------------------------|----------|------------|-------------|-------------|------------|----------|--|--|--|
|                                     |                     | 15:8        | CON         |                             | SIDL     | BRSDIS     | BUSY        | WFT         | [1:0]      | WAKFIL   |  |  |  |
| 0x05C0                              | C1CONL              | 7:0         | CLKSEL      | PXEDIS                      | ISOCRCEN |            | _           | DNCNT[4:0]  | ,          |          |  |  |  |
|                                     |                     | 15:8        |             | TXBV                        | VS[3:0]  |            | ABAT        |             | REQOP[2:0] |          |  |  |  |
| 0x05C2                              | C1CONH              | 7:0         |             | OPMOD[2:0]                  |          | TXQEN      | STEF        | SERRLOM     | ESIGM      | RTXAT    |  |  |  |
| 0x05C4                              |                     |             |             |                             |          |            |             |             |            |          |  |  |  |
| 0x05C5                              | Reserved            |             |             |                             |          |            |             |             |            |          |  |  |  |
|                                     |                     | 15:8        |             |                             |          |            | TSEG2[6:0]  |             |            |          |  |  |  |
| 0x05C6                              | C1NBTCFGL(1)        | 7:0         |             | SJW[6:0]                    |          |            |             |             |            |          |  |  |  |
|                                     |                     | 15:8        |             | BRP[7:0]                    |          |            |             |             |            |          |  |  |  |
| 0x05C6                              | C1NBTCFGH(1)        | 7:0         |             | TSEG1[7:0]                  |          |            |             |             |            |          |  |  |  |
|                                     |                     | 15:8        |             | TSEG2[3:0]                  |          |            |             |             |            |          |  |  |  |
| 0x05C8                              | C1DBTCFGL(1)        | 7:0         |             | SJW[3:0]                    |          |            |             |             |            |          |  |  |  |
|                                     |                     | 15:8        |             | BRP[7:0]                    |          |            |             |             |            |          |  |  |  |
| 0x05CA                              | C1DBTCFGH(1)        | 7:0         |             |                             |          |            | [1.0]       | TSEG1[4:0]  |            |          |  |  |  |
|                                     |                     | 15:8        |             |                             |          |            | TDCO[6:0]   | 10201[4.0]  |            |          |  |  |  |
| 0x05CC                              | C1TDCL(1)           | 7:0         |             |                             |          |            |             |             |            |          |  |  |  |
|                                     |                     | 15:8        |             |                             |          |            | IDC         | v[J.U]      | EDGFLTEN   | SID11EN  |  |  |  |
| 0x05CE                              | C1TDCH(1)           |             |             |                             |          |            |             |             |            |          |  |  |  |
|                                     |                     | 7:0         |             |                             |          | TDO        | 145.01      |             | TDCMC      | נו:ו ]טר |  |  |  |
| 0x05D0                              | C1TBCL(1,2)         | 15:8        |             |                             |          |            | [15:8]      |             |            |          |  |  |  |
|                                     | , , ,               | 7:0         |             |                             |          |            | [7:0]       |             |            |          |  |  |  |
| 0x05D2                              | C1TBCH(1,2)         | 15:8        |             |                             |          |            | 31:24]      |             |            |          |  |  |  |
|                                     |                     | 7:0         |             |                             |          | TBC[2      | 23:16]      |             |            |          |  |  |  |
| 0x05D4                              | C1TSCONL            | 15:8        |             |                             |          |            |             |             | TBCPF      | RE[9:8]  |  |  |  |
|                                     |                     | 7:0         | TBCPRE[7:0] |                             |          |            |             |             |            |          |  |  |  |
| 0x05D6                              | C1TSCONH            | 15:8        |             |                             |          |            |             |             |            |          |  |  |  |
|                                     | 7:0                 |             |             |                             |          |            |             | TSRES       | TSEOF      | TBCEN    |  |  |  |
| 0x05D8                              | C1VECL              | 15:8        |             |                             |          |            |             | FILHIT[4:0] |            |          |  |  |  |
| ОЛООВО                              | 011202              | 7:0         |             |                             |          |            | ICODE[6:0]  |             |            |          |  |  |  |
| 0x05DA                              | C1VECH              | 15:8        |             |                             |          |            | RXCODE[6:0] |             |            |          |  |  |  |
| OXOODA                              | OTVEOT              | 7:0         |             |                             |          |            | TXCODE[6:0] |             |            |          |  |  |  |
| 0x05DC                              | C1INTL              | 15:8        | IVMIF       | WAKIF                       | CERRIF   | SERRIF     | RXOVIF      | TXATIF      |            |          |  |  |  |
| ОХООВО                              | OTHER               | 7:0         |             |                             |          | TEFIF      | MODIF       | TBCIF       | RXIF       | TXIF     |  |  |  |
| 0x05DE                              | C1INTH              | 15:8        | IVMIE       | WAKIE                       | CERRIE   | SERRIE     | RXOVIE      | TXATIE      |            |          |  |  |  |
| UXUSDE                              | CIINTH              | 7:0         |             |                             |          | TEFIE      | MODIE       | TBCIE       | RXIE       | TXIE     |  |  |  |
| 0,0500                              | C1DVIEL(1)          | 15:8        |             |                             |          | RFIF       | [15:8]      |             |            |          |  |  |  |
| 0x05E0                              | C1RXIFL(1)          | 7:0         |             |                             |          | RFIF[7:1]  |             |             |            |          |  |  |  |
| 00550                               | OADVIEU(A)          | 15:8        |             |                             |          |            | 31:24]      |             |            |          |  |  |  |
| 0x05E2                              | C1RXIFH(1)          | 7:0         |             |                             |          |            | 23:16]      |             |            |          |  |  |  |
| 0.0554                              | 0477/151 (4)        | 15:8        |             |                             |          |            | [15:8]      |             |            |          |  |  |  |
| 0x05E4                              | C1TXIFL(1)          | 7:0         |             |                             |          |            | [7:0]       |             |            |          |  |  |  |
|                                     | 0.4                 | 15:8        |             |                             |          |            | 31:24]      |             |            |          |  |  |  |
| 0x05E6                              | C1TXIFH(1)          | 7:0         |             |                             |          |            | 23:16]      |             |            |          |  |  |  |
|                                     |                     | 15:8        |             |                             |          |            | F[15:8]     |             |            |          |  |  |  |
| 0x05E8 C1RXOVIFL(1) 7:0 RF0VIF[7:1] |                     |             |             |                             |          |            |             |             |            |          |  |  |  |
|                                     |                     | 15:8        |             |                             |          |            | F[31:16]    |             |            |          |  |  |  |
| 0x05EA                              | C1RXOVIFH(1)        | 7:0         |             |                             |          |            |             |             |            |          |  |  |  |
|                                     |                     | 15:8        |             |                             |          | TEATII     | <br>F[15:8] |             |            |          |  |  |  |
| 0x05EC                              | C1TXATIFL(1)        | 7:0         |             |                             |          |            | IF[7:0]     |             |            |          |  |  |  |
|                                     |                     | 15:8        |             |                             |          |            |             |             |            |          |  |  |  |
| 0x05EE                              | OYOSEE C1TXATIEH(1) |             |             | TFATIF[31:24] TFATIF[23:16] |          |            |             |             |            |          |  |  |  |
|                                     |                     | 7:0         |             |                             |          |            |             |             |            |          |  |  |  |
| 0x05F0                              | C1TXREQL            | 15:8        |             |                             |          |            | Q[15:8]     |             |            | T\/D==== |  |  |  |
| 0X05F0                              |                     | 7:0         |             |                             |          | TXREQ[7:1] |             |             |            | TXREQ0   |  |  |  |
|                                     | 0×05E2 C1TYPEOH     |             |             |                             |          | TYREC      | Q[31:24]    |             |            |          |  |  |  |
| 0x05F2                              | C1TXREQH            | 15:8<br>7:0 |             |                             |          |            | Q[23:16]    |             |            |          |  |  |  |

**Datasheet** 

# Controller Area Network Flexible Data-Rate (...

| cont       | inued             |             |               |               |          |                 |          |                      |                   |                  |  |
|------------|-------------------|-------------|---------------|---------------|----------|-----------------|----------|----------------------|-------------------|------------------|--|
| Offset     | Name              | Bit Pos.    | 7             | 6             | 5        | 4               | 3        | 2                    | 1                 | 0                |  |
| 0x05F4     | C1TRECL           | 15:8<br>7:0 |               | '             | <u>'</u> | TERRO<br>RERRO  |          |                      | '                 |                  |  |
|            |                   | 15:8        |               |               |          | TALITAGE        | 141[1.0] |                      |                   |                  |  |
| 0x05F6     | C1TRECH           | 7:0         |               |               | TXBO     | TXBP            | RXBP     | TXWARN               | RXWARN            | EWARN            |  |
| 0x05F8     | C1BDIAG0L         | 15:8        |               |               |          | NTERRO          | CNT[7:0] |                      |                   |                  |  |
| 0,0001 0   | CIBBIAGUL         | 7:0         |               | NRERRCNT[7:0] |          |                 |          |                      |                   |                  |  |
| 0x05FA     | C1BDIAG0H         | 15:8        |               |               |          | DTERRO          |          |                      |                   |                  |  |
|            |                   | 7:0         |               |               |          | DRERR           |          |                      |                   |                  |  |
| 0x05FC     | C1BDIAG1L         | 15:8<br>7:0 |               |               |          | EFMSG0<br>EFMSG |          |                      |                   |                  |  |
|            |                   | 15:8        | DLCMM         | ESI           | DCRCERR  |                 | DFORMERR |                      | DBIT1ERR          | DBIT0ERR         |  |
| 0x05FE     | C1BDIAG1H         | 7:0         | TXBOERR       | 201           | NCRCERR  | NSTUFERR        | NFORMERR | NACKERR              | NBIT1ERR          | NBIT0ERR         |  |
|            |                   | 15:8        |               |               |          |                 |          | FRESET               |                   | UINC             |  |
| 0x0600     | C1TEFCONL         | 7:0         |               |               | TEFTSEN  |                 | TEFOVIE  | TEFFIE               | TEFHIE            | TEFNEIE          |  |
| 0x0602     | C1TEFCONH         | 15:8        |               |               |          |                 |          | FSIZE[4:0]           |                   |                  |  |
| 0x0002     | CTTEFCONH         | 7:0         |               |               |          |                 |          |                      |                   |                  |  |
| 0x0604     | C1TEFSTA          | 15:8        |               |               |          |                 |          |                      |                   |                  |  |
|            |                   | 7:0         |               |               |          |                 | TEFOVIF  | TEFFIF               | TEFHIF            | TEFNEIF          |  |
| 0x0606     | Reserved          |             |               |               |          |                 |          |                      |                   |                  |  |
| <br>0x0607 | Reserved          |             |               |               |          |                 |          |                      |                   |                  |  |
|            |                   | 15:8        |               |               |          | TEFU            | A[15:8]  |                      |                   |                  |  |
| 0x0608     | C1TEFUAL(1)       | 7:0         |               |               |          | TEFU            |          |                      |                   |                  |  |
| 0000 4     | OATEFUALI(A)      | 15:8        |               |               |          | TEFUA           |          |                      |                   |                  |  |
| 0x060A     | C1TEFUAH(1)       | 7:0         |               |               |          | TEFUA           | [23:16]  |                      |                   |                  |  |
| 0x060C     | C1FIFOBAL         | 15:8        |               | FIFOBA[15:8]  |          |                 |          |                      |                   |                  |  |
| 000000     | CITILODAL         | 7:0         |               |               |          | FIFOE           |          |                      |                   |                  |  |
| 0x060E     | C1FIFOBAH         | 15:8        |               |               |          | FIFOBA          |          |                      |                   |                  |  |
|            | 0 11 11 0 21 11 1 | 7:0         | FIFOBA[23:16] |               |          |                 |          |                      |                   |                  |  |
| 0x0610     | C1TXQCONL         | 15:8        |               |               |          |                 |          | FRESET               | TXREQ             | UINC             |  |
|            |                   | 7:0         | TXEN          | DI 017F(0.01  |          | TXATIE          |          | TXQEIE<br>FSIZE[4:0] |                   | TXQNIE           |  |
| 0x0612     | C1TXQCONH         | 15:8<br>7:0 |               | PLSIZE[2:0]   | T[1:0]   |                 |          | TXPRI[4:0]           |                   |                  |  |
|            |                   | 15:8        |               | IAA           | 1[1.0]   |                 |          | TXQCI[4:0]           |                   |                  |  |
| 0x0614     | C1TXQSTA          | 7:0         | TXABT         | TXLARB        | TXERR    | TXATIF          |          | TXQEIF               |                   | TXQNIF           |  |
| 0x0616     |                   |             |               |               |          |                 |          |                      |                   |                  |  |
|            | Reserved          |             |               |               |          |                 |          |                      |                   |                  |  |
| 0x0617     |                   |             |               |               |          |                 |          |                      |                   |                  |  |
| 0x0618     | C1TXQUAL(1)       | 15:8        |               |               |          | TXQU            |          |                      |                   |                  |  |
|            |                   | 7:0         |               |               |          | TXQU            |          |                      |                   |                  |  |
| 0x061A     | C1TXQUAH(1)       | 15:8        |               |               |          | TXQUA           |          |                      |                   |                  |  |
|            |                   | 7:0         |               |               |          | TXQUA           | ([23:16] | EDECET               | TYPEO             | LUNG             |  |
| 0x061C     | C1FIFOCON1L       | 15:8<br>7:0 | TXEN          | RTREN         | RXTSEN   | TXATIE          | RXOVIE   | FRESET<br>TFERFFIE   | TXREQ<br>TFHRFHIE | UINC<br>TFNRFNIE |  |
|            |                   | 15:8        | IAEN          | PLSIZE[2:0]   | KATSEN   | IAAIIE          | KAOVIE   | FSIZE[4:0]           | IFHKFHIE          | IFINKFINIE       |  |
| 0x061E     | C1FIFOCON1H       | 7:0         |               |               | T[1:0]   |                 |          | TXPRI[4:0]           |                   |                  |  |
|            |                   | 15:8        |               | 170           |          |                 |          | FIFOCI[4:0]          |                   |                  |  |
| 0x0620     | C1FIFOSTA1        | 7:0         | TXABT         | TXLARB        | TXERR    | TXATIF          | RXOVIF   | TFERFFIF             | TFHRFHIF          | TFNRFNIF         |  |
| 0x0622<br> | Reserved          |             |               |               |          |                 |          |                      |                   |                  |  |
| 0x0623     | 3001700           |             |               |               |          |                 |          |                      |                   |                  |  |
|            | 0451501141170     | 15:8        |               |               |          | FIFOU           | A[15:8]  |                      |                   |                  |  |
| 0x0624     | C1FIFOUA1L(1)     | 7:0         |               |               |          | FIFOL           | · ·      |                      |                   |                  |  |
| 0,0000     | C1EIEOLIA4LI/4)   | 15:8        |               |               |          | FIFOU           | \[31:24] |                      |                   |                  |  |
| 0x0626     | C1FIFOUA1H(1)     | 7:0         |               |               |          | FIFOU           |          |                      |                   |                  |  |
| 0x0628     | C1FIFOCON2L       | 15:8        |               |               |          |                 |          | FRESET               | TXREQ             | UINC             |  |
| UAUU20     | O II IFOCONZL     | 7:0         | TXEN          | RTREN         | RXTSEN   | TXATIE          | RXOVIE   | TFERFFIE             | TFHRFHIE          | TFNRFNIE         |  |
| 0x062A     | C1FIFOCON2H       | 15:8        |               | PLSIZE[2:0]   |          |                 |          | FSIZE[4:0]           |                   |                  |  |
| J          | 5 555HZIT         | 7:0         |               | TXA           | T[1:0]   |                 |          | TXPRI[4:0]           |                   |                  |  |

# Controller Area Network Flexible Data-Rate (...

| cont       | inued           |             |       |                                             |             |          |                      |                    |                                        |                  |
|------------|-----------------|-------------|-------|---------------------------------------------|-------------|----------|----------------------|--------------------|----------------------------------------|------------------|
| Offset     | Name            | Bit Pos.    | 7     | 6                                           | 5           | 4        | 3                    | 2                  | 1                                      | 0                |
| 0x062C     | C1FIFOSTA2      | 15:8        |       |                                             |             |          |                      | FIFOCI[4:0]        |                                        |                  |
|            | 01111 001712    | 7:0         | TXABT | TXLARB                                      | TXERR       | TXATIF   | RXOVIF               | TFERFFIF           | TFHRFHIF                               | TFNRFNIF         |
| 0x062E     | Reserved        |             |       |                                             |             |          |                      |                    |                                        |                  |
| <br>0x062F | Neserved        |             |       |                                             |             |          |                      |                    |                                        |                  |
|            | 04515011401 (4) | 15:8        |       |                                             |             | FIFOU    | A[15:8]              |                    |                                        |                  |
| 0x0630     | C1FIFOUA2L(1)   | 7:0         |       |                                             |             | FIFOL    | JA[7:0]              |                    |                                        |                  |
| 0x0632     | C1FIFOUA2H(1)   | 15:8        |       |                                             |             |          | A[31:24]             |                    |                                        |                  |
|            | ,               | 7:0         |       |                                             |             | FIFOU    | A[23:16]             | FDECET             | TVDEO                                  | LUNO             |
| 0x0634     | C1FIFOCON3L     | 15:8<br>7:0 | TXEN  | RTREN                                       | RXTSEN      | TXATIE   | RXOVIE               | FRESET<br>TFERFFIE | TXREQ<br>TFHRFHIE                      | UINC<br>TFNRFNIE |
|            |                 | 15:8        | IXLI  | PLSIZE[2:0]                                 | TOTTOLIV    | 170 (112 | TOTOVIL              | FSIZE[4:0]         | 11111111111111111111111111111111111111 | III IVI IVIL     |
| 0x0636     | C1FIFOCON3H     | 7:0         |       |                                             | T[1:0]      |          |                      | TXPRI[4:0]         |                                        |                  |
| 0,0630     | CAFIFORTAS      | 15:8        |       |                                             |             |          |                      | FIFOCI[4:0]        |                                        |                  |
| 0x0638     | C1FIFOSTA3      | 7:0         | TXABT | TXLARB                                      | TXERR       | TXATIF   | RXOVIF               | TFERFFIF           | TFHRFHIF                               | TFNRFNIF         |
| 0x063A     |                 |             |       |                                             |             |          |                      |                    |                                        |                  |
| <br>0x063B | Reserved        |             |       |                                             |             |          |                      |                    |                                        |                  |
| 0x063C     | C1FIFOUA3L(1)   | 15:8        |       |                                             |             |          | A[15:8]              |                    |                                        |                  |
| 0.0000     | OTH TOOASE(T)   | 7:0         |       |                                             |             |          | JA[7:0]              |                    |                                        |                  |
| 0x063E     | C1FIFOUA3H(1)   | 15:8        |       |                                             |             |          | A[31:24]             |                    |                                        |                  |
|            | ,               | 7:0         |       |                                             |             | FIFOU    | A[23:16]             | EDECET             | TVDEO                                  | LUNG             |
| 0x0640     | C1FIFOCON4L     | 15:8<br>7:0 | TXEN  | RTREN                                       | RXTSEN      | TXATIE   | RXOVIE               | FRESET<br>TFERFFIE | TXREQ<br>TFHRFHIE                      | UINC             |
|            |                 | 15:8        | IAEN  |                                             | RAISEN      | IAAIIE   | RAUVIE               |                    | IFRE                                   | IFINKTINIE       |
| 0x0642     | C1FIFOCON4H     | 7:0         |       | PLSIZE[2:0] FSIZE[4:0] TXAT[1:0] TXPRI[4:0] |             |          |                      |                    |                                        |                  |
|            |                 | 15:8        |       | 1701                                        | . [ ]       |          |                      | FIFOCI[4:0]        |                                        |                  |
| 0x0644     | C1FIFOSTA4      | 7:0         | TXABT | TXLARB                                      | TXERR       | TXATIF   | RXOVIF               | TFERFFIF           | TFHRFHIF                               | TFNRFNIF         |
| 0x0646<br> | Reserved        |             |       |                                             |             |          |                      |                    |                                        |                  |
| 0x0647     |                 |             |       |                                             |             |          |                      |                    |                                        |                  |
| 0x0648     | C1FIFOUA4L(1)   | 15:8        |       |                                             |             |          | A[15:8]              |                    |                                        |                  |
|            | , ,             | 7:0         |       |                                             |             |          | JA[7:0]              |                    |                                        |                  |
| 0x064A     | C1FIFOUA4H(1)   | 15:8<br>7:0 |       |                                             |             |          | A[31:24]<br>A[23:16] |                    |                                        |                  |
|            |                 | 15:8        |       |                                             |             | 111 00/  | ٦ <u>ر</u> 23.10j    | FRESET             | TXREQ                                  | UINC             |
| 0x064C     | C1FIFOCON5L     | 7:0         | TXEN  | RTREN                                       | RXTSEN      | TXATIE   | RXOVIE               | TFERFFIE           | TFHRFHIE                               | TFNRFNIE         |
|            | 0.151500011511  | 15:8        |       | PLSIZE[2:0]                                 | I           |          | _                    | FSIZE[4:0]         |                                        |                  |
| 0x064E     | C1FIFOCON5H     | 7:0         |       |                                             | T[1:0]      |          |                      | TXPRI[4:0]         |                                        |                  |
| 0x0650     | C1FIFOSTA5      | 15:8        |       |                                             |             |          |                      | FIFOCI[4:0]        |                                        |                  |
|            | 5.1.11 OOTAU    | 7:0         | TXABT | TXLARB                                      | TXERR       | TXATIF   | RXOVIF               | TFERFFIF           | TFHRFHIF                               | TFNRFNIF         |
| 0x0652     | Deven !         |             |       |                                             |             |          |                      |                    |                                        |                  |
| <br>0x0653 | Reserved        |             |       |                                             |             |          |                      |                    |                                        |                  |
|            |                 | 15:8        |       |                                             |             | FIFOLI   | A[15:8]              |                    |                                        |                  |
| 0x0654     | C1FIFOUA5L(1)   | 7:0         |       |                                             |             |          | JA[7:0]              |                    |                                        |                  |
| 0,0050     | C4FIFOUATU(4)   | 15:8        |       |                                             |             |          | A[31:24]             |                    |                                        |                  |
| 0x0656     | C1FIFOUA5H(1)   | 7:0         |       |                                             |             | FIFOU    | A[23:16]             |                    |                                        |                  |
| 0x0658     | C1FIFOCON6L     | 15:8        |       |                                             |             |          |                      | FRESET             | TXREQ                                  | UINC             |
| 0.0000     | OTH TOOONOL     | 7:0         | TXEN  | RTREN                                       | RXTSEN      | TXATIE   | RXOVIE               | TFERFFIE           | TFHRFHIE                               | TFNRFNIE         |
| 0x065A     | C1FIFOCON6 H    | 15:8        |       | PLSIZE[2:0]                                 | <b>-</b>    |          |                      | FSIZE[4:0]         |                                        |                  |
|            |                 | 7:0         |       | TXA                                         | Γ[1:0]<br>· |          |                      | TXPRI[4:0]         |                                        |                  |
| 0x065C     | C1FIFOSTA6      | 15:8<br>7:0 | TXABT | TXLARB                                      | TXERR       | TXATIF   | RXOVIF               | FIFOCI[4:0]        | TFHRFHIF                               | TFNRFNIF         |
| 0x065E     |                 | 7.0         | IVVDI | IALARD                                      | IALIK       | IAAIIF   | IVOVIE               | II LIXEFIF         | II (IIN'TIII                           | TT INITITIVIE    |
|            | Reserved        |             |       |                                             |             |          |                      |                    |                                        |                  |
| 0x065F     |                 |             |       |                                             |             |          |                      |                    |                                        |                  |
| 0x0660     | C1FIFOUA6 L(1)  | 15:8        |       |                                             |             |          | A[15:8]              |                    |                                        |                  |
|            |                 | 7:0         |       | FIFOUA[7:0]                                 |             |          |                      |                    |                                        |                  |

# Controller Area Network Flexible Data-Rate (...

|            | inued            |             |                                    |             |           |        |          |             |            |          |
|------------|------------------|-------------|------------------------------------|-------------|-----------|--------|----------|-------------|------------|----------|
| Offset     | Name             | Bit Pos.    | 7                                  | 6           | 5         | 4      | 3        | 2           | 1          | 0        |
| 0x0662     | C1FIFOUA6H(1)    | 15:8        |                                    | <u>'</u>    |           | FIFOU  | A[31:24] |             |            |          |
| 0.0002     | OTT II OUAUTI(1) | 7:0         |                                    |             |           | FIFOU  | A[23:16] |             |            |          |
| 0x0664     | C1FIFOCON7L      | 15:8        |                                    |             |           |        |          | FRESET      | TXREQ      | UINC     |
|            | 0.1.1.00011.12   | 7:0         | TXEN                               | RTREN       | RXTSEN    | TXATIE | RXOVIE   | TFERFFIE    | TFHRFHIE   | TFNRFNIE |
| 0x0666     | C1FIFOCON7H      | 15:8        |                                    | PLSIZE[2:0] |           |        |          | FSIZE[4:0]  |            |          |
|            |                  | 7:0         |                                    | TXA         | T[1:0]    |        |          | TXPRI[4:0]  |            |          |
| 0x0668     | C1FIFOSTA7       | 15:8        | TVADT                              | TVI ADD     | TVEDD     | TVATIE | DV0)//F  | FIFOCI[4:0] | TELIDELIIE | TENDENII |
| 0,000      |                  | 7:0         | TXABT                              | TXLARB      | TXERR     | TXATIF | RXOVIF   | TFERFFIF    | TFHRFHIF   | TFNRFNIF |
| 0x066A     | Reserved         |             |                                    |             |           |        |          |             |            |          |
| <br>0x066B | rteserveu        |             |                                    |             |           |        |          |             |            |          |
|            |                  | 15:8        |                                    |             |           | FIFOU  | A[15:8]  |             |            |          |
| 0x066C     | C1FIFOUA7L(1)    | 7:0         |                                    |             |           |        | JA[7:0]  |             |            |          |
|            |                  | 15:8        |                                    |             |           |        | A[31:24] |             |            |          |
| 0x066E     | C1FIFOUA7H(1)    | 7:0         |                                    |             |           |        | A[23:16] |             |            |          |
| 0.0070     | 045150001101     | 15:8        |                                    |             |           |        |          | FRESET      | TXREQ      | UINC     |
| 0x0670     | C1FIFOCON8L      | 7:0         | TXEN                               | RTREN       | RXTSEN    | TXATIE | RXOVIE   | TFERFFIE    | TFHRFHIE   | TFNRFNII |
| 0x0672     | C1FIFOCON8H      | 15:8        |                                    | PLSIZE[2:0] |           |        |          | FSIZE[4:0]  |            |          |
| UAUU12     | CTI IFOCONOR     | 7:0         |                                    | TXA         | T[1:0]    |        |          | TXPRI[4:0]  |            |          |
| 0x0674     | C1FIFOSTA8       | 15:8        |                                    |             |           |        |          | FIFOCI[4:0] |            |          |
| 0.0074     | CITII OOTAO      | 7:0         | TXABT                              | TXLARB      | TXERR     | TXATIF | RXOVIF   | TFERFFIF    | TFHRFHIF   | TFNRFNII |
| 0x0676     |                  |             |                                    |             |           |        |          |             |            |          |
|            | Reserved         |             |                                    |             |           |        |          |             |            |          |
| 0x0677     |                  |             |                                    |             |           |        |          |             |            |          |
| 0x0678     | C1FIFOUA8L(1)    | 15:8        |                                    |             |           |        | A[15:8]  |             |            |          |
|            | , ,              | 7:0         | FIFOUA[7:0]                        |             |           |        |          |             |            |          |
| 0x067A     | C1FIFOUA8H(1)    | 15:8        | FIFOUA[31:24]                      |             |           |        |          |             |            |          |
|            |                  | 7:0         | FLTENb FbBP[4:0]                   |             |           |        |          |             |            |          |
| 0x067C     | C1FLTCON0L       | 15:8<br>7:0 | FLTEND FDBP[4:0]  FLTENA FaBP[4:0] |             |           |        |          |             |            |          |
|            |                  | 15:8        | FLTENd                             |             |           |        |          | FdBP[4:0]   |            |          |
| 0x067E     | C1FLTCON0H       | 7:0         | FLTENC                             |             |           |        |          | FcBP[4:0]   |            |          |
|            |                  | 15:8        | FLTENb                             |             |           |        |          | FbBP[4:0]   |            |          |
| 0x0680     | C1FLTCON1L       | 7:0         | FLTENa                             |             |           |        |          | FaBP[4:0]   |            |          |
|            |                  | 15:8        | FLTENd                             |             |           |        |          | FdBP[4:0]   |            |          |
| 0x0682     | C1FLTCON1H       | 7:0         | FLTENc                             |             |           |        |          | FcBP[4:0]   |            |          |
| 0.0004     | O4ELTOONOL       | 15:8        | FLTENb                             |             |           |        |          | FbBP[4:0]   |            |          |
| 0x0684     | C1FLTCON2L       | 7:0         | FLTENa                             |             |           |        |          | FaBP[4:0]   |            |          |
| 0,0606     | C1ELTCON2L       | 15:8        | FLTENd                             |             |           |        |          | FdBP[4:0]   |            |          |
| 0x0686     | C1FLTCON2H       | 7:0         | FLTENc                             |             |           |        |          | FcBP[4:0]   |            |          |
| 0x0688     | C1FLTCON3L       | 15:8        | FLTENb                             |             |           |        |          | FbBP[4:0]   |            |          |
| 00000      | O II LI CONSL    | 7:0         | FLTENa                             |             |           |        |          | FaBP[4:0]   |            |          |
| 0x068A     | C1FLTCON3H       | 15:8        | FLTENd                             |             |           |        |          | FdBP[4:0]   |            |          |
| 57,000A    | O II ET CONOTT   | 7:0         | FLTENc                             |             |           |        |          | FcBP[4:0]   |            |          |
| 0x068C     | C1FLTOBJ0L       | 15:8        |                                    |             | EID[4:0]  |        |          |             | SID[10:8]  |          |
|            |                  | 7:0         |                                    |             |           | SID    | [7:0]    |             |            |          |
| 0x068E     | C1FLTOBJ0H       | 15:8        |                                    | EXIDE       | SID11     |        | 10.51    | EID[17:13]  |            |          |
|            |                  | 7:0         |                                    |             | MEIDIA OZ | EID[   | 12:5]    |             | MOIDIAG    |          |
| 0x0690     | C1MASK0L         | 15:8        |                                    |             | MEID[4:0] | NACUE  | 217 01   |             | MSID[10:8] |          |
|            |                  | 7:0<br>15:8 |                                    | MIDE        | MOID44    | MSIL   | D[7:0]   | MEIDIAZAGI  |            |          |
| 0x0692     | C1MASK1H         | 7:0         |                                    | MIDE        | MSID11    | MEID   | 0[12:5]  | MEID[17:13] |            |          |
|            |                  | 15:8        |                                    |             | EID[4:0]  | IVICIL | ر ۱۷.۷]  |             | SID[10:8]  |          |
| 0x0694     | C1FLTOBJ1L       | 7:0         |                                    |             |           |        |          |             |            |          |
|            |                  | 15:8        | • •                                |             |           |        |          |             |            |          |
| 0x0696     | C1FLTOBJ1H       | 7:0         |                                    | LAIDL       | 31011     | FIDI   | 12:5]    | [11.10]     |            |          |
|            |                  | 15:8        |                                    |             | MEID[4:0] | ביטן   | ~ ]      |             | MSID[10:8] |          |
| 0x0698     | C1MASK1L         |             |                                    |             |           |        |          |             |            |          |

**Datasheet** 

# Controller Area Network Flexible Data-Rate (...

| conti   | nued           |             |       |          |           |          |              |              |               |
|---------|----------------|-------------|-------|----------|-----------|----------|--------------|--------------|---------------|
| Offset  | Name           | Bit Pos.    | 7 6   |          | 5         | 4        | 3            | 2            | 1 0           |
| 0x069A  | C1MASK2H       | 15:8        | MIC   | E        | MSID11    |          |              | MEID[17:13]  |               |
| 0,000,1 | OTWACTET       | 7:0         |       |          |           | MEID[    | 12:5]        |              |               |
| 0x069C  | C1FLTOBJ2L     | 15:8        |       |          | EID[4:0]  |          |              |              | SID[10:8]     |
|         |                | 7:0         |       |          |           | SID[7    | [0]          |              |               |
| 0x069E  | C1FLTOBJ2H     | 15:8        | EXI   | DE       | SID11     |          |              | EID[17:13]   |               |
|         |                | 7:0         |       |          |           | EID[1:   | 2:5]         |              |               |
| 0x06A0  | C1MASK2L       | 15:8        |       |          | MEID[4:0] | MOID     | 7.01         |              | MSID[10:8]    |
|         |                | 7:0         | MIE   | _        | MOID44    | MSID[    | 7:0]         | MEID147 401  |               |
| 0x06A2  | C1MASK3H       | 15:8        | MIC   | )E       | MSID11    | MEIDE    | 10.51        | MEID[17:13]  |               |
|         |                | 7:0<br>15:8 |       |          | EID[4:0]  | MEID[    | 12.5]        |              | SID[10:8]     |
| 0x06A4  | C1FLTOBJ3L     | 7:0         |       |          | EID[4:0]  | SID[7    | ·n1          |              | 310[10.0]     |
|         |                | 15:8        | EXII  | )E       | SID11     | וןטוט    | .0]          | EID[17:13]   |               |
| 0x06A6  | C1FLTOBJ3H     | 7:0         | EXIL  | <i></i>  | SIDTI     | EID[1    | 2.51         | EID[17.13]   |               |
|         |                | 15:8        |       |          | WEID[4:0] | EID[1    | <b>-</b> .∪] |              | MSID[10:8]    |
| 0x06A8  | C1MASK3L       | 7:0         |       |          | MEID[4:0] | MSID[    | 7.∩1         | 1            | וייסוד וייסון |
|         |                | 15:8        | MIC   | )F       | MSID11    | ועוטועו  | , .0]        | MEID[17:13]  |               |
| 0x06AA  | C1MASK4H       | 7:0         | IVIIL | <u>-</u> | IVIGIDIT  | MEID[    | 12:51        | WILID[17.13] |               |
|         |                | 15:8        |       |          | EID[4:0]  | ואורוח[  | . 2.0]       |              | SID[10:8]     |
| 0x06AC  | C1FLTOBJ4L     | 7:0         |       |          | LID[4.0]  | SID[7    | ··01         |              | SID[10.0]     |
|         |                | 15:8        | EXII  | )F       | SID11     | וןטוט    | .~]          | EID[17:13]   |               |
| 0x06AE  | C1FLTOBJ4H     | 7:0         | LAIL  |          | SIDII     | EID[1:   | 2:51         | LID[17.10]   |               |
|         |                | 15:8        |       |          | MEID[4:0] | בוטניי   | 2.0]         |              | MSID[10:8]    |
| 0x06B0  | c06B0 C1MASK4L | 7:0         |       |          | WEID[4.0] | MSID[    | 7·01         |              | WOID[10.0]    |
|         |                | 15:8        | MIC   | )F       | MSID11    | MOID     | 7.0]         | MEID[17:13]  |               |
| 0x06B2  | C1MASK5H       | 7:0         | IVII  | ,        | WOIDTT    | MEID[    | 12.51        | WEID[17.10]  |               |
|         |                | 15:8        |       |          | EID[4:0]  | IVILIDE  | 12.0]        |              | SID[10:8]     |
| 0x06B4  | C1FLTOBJ5L     | 7:0         |       |          | LID[4.0]  | SID[7    | ·n1          |              | OID[10.0]     |
|         |                | 15:8        | EXII  | )F       | SID11     | וןטוט    | .0]          | EID[17:13]   |               |
| 0x06B6  | C1FLTOBJ5H     | 7:0         | LXII  |          | GIBTT     | EID[1:   | 2.51         | LID[17.10]   |               |
|         |                | 15:8        |       |          | MEID[4:0] | בוטנוי   | ]            |              | MSID[10:8]    |
| 0x06B8  | C1MASK5L       | 7:0         |       |          | WEID[4.0] | MSID[    | 7·01         |              | WOID[10.0]    |
|         |                | 15:8        | MIC   | )F       | MSID11    | WOID     | 7.0]         | MEID[17:13]  |               |
| 0x06BA  | C1MASK6H       | 7:0         | IVII  | ,        | WOIDTT    | MEID[    | 12.51        | WEID[17.10]  |               |
|         |                | 15:8        |       |          | EID[4:0]  | WEIDL    | 12.0]        |              | SID[10:8]     |
| 0x06BC  | C1FLTOBJ6L     | 7:0         |       |          | 2.0[1.0]  | SID[7    | ·01          |              | CID[10.0]     |
|         |                | 15:8        | EXII  | )F       | SID11     | المان    | .0]          | EID[17:13]   |               |
| 0x06BE  | C1FLTOBJ6H     | 7:0         | LAN   |          | GIB 11    | EID[1:   | 2:51         | LID[17:10]   |               |
|         |                | 15:8        |       |          | MEID[4:0] |          | ~1           |              | MSID[10:8]    |
| 0x06C0  | C1MASK6L       | 7:0         |       |          |           | MSID[    | 7:01         |              |               |
|         |                | 15:8        | MIC   | Σ        | MSID11    | اطاحانه. | ,            | MEID[17:13]  |               |
| 0x06C2  | C1MASK7H       | 7:0         | .7112 |          |           | MEID[    | 12:5]        |              |               |
|         |                | 15:8        |       |          | EID[4:0]  |          |              |              | SID[10:8]     |
| 0x06C4  | C1FLTOBJ7L     | 7:0         |       |          | 1         | SID[7    | ː:0]         | 1            | i -1          |
|         |                | 15:8        | EXI   | DE       | SID11     | = := 1.  |              | EID[17:13]   |               |
| 0x06C6  | C1FLTOBJ7H     | 7:0         |       |          |           | EID[1:   | 2:5]         |              |               |
|         | 0.11.1.5.1.5.  | 15:8        |       |          | MEID[4:0] |          | -            |              | MSID[10:8]    |
| 0x06C8  | C1MASK7L       | 7:0         |       |          |           | MSID[    | 7:0]         | 1            | · ·           |
| 2 200   | 04114014014    | 15:8        | MIC   | Ε        | MSID11    |          |              | MEID[17:13]  |               |
| 0x06CA  | C1MASK8H       | 7:0         |       |          |           | MEID[    | 12:5]        |              |               |
|         | 0451705101     | 15:8        |       |          | EID[4:0]  | <u> </u> | -            |              | SID[10:8]     |
| 0x06CC  | C1FLTOBJ8L     | 7:0         |       |          |           | SID[7    | ː0]          |              |               |
|         | 0.451.555.555  | 15:8        | EXI   | DE       | SID11     |          | -            | EID[17:13]   |               |
| 0x06CE  | C1FLTOBJ8H     | 7:0         |       |          | 1         | EID[1:   | 2:5]         |              |               |
| 2 200 - | 041440775      | 15:8        |       |          | MEID[4:0] |          | -            |              | MSID[10:8]    |
| 0x06D0  | C1MASK8L       | 7:0         |       |          |           | MSID[    | 7:0]         | 1            | · ·           |
|         | 0.444.5        | 15:8        | MIC   | Ε        | MSID11    |          | -            | MEID[17:13]  |               |
| 0x06D2  | C1MASK9H       | 7:0         |       |          |           | MEID[    |              |              |               |

# Controller Area Network Flexible Data-Rate (...

| conti             | inued              |             |           |            |             |             |
|-------------------|--------------------|-------------|-----------|------------|-------------|-------------|
| Offset            | Name               | Bit Pos.    | 7 6       | 5          | 4 3         | 2 1 0       |
| 0x06D4            | C1FLTOBJ9L         | 15:8        |           | EID[4:0]   |             | SID[10:8]   |
| 0,00004           | OTI ETOBOSE        | 7:0         |           |            | SID[7:0]    |             |
| 0x06D6            | C1FLTOBJ9H         | 15:8        | EXIDE     | SID11      |             | EID[17:13]  |
|                   |                    | 7:0         |           | MEIDIA O   | EID[12:5]   | MOIDIAG     |
| 0x06D8            | C1MASK9L           | 15:8        |           | MEID[4:0]  | MCIDI7:01   | MSID[10:8]  |
|                   |                    | 7:0<br>15:8 | MIDE      | MSID11     | MSID[7:0]   | MEID[17:13] |
| 0x06DA            | C1MASK10H          | 7:0         | IVIIDE    | WOIDTT     | MEID[12:5]  | WEID[17.10] |
|                   |                    | 15:8        |           | EID[4:0]   | WEID[12.0]  | SID[10:8]   |
| 0x06DC            | C1FLTOBJ10L        | 7:0         |           | [,         | SID[7:0]    | 5.5[.5.5]   |
| 0.0005            | OAEL TOD HAND      | 15:8        | EXIDE     | SID11      |             | EID[17:13]  |
| 0x06DE            | C1FLTOBJ10H        | 7:0         |           |            | EID[12:5]   |             |
| 0,0650            | 00050 04144.014401 |             |           | MEID[4:0]  |             | MSID[10:8]  |
| 0x06E0            | C1MASK10L          | 7:0         |           |            | MSID[7:0]   |             |
| 0x06E2            | C1MASK11H          | 15:8        | MIDE      | MSID11     |             | MEID[17:13] |
| UXUULZ CHWASKTITI |                    | 7:0         |           |            | MEID[12:5]  |             |
| 0x06E4            | C1FLTOBJ11L        | 15:8        |           | EID[4:0]   |             | SID[10:8]   |
| 0.002             | 0.1.2.0201.12      | 7:0         |           |            | SID[7:0]    |             |
| 0x06E6            | C1FLTOBJ11H        | 15:8        | EXIDE     | SID11      |             | EID[17:13]  |
|                   |                    | 7:0<br>15:8 |           | MEIDIA O   | EID[12:5]   | MOIDIAG 01  |
| 0x06E8            | 0x06E8 C1MASK11L   |             |           | MEID[4:0]  | MOIDIZ-01   | MSID[10:8]  |
|                   |                    | 7:0<br>15:8 | MIDE      | MQID11     | MSID[7:0]   | MEID[17:13] |
| 0x06EA            | C1MASK13H          | 7:0         | IVIIDE    | MSID11     | MEID[12:5]  | MEID[17.13] |
|                   |                    | 15:8        |           | EID[4:0]   | WLID[12.3]  | SID[10:8]   |
| 0x06EC            | C1FLTOBJ13L        | 7:0         |           | LID[4.0]   | SID[7:0]    | OID[10.0]   |
|                   |                    | 15:8        | EXIDE     | SID11      | 0.5[0]      | EID[17:13]  |
| 0x06EE            | C1FLTOBJ13H        | 7:0         |           |            |             | []          |
|                   | 0.444.044.04       | 15:8        |           | MEID[4:0]  |             | MSID[10:8]  |
| 0x06F0            | C1MASK13L          | 7:0         |           |            | MSID[7:0]   |             |
| 0x06F2            | C1MASK14H          | 15:8        | MIDE      | MSID11     |             | MEID[17:13] |
| 0,001 2           | C IWASK 1411       | 7:0         |           |            | MEID[12:5]  |             |
| 0x06F4            | C1FLTOBJ14L        | 15:8        |           | EID[4:0]   |             | SID[10:8]   |
| 0.000.            | 01121020112        | 7:0         |           |            | SID[7:0]    |             |
| 0x06F6            | C1FLTOBJ14H        | 15:8        | EXIDE     | SID11      |             | EID[17:13]  |
|                   |                    | 7:0         |           | 1451514.01 | EID[12:5]   | MOIDMA      |
| 0x06F8            | C1MASK14L          | 15:8        |           | MEID[4:0]  | MCIDI7.01   | MSID[10:8]  |
|                   |                    | 7:0<br>15:8 | MIDE      | MSID11     | MSID[7:0]   | MEID[17:13] |
| 0x06FA            | C1MASK15H          | 7:0         | IVIIDE    | WOIDTT     | MEID[12:5]  | WEID[17.10] |
|                   |                    | 15:8        |           | EID[4:0]   | WEID[12.0]  | SID[10:8]   |
| 0x06FC            | C1FLTOBJ15L        | 7:0         |           | [,         | SID[7:0]    | 5.5[.5.5]   |
| 00055             | 045170511511       | 15:8        | EXIDE     | SID11      |             | EID[17:13]  |
| 0x06FE            | C1FLTOBJ15H        | 7:0         |           |            | EID[12:5]   |             |
| 0x0700            | C4MACK4EL          | 15:8        |           | MEID[4:0]  |             | MSID[10:8]  |
| 0x0700            | C1MASK15L          | 7:0         |           |            | MSID[7:0]   |             |
| 0x0702            | C1MASK16H          | 15:8        | MIDE      | MSID11     |             | MEID[17:13] |
| 0.0102            | OTWINGITION        | 7:0         |           |            | MEID[12:5]  |             |
| 0x0704            |                    |             | SID[10:8] |            |             |             |
|                   |                    | 7:0         |           |            | SID[7:0]    |             |
| 0x0706            | C1FLTOBJ15H        | 15:8        | EXIDE     | SID11      | EID! ( ) E  | EID[17:13]  |
|                   |                    | 7:0         |           | MEIDIA     | EID[12:5]   | MOIDMON     |
| 0x0708            | C1MASK15L          | 15:8<br>7:0 |           | MEID[4:0]  | MCIDI7:01   | MSID[10:8]  |
|                   |                    | 7:0<br>15:8 | MIDE      | MSID11     | MSID[7:0]   | MEID[17:13] |
| 0x070A            | C1MASK15H          | 7:0         | IVIIDE    | INGIDII    | MEID[12:5]  | MEID[17.10] |
|                   |                    | 1.0         |           |            | WILID[12.0] |             |

## 11.2.1 CAN Control Register Low

Name: C1CONL Offset: 0x5C0

#### Note:

1. These bits can only be modified in Configuration mode (OPMOD[2:0] = 100).

| Bit    | 15     | 14     | 13       | 12     | 11   | 10         | 9     | 8      |
|--------|--------|--------|----------|--------|------|------------|-------|--------|
|        | CON    |        | SIDL     | BRSDIS | BUSY | WFT        | [1:0] | WAKFIL |
| Access | R/W    |        | R/W      | R/W    | R/W  | R/W        | R/W   | R/W    |
| Reset  | 0      |        | 0        | 0      | 0    | 1          | 1     | 1      |
|        |        |        |          |        |      |            |       |        |
| Bit    | 7      | 6      | 5        | 4      | 3    | 2          | 1     | 0      |
|        | CLKSEL | PXEDIS | ISOCRCEN |        |      | DNCNT[4:0] |       |        |
| Access | R/W    | R/W    | R/W      | R/W    | R/W  | R/W        | R/W   | R/W    |
| Reset  | 0      | 1      | 1        | 0      | 0    | 0          | 0     | 0      |

#### Bit 15 - CON CAN Enable bit

| Value | Description            |
|-------|------------------------|
| 1     | CAN module is enabled  |
| 0     | CAN module is disabled |

#### Bit 13 - SIDL CAN Stop in Idle Control bit

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | Stops module operation in Idle mode         |
| 0     | Does not stop module operation in Idle mode |

#### Bit 12 - BRSDIS Bit Rate Switching (BRS) Disable bit

| Value | Description                                                                      |
|-------|----------------------------------------------------------------------------------|
| 1     | Bit Rate Switching is disabled, regardless of BRS in the transmit message object |
| 0     | Bit Rate Switching depends on BRS in the transmit message object                 |

## Bit 11 - BUSY CAN Module is Busy bit

| Value | Description                |
|-------|----------------------------|
| 1     | The CAN module is active   |
| 0     | The CAN module is inactive |

### Bits 10:9 - WFT[1:0] Selectable Wake-up Filter Time bits

| Value | Description           |
|-------|-----------------------|
| 11    | T11 <sub>FILTER</sub> |
| 10    | T10 <sub>FILTER</sub> |
| 01    | T01 <sub>FILTER</sub> |
| 00    | T00 <sub>FILTER</sub> |

### Bit 8 - WAKFIL Enable CAN Bus Line Wake-up Filter bit(1)

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | Uses CAN bus line filter for wake-up        |
| 0     | CAN bus line filter is not used for wake-up |

#### Bit 7 - CLKSEL Module Clock Source Select bit(1)

| Value | Description                                    |
|-------|------------------------------------------------|
| 1     | REFO clock is active when module is enabled    |
| 0     | CAN clock is not active when module is enabled |

# Controller Area Network Flexible Data-Rate (...

## Bit 6 – PXEDIS Protocol Exception Event Detection Disabled bit<sup>(1)</sup>

A recessive "reserved bit" following a recessive FDF bit is called a Protocol Exception.

| Value | Description                                                                   |
|-------|-------------------------------------------------------------------------------|
| 1     | Protocol Exception is treated as a form error                                 |
| 0     | If a Protocol Exception is detected, CAN will enter the bus integrating state |

### Bit 5 - ISOCRCEN Enable ISO CRC in CAN FD Frames bit(1)

| Value | Description                                                                                     |
|-------|-------------------------------------------------------------------------------------------------|
| 1     | Includes stuff bit count in CRC field and uses non-zero CRC initialization vector               |
| 0     | Does not include stuff bit count in CRC field and uses CRC initialization vector with all zeros |

## Bits 4:0 - DNCNT[4:0] DeviceNet<sup>™</sup> Filter Bit Number bits

| Value       | Description                                                 |
|-------------|-------------------------------------------------------------|
| 10011-11111 | Invalid selection (compares up to 18 bits of data with EID) |
| 10010       | Compares up to Data Byte 2, bit 6 with EID17                |
|             |                                                             |
| 00001       | Compares up to Data Byte 0, bit 7 with EID0                 |
| 00000       | Does not compare data bytes                                 |

**Datasheet** 

## 11.2.2 CAN Control Register High

Name: C1CONH Offset: 0x5C2

#### Note:

1. These bits can only be modified in Configuration mode (OPMOD[2:0] = 100).

**Legend:** S = Settable bit; HC = Hardware Clearable bit

| Bit    | 15  | 14         | 13     | 12    | 11   | 10      | 9          | 8     |
|--------|-----|------------|--------|-------|------|---------|------------|-------|
|        |     | TXBW       | S[3:0] |       | ABAT |         | REQOP[2:0] |       |
| Access | R/W | R/W        | R/W    | R/W   | S/HC | R/W     | R/W        | R/W   |
| Reset  | 0   | 0          | 0      | 0     | 0    | 1       | 0          | 0     |
|        |     |            |        |       |      |         |            |       |
| Bit    | 7   | 6          | 5      | 4     | 3    | 2       | 1          | 0     |
|        |     | OPMOD[2:0] |        | TXQEN | STEF | SERRLOM | ESIGM      | RTXAT |
| Access | R   | R          | R      | R/W   | R/W  | R/W     | R/W        | R/W   |
| Reset  | 1   | 0          | 0      | 1     | 1    | 0       | 0          | 0     |

#### Bits 15:12 - TXBWS[3:0] Transmit Bandwidth Sharing bits

| Value     | Description |
|-----------|-------------|
| 1111-1100 | 4096        |
| 1011      | 2048        |
| 1010      | 1024        |
| 1001      | 512         |
| 1000      | 256         |
| 0111      | 128         |
| 0110      | 64          |
| 0101      | 32          |
| 0100      | 16          |
| 0011      | 8           |
| 0010      | 4           |
| 0001      | 2           |
| 0000      | No delay    |

### Bit 11 - ABAT Abort All Pending Transmissions bit

| Value | Description                                                   |
|-------|---------------------------------------------------------------|
| 1     | Signals all transmit buffers to abort transmission            |
| 0     | Module will clear this bit when all transmissions are aborted |

## Bits 10:8 - REQOP[2:0] Request Operation Mode bits

| Value | Description                                                                        |
|-------|------------------------------------------------------------------------------------|
| 111   | Sets Restricted Operation mode                                                     |
| 110   | Sets Normal CAN 2.0 mode; error frames on CAN FD frames                            |
| 101   | Sets External Loopback mode                                                        |
| 100   | Sets Configuration mode                                                            |
| 011   | Sets Listen Only mode                                                              |
| 010   | Sets Internal Loopback mode                                                        |
| 001   | Sets Disable mode                                                                  |
| 000   | Sets Normal CAN FD mode; supports mixing of full CAN FD and classic CAN 2.0 frames |

#### Bits 7:5 - OPMOD[2:0] Operation Mode Status bits

| Value | Description                                                     |
|-------|-----------------------------------------------------------------|
| 111   | Module is in Restricted Operation mode                          |
| 110   | Module is in Normal CAN 2.0 mode; error frames on CAN FD frames |
| 101   | Module is in External Loopback mode                             |

# Controller Area Network Flexible Data-Rate (...

| Value | Description                                                                                |
|-------|--------------------------------------------------------------------------------------------|
| 100   | Module is in Configuration mode                                                            |
| 011   | Module is in Listen Only mode                                                              |
| 010   | Module is in Internal Loopback mode                                                        |
| 001   | Module is in Disable mode                                                                  |
| 000   | Module is in Normal CAN FD mode; supports mixing of full CAN FD and classic CAN 2.0 frames |

### Bit 4 - TXQEN Enable Transmit Queue bit(1)

| ١ | /alue | Description                                                    |
|---|-------|----------------------------------------------------------------|
| - | _     | Enables Transmit Message Queue (TXQ) and reserves space in RAM |
| ( | )     | Does not reserve space in RAM for TXQ                          |

### Bit 3 - STEF Store in Transmit Event FIFO bit(1)

| Value | Description                               |
|-------|-------------------------------------------|
| 1     | Saves transmitted messages in TEF         |
| 0     | Does not save transmitted messages in TEF |

## Bit 2 – SERRLOM Transition to Listen Only Mode on System Error bit<sup>(1)</sup>

| Value | Description                              |
|-------|------------------------------------------|
| 1     | Transitions to Listen Only mode          |
| 0     | Transitions to Restricted Operation mode |

### Bit 1 - ESIGM Transmit ESI in Gateway Mode bit(1)

| Value | Description                                                                                        |
|-------|----------------------------------------------------------------------------------------------------|
| 1     | ESI is transmitted as recessive when ESI of the message is high or CAN controller is error passive |
| 0     | ESI reflects error status of CAN controller                                                        |

## Bit 0 - RTXAT Restrict Retransmission Attempts bit(1)

| Value | Description                                                                 |
|-------|-----------------------------------------------------------------------------|
| 1     | Restricted retransmission attempts, uses TXAT[1:0] bits (C1TXQCONH[6:5])    |
| 0     | Unlimited number of retransmission attempts, TXAT[1:0] bits will be ignored |

# Controller Area Network Flexible Data-Rate (...

## 11.2.3 CAN Nominal Bit Time Configuration Register Low

Name: C1NBTCFGL<sup>(1)</sup>

Offset: 0x5C6

#### Note:

1. This register can only be modified in Configuration mode (OPMOD[2:0] = 100).

| Bit    | 15 | 14         | 13  | 12  | 11       | 10  | 9   | 8   |
|--------|----|------------|-----|-----|----------|-----|-----|-----|
|        |    | TSEG2[6:0] |     |     |          |     |     |     |
| Access |    | R/W        | R/W | R/W | R/W      | R/W | R/W | R/W |
| Reset  |    | 0          | 0   | 0   | 1        | 1   | 1   | 1   |
|        |    |            |     |     |          |     |     |     |
| Bit    | 7  | 6          | 5   | 4   | 3        | 2   | 1   | 0   |
|        |    |            |     |     | SJW[6:0] |     |     |     |
| Access |    | R/W        | R/W | R/W | R/W      | R/W | R/W | R/W |
| Reset  |    | 0          | 0   | 0   | 1        | 1   | 1   | 1   |

## Bits 14:8 - TSEG2[6:0] Time Segment 2 bits (Phase Segment 2)

| Value    | Description                    |
|----------|--------------------------------|
| 111 1111 | Length is 128 x T <sub>Q</sub> |
|          |                                |
| 000 0000 | Length is 1 x T <sub>Q</sub>   |

### Bits 6:0 - SJW[6:0] Synchronization Jump Width bits

| Value    | Description                    |
|----------|--------------------------------|
| 111 1111 | Length is 128 x T <sub>Q</sub> |
|          |                                |
| 000 0000 | Length is 1 x T <sub>Q</sub>   |

# Controller Area Network Flexible Data-Rate (...

## 11.2.4 CAN Nominal Bit Time Configuration Register High

Name: C1NBTCFGH<sup>(1)</sup>

Offset: 0x5C6

#### Note:

1. This register can only be modified in Configuration mode (OPMOD[2:0] = 100).

| Bit    | 15         | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |
|--------|------------|-----|-----|-----|-----|-----|-----|-----|--|
|        | BRP[7:0]   |     |     |     |     |     |     |     |  |
| Access | R/W        | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0          | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |
|        |            |     |     |     |     |     |     |     |  |
| Bit    | 7          | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|        | TSEG1[7:0] |     |     |     |     |     |     |     |  |
| Access | R/W        | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0          | 0   | 1   | 1   | 1   | 1   | 0   | 0   |  |

## Bits 15:8 - BRP[7:0] Baud Rate Prescaler bits

| Value     | Description         |
|-----------|---------------------|
| 1111 1111 | $T_Q = 256/F_{SYS}$ |
|           |                     |
| 0000 0000 | $T_Q = 1/F_{SYS}$   |

### Bits 7:0 - TSEG1[7:0] Time Segment 1 bits (Propagation Segment + Phase Segment 1)

| Value     | Description                    |  |
|-----------|--------------------------------|--|
| 1111 1111 | Length is 256 x T <sub>Q</sub> |  |
|           |                                |  |
| 0000 0000 | Length is 1 x T <sub>Q</sub>   |  |

# Controller Area Network Flexible Data-Rate (...

## 11.2.5 CAN Data Bit Time Configuration Register Low

Name: C1DBTCFGL<sup>(1)</sup>

Offset: 0x5C8

#### Note:

1. This register can only be modified in Configuration mode (OPMOD[2:0] = 100).

| Bit    | 15 | 14 | 13 | 12 | 11  | 10   | 9      | 8   |
|--------|----|----|----|----|-----|------|--------|-----|
|        |    |    |    |    |     | TSEG | 2[3:0] |     |
| Access |    |    |    |    | R/W | R/W  | R/W    | R/W |
| Reset  |    |    |    |    | 0   | 0    | 1      | 1   |
|        |    |    |    |    |     |      |        |     |
| Bit    | 7  | 6  | 5  | 4  | 3   | 2    | 1      | 0   |
|        |    |    |    |    |     | SJW  | [3:0]  |     |
| Access |    | •  | •  |    | R/W | R/W  | R/W    | R/W |
| Reset  |    |    |    |    | 0   | 0    | 1      | 1   |

Bits 11:8 - TSEG2[3:0] Time Segment 2 bits (Phase Segment 2)

| Value | Description                   |
|-------|-------------------------------|
| 1111  | Length is 16 x T <sub>Q</sub> |
|       |                               |
| 0000  | Length is 1 x T <sub>Q</sub>  |

### Bits 3:0 - SJW[3:0] Synchronization Jump Width bits

| Value | Description                   |
|-------|-------------------------------|
| 1111  | Length is 16 x T <sub>Q</sub> |
|       |                               |
| 0000  | Length is 1 x T <sub>Q</sub>  |

# Controller Area Network Flexible Data-Rate (...

## 11.2.6 CAN Data Bit Time Configuration Register High

Name: C1DBTCFGH<sup>(1)</sup>

Offset: 0x5CA

#### Note:

1. This register can only be modified in Configuration mode (OPMOD[2:0] = 100).

| Bit    | 15       | 14  | 13  | 12         | 11  | 10  | 9   | 8   |  |  |  |  |
|--------|----------|-----|-----|------------|-----|-----|-----|-----|--|--|--|--|
|        | BRP[7:0] |     |     |            |     |     |     |     |  |  |  |  |
| Access | R/W      | R/W | R/W | R/W        | R/W | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0        | 0   | 0   | 0          | 0   | 0   | 0   | 0   |  |  |  |  |
|        |          |     |     |            |     |     |     |     |  |  |  |  |
| Bit    | 7        | 6   | 5   | 4          | 3   | 2   | 1   | 0   |  |  |  |  |
|        |          |     |     | TSEG1[4:0] |     |     |     |     |  |  |  |  |
| Access |          |     |     | R/W        | R/W | R/W | R/W | R/W |  |  |  |  |
| Reset  |          |     |     | 0          | 1   | 1   | 1   | 0   |  |  |  |  |

## Bits 15:8 - BRP[7:0] Baud Rate Prescaler bits

| Value     | Description         |
|-----------|---------------------|
| 1111 1111 | $T_Q = 256/F_{SYS}$ |
|           |                     |
| 0000 0000 | $T_Q = 1/F_{SYS}$   |

### Bits 4:0 - TSEG1[4:0] Time Segment 1 bits (Propagation Segment + Phase Segment 1)

| Value  | Description                   |  |
|--------|-------------------------------|--|
| 1 1111 | Length is 32 x T <sub>Q</sub> |  |
|        |                               |  |
| 0 0000 | Length is 1 x T <sub>Q</sub>  |  |

# Controller Area Network Flexible Data-Rate (...

## 11.2.7 CAN Transmitter Delay Compensation Register Low

Name: C1TDCL<sup>(1)</sup> Offset: 0x5CC

#### Note:

1. This register can only be modified in Configuration mode (OPMOD[2:0] = 100).

| Bit    | 15 | 14  | 13        | 12        | 11  | 10  | 9   | 8   |  |  |  |  |  |
|--------|----|-----|-----------|-----------|-----|-----|-----|-----|--|--|--|--|--|
|        |    |     | TDCO[6:0] |           |     |     |     |     |  |  |  |  |  |
| Access |    | R/W | R/W       | R/W       | R/W | R/W | R/W | R/W |  |  |  |  |  |
| Reset  |    | 0   | 0         | 1         | 0   | 0   | 0   | 0   |  |  |  |  |  |
|        |    |     |           |           |     |     |     |     |  |  |  |  |  |
| Bit    | 7  | 6   | 5         | 4         | 3   | 2   | 1   | 0   |  |  |  |  |  |
|        |    |     |           | TDCV[5:0] |     |     |     |     |  |  |  |  |  |
| Access |    | •   | R/W       | R/W       | R/W | R/W | R/W | R/W |  |  |  |  |  |
| Reset  |    |     | 0         | 0         | 0   | 0   | 0   | 0   |  |  |  |  |  |

Bits 14:8 - TDCO[6:0] Transmitter Delay Compensation Offset bits (Secondary Sample Point (SSP))

| Value    | Description            |
|----------|------------------------|
| 111 1111 | -64 x T <sub>SYS</sub> |
|          |                        |
| 011 1111 | 63 x T <sub>SYS</sub>  |
|          |                        |
| 000 0000 | 0 x T <sub>SYS</sub>   |

### Bits 5:0 - TDCV[5:0] Transmitter Delay Compensation Value bits (Secondary Sample Point (SSP))

| Value   | Description        |
|---------|--------------------|
| 11 1111 | F <sub>P</sub>     |
|         |                    |
| 00 0000 | 0 x F <sub>P</sub> |

# Controller Area Network Flexible Data-Rate (...

#### 11.2.8 **CAN Transmitter Delay Compensation Register High**

Name: C1TDCH(1) Offset: 0x5CE

#### Note:

This register can only be modified in Configuration mode (OPMOD[2:0] = 100).



#### Bit 9 - EDGFLTEN Enable Edge Filtering During Bus Integration State bit

| Value | Description                                             |
|-------|---------------------------------------------------------|
| 1     | Edge filtering is enabled according to ISO 11898-1:2015 |
| 0     | Edge filtering is disabled                              |

#### Bit 8 - SID11EN Enable 12-Bit SID in CAN FD Base Format Messages bit

| Value | Description                                                                         |
|-------|-------------------------------------------------------------------------------------|
| 1     | RRS is used as SID11 in CAN FD base format messages: SID[11:0] = {SID[10:0], SID11} |
| 0     | Does not use RRS; SID[10:0]                                                         |

#### Bits 1:0 - TDCMOD[1:0] Transmitter Delay Compensation Mode bits (Secondary Sample Point (SSP))

|       |                  | <i>y</i> - 1                 | ,                | ,                   |        | ,    | ,, |  |
|-------|------------------|------------------------------|------------------|---------------------|--------|------|----|--|
| Value | Description      |                              |                  |                     |        |      |    |  |
| 10-11 | Auto: Measures d | elay and adds TSEG1[4:0] (C1 | DBTCFGH[4:0])    | , adds <sup>·</sup> | TDCO[6 | 6:0] |    |  |
| 01    | Manual: Does not | measure, uses TDCV[5:0] + T  | DCO[6:0] from re | egister             |        |      |    |  |
| 00    | Disabled         |                              |                  |                     |        |      |    |  |

**Datasheet** 

# Controller Area Network Flexible Data-Rate (...

## 11.2.9 CAN Time Base Counter Register Low

Name: C1TBCL<sup>(1,2)</sup>
Offset: 0x5D0

#### Notes:

1. The Time Base Counter (TBC) will be stopped and reset when TBCEN = 0 to save power.

2. The TBC prescaler count will be reset on any write to C1TBCH/L (TBCPREx will be unaffected).

| Bit    | 15        | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |  |  |
|--------|-----------|-----|-----|-----|-----|-----|-----|-----|--|--|--|--|
|        | TBC[15:8] |     |     |     |     |     |     |     |  |  |  |  |
| Access | R/W       | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0         | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |  |
|        |           |     |     |     |     |     |     |     |  |  |  |  |
| Bit    | 7         | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |  |
|        | TBC[7:0]  |     |     |     |     |     |     |     |  |  |  |  |
| Access | R/W       | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0         | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |  |

### Bits 15:0 - TBC[15:0] CAN Time Base Counter bits

This is a free-running timer that increments every TBCPREx clock when TBCEN is set.

# Controller Area Network Flexible Data-Rate (...

## 11.2.10 CAN Time Base Counter Register High

Name: C1TBCH<sup>(1,2)</sup> Offset: 0x5D2

#### Notes:

1. The Time Base Counter (TBC) will be stopped and reset when TBCEN = 0 to save power.

2. The TBC prescaler count will be reset on any write to C1TBCH/L (TBCPREx will be unaffected).

| Bit    | 15         | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |  |
|--------|------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|
|        | TBC[31:24] |     |     |     |     |     |     |     |  |  |  |
| Access | R/W        | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | 0          | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |
|        |            |     |     |     |     |     |     |     |  |  |  |
| Bit    | 7          | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |
|        | TBC[23:16] |     |     |     |     |     |     |     |  |  |  |
| Access | R/W        | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | 0          | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |

Bits 15:0 - TBC[31:16] CAN Time Base Counter bits

This is a free-running timer that increments every TBCPREx clock when TBCEN is set.

# Controller Area Network Flexible Data-Rate (...

## 11.2.11 CAN Timestamp Control Register Low

Name: C1TSCONL Offset: 0x5D4



## Bits 9:0 - TBCPRE[9:0] CAN Time Base Counter Prescaler bits

| Value | Description                      |
|-------|----------------------------------|
| 1023  | TBC increments every 1024 clocks |
|       |                                  |
| 0     | TBC increments every 1 clock     |

# Controller Area Network Flexible Data-Rate (...

## 11.2.12 CAN Timestamp Control Register High

Name: C1TSCONH Offset: 0x5D6



Bit 2 - TSRES Timestamp Reset bit (CAN FD frames only)

| Value | Description                                      |
|-------|--------------------------------------------------|
| 1     | At sample point of the bit following the FDF bit |
| 0     | At sample point of Start-of-Frame (SOF)          |

Bit 1 - TSEOF Timestamp End-of-Frame (EOF) bit

| D.C. 102 | or Timodamp End of Flamo (Eof ) bit                 |  |  |  |  |  |  |  |  |
|----------|-----------------------------------------------------|--|--|--|--|--|--|--|--|
| Value    | Description                                         |  |  |  |  |  |  |  |  |
| 1        | Timestamp when frame is taken valid (11898-1 10.7): |  |  |  |  |  |  |  |  |
|          | RX no error until last, but one bit of EOF          |  |  |  |  |  |  |  |  |
|          | TX no error until the end of EOF                    |  |  |  |  |  |  |  |  |
| 0        | Timestamp at "beginning" of frame:                  |  |  |  |  |  |  |  |  |
|          | Classical Frame: At sample point of SOF             |  |  |  |  |  |  |  |  |
|          | FD Frame: See TSRES bit                             |  |  |  |  |  |  |  |  |

### Bit 0 - TBCEN Time Base Counter Enable bit

| Value | Description          |
|-------|----------------------|
| 1     | Enables TBC          |
| 0     | Stops and resets TBC |

# Controller Area Network Flexible Data-Rate (...

## 11.2.13 CAN Interrupt Code Register Low

Name: C1VECL Offset: 0x5D8

| Bit    | 15 | 14 | 13 | 12          | 11 | 10 | 9 | 8 |  |  |
|--------|----|----|----|-------------|----|----|---|---|--|--|
|        |    |    |    | FILHIT[4:0] |    |    |   |   |  |  |
| Access |    |    |    | R           | R  | R  | R | R |  |  |
| Reset  |    |    |    | 0           | 0  | 0  | 0 | 0 |  |  |
|        |    |    |    |             |    |    |   |   |  |  |
| Bit    | 7  | 6  | 5  | 4           | 3  | 2  | 1 | 0 |  |  |
|        |    |    |    | ICODE[6:0]  |    |    |   |   |  |  |
| Access |    | R  | R  | R           | R  | R  | R | R |  |  |
| Reset  |    | 1  | 0  | 0           | 0  | 0  | 0 | 0 |  |  |

## Bits 12:8 - FILHIT[4:0] Filter Hit Number bits

| Value | Description |
|-------|-------------|
| 01111 | Filter 15   |
| 01110 | Filter 14   |
|       |             |
| 00001 | Filter 1    |
| 00000 | Filter 0    |

Bits 6:0 - ICODE[6:0] Interrupt Flag Code bits

| Value           | Description                                                                          |
|-----------------|--------------------------------------------------------------------------------------|
| 1001011-1111111 | Reserved                                                                             |
| 1001010         | Transmit attempt interrupt (any bit in C1TXATIF is set)                              |
| 1001001         | Transmit event FIFO interrupt (any bit in C1TEFSTA is set)                           |
| 1001000         | Invalid message occurred (IVMIF/IE)                                                  |
| 1000111         | CAN module mode change occurred (MODIF/IE)                                           |
| 1000110         | CAN timer overflow (TBCIF/IE)                                                        |
| 1000101         | RX/TX MAB overflow/underflow (RX: Message received before previous message was saved |
|                 | to memory; TX: Can't feed TX MAB fast enough to transmit consistent data)            |
| 1000100         | Address error interrupt (illegal FIFO address presented to system)                   |
| 1000011         | Receive FIFO overflow interrupt (any bit in C1RXOVIF is set)                         |
| 1000010         | Wake-up interrupt (WAKIF/WAKIE)                                                      |
| 1000001         | Error interrupt (CERRIF/IE)                                                          |
| 1000000         | No interrupt                                                                         |
| 0001000-0111111 | Reserved                                                                             |
| 0000111         | FIFO 7 interrupt (TFIF7 or RFIF7 is set)                                             |
|                 |                                                                                      |
| 0000001         | FIFO 1 interrupt (TFIF1 or RFIF1 is set)                                             |
| 0000000         | FIFO 0 interrupt (TFIF0 is set)                                                      |

# Controller Area Network Flexible Data-Rate (...

# 11.2.14 CAN Interrupt Code Register High

Name: C1VECH Offset: 0x5DA

| Bit    | 15 | 14 | 13          | 12 | 11 | 10 | 9 | 8 |  |  |  |  |
|--------|----|----|-------------|----|----|----|---|---|--|--|--|--|
|        |    |    | RXCODE[6:0] |    |    |    |   |   |  |  |  |  |
| Access |    | R  | R           | R  | R  | R  | R | R |  |  |  |  |
| Reset  |    | 1  | 0           | 0  | 0  | 0  | 0 | 0 |  |  |  |  |
|        |    |    |             |    |    |    |   |   |  |  |  |  |
| Bit    | 7  | 6  | 5           | 4  | 3  | 2  | 1 | 0 |  |  |  |  |
|        |    |    | TXCODE[6:0] |    |    |    |   |   |  |  |  |  |
| Access |    | R  | R           | R  | R  | R  | R | R |  |  |  |  |
| Reset  |    | 1  | 0           | 0  | 0  | 0  | 0 | 0 |  |  |  |  |

Bits 14:8 - RXCODE[6:0] Receive Interrupt Flag Code bits

| Value           | Description                     |
|-----------------|---------------------------------|
| 1000001-1111111 | Reserved                        |
| 1000000         | No interrupt                    |
| 0001000-0111111 | Reserved                        |
| 0000111         | FIFO 7 interrupt (RFIF7 is set) |
|                 |                                 |
| 0000010         | FIFO 2 interrupt (RFIF2 is set) |
| 0000001         | FIFO 1 interrupt (RFIF1 is set) |
| 000000          | Reserved; FIFO 0 cannot receive |

Bits 6:0 - TXCODE[6:0] Transmit Interrupt Flag Code bits

| Value           | Description                     |
|-----------------|---------------------------------|
| 1000001-1111111 | Reserved                        |
| 1000000         | No interrupt                    |
| 0001000-0111111 | Reserved                        |
| 0000111         | FIFO 7 interrupt (TFIF7 is set) |
|                 |                                 |
| 0000001         | FIFO 1 interrupt (TFIF1 is set) |
| 000000          | FIFO 0 interrupt (TFIF0 is set) |

## Controller Area Network Flexible Data-Rate (...

## 11.2.15 CAN Interrupt Register Low

Name: C1INTL Offset: 0x5DC

Note:

1. C1INTL: Flags are set by hardware and cleared by application.

Legend: C = Clearable bit; HS = Hardware Settable bit

| Bit    | 15    | 14    | 13     | 12     | 11     | 10     | 9    | 8    |
|--------|-------|-------|--------|--------|--------|--------|------|------|
|        | IVMIF | WAKIF | CERRIF | SERRIF | RXOVIF | TXATIF |      |      |
| Access | HS/C  | HS/C  | HS/C   | HS/C   | R      | R      |      |      |
| Reset  | 0     | 0     | 0      | 0      | 0      | 0      |      |      |
|        |       |       |        |        |        |        |      |      |
| Bit    | 7     | 6     | 5      | 4      | 3      | 2      | 1    | 0    |
|        |       |       |        | TEFIF  | MODIF  | TBCIF  | RXIF | TXIF |
| Access |       |       |        | R      | HS/C   | HS/C   | R    | R    |
| Reset  |       |       |        | 0      | 0      | 0      | 0    | 0    |

## Bit 15 - IVMIF Invalid Message Interrupt Flag bit(1)

| Value | Description                        |
|-------|------------------------------------|
| 1     | Invalid message interrupt occurred |
| 0     | No invalid message interrupt       |

## Bit 14 - WAKIF Bus Wake-up Activity Interrupt Flag bit(1)

| Value | Description                         |
|-------|-------------------------------------|
| 1     | Wake-up activity interrupt occurred |
| 0     | No wake-up activity interrupt       |

## Bit 13 – CERRIF CAN Bus Error Interrupt Flag bit<sup>(1)</sup>

| Value | Description                      |
|-------|----------------------------------|
| 1     | CAN bus error interrupt occurred |
| 0     | No CAN bus error interrupt       |

### Bit 12 - SERRIF System Error Interrupt Flag bit(1)

| Value | Description                     |
|-------|---------------------------------|
| 1     | System error interrupt occurred |
| 0     | No system error interrupt       |

### Bit 11 - RXOVIF Receive Buffer Overflow Interrupt Flag bit

| Value | Description                                |
|-------|--------------------------------------------|
| 1     | Receive buffer overflow interrupt occurred |
| 0     | No receive buffer overflow interrupt       |

#### Bit 10 - TXATIF Transmit Attempt Interrupt Flag bit

| Value | Description                         |
|-------|-------------------------------------|
| 1     | Transmit attempt interrupt occurred |
| 0     | No Transmit Attempt Interrupt       |

### Bit 4 - TEFIF Transmit Event FIFO Interrupt Flag bit

| Value | Description                            |
|-------|----------------------------------------|
| 1     | Transmit event FIFO interrupt occurred |
| 0     | No transmit event FIFO interrupt       |

**Datasheet** 

### Bit 3 - MODIF CAN Mode Change Interrupt Flag bit(1)

# Controller Area Network Flexible Data-Rate (...

| Value | Description                                                                     |
|-------|---------------------------------------------------------------------------------|
| 1     | CAN module mode change occurred (OPMOD[2:0] have changed to reflect REQOP[2:0]) |
| 0     | No mode change occurred                                                         |

## Bit 2 – TBCIF CAN Timer Overflow Interrupt Flag bit<sup>(1)</sup>

| Value | Description            |
|-------|------------------------|
| 1     | TBC has overflowed     |
| 0     | TBC has not overflowed |

## Bit 1 - RXIF Receive Object Interrupt Flag bit

| Value | Description                              |
|-------|------------------------------------------|
| 1     | Receive object interrupt is pending      |
| 0     | No receive object interrupts are pending |

## Bit 0 - TXIF Transmit Object Interrupt Flag bit

| Value | Description                               |
|-------|-------------------------------------------|
| 1     | Transmit object interrupt is pending      |
| 0     | No transmit object interrupts are pending |

## 11.2.16 CAN Interrupt Register High

Name: C1INTH Offset: 0x5DE

| Bit    | 15    | 14    | 13     | 12     | 11     | 10     | 9    | 8    |
|--------|-------|-------|--------|--------|--------|--------|------|------|
|        | IVMIE | WAKIE | CERRIE | SERRIE | RXOVIE | TXATIE |      |      |
| Access | R/W   | R/W   | R/W    | R/W    | R/W    | R/W    |      |      |
| Reset  | 0     | 0     | 0      | 0      | 0      | 0      |      |      |
|        |       |       |        |        |        |        |      |      |
| Bit    | 7     | 6     | 5      | 4      | 3      | 2      | 1    | 0    |
|        |       |       |        | TEFIE  | MODIE  | TBCIE  | RXIE | TXIE |
| Access |       |       |        | R/W    | R/W    | R/W    | R/W  | R/W  |
| Reset  |       |       |        | 0      | 0      | 0      | 0    | 0    |

### Bit 15 - IVMIE Invalid Message Interrupt Enable bit

| Value | Description                           |  |
|-------|---------------------------------------|--|
| 1     | Invalid message interrupt is enabled  |  |
| 0     | Invalid message interrupt is disabled |  |

### Bit 14 - WAKIE Bus Wake-up Activity Interrupt Enable bit

|       | the past trains up training mississip and |
|-------|-------------------------------------------|
| Value | Description                               |
| 1     | Wake-up activity interrupt is enabled     |
| 0     | Wake-up Activity Interrupt is disabled    |

### Bit 13 - CERRIE CAN Bus Error Interrupt Enable bit

| Value | Description                         |
|-------|-------------------------------------|
| 1     | CAN bus error interrupt is enabled  |
| 0     | CAN bus error interrupt is disabled |

#### Bit 12 - SERRIE System Frror Interrupt Fnable bit

| Dit 12 | Dit 12 - OLIVILE Oystem Error interrupt Errable bit |  |  |
|--------|-----------------------------------------------------|--|--|
| Value  | Description                                         |  |  |
| 1      | System error interrupt is enabled                   |  |  |
| 0      | System error interrupt is disabled                  |  |  |

### Bit 11 - RXOVIE Receive Buffer Overflow Interrupt Enable bit

| Value | Description                                   |
|-------|-----------------------------------------------|
| 1     | Receive buffer overflow interrupt is enabled  |
| 0     | Receive buffer overflow interrupt is disabled |

### Bit 10 - TXATIE Transmit Attempt Interrupt Enable bit

| Value | Description                            |
|-------|----------------------------------------|
| 1     | Transmit attempt interrupt is enabled  |
| 0     | Transmit attempt interrupt is disabled |

### Bit 4 - TEFIE Transmit Event FIFO Interrupt Enable bit

| Value | Description                               |
|-------|-------------------------------------------|
| 1     | Transmit event FIFO interrupt is enabled  |
| 0     | Transmit event FIFO interrupt is disabled |

### Bit 3 - MODIE Mode Change Interrupt Enable bit

|       | - J I                             |
|-------|-----------------------------------|
| Value | Description                       |
| 1     | Mode change interrupt is enabled  |
| 0     | Mode change interrupt is disabled |

# Controller Area Network Flexible Data-Rate (...

## Bit 2 - TBCIE CAN Timer Interrupt Enable bit

| ٧ | alue | Description                     |
|---|------|---------------------------------|
| 1 |      | CAN timer interrupt is enabled  |
| 0 |      | CAN timer interrupt is disabled |

## Bit 1 - RXIE Receive Object Interrupt Enable bit

| Value | Description                          |
|-------|--------------------------------------|
| 1     | Receive object interrupt is enabled  |
| 0     | Receive object interrupt is disabled |

## Bit 0 - TXIE Transmit Object Interrupt Enable bit

| Value | Description                           |
|-------|---------------------------------------|
| 1     | Transmit object interrupt is enabled  |
| 0     | Transmit object interrupt is disabled |

# Controller Area Network Flexible Data-Rate (...

## 11.2.17 CAN Receive Interrupt Status Register Low

Name: C1RXIFL<sup>(1)</sup> Offset: 0x5E0

### Note:

1. C1RXIFL: FIFO: RFIFx = 'or' of enabled RX FIFO flags (flags need to be cleared in the FIFO register).

| Bit    | 15 | 14 | 13 | 12        | 11    | 10 | 9 | 8 |
|--------|----|----|----|-----------|-------|----|---|---|
|        |    |    |    | RFIF[     | 15:8] |    |   |   |
| Access | U  | U  | U  | U         | U     | U  | U | U |
| Reset  | 0  | 0  | 0  | 0         | 0     | 0  | 0 | 0 |
|        |    |    |    |           |       |    |   |   |
| Bit    | 7  | 6  | 5  | 4         | 3     | 2  | 1 | 0 |
|        |    |    |    | RFIF[7:1] |       |    |   |   |
| Access | R  | R  | R  | R         | R     | R  | R |   |
| Reset  | 0  | 0  | 0  | 0         | 0     | 0  | 0 |   |

Bits 15:8 - RFIF[15:8] Unimplemented

### Bits 7:1 - RFIF[7:1] Receive FIFO Interrupt Pending bits

| D.10 7.1 | THE IT I TOUGHT OF THE |
|----------|------------------------------------------------------------|
| Value    | Description                                                |
| 1        | One or more enabled receive FIFO interrupts are pending    |
| 0        | No enabled receive FIFO interrupts are pending             |

# Controller Area Network Flexible Data-Rate (...

## 11.2.18 CAN Receive Interrupt Status Register High

Name: C1RXIFH<sup>(1)</sup> Offset: 0x5E2

### Note:

1. C1RXIFH: FIFO: RFIFx = 'or' of enabled RX FIFO flags (flags need to be cleared in the FIFO register).

| 15 | 14                | 13                           | 12              | 11                            | 10                            | 9                                              | 8                                                      |
|----|-------------------|------------------------------|-----------------|-------------------------------|-------------------------------|------------------------------------------------|--------------------------------------------------------|
|    |                   |                              | RFIF[           | 31:24]                        |                               |                                                |                                                        |
| U  | U                 | U                            | U               | U                             | U                             | U                                              | U                                                      |
| 0  | 0                 | 0                            | 0               | 0                             | 0                             | 0                                              | 0                                                      |
|    |                   |                              |                 |                               |                               |                                                |                                                        |
| 7  | 6                 | 5                            | 4               | 3                             | 2                             | 1                                              | 0                                                      |
|    |                   |                              | RFIF[           | 23:16]                        |                               |                                                |                                                        |
| U  | U                 | U                            | U               | U                             | U                             | U                                              | U                                                      |
| 0  | 0                 | 0                            | 0               | 0                             | 0                             | 0                                              | 0                                                      |
|    | 15<br>U<br>0<br>7 | 15 14  U U 0 0  7 6  U U 0 0 | U U U U 0 0 0 0 | RFIF[ U U U U 0 0 0 0 7 6 5 4 | RFIF[31:24] U U U U 0 0 0 0 0 | RFIF[31:24]  U U U U U 0 0 0 0 0 0 7 6 5 4 3 2 | RFIF[31:24]  U U U U U U 0 0 0 0 0 0 0 0 7 6 5 4 3 2 1 |

Bits 15:0 - RFIF[31:16] Unimplemented

# Controller Area Network Flexible Data-Rate (...

## 11.2.19 CAN Transmit Interrupt Status Register

Name: C1TXIFL<sup>(1)</sup> Offset: 0x5E4

### Note:

1. C1TXIFL: FIFO: TFIFx = 'or' of the enabled TX FIFO flags (flags need to be cleared in the FIFO register).

2. TFIF is for the Transmit Queue.

| Bit    | 15 | 14 | 13 | 12   | 11     | 10 | 9 | 8 |
|--------|----|----|----|------|--------|----|---|---|
|        |    |    |    | TFIF | [15:8] |    |   |   |
| Access | R  | R  | R  | R    | R      | R  | R | R |
| Reset  | 0  | 0  | 0  | 0    | 0      | 0  | 0 | 0 |
|        |    |    |    |      |        |    |   |   |
| Bit    | 7  | 6  | 5  | 4    | 3      | 2  | 1 | 0 |
|        |    |    |    | TFIF | [7:0]  |    |   |   |
| Access | R  | R  | R  | R    | R      | R  | R | R |
| Reset  | 0  | 0  | 0  | 0    | 0      | 0  | 0 | 0 |

## Bits 15:0 - TFIF[15:0] Transmit FIFO/TXQ Interrupt Pending bits<sup>(2)</sup>

| Value | Description                                                  |
|-------|--------------------------------------------------------------|
| 1     | One or more enabled transmit FIFO/TXQ interrupts are pending |
| 0     | No enabled transmit FIFO/TXQ interrupts are pending          |

# Controller Area Network Flexible Data-Rate (...

## 11.2.20 CAN Transmit Interrupt Status Register High

Name: C1TXIFH<sup>(1)</sup> Offset: 0x5E6

### Note:

1. C1TXIFH: FIFO: TFIFx = 'or' of the enabled TX FIFO flags (flags need to be cleared in the FIFO register).

| Bit    | 15 | 14 | 13 | 12    | 11     | 10 | 9 | 8 |
|--------|----|----|----|-------|--------|----|---|---|
|        |    |    |    | TFIF[ | 31:24] |    |   |   |
| Access | R  | R  | R  | R     | R      | R  | R | R |
| Reset  | 0  | 0  | 0  | 0     | 0      | 0  | 0 | 0 |
|        |    |    |    |       |        |    |   |   |
| Bit    | 7  | 6  | 5  | 4     | 3      | 2  | 1 | 0 |
|        |    |    |    | TFIF[ | 23:16] |    |   |   |
| Access | R  | R  | R  | R     | R      | R  | R | R |
| Reset  | 0  | 0  | 0  | 0     | 0      | 0  | 0 | 0 |

### Bits 15:0 - TFIF[31:16] Transmit FIFO/TXQ Attempt Interrupt Pending bits

| Value | Description               |                  |             |             |  |  |
|-------|---------------------------|------------------|-------------|-------------|--|--|
| 1     | One or more enabled trans | mit FIFO/TXQ i   | nterrupts a | are pending |  |  |
| 0     | No enabled transmit FIFO/ | TXQ interrupts a | are pendin  | g           |  |  |

# Controller Area Network Flexible Data-Rate (...

## 11.2.21 CAN Receive Overflow Interrupt Status Register Low

Name: C1RXOVIFL<sup>(1)</sup>

Offset: 0x5E8

#### Note:

1. C1RXOVIFL: FIFO: RFOVIFx (flag needs to be cleared in the FIFO register).

| Bit    | 15 | 14 | 13 | 12          | 11      | 10 | 9 | 8 |
|--------|----|----|----|-------------|---------|----|---|---|
|        |    |    |    | RFOVI       | F[15:8] |    |   |   |
| Access | R  | R  | R  | R           | R       | R  | R | R |
| Reset  | 0  | 0  | 0  | 0           | 0       | 0  | 0 | 0 |
|        |    |    |    |             |         |    |   |   |
| Bit    | 7  | 6  | 5  | 4           | 3       | 2  | 1 | 0 |
|        |    |    |    | RFOVIF[7:1] |         |    |   |   |
| Access | R  | R  | R  | R           | R       | R  | R |   |
| Reset  | 0  | 0  | 0  | 0           | 0       | 0  | 0 |   |

### Bits 15:8 - RFOVIF[15:8] Receive FIFO Overflow Interrupt Pending bits

| Value | Description              |
|-------|--------------------------|
| 1     | Interrupt is pending     |
| 0     | Interrupt is not pending |

### Bits 7:1 - RFOVIF[7:1] Receive FIFO Overflow Interrupt Pending bits

|       | The same transfer and the same transfer and |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1     | Interrupt is pending                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0     | Interrupt is not pending                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

# Controller Area Network Flexible Data-Rate (...

## 11.2.22 CAN Receive Overflow Interrupt Status Register High

Name: C1RXOVIFH<sup>(1)</sup>

Offset: 0x5EA

Note:

1. C1RXOVIFH: FIFO: RFOVIFx (flag needs to be cleared in the FIFO register).

| Bit    | 15 | 14 | 13 | 12     | 11       | 10 | 9 | 8 |
|--------|----|----|----|--------|----------|----|---|---|
|        |    |    |    | RFOVII | F[31:16] |    |   |   |
| Access | R  | R  | R  | R      | R        | R  | R | R |
| Reset  | 0  | 0  | 0  | 0      | 0        | 0  | 0 | 0 |
| Bit    | 7  | 6  | 5  | 4      | 3        | 2  | 1 | 0 |
|        |    |    |    |        |          |    |   |   |

Access Reset

Bits 15:8 - RFOVIF[31:16] Unimplemented

# Controller Area Network Flexible Data-Rate (...

## 11.2.23 CAN Transmit Attempt Interrupt Status Register Low

Name: C1TXATIFL<sup>(1)</sup>
Offset: 0x5EC

### Notes:

1. C1TXATIFL: FIFO: TFATIFx (flag needs to be cleared in the FIFO register).

2. TFATIF0 is for the Transmit Queue.

| Bit    | 15 | 14 | 13 | 12    | 11      | 10 | 9 | 8 |
|--------|----|----|----|-------|---------|----|---|---|
|        |    |    |    | TFATI | F[15:8] |    |   |   |
| Access | U  | U  | U  | U     | U       | U  | U | U |
| Reset  | 0  | 0  | 0  | 0     | 0       | 0  | 0 | 0 |
|        |    |    |    |       |         |    |   |   |
| Bit    | 7  | 6  | 5  | 4     | 3       | 2  | 1 | 0 |
|        |    |    |    | TFAT  | IF[7:0] |    |   |   |
| Access | R  | R  | R  | R     | R       | R  | R | R |
| Reset  | 0  | 0  | 0  | 0     | 0       | 0  | 0 | 0 |

Bits 15:8 - TFATIF[15:8] Unimplemented

Bits 7:0 - TFATIF[7:0] Transmit FIFO/TXQ Attempt Interrupt Pending bits(2)

| D.1.0 7.0 | Train [1:0] Transmitt in Orthograms interrupt in ording site |
|-----------|--------------------------------------------------------------|
| Value     | Description                                                  |
| 1         | Interrupt is pending                                         |
| 0         | Interrupt is not pending                                     |

Controller Area Network Flexible Data-Rate (...

## 11.2.24 CAN Transmit Attempt Interrupt Status Register High

Name: C1TXATIFH<sup>(1)</sup>

Offset: 0x5EE

### Note:

1. C1TXATIFH: FIFO: TFATIFx (flag needs to be cleared in the FIFO register).

| Bit    | 15 | 14 | 13 | 12     | 11      | 10 | 9 | 8 |
|--------|----|----|----|--------|---------|----|---|---|
|        |    |    |    | TFATIF | [31:24] |    |   |   |
| Access | R  | R  | R  | R      | R       | R  | R | R |
| Reset  | 0  | 0  | 0  | 0      | 0       | 0  | 0 | 0 |
|        |    |    |    |        |         |    |   |   |
| Bit    | 7  | 6  | 5  | 4      | 3       | 2  | 1 | 0 |
|        |    |    |    | TFATIF | [23:16] |    |   |   |
| Access | R  | R  | R  | R      | R       | R  | R | R |
| Reset  | 0  | 0  | 0  | 0      | 0       | 0  | 0 | 0 |

Bits 15:0 - TFATIF[31:16] Unimplemented

## Controller Area Network Flexible Data-Rate (...

#### 11.2.25 **CAN Transmit Request Register Low**

C1TXREQL Name: Offset: 0x5F0

Legend: S = Settable bit; HC = Hardware Clearable bit

| Bit    | 15   | 14   | 13   | 12         | 11      | 10   | 9    | 8      |
|--------|------|------|------|------------|---------|------|------|--------|
|        |      |      |      | TXRE       | Q[15:8] |      |      |        |
| Access | U    | U    | U    | U          | U       | U    | U    | U      |
| Reset  | 0    | 0    | 0    | 0          | 0       | 0    | 0    | 0      |
|        |      |      |      |            |         |      |      |        |
| Bit    | 7    | 6    | 5    | 4          | 3       | 2    | 1    | 0      |
|        |      |      |      | TXREQ[7:1] |         |      |      | TXREQ0 |
| Access | S/HC | S/HC | S/HC | S/HC       | S/HC    | S/HC | S/HC | S/HC   |
| Reset  | 0    | 0    | 0    | 0          | 0       | 0    | 0    | 0      |

Bits 15:8 - TXREQ[15:8] Unimplemented

### Bits 7:1 - TXREQ[7:1] Message Send Request bits

TXEN = 1 (object configured as a transmit object):

Setting this bit to '1' requests sending a message. The bit will automatically clear when the message(s) queued in the object is (are) successfully sent. This bit can NOT be used for aborting a transmission.

TXEN = 0 (object configured as a receive object):

This bit has no effect.

### Bit 0 - TXREQ0 Transmit Queue Message Send Request bit

Setting this bit to '1' requests sending a message. The bit will automatically clear when the message(s) queued in the object is (are) successfully sent. This bit can NOT be used for aborting a transmission.

**Datasheet** 

Controller Area Network Flexible Data-Rate (...

# 11.2.26 CAN Transmit Request Register High

Name: C1TXREQH Offset: 0x5F2

| Bit    | 15 | 14 | 13 | 12    | 11       | 10 | 9 | 8 |
|--------|----|----|----|-------|----------|----|---|---|
|        |    |    |    | TXREC | Q[31:24] |    |   |   |
| Access | U  | U  | U  | U     | U        | U  | U | U |
| Reset  | 0  | 0  | 0  | 0     | 0        | 0  | 0 | 0 |
|        |    |    |    |       |          |    |   |   |
| Bit    | 7  | 6  | 5  | 4     | 3        | 2  | 1 | 0 |
|        |    |    |    | TXREC | Q[23:16] |    |   |   |
| Access | U  | U  | U  | U     | U        | U  | U | U |
| Reset  | 0  | 0  | 0  | 0     | 0        | 0  | 0 | 0 |

Bits 15:0 - TXREQ[31:16] Unimplemented

Controller Area Network Flexible Data-Rate (...

## 11.2.27 CAN Transmit/Receive Error Count Register Low

Name: C1TRECL Offset: 0x5F4

| Bit    | 15 | 14 | 13 | 12    | 11       | 10 | 9 | 8 |
|--------|----|----|----|-------|----------|----|---|---|
|        |    |    |    | TERRO | NT[7:0]  |    |   |   |
| Access | R  | R  | R  | R     | R        | R  | R | R |
| Reset  | 0  | 0  | 0  | 0     | 0        | 0  | 0 | 0 |
|        |    |    |    |       |          |    |   |   |
| Bit    | 7  | 6  | 5  | 4     | 3        | 2  | 1 | 0 |
|        |    |    |    | RERRO | CNT[7:0] |    |   |   |
| Access | R  | R  | R  | R     | R        | R  | R | R |
| Reset  | 0  | 0  | 0  | 0     | 0        | 0  | 0 | 0 |

Bits 15:8 - TERRCNT[7:0] Transmit Error Counter bits

Bits 7:0 - RERRCNT[7:0] Receive Error Counter bits

# Controller Area Network Flexible Data-Rate (...

### 11.2.28 CAN Transmit/receive Error Count Register High

Name: C1TRECH Offset: 0x5F6



Access Reset

| Bit    | 7 | 6 | 5    | 4    | 3    | 2      | 1      | 0     |
|--------|---|---|------|------|------|--------|--------|-------|
|        |   |   | TXBO | TXBP | RXBP | TXWARN | RXWARN | EWARN |
| Access |   |   | R    | R    | R    | R      | R      | R     |
| Reset  |   |   | 1    | 0    | 0    | 0      | 0      | 0     |

**Bit 5 – TXBO** Transmitter in Bus Off Error State bit (TERRCNT[7:0] > 255) In Configuration mode, TXBO is set since the module is not on the bus.

Bit 4 – TXBP Transmitter in Bus Passive Error State bit (TERRCNT[7:0] > 127)

Bit 3 - RXBP Receiver in Bus Passive Error State bit (RERRCNT[7:0] > 127)

Bit 2 - TXWARN Transmitter in Warning State bit (128 > TERRCNT[7:0] > 95)

Bit 1 - RXWARN Receiver in Warning State bit (128 > RERRCNT[7:0] > 95)

Bit 0 - EWARN Transmitter or Receiver in Warning State bit

# Controller Area Network Flexible Data-Rate (...

# 11.2.29 CAN Bus Diagnostics Register 0 Low

Name: C1BDIAG0L Offset: 0x5F8

| Bit    | 15  | 14  | 13  | 12     | 11       | 10  | 9   | 8   |
|--------|-----|-----|-----|--------|----------|-----|-----|-----|
|        |     |     |     | NTERRO | CNT[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0        | 0   | 0   | 0   |
|        |     |     |     |        |          |     |     |     |
| Bit    | 7   | 6   | 5   | 4      | 3        | 2   | 1   | 0   |
|        |     |     |     | NRERR  | CNT[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0        | 0   | 0   | 0   |

Bits 15:8 - NTERRCNT[7:0] Nominal Bit Rate Transmit Error Counter bits

Bits 7:0 - NRERRCNT[7:0] Nominal Bit Rate Receive Error Counter bits

# Controller Area Network Flexible Data-Rate (...

# 11.2.30 CAN Bus Diagnostics Register 0 High

Name: C1BDIAG0H Offset: 0x5FA

| Bit    | 15  | 14  | 13  | 12     | 11       | 10  | 9   | 8   |
|--------|-----|-----|-----|--------|----------|-----|-----|-----|
|        |     |     |     | DTERRO | CNT[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0        | 0   | 0   | 0   |
|        |     |     |     |        |          |     |     |     |
| Bit    | 7   | 6   | 5   | 4      | 3        | 2   | 1   | 0   |
|        |     |     |     | DRERR  | CNT[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0        | 0   | 0   | 0   |

Bits 15:8 - DTERRCNT[7:0] Data Bit Rate Transmit Error Counter bits

Bits 7:0 - DRERRCNT[7:0] Data Bit Rate Receive Error Counter bits

Controller Area Network Flexible Data-Rate (...

# 11.2.31 CAN Bus Diagnostics Register 1 Low

Name: C1BDIAG1L Offset: 0x5FC

| Bit    | 15  | 14  | 13  | 12     | 11       | 10  | 9   | 8   |
|--------|-----|-----|-----|--------|----------|-----|-----|-----|
|        |     |     |     | EFMSGC | NT[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0        | 0   | 0   | 0   |
|        |     |     |     |        |          |     |     |     |
| Bit    | 7   | 6   | 5   | 4      | 3        | 2   | 1   | 0   |
|        |     |     |     | EFMSG  | CNT[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0        | 0   | 0   | 0   |

Bits 15:0 - EFMSGCNT[15:0] Error-Free Message Counter bits

## Controller Area Network Flexible Data-Rate (...

### 11.2.32 CAN Bus Diagnostics Register 1 High

Name: C1BDIAG1H Offset: 0x5FE

| Bit    | 15      | 14  | 13      | 12       | 11       | 10      | 9        | 8        |
|--------|---------|-----|---------|----------|----------|---------|----------|----------|
|        | DLCMM   | ESI | DCRCERR | DSTUFERR | DFORMERR |         | DBIT1ERR | DBIT0ERR |
| Access | R/W     | R/W | R/W     | R/W      | R/W      |         | R/W      | R/W      |
| Reset  | 0       | 0   | 0       | 0        | 0        |         | 0        | 0        |
|        |         |     |         |          |          |         |          |          |
| Bit    | 7       | 6   | 5       | 4        | 3        | 2       | 1        | 0        |
|        | TXBOERR |     | NCRCERR | NSTUFERR | NFORMERR | NACKERR | NBIT1ERR | NBIT0ERR |
| Access | R/W     |     | R/W     | R/W      | R/W      | R/W     | R/W      | R/W      |
| Reset  | 0       |     | 0       | 0        | 0        | 0       | 0        | 0        |

#### Bit 15 - DLCMM DLC Mismatch bit

During a transmission or reception, the specified DLC is larger than the PLSIZE[2:0] of the FIFO element.

Bit 14 - ESI ESI Flag of a Received CAN FD Message Set bit

Bit 13 - DCRCERR Same as for nominal bit rate

Bit 12 - DSTUFERR Same as for nominal bit rate

Bit 11 - DFORMERR Same as for nominal bit rate

Bit 9 - DBIT1ERR Same as for nominal bit rate

Bit 8 - DBIT0ERR Same as for nominal bit rate

Bit 7 - TXBOERR Device Went to Bus Off bit (and auto-recovered)

### Bit 5 - NCRCERR Received Message with CRC Incorrect Checksum bit

The CRC checksum of a received message was incorrect. The CRC of an incoming message does not match with the CRC calculated from the received data.

### Bit 4 - NSTUFERR Received Message with Illegal Sequence bit

More than five equal bits in a sequence have occurred in a part of a received message where this is not allowed.

### Bit 3 - NFORMERR Received Frame Fixed Format bit

A fixed format part of a received frame has the wrong format.

### Bit 2 - NACKERR Transmitted Message Not Acknowledged bit

Transmitted message was not Acknowledged.

### Bit 1 - NBIT1ERR Transmitted Message Recessive Level bit

During the transmission of a message (with the exception of the arbitration field), the device wanted to send a recessive level (bit of logical value '1'), but the monitored bus value was dominant.

### Bit 0 - NBIT0ERR Transmitted Message Dominant Level bit

During the transmission of a message (or Acknowledge bit, active error flag or overload flag), the device wanted to send a dominant level (data or identifier bit of logical value '0'), but the monitored bus value was recessive. During bus off recovery, this status is set each time a sequence of 11 recessive bits has been monitored. This enables the CPU to monitor the proceeding of the bus off recovery sequence (indicating the bus is not stuck at dominant or continuously disturbed).

**Datasheet** 

## 11.2.33 CAN Transmit Event FIFO Control Register Low

Name: C1TEFCONL Offset: 0x600

Legend: S = Settable bit, HC = Hardware Clearable bit



### Bit 10 - FRESET FIFO Reset bit

| Value | Description                                                                                      |
|-------|--------------------------------------------------------------------------------------------------|
| 1     | FIFO will be reset when bit is set, cleared by hardware when FIFO is reset; the user should poll |
|       | whether this bit is clear before taking any action                                               |
| 0     | No effect                                                                                        |

### Bit 8 - UINC Increment Tail bit

| Value | Description                                                            |
|-------|------------------------------------------------------------------------|
| 1     | When this bit is set, the FIFO tail will increment by a single message |
| 0     | FIFO tail will not increment                                           |

## Bit 5 - TEFTSEN Transmit Event FIFO Timestamp Enable bit

| 1 | Value | Description                        |
|---|-------|------------------------------------|
|   | 1     | Timestamps elements in TEF         |
|   | 0     | Does not timestamp elements in TEF |

### Bit 3 – TEFOVIE Transmit Event FIFO Overflow Interrupt Enable bit

| Value | Description                              |
|-------|------------------------------------------|
| 1     | Interrupt is enabled for overflow event  |
| 0     | Interrupt is disabled for overflow event |

### Bit 2 - TEFFIE Transmit Event FIFO Full Interrupt Enable bit

| Value | Description                         |
|-------|-------------------------------------|
| 1     | Interrupt is enabled for FIFO full  |
| 0     | Interrupt is disabled for FIFO full |

### Bit 1 - TEFHIE Transmit Event FIFO Half Full Interrupt Enable bit

| Value | Description                              |
|-------|------------------------------------------|
| 1     | Interrupt is enabled for FIFO half full  |
| 0     | Interrupt is disabled for FIFO half full |

### Bit 0 - TEFNEIE Transmit Event FIFO Not Empty Interrupt Enable bit

| Value                                     | Description                              |  |  |  |
|-------------------------------------------|------------------------------------------|--|--|--|
| 1 Interrupt is enabled for FIFO not empty |                                          |  |  |  |
| 0                                         | Interrupt is disabled for FIFO not empty |  |  |  |

# Controller Area Network Flexible Data-Rate (...

# 11.2.34 CAN Transmit Event FIFO Control Register High

Name: C1TEFCONH Offset: 0x602

Note:

1. These bits can only be modified in Configuration mode (OPMOD[2:0] = 100)

| Bit          | 15 | 14 | 13 | 12  | 11  | 10         | 9   | 8   |
|--------------|----|----|----|-----|-----|------------|-----|-----|
|              |    |    |    |     |     | FSIZE[4:0] |     |     |
| Access Reset |    |    |    | R/W | R/W | R/W        | R/W | R/W |
| Reset        |    |    |    | 0   | 0   | 0          | 0   | 0   |
|              |    |    |    |     |     |            |     |     |
| Bit          | 7  | 6  | 5  | 4   | 3   | 2          | 1   | 0   |
|              |    |    |    |     |     |            |     |     |

Access Reset

Bits 12:8 - FSIZE[4:0] FIFO Size bits<sup>(1)</sup>

| Value | Description              |
|-------|--------------------------|
| 11111 | FIFO is 32 messages deep |
|       |                          |
| 00010 | FIFO is 3 messages deep  |
| 00001 | FIFO is 2 messages deep  |
| 00000 | FIFO is 1 message deep   |

# Controller Area Network Flexible Data-Rate (...

## 11.2.35 CAN Transmit Event FIFO Status Register

6

Name: C1TEFSTA Offset: 0x604

Note:

7

Bit

These bits are read-only and reflect the status of the FIFO.

Legend: HC = Hardware Clearable bit; S = Settable bit can Set by '1'

| Bit    | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|--------|----|----|----|----|----|----|---|---|
|        |    |    |    |    |    |    |   |   |
| Access |    |    |    |    |    |    |   |   |
| Reset  |    |    |    |    |    |    |   |   |
|        |    |    |    |    |    |    |   |   |

3

|        | <br><del>_</del> | <del>_</del> | <u> </u> |         |        | ·      |         |
|--------|------------------|--------------|----------|---------|--------|--------|---------|
|        |                  |              |          | TEFOVIF | TEFFIF | TEFHIF | TEFNEIF |
| Access |                  | •            |          | S/HC    | R      | R      | R       |
| Reset  |                  |              |          | 0       | 0      | 0      | 0       |

### Bit 3 – TEFOVIF Transmit Event FIFO Overflow Interrupt Flag bit

| Value | Description                    |
|-------|--------------------------------|
| 1     | Overflow event has occurred    |
| 0     | No overflow event has occurred |

### Bit 2 - TEFFIF Transmit Event FIFO Full Interrupt Flag bit(1)

| Value | Description      |
|-------|------------------|
| 1     | FIFO is full     |
| 0     | FIFO is not full |

### Bit 1 – TEFHIF Transmit Event FIFO Half Full Interrupt Flag bit<sup>(1)</sup>

| Value | Description         |
|-------|---------------------|
| 1     | FIFO is ≥ half full |
| 0     | FIFO is < half full |

## Bit 0 - TEFNEIF Transmit Event FIFO Not Empty Interrupt Flag bit<sup>(1)</sup>

| Value | Description       |
|-------|-------------------|
| 1     | FIFO is not empty |
| 0     | FIFO is empty     |

# Controller Area Network Flexible Data-Rate (...

## 11.2.36 CAN Transmit Event FIFO User Address Register Low

Name: C1TEFUAL<sup>(1)</sup>
Offset: 0x608

#### Note:

1. This register is not ensured to read correctly in Configuration mode and should only be accessed when the module is not in Configuration mode.

## **Legend:** x = Bit is unknown

| Bit    | 15 | 14 | 13 | 12   | 11      | 10 | 9 | 8 |
|--------|----|----|----|------|---------|----|---|---|
|        |    |    |    | TEFU | A[15:8] |    |   |   |
| Access | R  | R  | R  | R    | R       | R  | R | R |
| Reset  | x  | x  | x  | x    | X       | x  | x | X |
|        |    |    |    |      |         |    |   |   |
| Bit    | 7  | 6  | 5  | 4    | 3       | 2  | 1 | 0 |
|        |    |    |    | TEFU | IA[7:0] |    |   |   |
| Access | R  | R  | R  | R    | R       | R  | R | R |
| Reset  | x  | x  | x  | x    | X       | x  | x | X |

Bits 15:0 - TEFUA[15:0] Transmit Event FIFO User Address bits

A read of this register will return the address where the next event is to be read (FIFO tail).

Controller Area Network Flexible Data-Rate (...

## 11.2.37 CAN Transmit Event FIFO User Address Register High

Name: C1TEFUAH<sup>(1)</sup> Offset: 0x60A

#### Note:

1. This register is not ensured to read correctly in Configuration mode and should only be accessed when the module is not in Configuration mode.

## **Legend:** x = Bit is unknown

| Bit    | 15 | 14 | 13 | 12    | 11       | 10 | 9 | 8 |
|--------|----|----|----|-------|----------|----|---|---|
|        |    |    |    | TEFUA | [31:24]  |    |   |   |
| Access | R  | R  | R  | R     | R        | R  | R | R |
| Reset  | 0  | 0  | 0  | 0     | 0        | 0  | 0 | 0 |
|        |    |    |    |       |          |    |   |   |
| Bit    | 7  | 6  | 5  | 4     | 3        | 2  | 1 | 0 |
|        |    |    |    | TEFUA | \[23:16] |    |   |   |
| Access | R  | R  | R  | R     | R        | R  | R | R |
| Reset  | x  | X  | X  | x     | X        | X  | x | x |

Bits 15:0 - TEFUA[31:16] Transmit Event FIFO User Address bits

A read of this register will return the address where the next event is to be read (FIFO tail).

Controller Area Network Flexible Data-Rate (...

## 11.2.38 CAN Message Memory Base Address Register Low

Name: C1FIFOBAL Offset: 0x60C

| Bit    | 15          | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|-------------|-----|-----|-------|---------|-----|-----|-----|
|        |             |     |     | FIFOB | A[15:8] |     |     |     |
| Access | R/W         | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0           | 0   | 0   | 0     | 0       | 0   | 0   | 0   |
|        |             |     |     |       |         |     |     |     |
| Bit    | 7           | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        | FIFOBA[7:0] |     |     |       |         |     |     |     |
| Access | R/W         | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0           | 0   | 0   | 0     | 0       | 0   | 0   | 0   |

Bits 15:0 - FIFOBA[15:0] Message Memory Base Address bits

Defines the base address for the transmit event FIFO followed by the message objects.

Controller Area Network Flexible Data-Rate (...

## 11.2.39 CAN Message Memory Base Address Register High

Name: C1FIFOBAH Offset: 0x60E

| Bit    | 15            | 14  | 13  | 12     | 11       | 10  | 9   | 8   |
|--------|---------------|-----|-----|--------|----------|-----|-----|-----|
|        |               |     |     | FIFOBA | \[31:24] |     |     |     |
| Access | R/W           | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |
| Reset  | 0             | 0   | 0   | 0      | 0        | 0   | 0   | 0   |
|        |               |     |     |        |          |     |     |     |
| Bit    | 7             | 6   | 5   | 4      | 3        | 2   | 1   | 0   |
|        | FIFOBA[23:16] |     |     |        |          |     |     |     |
| Access | R/W           | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |
| Reset  | 0             | 0   | 0   | 0      | 0        | 0   | 0   | 0   |

**Bits 15:0 – FIFOBA[31:16]** Message Memory Base Address bits Defines the base address for the transmit event FIFO followed by the message objects.

# Controller Area Network Flexible Data-Rate (...

## 11.2.40 CAN Transmit Queue Control Register Low

Name: C1TXQCONL Offset: 0x610

Legend: HS = Hardware Settable bit; C = Clearable bit



#### Bit 10 - FRESET FIFO Reset bit

| Value | Description                                                                                          |
|-------|------------------------------------------------------------------------------------------------------|
| 1     | FIFO will be reset when bit is set, cleared by hardware when FIFO is reset; user should poll whether |
|       | this bit is clear before taking any action                                                           |
| 0     | No effect                                                                                            |

#### Bit 9 - TXREQ Message Send Request bit

| Value | Description                                                                                                                |
|-------|----------------------------------------------------------------------------------------------------------------------------|
| 1     | Requests sending a message; the bit will automatically clear when all the messages queued in the TXQ are successfully sent |
| 0     | Clearing the bit to '0' while set ('1') will request a message abort                                                       |

### Bit 8 - UINC Increment Head/Tail bit

When this bit is set, the FIFO head will increment by a single message.

### Bit 7 - TXEN TX Enable bit

## Bit 4 - TXATIE Transmit Attempts Exhausted Interrupt Enable bit

| DIC 7 17 | Dit 4 TATTLE Transmit Attempte Extradeted Interrupt Enable bit |  |  |  |  |  |  |
|----------|----------------------------------------------------------------|--|--|--|--|--|--|
| Value    | Description                                                    |  |  |  |  |  |  |
| 1        | Enables interrupt                                              |  |  |  |  |  |  |
| 0        | Disables interrupt                                             |  |  |  |  |  |  |

### Bit 2 - TXQEIE Transmit Queue Empty Interrupt Enable bit

| Value | Description                         |
|-------|-------------------------------------|
| 1     | Interrupt is enabled for TXQ empty  |
| 0     | Interrupt is disabled for TXQ empty |

# Bit 0 – TXQNIE Transmit Queue Not Full Interrupt Enable bit

| Value | Description                            |
|-------|----------------------------------------|
| 1     | Interrupt is enabled for TXQ not full  |
| 0     | Interrupt is disabled for TXQ not full |

# Controller Area Network Flexible Data-Rate (...

## 11.2.41 CAN Transmit Queue Control Register High

Name: C1TXQCONH Offset: 0x612

Note:

These bits can only be modified in Configuration mode (OPMOD[2:0] = 100).

| Bit    | 15          | 14  | 13     | 12  | 11  | 10         | 9   | 8   |
|--------|-------------|-----|--------|-----|-----|------------|-----|-----|
|        | PLSIZE[2:0] |     |        |     |     | FSIZE[4:0] |     |     |
| Access | R/W         | R/W | R/W    | R/W | R/W | R/W        | R/W | R/W |
| Reset  | 0           | 0   | 0      | 0   | 0   | 0          | 0   | 0   |
|        |             |     |        |     |     |            |     |     |
| Bit    | 7           | 6   | 5      | 4   | 3   | 2          | 1   | 0   |
|        |             | TXA | Γ[1:0] |     |     | TXPRI[4:0] |     |     |
| Access |             | R/W | R/W    | R/W | R/W | R/W        | R/W | R/W |
| Reset  |             | 1   | 1      | 0   | 0   | 0          | 0   | 0   |

### Bits 15:13 - PLSIZE[2:0] Payload Size bits(1)

| Value | Description   |
|-------|---------------|
| 111   | 64 data bytes |
| 110   | 48 data bytes |
| 101   | 32 data bytes |
| 100   | 24 data bytes |
| 011   | 20 data bytes |
| 010   | 16 data bytes |
| 001   | 12 data bytes |
| 000   | 8 data bytes  |

### Bits 12:8 - FSIZE[4:0] FIFO Size bits(1)

| Value | Description              |
|-------|--------------------------|
| 11111 | FIFO is 32 messages deep |
|       |                          |
| 00010 | FIFO is 3 messages deep  |
| 00001 | FIFO is 2 messages deep  |
| 00000 | FIFO is 1 message deep   |

### Bits 6:5 - TXAT[1:0] Retransmission Attempts bits

This feature is enabled when RTXAT (C1CONH[0]) is set.

| Value | Description                                 |
|-------|---------------------------------------------|
| 11    | Unlimited number of retransmission attempts |
| 10    | Unlimited number of retransmission attempts |
| 01    | Three retransmission attempts               |
| 00    | Disables retransmission attempts            |

### Bits 4:0 - TXPRI[4:0] Message Transmit Priority bits

| Value | Description              |
|-------|--------------------------|
| 11111 | Highest message priority |
|       |                          |
| 00000 | Lowest message priority  |

## Controller Area Network Flexible Data-Rate (...

## 11.2.42 CAN Transmit Queue Status Register

Name: C1TXQSTA Offset: 0x614

#### Notes:

- 1. The TXQCI[4:0] bits give a zero-indexed value to the message in the TXQ. If the TXQ is four messages deep (FSIZE[4:0] = 3), TXQCIx will take on a value of 0 to 3, depending on the state of the TXQ.
- 2. This bit is updated when a message completes (or aborts) or when the TXQ is reset.

### Legend: HS = Hardware Settable bit; C = Clearable bit

| Bit    | 15    | 14     | 13    | 12     | 11 | 10         | 9 | 8      |
|--------|-------|--------|-------|--------|----|------------|---|--------|
|        |       |        |       |        |    | TXQCI[4:0] |   |        |
| Access |       |        |       | R      | R  | R          | R | R      |
| Reset  |       |        |       | 0      | 0  | 0          | 0 | 0      |
|        |       |        |       |        |    |            |   |        |
| Bit    | 7     | 6      | 5     | 4      | 3  | 2          | 1 | 0      |
|        | TXABT | TXLARB | TXERR | TXATIF |    | TXQEIF     |   | TXQNIF |
| Access | R     | R      | R     | HS/C   |    | R          |   | R      |
| Reset  | 0     | 0      | 0     | 0      |    | 1          |   | 1      |

### Bits 12:8 - TXQCI[4:0] Transmit Message Queue Index bits<sup>(1)</sup>

A read of this register will return an index to the message that the FIFO will next attempt to transmit.

### Bit 7 - TXABT Message Aborted Status bit(2)

| Value | Description                    |
|-------|--------------------------------|
| 1     | Message was aborted            |
| 0     | Message completed successfully |

### Bit 6 - TXLARB Message Lost Arbitration Status bit

| Value | Description                                       |
|-------|---------------------------------------------------|
| 1     | Message lost arbitration while being sent         |
| 0     | Message did not lose arbitration while being sent |

### Bit 5 - TXERR Error Detected During Transmission bit

| Value | Description                                                |
|-------|------------------------------------------------------------|
| 1     | A bus error occurred while the message was being sent      |
| 0     | A bus error did not occur while the message was being sent |

#### Bit 4 - TXATIF Transmit Attempts Exhausted Interrupt Pending bit

| Value | Description              |
|-------|--------------------------|
| 1     | Interrupt is pending     |
| 0     | Interrupt is not pending |

### Bit 2 - TXQEIF Transmit Queue Empty Interrupt Flag bit

| V | /alue | Description                                                        |
|---|-------|--------------------------------------------------------------------|
| 1 | =     | TXQ is empty                                                       |
| C | )     | TXQ is not empty, at least one message is queued to be transmitted |

### Bit 0 - TXQNIF Transmit Queue Not Full Interrupt Flag bit

|       | <u> </u>        |
|-------|-----------------|
| Value | Description     |
| 1     | TXQ is not full |
| 0     | TXQ is full     |

# Controller Area Network Flexible Data-Rate (...

## 11.2.43 CAN Transmit Queue User Address Register Low

Name: C1TXQUAL<sup>(1)</sup>
Offset: 0x618

#### Note:

1. This register is not ensured to read correctly in Configuration mode and should only be accessed when the module is not in Configuration mode.

## **Legend:** x = Bit is unknown

| Bit    | 15          | 14 | 13 | 12 | 11 | 10 | 9 | 8 |  |
|--------|-------------|----|----|----|----|----|---|---|--|
|        | TXQUA[15:8] |    |    |    |    |    |   |   |  |
| Access | R           | R  | R  | R  | R  | R  | R | R |  |
| Reset  | X           | X  | X  | X  | X  | X  | X | X |  |
|        |             |    |    |    |    |    |   |   |  |
| Bit    | 7           | 6  | 5  | 4  | 3  | 2  | 1 | 0 |  |
|        | TXQUA[7:0]  |    |    |    |    |    |   |   |  |
| Access | R           | R  | R  | R  | R  | R  | R | R |  |
| Reset  | x           | X  | x  | x  | X  | x  | x | X |  |

## Bits 15:0 - TXQUA[15:0] TXQ User Address bits

A read of this register will return the address where the next message is to be written (TXQ head).

Controller Area Network Flexible Data-Rate (...

## 11.2.44 CAN Transmit Queue User Address Register High

Name: C1TXQUAH<sup>(1)</sup>

Offset: 0x61A

#### Note:

1. This register is not ensured to read correctly in Configuration mode and should only be accessed when the module is not in Configuration mode.

## **Legend:** x = Bit is unknown

| Bit    | 15           | 14 | 13 | 12 | 11 | 10 | 9 | 8 |  |
|--------|--------------|----|----|----|----|----|---|---|--|
|        | TXQUA[31:24] |    |    |    |    |    |   |   |  |
| Access | R            | R  | R  | R  | R  | R  | R | R |  |
| Reset  | 0            | 0  | 0  | 0  | 0  | 0  | 0 | 0 |  |
|        |              |    |    |    |    |    |   |   |  |
| Bit    | 7            | 6  | 5  | 4  | 3  | 2  | 1 | 0 |  |
|        | TXQUA[23:16] |    |    |    |    |    |   |   |  |
| Access | R            | R  | R  | R  | R  | R  | R | R |  |
| Reset  | X            | X  | X  | X  | X  | x  | x | X |  |

## Bits 15:0 - TXQUA[31:16] TXQ User Address bits

A read of this register will return the address where the next message is to be written (TXQ head).

### 11.2.45 CAN FIFO Control Register x Low (x = 1 to 8)

Name: C1FIFOCONxL

**Offset:** 0x61C, 0x628, 0x634, 0x640, 0x64C, 0x658, 0x664, 0x670

Note:

1. This bit can only be modified in Configuration mode (OPMOD[2:0] = 100).

Legend: S = Settable bit; HC = Hardware Clearable bit

| Bit    | 15   | 14    | 13     | 12     | 11     | 10       | 9        | 8        |
|--------|------|-------|--------|--------|--------|----------|----------|----------|
|        |      |       |        |        |        | FRESET   | TXREQ    | UINC     |
| Access |      |       |        |        |        | S/HC     | R/W/HC   | S/HC     |
| Reset  |      |       |        |        |        | 1        | 0        | 0        |
|        |      |       |        |        |        |          |          |          |
| Bit    | 7    | 6     | 5      | 4      | 3      | 2        | 1        | 0        |
|        | TXEN | RTREN | RXTSEN | TXATIE | RXOVIE | TFERFFIE | TFHRFHIE | TFNRFNIE |
| Access | R/W  | R/W   | R/W    | R/W    | R/W    | R/W      | R/W      | R/W      |
| Reset  | 0    | 0     | 0      | 0      | 0      | 0        | 0        | 0        |

#### Bit 10 - FRESET FIFO Reset bit

| Value | Description                                                                                          |  |
|-------|------------------------------------------------------------------------------------------------------|--|
| 1     | FIFO will be reset when bit is set, cleared by hardware when FIFO is reset; user should poll whether |  |
|       | this bit is clear before taking any action                                                           |  |
| 0     | No effect                                                                                            |  |

### Bit 9 - TXREQ Message Send Request bit

TXEN = 0 (FIFO configured as a receive FIFO):

This bit has no effect.

TXEN = 1 (FIFO configured as a transmit FIFO):

| Value | Description                                                                                      |
|-------|--------------------------------------------------------------------------------------------------|
| 1     | Requests sending a message; the bit will automatically clear when all the messages queued in the |
|       | FIFO are successfully sent                                                                       |
| 0     | Clearing the bit to '0' while set ('1') will request a message abort                             |

### Bit 8 - UINC Increment Head/Tail bit

TXEN = 1 (FIFO configured as a transmit FIFO):

When this bit is set, the FIFO head will increment by a single message.

TXEN = 0 (FIFO configured as a receive FIFO):

When this bit is set, the FIFO tail will increment by a single message.

### Bit 7 - TXEN TX/RX Buffer Selection bit

| Valu | e Description            |  |
|------|--------------------------|--|
| 1    | Transmits message object |  |
| 0    | Receives message object  |  |

#### Bit 6 - RTREN Auto-Remote Transmit (RTR) Enable bit

| Value | Description                                                  |  |
|-------|--------------------------------------------------------------|--|
| 1     | When a Remote Transmit is received, TXREQ will be set        |  |
| 0     | When a Remote Transmit is received, TXREQ will be unaffected |  |

### Bit 5 - RXTSEN Received Message Timestamp Enable bit(1)

| Value | Description                                          |
|-------|------------------------------------------------------|
| 1     | Captures timestamp in received message object in RAM |
| 0     | Does not capture timestamp                           |

#### Bit 4 - TXATIE Transmit Attempts Exhausted Interrupt Enable bit

## Controller Area Network Flexible Data-Rate (...

| Value | Description        |
|-------|--------------------|
| 1     | Enables interrupt  |
| 0     | Disables interrupt |

### Bit 3 - RXOVIE Overflow Interrupt Enable bit

| П | Value | Description                              |
|---|-------|------------------------------------------|
|   | 1     | Interrupt is enabled for overflow event  |
|   | 0     | Interrupt is disabled for overflow event |

### Bit 2 - TFERFFIE Transmit/Receive FIFO Empty/Full Interrupt Enable bit

TXEN = 1 (FIFO configured as a transmit FIFO):

Transmit FIFO Empty Interrupt Enable.

| Value | Description                          |
|-------|--------------------------------------|
| 1     | Interrupt is enabled for FIFO empty  |
| 0     | Interrupt is disabled for FIFO empty |

## TXEN = 0 (FIFO configured as a receive FIFO):

Receive FIFO Full Interrupt Enable.

| Value | Description                         |
|-------|-------------------------------------|
| 1     | Interrupt is enabled for FIFO full  |
| 0     | Interrupt is disabled for FIFO full |

### Bit 1 - TFHRFHIE Transmit/Receive FIFO Half Empty/Half Full Interrupt Enable bit

TXEN = 1 (FIFO configured as a transmit FIFO):

Transmit FIFO Half Empty Interrupt Enable.

| Value | Description                               |
|-------|-------------------------------------------|
| 1     | Interrupt is enabled for FIFO half empty  |
| 0     | Interrupt is disabled for FIFO half empty |

### TXEN = 0 (FIFO configured as a receive FIFO):

Receive FIFO Half Full Interrupt Enable.

| Value | Description                              |
|-------|------------------------------------------|
| 1     | Interrupt is enabled for FIFO half full  |
| 0     | Interrupt is disabled for FIFO half full |

### Bit 0 - TFNRFNIE Transmit/Receive FIFO Not Full/Not Empty Interrupt Enable bit

TXEN = 1 (FIFO configured as a transmit FIFO):

Transmit FIFO Not Full Interrupt Enable.

| Value                                     | Description                            |  |
|-------------------------------------------|----------------------------------------|--|
| 1                                         | Interrupt is enabled for FIFO not full |  |
| 0 Interrupt is disabled for FIFO not full |                                        |  |

## TXEN = 0 (FIFO configured as a receive FIFO):

Receive FIFO Not Empty Interrupt Enable.

| Val                                        | lue | Description                              |  |  |  |
|--------------------------------------------|-----|------------------------------------------|--|--|--|
| 1                                          |     | Interrupt is enabled for FIFO not empty  |  |  |  |
| 0 Interrupt is disabled for FIFO not empty |     | Interrupt is disabled for FIFO not empty |  |  |  |

## 11.2.46 CAN FIFO Control Register x High (x = 1 to 8)

Name: C1FIFOCONxH

Offset: 0x61E, 0x62A, 0x636, 0x642, 0x64E, 0x65A, 0x666, 0x672

#### Note:

These bits can only be modified in Configuration mode (OPMOD[2:0] = 100).

| Bit    | 15  | 14          | 13     | 12  | 11  | 10         | 9   | 8   |
|--------|-----|-------------|--------|-----|-----|------------|-----|-----|
|        |     | PLSIZE[2:0] |        |     |     | FSIZE[4:0] |     |     |
| Access | R/W | R/W         | R/W    | R/W | R/W | R/W        | R/W | R/W |
| Reset  | 0   | 0           | 0      | 0   | 0   | 0          | 0   | 0   |
|        |     |             |        |     |     |            |     |     |
| Bit    | 7   | 6           | 5      | 4   | 3   | 2          | 1   | 0   |
|        |     | TXA         | Γ[1:0] |     |     | TXPRI[4:0] |     |     |
| Access |     | R/W         | R/W    | R/W | R/W | R/W        | R/W | R/W |
| Reset  |     | 1           | 1      | 0   | 0   | 0          | 0   | 0   |

### Bits 15:13 - PLSIZE[2:0] Payload Size bits(1)

| 17.1  | The state of the s |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 111   | 64 data bytes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 110   | 48 data bytes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 101   | 32 data bytes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 100   | 24 data bytes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 011   | 20 data bytes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 010   | 16 data bytes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 001   | 12 data bytes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 000   | 8 data bytes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

### Bits 12:8 - FSIZE[4:0] FIFO Size bits(1)

| Value | Description              |
|-------|--------------------------|
| 11111 | FIFO is 32 messages deep |
|       |                          |
| 00010 | FIFO is 3 messages deep  |
| 00001 | FIFO is 2 messages deep  |
| 00000 | FIFO is 1 message deep   |

## Bits 6:5 - TXAT[1:0] Retransmission Attempts bits

This feature is enabled when RTXAT (C1CONH[0]) is set.

| Value | Description                                 |
|-------|---------------------------------------------|
| 11    | Unlimited number of retransmission attempts |
| 10    | Unlimited number of retransmission attempts |
| 01    | Three retransmission attempts               |
| 00    | Disables retransmission attempts            |

### Bits 4:0 - TXPRI[4:0] Message Transmit Priority bits

| Value | Description              |  |
|-------|--------------------------|--|
| 11111 | lighest message priority |  |
|       |                          |  |
| 00000 | Lowest message priority  |  |

## Controller Area Network Flexible Data-Rate (...

### 11.2.47 CAN FIFO Status Register x (x = 1 to 8)

Name: C1FIFOSTAx

**Offset:** 0x620, 0x62C, 0x638, 0x644, 0x650, 0x65C, 0x668, 0x674

#### Notes:

- 1. The FIFOCI[4:0] bits give a zero-indexed value to the message in the FIFO. If the FIFO is four messages deep (FSIZE[4:0] = 3), FIFOCIx will take on a value of 0 to 3, depending on the state of the FIFO.
- 2. These bits are updated when a message completes (or aborts) or when the FIFO is reset.
- 3. This bit is reset on any read of this register or when the TXQ is reset. The bits are cleared when TXREQ is set or using an SPI write.

Legend: HS = Hardware Settable bit; C = Clearable bit

| 15    | 14         | 13               | 12                       | 11                                                                                          | 10                                                                                                                                                               | 9                                                                                                                                                                                                                                   | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------|------------|------------------|--------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |            |                  |                          |                                                                                             | FIFOCI[4:0]                                                                                                                                                      |                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|       |            |                  | R                        | R                                                                                           | R                                                                                                                                                                | R                                                                                                                                                                                                                                   | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|       |            |                  | 0                        | 0                                                                                           | 0                                                                                                                                                                | 0                                                                                                                                                                                                                                   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|       |            |                  |                          |                                                                                             |                                                                                                                                                                  |                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 7     | 6          | 5                | 4                        | 3                                                                                           | 2                                                                                                                                                                | 1                                                                                                                                                                                                                                   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| TXABT | TXLARB     | TXERR            | TXATIF                   | RXOVIF                                                                                      | TFERFFIF                                                                                                                                                         | TFHRFHIF                                                                                                                                                                                                                            | TFNRFNIF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| R     | R          | R                | HS/C                     | HS/C                                                                                        | R                                                                                                                                                                | R                                                                                                                                                                                                                                   | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 0     | 0          | 0                | 0                        | 0                                                                                           | 0                                                                                                                                                                | 0                                                                                                                                                                                                                                   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|       | 7<br>TXABT | 7 6 TXABT TXLARB | 7 6 5 TXABT TXLARB TXERR | 7         6         5         4           TXABT         TXLARB         TXERR         TXATIF | R         R           0         0           7         6         5         4         3           TXABT         TXLARB         TXERR         TXATIF         RXOVIF | R         R         R         R           0         0         0         0           7         6         5         4         3         2           TXABT         TXLARB         TXERR         TXATIF         RXOVIF         TFERFFIF | R         R         R         R         R         R         R         R         R         R         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O |

### Bits 12:8 - FIFOCI[4:0] FIFO Message Index bits<sup>(1)</sup>

TXEN = 1 (FIFO configured as a transmit buffer):

A read of this register will return an index to the message that the FIFO will next attempt to transmit.

TXEN = 0 (FIFO configured as a receive buffer):

A read of this register will return an index to the message that the FIFO will use to save the next message.

### Bit 7 - TXABT Message Aborted Status bit(3)

| Value | Description                    |
|-------|--------------------------------|
| 1     | Message was aborted            |
| 0     | Message completed successfully |

### Bit 6 - TXLARB Message Lost Arbitration Status bit(2)

|       | into intermediage for institution of all a        |  |  |  |
|-------|---------------------------------------------------|--|--|--|
| Value | Description                                       |  |  |  |
| 1     | Message lost arbitration while being sent         |  |  |  |
| 0     | Message did not lose arbitration while being sent |  |  |  |

### Bit 5 – TXERR Error Detected During Transmission bit<sup>(2)</sup>

|   | Value | Description                                                |  |  |  |
|---|-------|------------------------------------------------------------|--|--|--|
| ĺ | 1     | A bus error occurred while the message was being sent      |  |  |  |
|   | 0     | A bus error did not occur while the message was being sent |  |  |  |

#### Bit 4 - TXATIF Transmit Attempts Exhausted Interrupt Pending bit

TXEN = 0 (FIFO configured as a receive buffer):

Unused, read as '0'.

TXEN = 1 (FIFO configured as a transmit buffer):

| Value | Description              |
|-------|--------------------------|
| 1     | Interrupt is pending     |
| 0     | Interrupt is not pending |

#### Bit 3 - RXOVIF Receive FIFO Overflow Interrupt Flag bit

TXEN = 1 (FIFO configured as a transmit buffer):

Unused, read as '0'.

## Controller Area Network Flexible Data-Rate (...

TXEN = 0 (FIFO configured as a receive buffer):

| Va | lue | Description                    |
|----|-----|--------------------------------|
| 1  |     | Overflow event has occurred    |
| 0  |     | No overflow event has occurred |

### Bit 2 - TFERFFIF Transmit/Receive FIFO Empty/Full Interrupt Flag bit

TXEN = 1 (FIFO configured as a transmit FIFO):

Transmit FIFO Empty Interrupt Flag.

| Value | Description                                                         |
|-------|---------------------------------------------------------------------|
| 1     | FIFO is empty                                                       |
| 0     | FIFO is not empty, at least one message is queued to be transmitted |

### TXEN = 0 (FIFO configured as a receive FIFO):

Receive FIFO Full Interrupt Flag.

| Value | Description      |
|-------|------------------|
| 1     | FIFO is full     |
| 0     | FIFO is not full |

### Bit 1 - TFHRFHIF Transmit/Receive FIFO Half Empty/Half Full Interrupt Flag bit

TXEN = 1 (FIFO configured as a transmit FIFO):

Transmit FIFO Half Empty Interrupt Flag.

| Value | Description         |
|-------|---------------------|
| 1     | FIFO is ≤ half full |
| 0     | FIFO is > half full |

### TXEN = 0 (FIFO configured as a receive FIFO):

Receive FIFO Half Full Interrupt Flag.

| Value | Description         |
|-------|---------------------|
| 1     | FIFO is ≥ half full |
| 0     | FIFO is < half full |

### Bit 0 - TFNRFNIF Transmit/Receive FIFO Not Full/Not Empty Interrupt Flag bit

TXEN = 1 (FIFO configured as a transmit FIFO):

Transmit FIFO Not Full Interrupt Flag.

| Value | Description      |
|-------|------------------|
| 1     | FIFO is not full |
| 0     | FIFO is full     |

### TXEN = 0 (FIFO configured as a receive FIFO):

Receive FIFO Not Empty Interrupt Flag.

| Value | Description                               |
|-------|-------------------------------------------|
| 1     | FIFO is not empty, has at least 1 message |
| 0     | FIFO is empty                             |

## Controller Area Network Flexible Data-Rate (...

## 11.2.48 CAN FIFO User Address Register x Low (x = 1 to 8)

Name: C1FIFOUAxL<sup>(1)</sup>

**Offset:** 0x624, 0x630, 0x63C, 0x648, 0x654, 0x660, 0x66C, 0x678

#### Note:

1. This register is not ensured to read correctly in Configuration mode and should only be accessed when the module is not in Configuration mode.

### **Legend:** x = Bit is unknown

| Bit    | 15           | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|--------|--------------|----|----|----|----|----|---|---|
|        | FIFOUA[15:8] |    |    |    |    |    |   |   |
| Access | R            | R  | R  | R  | R  | R  | R | R |
| Reset  | X            | X  | X  | X  | X  | X  | X | X |
|        |              |    |    |    |    |    |   |   |
| Bit    | 7            | 6  | 5  | 4  | 3  | 2  | 1 | 0 |
|        | FIFOUA[7:0]  |    |    |    |    |    |   |   |
| Access | R            | R  | R  | R  | R  | R  | R | R |
| Reset  | X            | X  | X  | X  | X  | X  | X | X |

### Bits 15:0 - FIFOUA[15:0] FIFO User Address bits

TXEN = 1 (FIFO configured as a transmit buffer):

A read of this register will return the address where the next message is to be written (FIFO head).

TXEN = 0 (FIFO configured as a receive buffer):

A read of this register will return the address where the next message is to be read (FIFO tail).

# Controller Area Network Flexible Data-Rate (...

## 11.2.49 CAN FIFO User Address Register x High (x = 1 to 8)

Name: C1FIFOUAxH<sup>(1)</sup>

**Offset:** 0x626, 0x632, 0x063E, 0x64A, 0x656, 0x662, 0x66E, 0x67A

#### Note:

1. This register is not ensured to read correctly in Configuration mode and should only be accessed when the module is not in Configuration mode.

### **Legend:** x = Bit is unknown

| Bit    | 15            | 14 | 13 | 12    | 11       | 10 | 9 | 8 |  |  |
|--------|---------------|----|----|-------|----------|----|---|---|--|--|
|        | FIFOUA[31:24] |    |    |       |          |    |   |   |  |  |
| Access | R             | R  | R  | R     | R        | R  | R | R |  |  |
| Reset  | 0             | 0  | 0  | 0     | 0        | 0  | 0 | 0 |  |  |
|        |               |    |    |       |          |    |   |   |  |  |
| Bit    | 7             | 6  | 5  | 4     | 3        | 2  | 1 | 0 |  |  |
|        |               |    |    | FIFOU | A[23:16] |    |   |   |  |  |
| Access | R             | R  | R  | R     | R        | R  | R | R |  |  |
| Reset  | x             | x  | X  | X     | X        | X  | x | X |  |  |

### Bits 15:0 - FIFOUA[31:16] FIFO User Address bits

TXEN = 1 (FIFO configured as a transmit buffer):

A read of this register will return the address where the next message is to be written (FIFO head).

TXEN = 0 (FIFO configured as a receive buffer):

A read of this register will return the address where the next message is to be read (FIFO tail).

# Controller Area Network Flexible Data-Rate (...

# 11.2.50 CAN Filter Control Register x Low (x = 0 to 3)

Name: C1FLTCONxL

Offset: 0x67C, 0x680, 0x684, 0x688

| Bit    | 15     | 14 | 13 | 12        | 11  | 10        | 9   | 8   |  |
|--------|--------|----|----|-----------|-----|-----------|-----|-----|--|
|        | FLTENb |    |    | FbBP[4:0] |     |           |     |     |  |
| Access | R/W    |    |    | R/W       | R/W | R/W       | R/W | R/W |  |
| Reset  | 0      |    |    | 0         | 0   | 0         | 0   | 0   |  |
|        |        |    |    |           |     |           |     |     |  |
| Bit    | 7      | 6  | 5  | 4         | 3   | 2         | 1   | 0   |  |
|        | FLTENa |    |    |           |     | FaBP[4:0] |     |     |  |
| Access | R/W    |    |    | R/W       | R/W | R/W       | R/W | R/W |  |
| Reset  | 0      |    |    | 0         | 0   | 0         | 0   | 0   |  |

## Bit 15 - FLTENb Enable Filter b to Accept Messages bit

| Value | Description        |
|-------|--------------------|
| 1     | Filter is enabled  |
| 0     | Filter is disabled |

## Bits 12:8 - FbBP[4:0] Pointer to Object When Filter b Hits bits

| Value       | Description                                                   |
|-------------|---------------------------------------------------------------|
| 11111-11000 | Reserved                                                      |
| 00111       | Message matching filter is stored in Object 7                 |
| 00110       | Message matching filter is stored in Object 6                 |
|             |                                                               |
| 00010       | Message matching filter is stored in Object 2                 |
| 00001       | Message matching filter is stored in Object 1                 |
| 00000       | Reserved; Object 0 is the TX Queue and can't receive messages |

## Bit 7 - FLTENa Enable Filter a to Accept Messages bit

| D.C   | TETETA Enable 1 mora to 7 toopt Moodagee bit |  |  |  |  |  |  |  |
|-------|----------------------------------------------|--|--|--|--|--|--|--|
| Value | Description                                  |  |  |  |  |  |  |  |
| 1     | Filter is enabled                            |  |  |  |  |  |  |  |
| 0     | Filter is disabled                           |  |  |  |  |  |  |  |

# Bits 4:0 - FaBP[4:0] Pointer to Object When Filter a Hits bits

| Value       | Description                                                   |
|-------------|---------------------------------------------------------------|
| 11111-11000 | Reserved                                                      |
| 00111       | Message matching filter is stored in Object 7                 |
| 00110       | Message matching filter is stored in Object 6                 |
|             |                                                               |
| 00010       | Message matching filter is stored in Object 2                 |
| 00001       | Message matching filter is stored in Object 1                 |
| 00000       | Reserved; Object 0 is the TX Queue and can't receive messages |

**Datasheet** 

# Controller Area Network Flexible Data-Rate (...

# 11.2.51 CAN Filter Control Register x High (x = 0 to 3)

Name: C1FLTCONxH

Offset: 0x67E, 0x682, 0x686, 0x68A

| Bit    | 15     | 14 | 13 | 12  | 11        | 10        | 9   | 8   |  |  |
|--------|--------|----|----|-----|-----------|-----------|-----|-----|--|--|
|        | FLTENd |    |    |     | FdBP[4:0] |           |     |     |  |  |
| Access | R/W    |    |    | R/W | R/W       | R/W       | R/W | R/W |  |  |
| Reset  | 0      |    |    | 0   | 0         | 0         | 0   | 0   |  |  |
|        |        |    |    |     |           |           |     |     |  |  |
| Bit    | 7      | 6  | 5  | 4   | 3         | 2         | 1   | 0   |  |  |
|        | FLTENc |    |    |     |           | FcBP[4:0] |     |     |  |  |
| Access | R/W    |    |    | R/W | R/W       | R/W       | R/W | R/W |  |  |
| Reset  | 0      |    |    | 0   | 0         | 0         | 0   | 0   |  |  |

## Bit 15 - FLTENd Enable Filter d to Accept Messages bit

| Value | Description        |
|-------|--------------------|
| 1     | Filter is enabled  |
| 0     | Filter is disabled |

#### Bits 12:8 - FdBPI4:01 Pointer to Object When Filter d Hits bits

|             | Tomes to object when I me at me bite                          |
|-------------|---------------------------------------------------------------|
| Value       | Description                                                   |
| 11111-11000 | Reserved                                                      |
| 00111       | Message matching filter is stored in Object 7                 |
| 00110       | Message matching filter is stored in Object 6                 |
|             |                                                               |
| 00010       | Message matching filter is stored in Object 2                 |
| 00001       | Message matching filter is stored in Object 1                 |
| 00000       | Reserved; Object 0 is the TX Queue and can't receive messages |

# Bit 7 - FLTENc Enable Filter c to Accept Messages bit

| D.C   | TETERO Enable i moi e to riccopt modeage bit |  |  |  |  |  |  |  |
|-------|----------------------------------------------|--|--|--|--|--|--|--|
| Value | Description                                  |  |  |  |  |  |  |  |
| 1     | Filter is enabled                            |  |  |  |  |  |  |  |
| 0     | Filter is disabled                           |  |  |  |  |  |  |  |

# Bits 4:0 - FcBP[4:0] Pointer to Object When Filter c Hits bits

| Value       | Description                                                   |
|-------------|---------------------------------------------------------------|
| 11111-11000 | Reserved                                                      |
| 00111       | Message matching filter is stored in Object 7                 |
| 00110       | Message matching filter is stored in Object 6                 |
|             |                                                               |
| 00010       | Message matching filter is stored in Object 2                 |
| 00001       | Message matching filter is stored in Object 1                 |
| 00000       | Reserved; Object 0 is the TX Queue and can't receive messages |

**Datasheet** 

# Controller Area Network Flexible Data-Rate (...

# 11.2.52 CAN Filter Object Register x Low (x = 0 to 15)

Name: C1FLTOBJxL

**Offset:** 0x68C, 0x694, 0x69C, 0x6A4, 0x6AC, 0x6B4, 0x6BC, 0x6C4, 0x6CC, 0x6D4, 0x6DC, 0x6E4, 0x6EC,

0x6F4, 0x6FC, 0x704

| Bit    | 15  | 14  | 13       | 12  | 11    | 10        | 9   | 8   |  |
|--------|-----|-----|----------|-----|-------|-----------|-----|-----|--|
|        |     |     | EID[4:0] |     |       | SID[10:8] |     |     |  |
| Access | R/W | R/W | R/W      | R/W | R/W   | R/W       | R/W | R/W |  |
| Reset  | 0   | 0   | 0        | 0   | 0     | 0         | 0   | 0   |  |
|        |     |     |          |     |       |           |     |     |  |
| Bit    | 7   | 6   | 5        | 4   | 3     | 2         | 1   | 0   |  |
|        |     |     |          | SID | [7:0] |           |     |     |  |
| Access | R/W | R/W | R/W      | R/W | R/W   | R/W       | R/W | R/W |  |
| Reset  | 0   | 0   | 0        | 0   | 0     | 0         | 0   | 0   |  |

Bits 15:11 - EID[4:0] Extended Identifier Filter bits

In DeviceNet<sup>™</sup> mode, these are the filter bits for the first two data bytes.

Bits 10:0 - SID[10:0] Standard Identifier Filter bits

# Controller Area Network Flexible Data-Rate (...

# 11.2.53 CAN Filter Object Register x High (x = 0 to 15)

Name: C1FLTOBJxH

**Offset:** 0x68E, 0x696, 0x69E,0x6A6, 0x6AE, 0x6B6, 0x6BE, 0x6C6, 0x6CE, 0x6D6, 0x6DE, 0x6E6,

0x6EE,0x6F6, 0x6FE, 0x706

| Bit    | 15  | 14    | 13    | 12   | 11    | 10         | 9   | 8   |
|--------|-----|-------|-------|------|-------|------------|-----|-----|
|        |     | EXIDE | SID11 |      |       | EID[17:13] |     |     |
| Access |     | R/W   | R/W   | R/W  | R/W   | R/W        | R/W | R/W |
| Reset  |     | 0     | 0     | 0    | 0     | 0          | 0   | 0   |
|        |     |       |       |      |       |            |     |     |
| Bit    | 7   | 6     | 5     | 4    | 3     | 2          | 1   | 0   |
|        |     |       |       | EID[ | 12:5] |            |     |     |
| Access | R/W | R/W   | R/W   | R/W  | R/W   | R/W        | R/W | R/W |
| Reset  | 0   | 0     | 0     | 0    | 0     | 0          | 0   | 0   |

Bit 14 - EXIDE Extended Identifier Enable bit

<u>If MIDE = 1:</u>

| Value | Description                                              |
|-------|----------------------------------------------------------|
| 1     | Matches only messages with Extended Identifier addresses |
| 0     | Matches only messages with Standard Identifier addresses |

Bit 13 - SID11 Standard Identifier Filter bit

Bits 12:8 - EID[17:13] Extended Identifier Filter bits

In DeviceNet<sup>™</sup> mode, these are the filter bits for the first two data bytes.

Bits 7:0 - EID[12:5] Extended Identifier Filter bits

# Controller Area Network Flexible Data-Rate (...

# 11.2.54 CAN Mask Register x Low (x = 0 to 15)

Name: C1MASKxL

**Offset:** 0x690, 0x698, 0x6A0, 0x6A8, 0x6B0, 0x6B8, 0x6C0, 0x6C8, 0x6D0, 0x6D8, 0x6E0, 0x6E8, 0x6F0,

0x6F8, 0x700, 0x708

| Bit    | 15  | 14  | 13        | 12  | 11  | 10         | 9   | 8   |  |  |
|--------|-----|-----|-----------|-----|-----|------------|-----|-----|--|--|
|        |     |     | MEID[4:0] |     |     | MSID[10:8] |     |     |  |  |
| Access | R/W | R/W | R/W       | R/W | R/W | R/W        | R/W | R/W |  |  |
| Reset  | 0   | 0   | 0         | 0   | 0   | 0          | 0   | 0   |  |  |
|        |     |     |           |     |     |            |     |     |  |  |
| Bit    | 7   | 6   | 5         | 4   | 3   | 2          | 1   | 0   |  |  |
|        |     |     | MSID[7:0] |     |     |            |     |     |  |  |
| Access | R/W | R/W | R/W       | R/W | R/W | R/W        | R/W | R/W |  |  |
| Reset  | 0   | 0   | 0         | 0   | 0   | 0          | 0   | 0   |  |  |

Bits 15:11 - MEID[4:0] Extended Identifier Mask bits

In DeviceNet<sup>™</sup> mode, these are the mask bits for the first two data bytes.

Bits 10:0 - MSID[10:0] Standard Identifier Mask bits

# Controller Area Network Flexible Data-Rate (...

## 11.2.55 CAN Mask Register x High (x = 0 to 15)

Name: C1MASKxH

**Offset:** 0x692, 0x69A, 0x6A2, 0x06AA, 0x06B2, 0x06BA, 0x06C2, 0x06CA, 0x06D2, 0x06DA, 0x06E2,

0x06EA, 0x06F2, 0x06FA, 0x0702, 0x70A

| Bit    | 15  | 14   | 13     | 12   | 11     | 10          | 9   | 8   |
|--------|-----|------|--------|------|--------|-------------|-----|-----|
|        |     | MIDE | MSID11 |      |        | MEID[17:13] |     |     |
| Access |     | R/W  | R/W    | R/W  | R/W    | R/W         | R/W | R/W |
| Reset  |     | 0    | 0      | 0    | 0      | 0           | 0   | 0   |
|        |     |      |        |      |        |             |     |     |
| Bit    | 7   | 6    | 5      | 4    | 3      | 2           | 1   | 0   |
|        |     |      |        | MEID | [12:5] |             |     |     |
| Access | R/W | R/W  | R/W    | R/W  | R/W    | R/W         | R/W | R/W |
| Reset  | 0   | 0    | 0      | 0    | 0      | 0           | 0   | 0   |

#### Bit 14 - MIDE Identifier Receive Mode bit

| Value | Description                                                                                                                                             |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | Matches only message types (standard or extended address) that correspond to the EXIDE bit in the filter                                                |
| 0     | Matches either standard or extended address message if filters match (i.e., if (Filter SID) = (Message SID) or if (Filter SID/EID) = (Message SID/EID)) |

#### Bit 13 - MSID11 Standard Identifier Mask bit

## Bits 12:0 - MEID[17:5] Extended Identifier Mask bits

In DeviceNet<sup>™</sup> mode, these are the mask bits for the first two data bytes.

# 12. High-Speed PWM

**Note:** This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "HRPWM with Fine Edge Placement" (www.microchip.com/DS70005320) in the "dsPIC33/PIC24 Family Reference Manual".

The High-Speed PWM (HSPWM) module is a Pulse-Width Modulated (PWM) module to support both motor control and power supply applications. This flexible module provides features to support many types of Motor Control (MC) and Power Control (PC) applications, including:

- AC-to-DC Converters
- DC-to-DC Converters
- · AC and DC Motors: BLDC, PMSM, ACIM, SRM, etc.
- Inverters
- · Battery Chargers
- · Digital Lighting
- Power Factor Correction (PFC)

Note: The Fine Edge Placement feature is not available in this family of devices.

### 12.1 Features

- · Four Independent PWM Generators, each with Dual Outputs
- · Operating modes:
  - Independent Edge mode
  - Variable Phase PWM mode
  - Center-Aligned mode
  - Double Update Center-Aligned mode
  - Dual Edge Center-Aligned mode
  - Dual PWM mode
- Output modes:
  - Complementary
  - Independent
  - Push-Pull
- Dead-Time Generator
- · Leading-Edge Blanking (LEB)
- Output Override for Fault Handling
- · Flexible Period/Duty Cycle Updating Options
- · Programmable Control Inputs (PCI)
- · Advanced Triggering Options
- Six Combinatorial Logic Outputs
- · Six PWM Event Outputs

## 12.2 Architecture Overview

The PWM module consists of a common set of controls and features, and multiple instantiations of PWM Generators (PGs). Each PWM Generator can be independently configured or multiple PWM Generators can be used to achieve complex multiphase systems. PWM Generators can also be used to implement sophisticated triggering, protection and logic functions. A high-level block diagram is shown in Figure 12-1.

Figure 12-1. PWM High-Level Block Diagram



## 12.3 Lock and Write Restrictions

The LOCK bit (PCLKCON[8]) may be set in software to block writes to certain registers. For more information, refer to "HRPWM with Fine Edge Placement" (www.microchip.com/DS70005320) in the "dsPIC33/PIC24 Family Reference Manual".

The following lock/unlock sequence is required to set or clear the LOCK bit.

- 1. Write 0x55 to NVMKEY.
- 2. Write 0xAA to NVMKEY.
- 3. Clear (or set) the LOCK bit (PCLKCON[8]) as a single operation.

In general, modifications to configuration controls should not be done while the module is running, as indicated by the ON bit (PGxCONL[15]) being set.

# 12.4 PWM4H/L Output on Peripheral Pin Select

All devices support the capability to output PWM4H and PWM4L signals via Peripheral Pin Select (PPS) on to any "RPn" pin. This feature is intended for lower pin count devices that do not have PWM4H/L on dedicated pins. If PWM4H/L PPS output functions are used on devices that also have fixed PWM4H/L pins, the output signal will be present on both dedicated and "RPn" pins. The Output Port Enable bits, PENH and PENL (PGxIOCONH[3:2]), control both dedicated and PPS pins together; it is not possible to disable the dedicated pins and use only PPS.

Given the natural priority of the "RPn" functions above that of the PWM, it is possible to use the PPS output functions on the dedicated PWM4H/L pins, while the PWM4 signals are routed to other pins via PPS. Any of the peripheral outputs listed in 8.9. Mapping Limitations, with the exception of 'Default Port', can be used. Input functions, including the ports and peripherals listed in 8.7. Virtual Connections, cannot be used through the "RPn" function on dedicated PWM4H/L pins when PWM4 is active.

**High-Speed PWM** 

# 12.5 PWM Control/Status Registers

There are two categories of Special Function Registers (SFRs) used to control the operation of the PWM module:

- · Common, shared by all PWM Generators
- · PWM Generator-specific

An 'x' in the register name denotes an instance of a PWM Generator.

A 'y' in the register name denotes an instance of the common function.

# 12.6 Control Registers

| Offset  | Name           | Bit Pos. | 7                            | 6                     | 5            | 4                | 3            | 2            | 1                  | 0        |  |  |
|---------|----------------|----------|------------------------------|-----------------------|--------------|------------------|--------------|--------------|--------------------|----------|--|--|
| 0x0300  | PCLKCON        | 15:8     |                              |                       |              |                  |              |              |                    | LOCK     |  |  |
| 0x0300  | PCLRCON        | 7:0      |                              |                       | DIVSE        | EL[1:0]          |              |              | MCLKS              | EL[1:0]  |  |  |
| 00000   | F00I           | 15:8     |                              |                       |              | FSCL             | [15:8]       |              |                    |          |  |  |
| 0x0302  | FSCL           | 7:0      |                              |                       |              | FSCI             | _[7:0]       |              |                    |          |  |  |
|         |                | 15:8     |                              |                       |              | FSMINP           |              |              |                    |          |  |  |
| 0x0304  | FSMINPER       | 7:0      |                              | FSMINPER[7:0]         |              |                  |              |              |                    |          |  |  |
|         |                | 15:8     |                              |                       |              | MPHAS            |              |              |                    |          |  |  |
| 0x0306  | MPHASE         | 7:0      |                              | MPHASE[7:0]           |              |                  |              |              |                    |          |  |  |
|         |                | 15:8     |                              | MDC[15:8]             |              |                  |              |              |                    |          |  |  |
| 0x0308  | MDC            | 7:0      |                              |                       |              | MDC              |              |              |                    |          |  |  |
|         |                | 15:8     |                              |                       |              | MPEF             |              |              |                    |          |  |  |
| 0x030A  | MPER           | 7:0      |                              |                       |              |                  |              |              |                    |          |  |  |
|         |                |          |                              | I                     |              | MPEI             |              |              |                    |          |  |  |
| 0x030C  | LFSR           | 15:8     |                              | LFSR[14:8]  LFSR[7:0] |              |                  |              |              |                    |          |  |  |
|         |                | 7:0      |                              |                       |              | LFSF             | ₹[7:0]       | 1            |                    |          |  |  |
| 0x030E  | CMBTRIGL       | 15:8     |                              |                       |              |                  |              |              |                    |          |  |  |
|         |                | 7:0      |                              |                       |              |                  | CTA4EN       | CTA3EN       | CTA2EN             | CTA1EN   |  |  |
| 0x0310  | CMBTRIGH       | 15:8     |                              |                       |              |                  |              |              |                    |          |  |  |
| 0,0010  | - CIMETITION   | 7:0      |                              |                       |              |                  | CTB4EN       | CTB3EN       | CTB2EN             | CTB1EN   |  |  |
| 0x0312  | LOGCONA        | 15:8     |                              | PWMS                  | 31A[3:0]     |                  |              | PWMS         | S2A[3:0]           |          |  |  |
| 0.00012 | LOGOUNA        | 7:0      | S1APOL                       | S2APOL                | PWML         |                  | PWMLFAD[2:0] |              |                    |          |  |  |
| 00044   | LOCCOND        | 15:8     |                              | PWMS                  | 31B[3:0]     |                  |              | PWMS         | S2B[3:0]           |          |  |  |
| 0x0314  | LOGCONB        | 7:0      | S1BPOL                       | S2BPOL                | PWML         | FB[1:0]          |              |              | PWMLFBD[2:0]       |          |  |  |
|         | 1.0000110      | 15:8     | PWMS1C[3:0] PWMS2C[3:        |                       |              |                  | S2C[3:0]     |              |                    |          |  |  |
| 0x0316  | LOGCONC        | 7:0      | S1CPOL                       |                       |              |                  |              | PWMLFCD[2:0  | ]                  |          |  |  |
|         |                | 15:8     |                              | PWMS                  | 31D[3:0]     |                  |              |              | S2D[3:0]           |          |  |  |
| 0x0318  | LOGCOND        | 7:0      | S1DPOL                       | S2DPOL                |              | FD[1:0]          |              |              | PWMLFDD[2:0        | 1        |  |  |
|         |                | 15:8     | 0.2.02                       |                       | 31E[3:0]     | . 5[0]           |              |              | S2E[3:0]           | ı        |  |  |
| 0x031A  | LOGCONE        | 7:0      | S1EPOL                       | S2EPOL                |              | FE[1:0]          |              |              | PWMLFED[2:0]       | 1        |  |  |
|         |                | 15:8     | OTEL OF                      |                       | 31F[3:0]     | 1 <b>L</b> [1.0] |              |              | S2F[3:0]           |          |  |  |
| 0x031C  | LOGCONF        | 7:0      | S1FPOL                       | S2FPOL                |              | FF[1:0]          |              |              | PWMLFFD[2:0]       | <u> </u> |  |  |
|         |                |          |                              | EVTAPOL               | EVTASTRD     | EVTASYNC         |              |              | F VVIVILE F D[2.0] |          |  |  |
| 0x031E  | <b>PWMEVTA</b> | 15:8     | EVTAOEN                      |                       |              | EVIASTING        |              |              | E) (TA DOOGO O     |          |  |  |
|         |                | 7:0      | E) (TD OE)                   |                       | SEL[3:0]     | E) (TD0) (1)0    |              |              | EVTAPGS[2:0]       |          |  |  |
| 0x0320  | <b>PWMEVTB</b> | 15:8     | EVTBOEN                      | EVTBPOL               | EVTBSTRD     | EVTBSYNC         |              |              |                    |          |  |  |
|         |                | 7:0      |                              |                       | SEL[3:0]     | I                |              |              | EVTBPGS[2:0]       |          |  |  |
| 0x0322  | PWMEVTC        | 15:8     | EVTCOEN                      | EVTCPOL               | EVTCSTRD     | EVTCSYNC         |              |              |                    |          |  |  |
| ******  |                | 7:0      |                              |                       | SEL[3:0]     |                  |              |              | EVTCPGS[2:0]       |          |  |  |
| 0x0324  | PWMEVTD        | 15:8     | EVTDOEN                      | EVTDPOL               | EVTDSTRD     | EVTDSYNC         |              |              |                    |          |  |  |
| 0.0024  | TWWEVID        | 7:0      |                              | EVTDS                 | SEL[3:0]     |                  |              |              | EVTDPGS[2:0]       |          |  |  |
| 0x0326  | PWMEVTE        | 15:8     | EVTEOEN                      | EVTEPOL               | EVTESTRD     | EVTESYNC         |              |              |                    |          |  |  |
| 0.00020 | FVVIVILVIL     | 7:0      |                              |                       | SEL[3:0]     |                  |              |              | EVTEPGS[2:0]       |          |  |  |
| 0,0220  | D\A/A/E\ /TF   | 15:8     | EVTFOEN                      | EVTFPOL               | EVTFSTRD     | EVTFSYNC         |              |              |                    |          |  |  |
| 0x0328  | PWMEVTF        | 7:0      |                              | EVTFS                 | SEL[3:0]     | -                |              |              | EVTFPGS[2:0]       |          |  |  |
| 0000    | D04001"        | 15:8     | ON                           | Reserved              |              |                  |              |              | TRGCNT[2:0]        |          |  |  |
| 0x032A  | PG1CONL        | 7:0      |                              |                       |              | CLKSI            | EL[1:0]      |              | MODSEL[2:0]        |          |  |  |
|         |                | 15:8     | MDCSEL                       | MPERSEL               | MPHSEL       |                  | MSTEN        |              | UPMOD[2:0]         |          |  |  |
| 0x032C  | PG1CONH        | 7:0      | Reserved                     | TRGMOD                |              |                  |              | SOC          | S[3:0]             |          |  |  |
|         |                | 15:8     | SEVT                         | FLTEVT                | CLEVT        | FFEVT            | SACT         | FLTACT       | CLACT              | FFACT    |  |  |
| 0x032E  | PG1STAT        | 7:0      | TRSET                        | TRCLR                 | CAP          | UPDATE           | UPDREQ       | STEER        | CAHALF             | TRIG     |  |  |
|         |                | 15:8     | CLMOD                        | SWAP                  | OVRENH       | OVRENL           |              | AT[1:0]      |                    | C[1:0]   |  |  |
| 0x0330  | PG1IOCONL      | 7:0      | FLTDAT[1:0] CLDAT[1:0] FFDAT |                       |              |                  |              |              | DBDA               |          |  |  |
|         |                |          | FLIDA                        | \[[1.0]               |              |                  | FFDF         | (1.0J        | DRDA               |          |  |  |
| 0x0332  | PG1IOCONH      | 15:8     |                              |                       | CAPSRC[2:0]  |                  | DE::::       | DE:::        | DC:::              | DTCMPSEL |  |  |
|         |                | 7:0      |                              |                       |              | D[1:0]           | PENH         | PENL         | POLH               | POLL     |  |  |
| 0x0334  | PG1EVTL        | 15:8     |                              |                       | ADTR1PS[4:0] |                  |              | ADTR1EN3     | ADTR1EN2           | ADTR1EN1 |  |  |
|         |                | 7:0      |                              |                       |              | UPDTF            | RG[1:0]      |              | PGTRGSEL[2:0       | -        |  |  |
| 0x0336  | PG1EVTH        | 15:8     | FLTIEN                       | CLIEN                 | FFIEN        | SIEN             |              |              | IEVTS              | EL[1:0]  |  |  |
| 55550   | . 5124111      | 7:0      | ADTR2EN3                     | ADTR2EN2              | ADTR2EN1     |                  |              | ADTR1OFS[4:0 | 0]                 |          |  |  |
|         |                |          |                              |                       |              |                  |              |              |                    |          |  |  |

| conti   | nued      |             |                    |               |                    |           |                  |                   |                           |          |  |
|---------|-----------|-------------|--------------------|---------------|--------------------|-----------|------------------|-------------------|---------------------------|----------|--|
| Offset  | Name      | Bit Pos.    | 7                  | 6             | 5                  | 4         | 3                | 2                 | 1                         | 0        |  |
| Oliset  | Name      |             |                    | 0             |                    | 4         |                  |                   |                           | , v      |  |
| 0x0338  | PG1FPCIL  | 15:8<br>7:0 | TSYNCDIS<br>SWTERM | PSYNC         | TERM[2:0]<br>PPS   |           | AQPS             | PSS[4:0]          | AQSS[2:0]                 |          |  |
|         |           | 15:8        | BPEN               | PSTNC         | BPSEL[2:0]         |           |                  | P33[4.0]          | ACP[2:0]                  |          |  |
| 0x033A  | PG1FPCIH  | 7:0         | SWPCI              | SWPC          | SWPCIM[1:0] LATMOD |           |                  | TQSS[2:0]         |                           |          |  |
|         |           | 15:8        | TSYNCDIS           | 0000          | TERM[2:0]          | Littivion | TQPS<br>AQPS     | AQSS[2:0]         |                           |          |  |
| 0x033C  | PG1CLPCIL | 7:0         | SWTERM             | PSYNC         |                    |           | 7(Q1 0           |                   |                           |          |  |
|         |           | 15:8        | BPEN               |               | BPSEL[2:0]         |           |                  | PSS[4:0] ACP[2:0] |                           |          |  |
| 0x033E  | PG1CLPCIH | 7:0         | SWPCI              | SWPC          | IM[1:0]            | LATMOD    | TQPS             |                   | TQSS[2:0]                 |          |  |
|         |           | 15:8        | TSYNCDIS           |               | TERM[2:0]          |           | AQPS             |                   | AQSS[2:0]                 |          |  |
| 0x0340  | PG1FFPCIL | 7:0         | SWTERM             | PSYNC         | PPS                |           |                  | PSS[4:0]          |                           |          |  |
|         |           | 15:8        | BPEN               |               | BPSEL[2:0]         |           |                  |                   | ACP[2:0]                  |          |  |
| 0x0342  | PG1FFPCIH | 7:0         | SWPCI              | SWPC          | IM[1:0]            | LATMOD    | TQPS             |                   | TQSS[2:0]                 |          |  |
|         | DO LODO!! | 15:8        | TSYNCDIS           |               | TERM[2:0]          |           | AQPS             |                   | AQSS[2:0]                 |          |  |
| 0x0344  | PG1SPCIL  | 7:0         | SWTERM             | PSYNC         | PPS                |           |                  | PSS[4:0]          |                           |          |  |
| 0.0040  | DOMODOWA  | 15:8        | BPEN               |               | BPSEL[2:0]         |           |                  |                   | ACP[2:0]                  |          |  |
| 0x0346  | PG1SPCIH  | 7:0         | SWPCI              | SWPC          | IM[1:0]            | LATMOD    | TQPS             |                   | TQSS[2:0]                 |          |  |
| 0.0040  | DC4LEDI   | 15:8        |                    |               |                    | LEB[      | 12:5]            | 1                 |                           |          |  |
| 0x0348  | PG1LEBL   | 7:0         |                    |               | LEB[4:0]           |           |                  |                   |                           |          |  |
| 0.0244  | DC4LEDU   | 15:8        |                    |               |                    |           |                  |                   | PWMPCI[2:0]               |          |  |
| 0x034A  | PG1LEBH   | 7:0         |                    |               |                    |           | PHR              | PHF               | PLR                       | PLF      |  |
| 0x034C  | PG1PHASE  | 15:8        |                    |               |                    | PG1PHA    | SE[15:8]         |                   |                           |          |  |
| UXU34C  | PGIPHASE  | 7:0         |                    | PG1PHASE[7:0] |                    |           |                  |                   |                           |          |  |
| 0x034E  | PG1DC     | 15:8        |                    | PG1DC[15:8]   |                    |           |                  |                   |                           |          |  |
| UXU34E  | PGIDC     | 7:0         |                    |               |                    | PG1D      | C[7:0]           |                   |                           |          |  |
| 0x0350  | PG1DCA    | 15:8        |                    |               |                    |           |                  |                   |                           |          |  |
| 0x0330  | FOIDCA    | 7:0         |                    |               |                    | PG1D0     |                  |                   |                           |          |  |
| 0x0352  | PG1PER    | 15:8        |                    |               |                    | PG1PE     | R[15:8]          |                   |                           |          |  |
| 0.00002 | TOTILIX   | 7:0         |                    |               |                    | PG1PE     | ER[7:0]          |                   |                           |          |  |
| 0x0354  | PG1TRIGA  | 15:8        |                    |               |                    | PG1TRI    |                  |                   |                           |          |  |
| 0,0001  |           | 7:0         |                    |               |                    | PG1TR     |                  |                   |                           |          |  |
| 0x0356  | PG1TRIGB  | 15:8        |                    |               |                    | PG1TRI    |                  |                   |                           |          |  |
| 0,,000  |           | 7:0         |                    |               |                    | PG1TR     |                  |                   |                           |          |  |
| 0x0358  | PG1TRIGC  | 15:8        |                    |               |                    | PG1TRI    |                  |                   |                           |          |  |
|         |           | 7:0         |                    |               |                    | PG1TRI    | GC[7:0]          |                   |                           |          |  |
| 0x035A  | PG1DTL    | 15:8        |                    |               |                    |           |                  |                   | DTL[10:8]                 |          |  |
|         |           | 7:0         |                    |               | I                  | DTL       | [7:0]            |                   |                           |          |  |
| 0x035C  | PG1DTH    | 15:8        |                    |               |                    |           |                  |                   | DTH[10:8]                 |          |  |
|         |           | 7:0         |                    |               |                    | DTH       |                  |                   |                           |          |  |
| 0x035E  | PG1CAP    | 15:8        |                    |               |                    | PG1CA     |                  |                   |                           |          |  |
|         |           | 7:0         | ON                 | Docom:        |                    | PG1CA     | AP[/:U]          |                   | TDCCNTI0-01               |          |  |
| 0x0360  | PG2CONL   | 15:8<br>7:0 | ON                 | Reserved      |                    | CLKSI     | EL [4·01         |                   | TRGCNT[2:0]               |          |  |
|         |           | 15:8        | MDCSEL             | MPERSEL       | MPHSEL             | CLKSI     | EL[1:0]<br>MSTEN |                   | MODSEL[2:0]<br>UPMOD[2:0] |          |  |
| 0x0362  | PG2CONH   | 7:0         | Reserved           | TRGMOD        | IVITTOEL           |           | IVIOIEIN         | 900               | S[3:0]                    |          |  |
|         |           | 15:8        | SEVT               | FLTEVT        | CLEVT              | FFEVT     | SACT             | FLTACT            | CLACT                     | FFACT    |  |
| 0x0364  | PG2STAT   | 7:0         | TRSET              | TRCLR         | CLEVI              | UPDATE    | UPDREQ           | STEER             | CAHALF                    | TRIG     |  |
|         |           | 15:8        | CLMOD              | SWAP          | OVRENH             | OVRENL    |                  | AT[1:0]           |                           | IC[1:0]  |  |
| 0x0366  | PG2IOCONL | 7:0         |                    | AT[1:0]       | -                  | T[1:0]    |                  | T[1:0]            | -                         | T[1:0]   |  |
|         |           | 15:8        | , 107              | []            | CAPSRC[2:0]        |           | 11.0/            | []                | DODA                      | DTCMPSEL |  |
| 0x0368  | PG2IOCONH | 7:0         |                    |               |                    | D[1:0]    | PENH             | PENL              | POLH                      | POLL     |  |
|         |           | 15:8        |                    |               | ADTR1PS[4:0]       |           | . =1111          | ADTR1EN3          | ADTR1EN2                  | ADTR1EN1 |  |
| 0x036A  | PG2EVTL   | 7:0         |                    |               |                    | UPDTF     | RG[1:01          |                   | PGTRGSEL[2:0              |          |  |
|         |           | 15:8        | FLTIEN             | CLIEN         | FFIEN              | SIEN      | - []             |                   |                           | EL[1:0]  |  |
| 0x036C  | PG2EVTH   | 7:0         | ADTR2EN3           | ADTR2EN2      | ADTR2EN1           |           |                  | <br>ADTR1OFS[4:0  |                           | 1        |  |
|         |           | 15:8        | TSYNCDIS           |               | TERM[2:0]          |           | AQPS             | [                 | AQSS[2:0]                 |          |  |
| 0x036E  | PG2FPCIL  | 7:0         | SWTERM             | PSYNC         | PPS                |           |                  | PSS[4:0]          |                           |          |  |
| 0.00==  | DOSEDS::: | 15:8        | BPEN               | -             | BPSEL[2:0]         |           |                  |                   | ACP[2:0]                  |          |  |
| 0x0370  | PG2FPCIH  | 7:0         | SWPCI              | SWPC          | IM[1:0]            | LATMOD    | TQPS             |                   | TQSS[2:0]                 |          |  |
|         |           |             |                    | 5 0           | .f=1               |           |                  | I.                | []                        |          |  |

| conti                         | nued         |             |                                   |                         |                        |             |                         |              |                           |          |
|-------------------------------|--------------|-------------|-----------------------------------|-------------------------|------------------------|-------------|-------------------------|--------------|---------------------------|----------|
| Offset                        | Name         | Bit Pos.    | 7                                 | 6                       | 5                      | 4           | 3                       | 2            | 1                         | 0        |
| Onset                         | Nume         |             |                                   |                         |                        |             |                         |              |                           |          |
| 0x0372                        | PG2CLPCIL    | 15:8<br>7:0 | TSYNCDIS<br>SWTERM                | PSYNC                   | TERM[2:0]              |             | AQPS                    | PSS[4:0]     | AQSS[2:0]                 |          |
|                               |              | 15:8        | BPEN                              | FOINC                   | BPSEL[2:0]             |             |                         | F 33[4.0]    | ACP[2:0]                  |          |
| 0x0374                        | PG2CLPCIH    | 7:0         | SWPCI                             | SWPCIM[1:0] LATMOD TQPS |                        |             |                         | TQSS[2:0]    |                           |          |
|                               |              | 15:8        | TSYNCDIS                          | 3777                    | TERM[2:0]              | L, ti iviob | AQPS                    | AQSS[2:0]    |                           |          |
| 0x0376                        | PG2FFPCIL    | 7:0         | SWTERM                            | PSYNC                   | PPS                    |             |                         | PSS[4:0]     |                           |          |
| 0.0070                        | D0055D0#4    | 15:8        | BPEN                              |                         | BPSEL[2:0]             |             |                         |              | ACP[2:0]                  |          |
| 0x0378                        | PG2FFPCIH    | 7:0         | SWPCI                             | SWPC                    | IM[1:0]                | LATMOD      | TQPS                    |              | TQSS[2:0]                 |          |
| 0x037A                        | PG2SPCIL     | 15:8        | TSYNCDIS                          |                         | TERM[2:0]              |             | AQPS                    |              | AQSS[2:0]                 |          |
| UXU37A                        | PG25PCIL     | 7:0         | SWTERM                            | PSYNC                   | PPS                    |             |                         | PSS[4:0]     |                           |          |
| 0x037C                        | PG2SPCIH     | 15:8        | BPEN                              |                         | BPSEL[2:0]             |             |                         |              | ACP[2:0]                  |          |
| 0.007.0                       | 1 0201 0111  | 7:0         | SWPCI                             | SWPC                    | IM[1:0]                | LATMOD      | TQPS                    |              | TQSS[2:0]                 |          |
| 0x037E                        | PG2LEBL      | 15:8        |                                   |                         |                        | LEB[        | 12:5]                   |              |                           |          |
| 0,001.2                       |              | 7:0         |                                   |                         | LEB[4:0]               |             |                         |              |                           |          |
| 0x0380                        | PG2LEBH      | 15:8        |                                   |                         |                        |             |                         |              | PWMPCI[2:0]               |          |
|                               |              | 7:0         |                                   |                         |                        |             | PHR                     | PHF          | PLR                       | PLF      |
| 0x0382                        | PG2PHASE     | 15:8        |                                   |                         |                        | PG2PHA      |                         |              |                           |          |
|                               |              | 7:0         |                                   |                         |                        | PG2PH/      |                         |              |                           |          |
| 0x0384                        | PG2DC        | 15:8<br>7:0 |                                   |                         |                        | PG2D0       |                         |              |                           |          |
|                               |              | 15:8        |                                   |                         |                        | PG2D        | <b>∪</b> [ <i>1</i> .0] |              |                           |          |
| 0x0386                        | PG2DCA       | 7:0         |                                   |                         |                        | PG2D0       | -Δ[7·Ω]                 |              |                           |          |
|                               |              | 15:8        |                                   |                         |                        | PG2PE       |                         |              |                           |          |
| 0x0388                        | PG2PER       | 7:0         |                                   |                         |                        | PG2PE       |                         |              |                           |          |
|                               |              | 15:8        |                                   |                         |                        | PG2TRI      |                         |              |                           |          |
| 0x038A                        | PG2TRIGA     | 7:0         |                                   |                         |                        | PG2TR       |                         |              |                           |          |
|                               | DOSTRION     | 15:8        |                                   |                         |                        | PG2TRI      |                         |              |                           |          |
| 0x038C                        | PG2TRIGB     | 7:0         |                                   |                         |                        | PG2TR       |                         |              |                           |          |
| 0x038E                        | PG2TRIGC     | 15:8        |                                   |                         |                        | PG2TRI      | GC[15:8]                |              |                           |          |
| UXUSOE                        | PGZTRIGC     | 7:0         |                                   |                         |                        | PG2TRI      | GC[7:0]                 |              |                           |          |
| 0x0390                        | PG2DTL       | 15:8        |                                   |                         |                        |             |                         |              | DTL[10:8]                 |          |
| 0,0000                        | 1 02512      | 7:0         |                                   |                         |                        | DTL         | [7:0]                   |              |                           |          |
| 0x0392                        | PG2DTH       | 15:8        |                                   |                         |                        |             |                         |              | DTH[10:8]                 |          |
|                               |              | 7:0         |                                   |                         |                        | DTH         |                         |              |                           |          |
| 0x0394                        | PG2CAP       | 15:8        |                                   |                         |                        | PG2CA       |                         |              |                           |          |
|                               |              | 7:0         | ON.                               |                         |                        | PG2CA       | AP[7:0]                 | I            | TDOONTIO O                |          |
| 0x0396                        | PG3CONL      | 15:8        | ON                                | Reserved                |                        | CLIVE       | TI [4.0]                |              | TRGCNT[2:0]               |          |
|                               |              | 7:0<br>15:8 | MDCSEL                            | MPERSEL                 | MPHSEL                 | CLKSI       | EL[1:0]<br>MSTEN        |              | MODSEL[2:0]<br>UPMOD[2:0] |          |
| 0x0398                        | PG3CONH      | 7:0         | Reserved                          | TRGMOD                  | IVITTOEL               |             | IVIOIEIN                | 900          | S[3:0]                    |          |
|                               |              | 15:8        | SEVT                              | FLTEVT                  | CLEVT                  | FFEVT       | SACT                    | FLTACT       | CLACT                     | FFACT    |
| 0x039A                        | PG3STAT      | 7:0         | TRSET                             | TRCLR                   | CAP                    | UPDATE      | UPDREQ                  | STEER        | CAHALF                    | TRIG     |
|                               | Doct Control | 15:8        | CLMOD                             | SWAP                    | OVRENH                 | OVRENL      |                         | AT[1:0]      |                           | IC[1:0]  |
| 0x039C                        | PG3IOCONL    | 7:0         |                                   | AT[1:0]                 |                        | T[1:0]      |                         | T[1:0]       |                           | λT[1:0]  |
| 0000                          | DOMOGONIII   | 15:8        |                                   |                         | CAPSRC[2:0]            |             |                         |              |                           | DTCMPSEL |
| 0x039E                        | PG3IOCONH    | 7:0         |                                   |                         |                        | D[1:0]      | PENH                    | PENL         | POLH                      | POLL     |
| 0x03A0                        | DC2E\/TI     | 15:8        |                                   |                         | ADTR1PS[4:0]           |             |                         | ADTR1EN3     | ADTR1EN2                  | ADTR1EN1 |
| UXU3AU                        | PG3EVTL      | 7:0         |                                   |                         |                        | UPDTF       | RG[1:0]                 |              | PGTRGSEL[2:0              | )]       |
| 0x03A2                        | PG3EVTH      | 15:8        | FLTIEN                            | CLIEN                   | FFIEN                  | SIEN        |                         |              | IEVTS                     | EL[1:0]  |
| UNUUMZ                        | 1 OOLVIII    | 7:0         | ADTR2EN3                          | ADTR2EN2                | ADTR2EN1               |             |                         | ADTR1OFS[4:0 | -                         |          |
| 0x03A4                        | PG3FPCIL     | 15:8        | TSYNCDIS TERM[2:0] AQPS AQSS[2:0] |                         |                        |             |                         |              |                           |          |
|                               |              | 7:0         | SWTERM                            |                         |                        |             |                         |              |                           |          |
| 0x03A6                        | PG3FPCIH     | 15:8        | BPEN                              |                         | BPSEL[2:0]             |             |                         |              | ACP[2:0]                  |          |
|                               |              | 7:0         | SWPCI                             | SWPC                    | CIM[1:0]               | LATMOD      | TQPS                    |              | TQSS[2:0]                 |          |
| 0x03A8                        | PG3CLPCIL    | 15:8        | TSYNCDIS                          |                         |                        |             |                         |              |                           |          |
| 7:0 SWTERM PSYNC PPS PSS[4:0] |              |             |                                   |                         |                        |             |                         |              |                           |          |
| 0x03AA                        | PG3CLPCIH    | 15:8<br>7:0 | BPEN<br>SWPCI                     | SIVIDO                  | BPSEL[2:0]<br>CIM[1:0] | LATMOD      | TQPS                    |              | ACP[2:0]<br>TQSS[2:0]     |          |
|                               |              | 7.0         | SWFCI                             | SWPC                    | /IIVI[ 1.U]            | LATIVIOD    | IQFO                    |              | 1 000[2.0]                |          |

| contir  | nued      |             |                                                                                                                                             |           |                  |             |          |              |              |          |
|---------|-----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------|-------------|----------|--------------|--------------|----------|
| Offset  | Name      | Bit Pos.    | 7                                                                                                                                           | 6         | 5                | 4           | 3        | 2            | 1            | 0        |
| Oliset  | Nume      |             |                                                                                                                                             |           |                  | T           |          |              |              |          |
| 0x03AC  | PG3FFPCIL | 15:8<br>7:0 | TSYNCDIS<br>SWTERM                                                                                                                          | PSYNC     | TERM[2:0]<br>PPS |             | AQPS     | PSS[4:0]     | AQSS[2:0]    |          |
|         |           | 15:8        | BPEN                                                                                                                                        | FOINC     | BPSEL[2:0]       |             |          | F 33[4.0]    | ACP[2:0]     |          |
| 0x03AE  | PG3FFPCIH | 7:0         | SWPCI                                                                                                                                       | SWPC      | CIM[1:0]         | LATMOD      | TQPS     |              | TQSS[2:0]    |          |
|         |           | 15:8        | TSYNCDIS                                                                                                                                    | 377. 0    | TERM[2:0]        | E, ti iviob | AQPS     |              | AQSS[2:0]    |          |
| 0x03B0  | PG3SPCIL  | 7:0         | SWTERM                                                                                                                                      | PSYNC     | PPS              |             | 7101 0   | PSS[4:0]     | 71400[2.0]   |          |
|         |           | 15:8        | BPEN                                                                                                                                        |           | BPSEL[2:0]       |             |          |              | ACP[2:0]     |          |
| 0x03B2  | PG3SPCIH  | 7:0         | SWPCI                                                                                                                                       | SWPC      | CIM[1:0]         | LATMOD      | TQPS     |              | TQSS[2:0]    |          |
|         |           | 15:8        |                                                                                                                                             | LEB[12:5] |                  |             |          |              |              |          |
| 0x03B4  | PG3LEBL   | 7:0         |                                                                                                                                             |           | LEB[4:0]         |             |          |              |              |          |
| 0.0000  | DOOL EDIL | 15:8        |                                                                                                                                             |           |                  |             |          |              | PWMPCI[2:0]  |          |
| 0x03B6  | PG3LEBH   | 7:0         |                                                                                                                                             |           |                  |             | PHR      | PHF          | PLR          | PLF      |
| 0.0000  | DOODLIAGE | 15:8        |                                                                                                                                             |           |                  | PG3PHA      | SE[15:8] |              |              |          |
| 0x03B8  | PG3PHASE  | 7:0         |                                                                                                                                             |           |                  | PG3PH/      | ASE[7:0] |              |              |          |
| 0.0004  | BOODO     | 15:8        |                                                                                                                                             |           |                  | PG3D        |          |              |              |          |
| 0x03BA  | PG3DC     | 7:0         |                                                                                                                                             |           |                  | PG3D        | C[7:0]   |              |              |          |
| 0,0200  | DC2DC4    | 15:8        |                                                                                                                                             |           |                  |             |          |              |              |          |
| 0x03BC  | PG3DCA    | 7:0         |                                                                                                                                             |           |                  | PG3D0       |          |              |              |          |
| 0.0005  | DOODED    | 15:8        |                                                                                                                                             |           |                  | PG3PE       | R[15:8]  |              |              |          |
| 0x03BE  | PG3PER    | 7:0         |                                                                                                                                             |           |                  | PG3PE       |          |              |              |          |
| 00200   | DOSTRICA  | 15:8        |                                                                                                                                             |           |                  | PG3TRI      | GA[15:8] |              |              |          |
| 0x03C0  | PG3TRIGA  | 7:0         |                                                                                                                                             |           |                  | PG3TR       | IGA[7:0] |              |              |          |
| 00202   | DOSTRIOR  | 15:8        |                                                                                                                                             |           |                  | PG3TRI      | GB[15:8] |              |              |          |
| 0x03C2  | PG3TRIGB  | 7:0         |                                                                                                                                             |           |                  | PG3TR       | IGB[7:0] |              |              |          |
| 0.0204  | DC2TDICC  | 15:8        |                                                                                                                                             |           |                  | PG3TRI      | GC[15:8] |              |              |          |
| 0x03C4  | PG3TRIGC  | 7:0         |                                                                                                                                             |           |                  | PG3TR       | GC[7:0]  |              |              |          |
| 0.0206  | DC2DTI    | 15:8        |                                                                                                                                             |           |                  |             |          |              | DTL[10:8]    |          |
| 0x03C6  | PG3DTL    | 7:0         |                                                                                                                                             |           |                  | DTL         | [7:0]    |              |              |          |
| 0x03C8  | PG3DTH    | 15:8        |                                                                                                                                             |           |                  |             |          |              | DTH[10:8]    |          |
| UXUSCO  | РОЗДТП    | 7:0         |                                                                                                                                             |           |                  | DTH         |          |              |              |          |
| 0x03CA  | PG3CAP    | 15:8        |                                                                                                                                             |           |                  | PG3CA       | P[15:8]  |              |              |          |
| UNUJUA  | 1 GOOAI   | 7:0         |                                                                                                                                             |           |                  | PG3C/       | AP[7:0]  |              |              |          |
| 0x03CC  | PG4CONL   | 15:8        | ON                                                                                                                                          | Reserved  |                  |             |          |              | TRGCNT[2:0]  |          |
| 0,0000  | 1 0400142 | 7:0         |                                                                                                                                             |           |                  | CLKSI       | EL[1:0]  |              | MODSEL[2:0]  |          |
| 0x03CE  | PG4CONH   | 15:8        | MDCSEL                                                                                                                                      | MPERSEL   | MPHSEL           |             | MSTEN    |              | UPMOD[2:0]   |          |
| OXOGOL  |           | 7:0         | Reserved                                                                                                                                    | TRGMOD    |                  |             |          |              | S[3:0]       |          |
| 0x03D0  | PG4STAT   | 15:8        | SEVT                                                                                                                                        | FLTEVT    | CLEVT            | FFEVT       | SACT     | FLTACT       | CLACT        | FFACT    |
| 0,10020 |           | 7:0         | TRSET                                                                                                                                       | TRCLR     | CAP              | UPDATE      | UPDREQ   | STEER        | CAHALF       | TRIG     |
| 0x03D2  | PG4IOCONL | 15:8        | CLMOD                                                                                                                                       | SWAP      | OVRENH           | OVRENL      |          | AT[1:0]      | OSYN         | IC[1:0]  |
|         |           | 7:0         | FLTDA                                                                                                                                       | AT[1:0]   | CLDA             | T[1:0]      | FFDA     | AT[1:0]      | DBDA         | AT[1:0]  |
| 0x03D4  | PG4IOCONH | 15:8        |                                                                                                                                             |           | CAPSRC[2:0]      |             |          |              |              | DTCMPSEL |
|         |           | 7:0         |                                                                                                                                             |           | PMOI             |             | PENH     | PENL         | POLH         | POLL     |
| 0x03D6  | PG4EVTL   | 15:8        |                                                                                                                                             |           | ADTR1PS[4:0]     |             | 2014     | ADTR1EN3     | ADTR1EN2     | ADTR1EN1 |
|         |           | 7:0         | F, T.F.                                                                                                                                     | C1 15::   | F=               | UPDTF       | KG[1:0]  | F            | PGTRGSEL[2:0 | <u> </u> |
| 0x03D8  | PG4EVTH   | 15:8        | FLTIEN                                                                                                                                      | CLIEN     | FFIEN            | SIEN        |          | ADTD4650::   |              | EL[1:0]  |
|         |           | 7:0         | ADTR2EN3                                                                                                                                    | ADTR2EN2  | ADTR2EN1         |             |          | ADTR1OFS[4:0 |              |          |
| 0x03DA  | PG4FPCIL  | 15:8        | TSYNCDIS                                                                                                                                    | DO) (110  | TERM[2:0]        |             | AQPS     | Doct to:     | AQSS[2:0]    |          |
|         |           | 7:0         | SWTERM                                                                                                                                      | PSYNC     | PPS              |             |          | PSS[4:0]     | A ODIC CI    |          |
| 0x03DC  | PG4FPCIH  | 15:8        | BPEN                                                                                                                                        | 014/50    | BPSEL[2:0]       | LATMOD      | TORC     |              | ACP[2:0]     |          |
|         |           | 7:0         | SWPCI         SWPCIM[1:0]         LATMOD         TQPS         TQSS[2:0]           TSYNCDIS         TERM[2:0]         AQPS         AQSS[2:0] |           |                  |             |          |              |              |          |
| 0x03DE  | PG4CLPCIL | 15:8        |                                                                                                                                             | DOVALO    | TERM[2:0]        |             | AQPS     | D0014:01     | AQSS[2:0]    |          |
|         |           | 7:0         | SWTERM                                                                                                                                      | PSYNC     | PPS              |             |          | PSS[4:0]     | A C D (0:01  |          |
| 0x03E0  | PG4CLPCIH | 15:8        | BPEN                                                                                                                                        | 014/50    | BPSEL[2:0]       | LATMOD      | TORC     |              | ACP[2:0]     |          |
|         |           | 7:0         | SWPCI                                                                                                                                       | SVVPC     | CIM[1:0]         | LATMOD      | TQPS     |              | TQSS[2:0]    |          |
| 0x03E2  | PG4FFPCIL | 15:8        | TSYNCDIS                                                                                                                                    | DOVALO    | TERM[2:0]        |             | AQPS     | D0014:01     | AQSS[2:0]    |          |
|         |           | 7:0         | 1 1                                                                                                                                         |           |                  |             |          |              |              |          |
| 0x03E4  | PG4FFPCIH | 15:8<br>7:0 | BPEN                                                                                                                                        | CIVIDO    | BPSEL[2:0]       | LATMOD      | TODS     |              | ACP[2:0]     |          |
|         |           | 1.0         | SWPCI                                                                                                                                       | SWPC      | CIM[1:0]         | LATMOD      | TQPS     |              | TQSS[2:0]    |          |

# High-Speed PWM

| conti  | continued |          |              |                                         |           |        |          |     |           |     |  |  |
|--------|-----------|----------|--------------|-----------------------------------------|-----------|--------|----------|-----|-----------|-----|--|--|
| Offset | Name      | Bit Pos. | 7            | 6                                       | 5         | 4      | 3        | 2   | 1         | 0   |  |  |
| 0x03E6 | PG4SPCIL  | 15:8     | TSYNCDIS     |                                         | TERM[2:0] |        | AQPS     |     | AQSS[2:0] |     |  |  |
| UXUSEO | PG45PCIL  | 7:0      | SWTERM       | SWTERM PSYNC PPS PSS[4:0]               |           |        |          |     |           |     |  |  |
| 0x03E8 | PG4SPCIH  | 15:8     | BPEN         | BPEN BPSEL[2:0] ACP[2:0]                |           |        |          |     |           |     |  |  |
| UXUSEO | PG45PCIH  | 7:0      | SWPCI        | SWPCI SWPCIM[1:0] LATMOD TQPS TQSS[2:0] |           |        |          |     |           |     |  |  |
| 0x03EA | PG4LEBL   | 15:8     |              | LEB[12:5]                               |           |        |          |     |           |     |  |  |
| UXUSEA | PG4LEBL   | 7:0      |              | LEB[4:0]                                |           |        |          |     |           |     |  |  |
| 0x03EC | PG4LEBH   | 15:8     |              | PWMPCI[2:0]                             |           |        |          |     |           |     |  |  |
| UXUSEC | PG4LEBH   | 7:0      |              |                                         |           |        | PHR      | PHF | PLR       | PLF |  |  |
| 0x03EE | PG4PHASE  | 15:8     |              | PG4PHASE[15:8]                          |           |        |          |     |           |     |  |  |
| UXU3EE | PG4PHASE  | 7:0      |              |                                         |           | PG4PH/ | ASE[7:0] |     |           |     |  |  |
| 00050  | DC4DC     | 15:8     |              |                                         |           | PG4D0  | C[15:8]  |     |           |     |  |  |
| 0x03F0 | PG4DC     | 7:0      |              |                                         |           | PG4D   | C[7:0]   |     |           |     |  |  |
| 0x03F2 | PG4DCA    | 15:8     |              |                                         |           |        |          |     |           |     |  |  |
| UXU3F2 | PG4DCA    | 7:0      |              |                                         |           | PG4D0  | CA[7:0]  |     |           |     |  |  |
| 00054  | PG4PER    | 15:8     | PG4PER[15:8] |                                         |           |        |          |     |           |     |  |  |
| 0x03F4 | PG4PER    | 7:0      | PG4PER[7:0]  |                                         |           |        |          |     |           |     |  |  |
| 00050  | DOATRICA  | 15:8     |              |                                         |           | PG4TRI | GA[15:8] |     |           |     |  |  |
| 0x03F6 | PG4TRIGA  | 7:0      |              |                                         |           | PG4TR  | IGA[7:0] |     |           |     |  |  |
| 0x03F8 | DOATRIOR  | 15:8     |              |                                         |           | PG4TRI | GB[15:8] |     |           |     |  |  |
| UXU3F8 | PG4TRIGB  | 7:0      |              |                                         |           | PG4TR  | IGB[7:0] |     |           |     |  |  |
| 00054  | DOATRICO  | 15:8     |              |                                         |           | PG4TRI | GC[15:8] |     |           |     |  |  |
| 0x03FA | PG4TRIGC  | 7:0      |              |                                         |           | PG4TR  | IGC[7:0] |     |           |     |  |  |
| 0.0250 | DC4DTI    | 15:8     | 15:8         |                                         |           |        |          |     | DTL[10:8] |     |  |  |
| 0x03FC | PG4DTL    | 7:0      | DTL[7:0]     |                                         |           |        |          |     |           |     |  |  |
| 00255  | DOADTH    | 15:8     | DTH[10:8]    |                                         |           |        |          |     |           |     |  |  |
| 0x03FE | PG4DTH    | 7:0      |              |                                         |           | DTH    | [7:0]    |     |           |     |  |  |
| 00400  | DOJOAD    | 15:8     |              |                                         |           | PG4CA  | P[15:8]  |     |           |     |  |  |
| 0x0400 | PG4CAP    | 7:0      |              |                                         |           | PG4C   | AP[7:0]  |     |           |     |  |  |

# 12.6.1 PWM Clock Control Register

Name: PCLKCON Offset: 0x300

#### Notes:

- 1. A device-specific unlock sequence must be performed before this bit can be cleared.
- 2. Changing the MCLKSEL[1:0] bits while ON (PGxCONL[15]) = 1 is not recommended.



## Bit 8 - LOCK Lock bit(1)

| 1 | /alue | Description                                     |
|---|-------|-------------------------------------------------|
| 1 |       | Write-protected registers and bits are locked   |
| C |       | Write-protected registers and bits are unlocked |

## Bits 5:4 - DIVSEL[1:0] PWM Clock Divider Selection bits

| Value | Description          |
|-------|----------------------|
| 11    | Divide ratio is 1:16 |
| 10    | Divide ratio is 1:8  |
| 01    | Divide ratio is 1:4  |
| 00    | Divide ratio is 1:2  |

# Bits 1:0 - MCLKSEL[1:0] PWM Master Clock Selection bits(2)

| Value | Description         |
|-------|---------------------|
| 11    | F <sub>VCO</sub> /3 |
| 10    | F <sub>PLLO</sub>   |
| 01    | F <sub>VCO</sub> /2 |
| 00    | F <sub>CY</sub>     |

**High-Speed PWM** 

# 12.6.2 Frequency Scale Register

Name: FSCL 0x302

| Bit    | 15  | 14  | 13  | 12   | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|------|---------|-----|-----|-----|
|        |     |     |     | FSCL | .[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |
|        |     |     |     |      |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4    | 3       | 2   | 1   | 0   |
|        |     |     |     | FSCI | L[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |

Bits 15:0 - FSCL[15:0] Frequency Scale Register bits

The value in this register is added to the frequency scaling accumulator at each pwm\_master\_clk. When the accumulated value exceeds the value of FSMINPER, a clock pulse is produced.

**High-Speed PWM** 

# 12.6.3 Frequency Scaling Minimum Period Register

Name: FSMINPER Offset: 0x304

| Bit    | 15  | 14  | 13  | 12     | 11       | 10  | 9   | 8   |
|--------|-----|-----|-----|--------|----------|-----|-----|-----|
|        |     |     |     | FSMINP | ER[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0        | 0   | 0   | 0   |
|        |     |     |     |        |          |     |     |     |
| Bit    | 7   | 6   | 5   | 4      | 3        | 2   | 1   | 0   |
|        |     |     |     | FSMINF | PER[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0        | 0   | 0   | 0   |

Bits 15:0 - FSMINPER[15:0] Frequency Scaling Minimum Period Register bits

This register holds the minimum clock period (maximum clock frequency) that can be produced by the frequency scaling circuit.

**High-Speed PWM** 

# 12.6.4 Master Phase Register

Name: MPHASE Offset: 0x306

| Bit    | 15  | 14  | 13  | 12    | 11       | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|----------|-----|-----|-----|
|        |     |     |     | MPHAS | SE[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0        | 0   | 0   | 0   |
|        |     |     |     |       |          |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3        | 2   | 1   | 0   |
|        |     |     |     | MPHA  | SE[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0        | 0   | 0   | 0   |

Bits 15:0 - MPHASE[15:0] Master Phase Register bits

**High-Speed PWM** 

# 12.6.5 Master Duty Cycle Register

Name: MDC Offset: 0x308

| Bit    | 15  | 14  | 13  | 12  | 11     | 10  | 9   | 8   |
|--------|-----|-----|-----|-----|--------|-----|-----|-----|
|        |     |     |     | MDC | [15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0   | 0      | 0   | 0   | 0   |
|        |     |     |     |     |        |     |     |     |
| Bit    | 7   | 6   | 5   | 4   | 3      | 2   | 1   | 0   |
|        |     |     |     | MDC | [7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0   | 0      | 0   | 0   | 0   |

Bits 15:0 - MDC[15:0] Master Duty Cycle Register bits

High-Speed PWM

# 12.6.6 Master Period Register

Name: MPER Offset: 0x30A

#### Note:

1. Period values less than '0x0010' should not be selected.

| Bit    | 15  | 14  | 13  | 12   | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|------|---------|-----|-----|-----|
|        |     |     |     | MPEF | R[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |
|        |     |     |     |      |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4    | 3       | 2   | 1   | 0   |
|        |     |     |     | MPEI | R[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |

Bits 15:0 - MPER[15:0] Master Period Register bits<sup>(1)</sup>

High-Speed PWM

# 12.6.7 Linear Feedback Shift Register

Name: LFSR Offset: 0x30C

| Bit    | 15  | 14  | 13  | 12   | 11         | 10  | 9   | 8   |
|--------|-----|-----|-----|------|------------|-----|-----|-----|
|        |     |     |     |      | LFSR[14:8] |     |     |     |
| Access |     | R/W | R/W | R/W  | R/W        | R/W | R/W | R/W |
| Reset  |     | 0   | 0   | 0    | 0          | 0   | 0   | 0   |
|        |     |     |     |      |            |     |     |     |
| Bit    | 7   | 6   | 5   | 4    | 3          | 2   | 1   | 0   |
|        |     |     |     | LFSF | R[7:0]     |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W        | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0          | 0   | 0   | 0   |

**Bits 14:0 – LFSR[14:0]** Linear Feedback Shift Register bits A read of this register will provide a 15-bit pseudorandom value.

**High-Speed PWM** 

# 12.6.8 Combinatorial Trigger Register Low

Name: CMBTRIGL Offset: 0x30E

Reset

| Bit             | 15 | 14 | 13 | 12 | 11     | 10     | 9      | 8      |
|-----------------|----|----|----|----|--------|--------|--------|--------|
| Access<br>Reset |    |    |    |    |        |        |        |        |
| Bit             | 7  | 6  | 5  | 4  | 3      | 2      | 1      | 0      |
|                 |    |    |    |    | CTA4EN | CTA3EN | CTA2EN | CTA1EN |
| Access          |    |    |    |    | R/W    | R/W    | R/W    | R/W    |

Bit 3 - CTA4EN Enable Trigger Output from PWM Generator #4 as Source for Combinatorial Trigger A bit

| Val | lue | Description                                                                         |
|-----|-----|-------------------------------------------------------------------------------------|
| 1   |     | Enables specified trigger signal to be OR'd into the Combinatorial Trigger A signal |
| 0   |     | Disabled                                                                            |

Bit 2 - CTA3EN Enable Trigger Output from PWM Generator #3 as Source for Combinatorial Trigger A bit

| Value | Description                                                                         |  |
|-------|-------------------------------------------------------------------------------------|--|
| 1     | Enables specified trigger signal to be OR'd into the Combinatorial Trigger A signal |  |
| 0     | Disabled                                                                            |  |

Bit 1 - CTA2EN Enable Trigger Output from PWM Generator #2 as Source for Combinatorial Trigger A bit

| Value | Description                                                                         |
|-------|-------------------------------------------------------------------------------------|
| 1     | Enables specified trigger signal to be OR'd into the Combinatorial Trigger A signal |
| 0     | Disabled                                                                            |

Bit 0 - CTA1EN Enable Trigger Output from PWM Generator #1 as Source for Combinatorial Trigger A bit

| Value | Description                                                                         |
|-------|-------------------------------------------------------------------------------------|
| 1     | Enables specified trigger signal to be OR'd into the Combinatorial Trigger A signal |
| 0     | Disabled                                                                            |

**High-Speed PWM** 

# 12.6.9 Combinatorial Trigger Register High

Name: CMBTRIGH Offset: 0x310



### Bit 3 - CTB4EN Enable Trigger Output from PWM Generator #4 as Source for Combinatorial Trigger B bit

| Value | Description                                                                         |
|-------|-------------------------------------------------------------------------------------|
| 1     | Enables specified trigger signal to be OR'd into the Combinatorial Trigger B signal |
| 0     | Disabled                                                                            |

### Bit 2 - CTB3EN Enable Trigger Output from PWM Generator #3 as Source for Combinatorial Trigger B bit

| Value | Description                                                                         |  |
|-------|-------------------------------------------------------------------------------------|--|
| 1     | Enables specified trigger signal to be OR'd into the Combinatorial Trigger B signal |  |
| 0     | Disabled                                                                            |  |

## Bit 1 - CTB2EN Enable Trigger Output from PWM Generator #2 as Source for Combinatorial Trigger B bit

| Value | Description                                                                         |
|-------|-------------------------------------------------------------------------------------|
| 1     | Enables specified trigger signal to be OR'd into the Combinatorial Trigger B signal |
| 0     | Disabled                                                                            |

## Bit 0 - CTB1EN Enable Trigger Output from PWM Generator #1 as Source for Combinatorial Trigger B bit

| Value | Description                                                                         |
|-------|-------------------------------------------------------------------------------------|
| 1     | Enables specified trigger signal to be OR'd into the Combinatorial Trigger B signal |
| 0     | Disabled                                                                            |

## 12.6.10 Combinatorial PWM Logic Control Register y

Name: LOGCONy

Offset: 0x312, 0x314, 0x316, 0x318, 0x31A, 0x31C

#### Note:

1. Logic function input will be connected to '0' if the PWM channel is not present.

| Bit    | 15     | 14          | 13   | 12      | 11  | 10          | 9            | 8   |  |
|--------|--------|-------------|------|---------|-----|-------------|--------------|-----|--|
|        |        | PWMS1y[3:0] |      |         |     | PWMS2y[3:0] |              |     |  |
| Access | R/W    | R/W         | R/W  | R/W     | R/W | R/W         | R/W          | R/W |  |
| Reset  | 0      | 0           | 0    | 0       | 0   | 0           | 0            | 0   |  |
|        |        |             |      |         |     |             |              |     |  |
| Bit    | 7      | 6           | 5    | 4       | 3   | 2           | 1            | 0   |  |
|        | S1yPOL | S2yPOL      | PWML | Fy[1:0] |     |             | PWMLFyD[2:0] |     |  |
| Access | R/W    | R/W         | R/W  | R/W     |     | R/W         | R/W          | R/W |  |
| Reset  | 0      | 0           | 0    | 0       |     | 0           | 0            | 0   |  |

Bits 15:12 - PWMS1y[3:0] Combinatorial PWM Logic Source #1 Selection bits<sup>(1)</sup>

| Value     | Description |
|-----------|-------------|
| 1111-1000 | Reserved    |
| 0111      | PWM4L       |
| 0110      | PWM4H       |
| 0101      | PWM3L       |
| 0100      | PWM3H       |
| 0011      | PWM2L       |
| 0010      | PWM2H       |
| 0001      | PWM1L       |
| 0000      | PWM1H       |

## Bits 11:8 - PWMS2y[3:0] Combinatorial PWM Logic Source #2 Selection bits<sup>(1)</sup>

| Value     | Description |
|-----------|-------------|
| 1111-1000 | Reserved    |
| 0111      | PWM4L       |
| 0110      | PWM4H       |
| 0101      | PWM3L       |
| 0100      | PWM3H       |
| 0011      | PWM2L       |
| 0010      | PWM2H       |
| 0001      | PWM1L       |
| 0000      | PWM1H       |

### Bit 7 - S1yPOL Combinatorial PWM Logic Source #1 Polarity bit

|       |                         | <br>, |  |
|-------|-------------------------|-------|--|
| Value | Description             |       |  |
| 1     | Input is inverted       |       |  |
| 0     | Input is positive logic |       |  |

## Bit 6 - S2yPOL Combinatorial PWM Logic Source #2 Polarity bit

| Value | Description             |
|-------|-------------------------|
| 1     | Input is inverted       |
| 0     | Input is positive logic |

## Bits 5:4 - PWMLFy[1:0] Combinatorial PWM Logic Function Selection bits

|       | <u> </u>            |
|-------|---------------------|
| Value | Description         |
| 11    | Reserved            |
| 10    | PWMS1 ^ PWMS2 (XOR) |

High-Speed PWM

| Value | Description         |
|-------|---------------------|
| 01    | PWMS1 & PWMS2 (AND) |
| 00    | PWMS1   PWMS2 (OR)  |

# Bits 2:0 - PWMLFyD[2:0] Combinatorial PWM Logic Destination Selection bits

| Value   | Description                                                 |
|---------|-------------------------------------------------------------|
| 111-100 | Reserved                                                    |
| 011     | Logic function is assigned to the PWM4H or PWM4L pin        |
| 010     | Logic function is assigned to the PWM3H or PWM3L pin        |
| 001     | Logic function is assigned to the PWM2H or PWM2L pin        |
| 000     | No assignment, combinatorial PWM logic function is disabled |

### 12.6.11 PWM Event Output Control Register y

Name: PWMEVTy

**Offset:** 0x31E, 0x320, 0x322, 0x324, 0x326, 0x328

#### Notes:

- 1. The event signal is stretched using the peripheral clock because different PGs may be operating from different clock sources. The leading edge of the event pulse is produced in the clock domain of the PWM Generator. The trailing edge of the stretched event pulse is produced in the peripheral clock domain.
- 2. No event will be produced if the selected PWM Generator is not present.
- 3. This is the PWM Generator output signal prior to Output mode logic and any output override logic.
- 4. This signal should be the PGx\_clk domain signal prior to any synchronization into the system clock domain.

| Bit    | 15      | 14      | 13       | 12       | 11 | 10  | 9            | 8   |
|--------|---------|---------|----------|----------|----|-----|--------------|-----|
|        | EVTyOEN | EVTyPOL | EVTySTRD | EVTySYNC |    |     |              |     |
| Access | R/W     | R/W     | R/W      | R/W      |    |     |              | _   |
| Reset  | 0       | 0       | 0        | 0        |    |     |              |     |
|        |         |         |          |          |    |     |              |     |
| Bit    | 7       | 6       | 5        | 4        | 3  | 2   | 1            | 0   |
|        |         | EVTyS   | EL[3:0]  |          |    |     | EVTyPGS[2:0] |     |
| Access | R/W     | R/W     | R/W      | R/W      |    | R/W | R/W          | R/W |
| Reset  | 0       | 0       | 0        | 0        |    | 0   | 0            | 0   |

#### Bit 15 - EVTyOEN PWM Event Output Enable bit

| Value | Description                                  |
|-------|----------------------------------------------|
| 1     | Event output signal is output on PWMEVTy pin |
| 0     | Event output signal is internal only         |

#### Bit 14 - EVTvPOL PWM Event Output Polarity bit

| Value | Description                        |
|-------|------------------------------------|
| 1     | Event output signal is active-low  |
| 0     | Event output signal is active-high |

## Bit 13 - EVTySTRD PWM Event Output Stretch Disable bit

| Value | Description                                                                       |
|-------|-----------------------------------------------------------------------------------|
| 1     | Event output signal pulse width is not stretched                                  |
| 0     | Event output signal is stretched to eight PWM clock cycles minimum <sup>(1)</sup> |

#### Bit 12 - EVTySYNC PWM Event Output Sync bit

Event output signal pulse will be two system clocks when this bit is set and EVTySTRD = 1.

| Value | Description                                             |
|-------|---------------------------------------------------------|
| 1     | Event output signal is synchronized to the system clock |
| 0     | Event output is not synchronized to the system clock    |

#### Bits 7:4 - EVTvSEL[3:0] PWM Event Selection bits

| Value     | Description                                                            |
|-----------|------------------------------------------------------------------------|
| 1111-1010 | Reserved                                                               |
| 1001      | ADC Trigger 2 signal                                                   |
| 1000      | ADC Trigger 1 signal                                                   |
| 0111      | STEER signal (available in Push-Pull Output modes only) <sup>(4)</sup> |
| 0110      | CAHALF signal (available in Center-Aligned modes only) <sup>(4)</sup>  |
| 0101      | PCI Fault active output signal                                         |
| 0100      | PCI current-limit active output signal                                 |
| 0011      | PCI feed-forward active output signal                                  |
| 0010      | PCI Sync active output signal                                          |
| 0001      | PWM Generator output signal <sup>(3)</sup>                             |

High-Speed PWM

| Value | Description                                  |
|-------|----------------------------------------------|
| 0000  | Source is selected by the PGTRGSEL[2:0] bits |

# Bits 2:0 - EVTyPGS[2:0] PWM Event Source Selection bits(2)

| Value   | Description     |
|---------|-----------------|
| 111-100 | Reserved        |
| 011     | PWM Generator 4 |
| 010     | PWM Generator 3 |
| 001     | PWM Generator 2 |
| 000     | PWM Generator 1 |

## 12.6.12 PWM Generator x Control Register Low

Name: PGxCONL

**Offset:** 0x32A, 0x360, 0x396, 0x3CC

#### Note:

1. The PWM Generator time base operates from the frequency scaling circuit clock, effectively scaling the duty cycle and period of the PWM Generator output.

### Legend: r = Reserved bit

| Bit    | 15  | 14       | 13 | 12    | 11      | 10  | 9           | 8   |
|--------|-----|----------|----|-------|---------|-----|-------------|-----|
|        | ON  | Reserved |    |       |         |     | TRGCNT[2:0] |     |
| Access | R/W | r        |    |       |         | R/W | R/W         | R/W |
| Reset  | 0   | 0        |    |       |         | 0   | 0           | 0   |
| Bit    | 7   | 6        | 5  | 4     | 3       | 2   | 1           | 0   |
|        |     |          |    | CLKSI | EL[1:0] |     | MODSEL[2:0] |     |
| Access |     | •        |    | R/W   | R/W     | R/W | R/W         | R/W |
| Reset  |     |          |    | 0     | 0       | 0   | 0           | 0   |

#### Bit 15 - ON Enable bit

| Value | Description                  |
|-------|------------------------------|
| 1     | PWM Generator is enabled     |
| 0     | PWM Generator is not enabled |

### Bit 14 - Reserved Maintain as '0'

## Bits 10:8 - TRGCNT[2:0] Trigger Count Select bits

| Value | Description                                             |
|-------|---------------------------------------------------------|
| 111   | PWM Generator produces eight PWM cycles after triggered |
| 110   | PWM Generator produces seven PWM cycles after triggered |
| 101   | PWM Generator produces six PWM cycles after triggered   |
| 100   | PWM Generator produces five PWM cycles after triggered  |
| 011   | PWM Generator produces four PWM cycles after triggered  |
| 010   | PWM Generator produces three PWM cycles after triggered |
| 001   | PWM Generator produces two PWM cycles after triggered   |
| 000   | PWM Generator produces one PWM cycle after triggered    |

## Bits 4:3 - CLKSEL[1:0] Clock Selection bits

| Value | Description                                                                              |
|-------|------------------------------------------------------------------------------------------|
| 11    | PWM Generator uses Master clock scaled by frequency scaling circuit <sup>(1)</sup>       |
| 10    | PWM Generator uses Master clock divided by clock divider circuit <sup>(1)</sup>          |
| 01    | PWM Generator uses Master clock selected by the MCLKSEL[1:0] (PCLKCON[1:0]) control bits |
| 00    | No clock selected, PWM Generator is in lowest power state (default)                      |

### Bits 2:0 - MODSEL[2:0] Mode Selection bits

| Value | Description                                                                   |
|-------|-------------------------------------------------------------------------------|
| 111   | Dual Edge Center-Aligned PWM mode (interrupt/register update twice per cycle) |
| 110   | Dual Edge Center-Aligned PWM mode (interrupt/register update once per cycle)  |
| 101   | Double-Update Center-Aligned PWM mode                                         |
| 100   | Center-Aligned PWM mode                                                       |
| 011   | Reserved                                                                      |
| 010   | Independent Edge PWM mode, dual output                                        |
| 001   | Variable Phase PWM mode                                                       |
| 000   | Independent Edge PWM mode                                                     |

### 12.6.13 PWM Generator x Control Register High

Name: PGxCONH

**Offset:** 0x32C, 0x362, 0x398, 0x3CE

#### Notes:

- The PCI selected Sync signal is always available to be OR'd with the selected SOC signal per the SOCS[3:0] bits if the PCI Sync function is enabled.
- 2. The source selected by the SOCS[3:0] bits MUST operate from the same clock source as the local PWM Generator. If not, the source must be routed through the PCI Sync logic so the trigger signal may be synchronized to the PWM Generator clock domain.
- 3. PWM Generators are grouped into groups of four: PG1-PG4 and PG5-PG8, if available. Any generator within a group of four may be used to trigger another generator within the same group.

#### Legend: r = Reserved bit

| Bit    | 15       | 14      | 13     | 12 | 11    | 10  | 9          | 8   |
|--------|----------|---------|--------|----|-------|-----|------------|-----|
|        | MDCSEL   | MPERSEL | MPHSEL |    | MSTEN |     | UPMOD[2:0] |     |
| Access | R/W      | R/W     | R/W    |    | R/W   | R/W | R/W        | R/W |
| Reset  | 0        | 0       | 0      |    | 0     | 0   | 0          | 0   |
|        |          |         |        |    |       |     |            |     |
| Bit    | 7        | 6       | 5      | 4  | 3     | 2   | 1          | 0   |
|        | Reserved | TRGMOD  |        |    |       | SOC | S[3:0]     |     |
| Access | r        | R/W     |        |    | R/W   | R/W | R/W        | R/W |
| Reset  | 0        | 0       |        |    | 0     | 0   | 0          | 0   |

### Bit 15 - MDCSEL Master Duty Cycle Register Select bit

| Value | Description                           |
|-------|---------------------------------------|
| 1     | PWM Generator uses the MDC register   |
| 0     | PWM Generator uses the PGxDC register |

### Bit 14 - MPERSEL Master Period Register Select bit

| Value | Description                            |
|-------|----------------------------------------|
| 1     | PWM Generator uses the MPER register   |
| 0     | PWM Generator uses the PGxPER register |

## Bit 13 - MPHSEL Master Phase Register Select bit

| Value | Description                              |
|-------|------------------------------------------|
| 1     | PWM Generator uses the MPHASE register   |
| 0     | PWM Generator uses the PGxPHASE register |

#### Bit 11 - MSTEN Master Update Enable bit

| 1 | Value | Description                                                                                      |
|---|-------|--------------------------------------------------------------------------------------------------|
|   | 1     | PWM Generator broadcasts software set/clear of the UPDATE status bit and EOC signal to other PWM |
|   |       | Generators                                                                                       |
|   | 0     | PWM Generator does not broadcast the UPDATE status bit state or EOC signal                       |

# Bits 10:8 - UPMOD[2:0] PWM Buffer Update Mode Selection bits

|       | or mortal and openion openion made objection and                                                                                                                                                                    |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Value | Description                                                                                                                                                                                                         |
| 011   | Client Immediate Update:                                                                                                                                                                                            |
|       | Updates Data registers immediately, or as soon as possible, when a Master update request is received. A Master update request will be transmitted if MSTEN = 1 and UPDREQ = 1 for the requesting PWM Generator.     |
| 010   | Client SOC Update:  Updates Data registers at start of next cycle if a Master update request is received. A Master update request will be transmitted if MSTEN = 1 and UPDREQ = 1 for the requesting PWM Generator. |

# **High-Speed PWM**

| Value | Description                                                                                                                                                  |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 001   | Immediate Update:                                                                                                                                            |
|       | Updates Data registers immediately, or as soon as possible, if UPDREQ = 1. The UPDATE status bit will be cleared automatically after the update occurs.      |
| 000   | SOC Update:                                                                                                                                                  |
|       | Updates Data registers at start of next PWM cycle if UPDREQ = 1. The UPDATE status bit will be cleared automatically after the update occurs. <sup>(1)</sup> |

#### Bit 7 - Reserved Maintain as '0'

### Bit 6 - TRGMOD PWM Generator Trigger Mode Selection bit

| Value | Description                                   |
|-------|-----------------------------------------------|
| 1     | PWM Generator operates in Retriggerable mode  |
| 0     | PWM Generator operates in Single Trigger mode |

# Bits 3:0 - SOCS[3:0] Start-of-Cycle Selection bits(1,2,3)

| Value     | Description                                                                 |
|-----------|-----------------------------------------------------------------------------|
| 1111      | TRIG bit or PCI Sync function only (no hardware trigger source is selected) |
| 1110-0101 | Reserved                                                                    |
| 0100      | PWM4 trigger output selected by PGTRGSEL[2:0] (PGxEVT[2:0])                 |
| 0011      | PWM3 trigger output selected by PGTRGSEL[2:0] (PGxEVT[2:0])                 |
| 0010      | PWM2 trigger output selected by PGTRGSEL[2:0] (PGxEVT[2:0])                 |
| 0001      | PWM1 trigger output selected by PGTRGSEL[2:0] (PGxEVT[2:0])                 |
| 0000      | Local EOC – PWM Generator is self-triggered                                 |

**Datasheet** 

## 12.6.14 PWM Generator x Status Register

Name: PGxSTAT

**Offset:** 0x32E, 0x364, 0x39A, 0x3D0

#### Note:

1. User software may write a '1' to CAP as a request to initiate a software capture. The CAP status bit will be set when the capture event has occurred. No further captures will occur until CAP is cleared by software.

## Legend: C = Clearable bit; HS = Hardware Settable bit

| Bit    | 15    | 14     | 13     | 12     | 11     | 10     | 9      | 8     |
|--------|-------|--------|--------|--------|--------|--------|--------|-------|
|        | SEVT  | FLTEVT | CLEVT  | FFEVT  | SACT   | FLTACT | CLACT  | FFACT |
| Access | HS/C  | HS/C   | HS/C   | HS/C   | R      | R      | R      | R     |
| Reset  | 0     | 0      | 0      | 0      | 0      | 0      | 0      | 0     |
|        |       |        |        |        |        |        |        |       |
| Bit    | 7     | 6      | 5      | 4      | 3      | 2      | 1      | 0     |
|        | TRSET | TRCLR  | CAP    | UPDATE | UPDREQ | STEER  | CAHALF | TRIG  |
| Access | W     | W      | R/W/HS | R      | W      | R      | R      | R     |
| Reset  | 0     | 0      | 0      | 0      | 0      | 0      | 0      | 0     |

### Bit 15 - SEVT PCI Sync Event bit

| Value | Description                                                                                   |
|-------|-----------------------------------------------------------------------------------------------|
| 1     | A PCI Sync event has occurred (rising edge on PCI Sync output or PCI Sync output is high when |
|       | module is enabled)                                                                            |
| 0     | No PCI Sync event has occurred                                                                |

#### Bit 14 - FLTEVT PCI Fault Active Status bit

| Value | Description                                                                                            |
|-------|--------------------------------------------------------------------------------------------------------|
| 1     | A Fault event has occurred (rising edge on PCI Fault output or PCI Fault output is high when module is |
|       | enabled)                                                                                               |
| 0     | No Fault event has occurred                                                                            |

#### Bit 13 - CLEVT PCI Current-Limit Status bit

| Value | Description                                                                                          |
|-------|------------------------------------------------------------------------------------------------------|
| 1     | A PCI current-limit event has occurred (rising edge on PCI current-limit output or PCI current-limit |
|       | output is high when module is enabled)                                                               |
| 0     | No PCI current-limit event has occurred                                                              |

#### Bit 12 - FFEVT PCI Feed-Forward Active Status bit

| Value | Description                                                                                       |
|-------|---------------------------------------------------------------------------------------------------|
| 1     | A PCI feed-forward event has occurred (rising edge on PCI feed-forward output or PCI feed-forward |
|       | output is high when module is enabled)                                                            |
| 0     | No PCI feed-forward event has occurred                                                            |

### Bit 11 - SACT PCI Sync Status bit

| Value | Description                 |
|-------|-----------------------------|
| 1     | PCI Sync output is active   |
| 0     | PCI Sync output is inactive |

#### Bit 10 - FLTACT PCI Fault Active Status bit

| 1 | /alue | Description                  |
|---|-------|------------------------------|
| - | L     | PCI Fault output is active   |
| ( | )     | PCI Fault output is inactive |

**Datasheet** 

## Bit 9 - CLACT PCI Current-Limit Status bit

| Value | Description                          |
|-------|--------------------------------------|
| 1     | PCI current-limit output is active   |
| 0     | PCI current-limit output is inactive |

#### Bit 8 - FFACT PCI Feed-Forward Active Status bit

| Value | Description                         |
|-------|-------------------------------------|
| 1     | PCI feed-forward output is active   |
| 0     | PCI feed-forward output is inactive |

#### Bit 7 - TRSET PWM Generator Software Trigger Set bit

User software writes a '1' to this bit location to trigger a PWM Generator cycle. The bit location always reads as '0'. The TRIG bit will indicate '1' when the PWM Generator is triggered.

### Bit 6 - TRCLR PWM Generator Software Trigger Clear bit

User software writes a '1' to this bit location to stop a PWM Generator cycle. The bit location always reads as '0'. The TRIG bit will indicate '0' when the PWM Generator is not triggered.

#### Bit 5 - CAP Capture Status bit<sup>(1)</sup>

| Value | Description                                               |
|-------|-----------------------------------------------------------|
| 1     | PWM Generator time base value has been captured in PGxCAP |
| 0     | No capture has occurred                                   |

#### Bit 4 - UPDATE PWM Data Register Update Status/Control bit

| Value | e Description                                                              |
|-------|----------------------------------------------------------------------------|
| 1     | PWM Data register update is pending – user Data registers are not writable |
| 0     | No PWM Data register update is pending                                     |

#### Bit 3 - UPDREQ PWM Data Register Update Request bit

User software writes a '1' to this bit location to request a PWM Data register update. The bit location always reads as '0'. The UPDATE status bit will indicate '1' when an update is pending.

#### Bit 2 - STEER Output Steering Status bit (Push-Pull Output mode only)

|       | - 1              |                |             |         | <i>J</i> / |  |  |
|-------|------------------|----------------|-------------|---------|------------|--|--|
| Value | Description      |                |             |         |            |  |  |
| 1     | PWM Generator is | s in 2nd cycle | of Push-Pu  | II mode |            |  |  |
| 0     | PWM Generator is | s in 1st cycle | of Push-Pul | l mode  |            |  |  |

#### Bit 1 - CAHALF Half Cycle Status bit (Center-Aligned modes only)

| D.C   | Train Cycle Status Bit (Someth Faighted Medde Striy) |
|-------|------------------------------------------------------|
| Value | Description                                          |
| 1     | PWM Generator is in 2nd half of time base cycle      |
| 0     | PWM Generator is in 1st half of time base cycle      |

#### Bit 0 - TRIG PWM Trigger Status bit

| Value | Description                                             |
|-------|---------------------------------------------------------|
| 1     | PWM Generator is triggered and PWM cycle is in progress |
| 0     | No PWM cycle is in progress                             |

## 12.6.15 PWM Generator x I/O Control Register Low

Name: PGxIOCONL

**Offset:** 0x330, 0x366, 0x39C, 0x3D2

| Bit    | 15    | 14      | 13     | 12     | 11   | 10      | 9    | 8       |
|--------|-------|---------|--------|--------|------|---------|------|---------|
|        | CLMOD | SWAP    | OVRENH | OVRENL | OVRD | AT[1:0] | OSYN | IC[1:0] |
| Access | R/W   | R/W     | R/W    | R/W    | R/W  | R/W     | R/W  | R/W     |
| Reset  | 0     | 0       | 0      | 0      | 0    | 0       | 0    | 0       |
|        |       |         |        |        |      |         |      |         |
| Bit    | 7     | 6       | 5      | 4      | 3    | 2       | 1    | 0       |
|        | FLTDA | AT[1:0] | CLDA   | T[1:0] | FFDA | T[1:0]  | DBDA | T[1:0]  |
| Access | R/W   | R/W     | R/W    | R/W    | R/W  | R/W     | R/W  | R/W     |
| Reset  | 0     | 0       | 0      | 0      | 0    | 0       | 0    | 0       |

#### Bit 15 - CLMOD Current-Limit Mode Select bit

| Value | Description                                                                                              |
|-------|----------------------------------------------------------------------------------------------------------|
| 1     | If PCI current limit is active, then the PWMxH and PWMxL output signals are inverted (bit flipping), and |
|       | the CLDAT[1:0] bits are not used                                                                         |
| 0     | If PCI current limit is active, then the CLDAT[1:0] bits define the PWM output levels                    |

#### Bit 14 - SWAP Swap PWM Signals to PWMxH and PWMxL Device Pins bit

| Value | Description                                                                                   |
|-------|-----------------------------------------------------------------------------------------------|
| 1     | The PWMxH signal is connected to the PWMxL pin and the PWMxL signal is connected to the PWMxH |
|       | pin                                                                                           |
| 0     | PWMxH/L signals are mapped to their respective pins                                           |

#### Bit 13 - OVRENH User Override Enable for PWMxH Pin bit

| Value | Description                                       |
|-------|---------------------------------------------------|
| 1     | OVRDAT1 provides data for output on the PWMxH pin |
| 0     | PWM Generator provides data for the PWMxH pin     |

#### Bit 12 - OVRENL User Override Enable for PWMxL Pin bit

| Value | Description                                       |
|-------|---------------------------------------------------|
| 1     | OVRDAT0 provides data for output on the PWMxL pin |
| 0     | PWM Generator provides data for the PWMxL pin     |

## Bits 11:10 - OVRDAT[1:0] Data for PWMxH/PWMxL Pins if Override is Enabled bits

If OVERENH = 1, then OVRDAT1 provides data for PWMxH.

If OVERENL = 1, then OVRDAT0 provides data for PWMxL.

#### Bits 9:8 - OSYNC[1:0] User Output Override Synchronization Control bits

| Value | Description                                                                                                                      |
|-------|----------------------------------------------------------------------------------------------------------------------------------|
| 11    | Reserved                                                                                                                         |
| 10    | User output overrides via the OVRENH/L and OVRDAT[1:0] bits occur when specified by the UPDMOD[2:0] bits in the PGxCONH register |
| 01    | User output overrides via the OVRENH/L and OVRDAT[1:0] bits occur immediately (as soon as possible)                              |
| 00    | User output overrides via the OVRENH/L and OVRDAT[1:0] bits are synchronized to the local PWM time base (next Start-of-Cycle)    |

## Bits 7:6 - FLTDAT[1:0] Data for PWMxH/PWMxL Pins if Fault Event is Active bits

If Fault is active, then FLTDAT1 provides data for PWMxH.

If Fault is active, then FLTDAT0 provides data for PWMxL.

**High-Speed PWM** 

**Bits 5:4 – CLDAT[1:0]** Data for PWMxH/PWMxL Pins if Current-Limit Event is Active bits If current limit is active, then CLDAT1 provides data for PWMxH. If current limit is active, then CLDAT0 provides data for PWMxL.

**Bits 3:2 – FFDAT[1:0]** Data for PWMxH/PWMxL Pins if Feed-Forward Event is Active bits If feed-forward is active, then FFDAT1 provides data for PWMxH. If feed-forward is active, then FFDAT0 provides data for PWMxL.

**Bits 1:0 – DBDAT[1:0]** Data for PWMxH/PWMxL Pins if Debug Mode is Active and PTFRZ = 1 bits If Debug mode is active and PTFRZ = 1, then DBDAT1 provides data for PWMxH. If Debug mode is active and PTFRZ = 1, then DBDAT0 provides data for PWMxL.

## 12.6.16 PWM Generator x I/O Control Register High

Name: **PGxIOCONH** 

Offset: 0x332, 0x368, 0x39E, 0x3D4

#### Note:

A capture may be initiated in software at any time by writing a '1' to CAP (PGxSTAT[5]).

| Bit    | 15 | 14  | 13          | 12     | 11   | 10   | 9    | 8        |
|--------|----|-----|-------------|--------|------|------|------|----------|
|        |    |     | CAPSRC[2:0] |        |      |      |      | DTCMPSEL |
| Access |    | R/W | R/W         | R/W    |      |      |      | R/W      |
| Reset  |    | 0   | 0           | 0      |      |      |      | 0        |
|        |    |     |             |        |      |      |      |          |
| Bit    | 7  | 6   | 5           | 4      | 3    | 2    | 1    | 0        |
|        |    |     | PMOI        | D[1:0] | PENH | PENL | POLH | POLL     |
| Access |    |     | R/W         | R/W    | R/W  | R/W  | R/W  | R/W      |
| Reset  |    |     | 0           | 0      | 0    | 0    | 0    | 0        |

## Bits 14:12 - CAPSRC[2:0] Time Base Capture Source Selection bits<sup>(1)</sup>

| Value | Description                                                               |
|-------|---------------------------------------------------------------------------|
| 111   | Reserved                                                                  |
| 110   | Reserved                                                                  |
| 101   | Reserved                                                                  |
| 100   | Capture time base value at assertion of selected PCI Fault signal         |
| 011   | Capture time base value at assertion of selected PCI current-limit signal |
| 010   | Capture time base value at assertion of selected PCI feed-forward signal  |
| 001   | Capture time base value at assertion of selected PCI Sync signal          |
| 000   | No hardware source selected for time base capture – software only         |

#### Bit 8 - DTCMPSEL Dead-Time Compensation Select bit

| V | alue | Description                                                          |
|---|------|----------------------------------------------------------------------|
| 1 |      | Dead-time compensation is controlled by PCI feed-forward limit logic |
| 0 |      | Dead-time compensation is controlled by PCI Sync logic               |

### Bits 5:4 - PMOD[1:0] PWM Generator Output Mode Selection bits

| Value | Description                                         |
|-------|-----------------------------------------------------|
| 11    | Reserved                                            |
| 10    | PWM Generator outputs operate in Push-Pull mode     |
| 01    | PWM Generator outputs operate in Independent mode   |
| 00    | PWM Generator outputs operate in Complementary mode |

#### Bit 3 - PENH PWMxH Output Port Enable bit

| Value | Description                                         |  |  |
|-------|-----------------------------------------------------|--|--|
| 1     | PWM Generator controls the PWMxH output pin         |  |  |
| 0     | PWM Generator does not control the PWMxH output pin |  |  |

## Bit 2 - PENL PWMxL Output Port Enable bit

| Value | Description                                         |
|-------|-----------------------------------------------------|
| 1     | PWM Generator controls the PWMxL output pin         |
| 0     | PWM Generator does not control the PWMxL output pin |

#### Bit 1 - POLH PWMxH Output Polarity bit

| Value | Description               |
|-------|---------------------------|
| 1     | Output pin is active-low  |
| 0     | Output pin is active-high |

**High-Speed PWM** 

## Bit 0 - POLL PWMxL Output Polarity bit

| Value | Description               |
|-------|---------------------------|
| 1     | Output pin is active-low  |
| 0     | Output pin is active-high |

## 12.6.17 PWM Generator x Event Register Low

Name: **PGxEVTL** 

Offset: 0x334, 0x36A, 0x3A0, 0x3D6

#### Note:

These events are derived from the internal PWM Generator time base comparison events.

| Bit    | 15  | 14  | 13           | 12    | 11      | 10       | 9             | 8        |
|--------|-----|-----|--------------|-------|---------|----------|---------------|----------|
|        |     |     | ADTR1PS[4:0] |       |         | ADTR1EN3 | ADTR1EN2      | ADTR1EN1 |
| Access | R/W | R/W | R/W          | R/W   | R/W     | R/W      | R/W           | R/W      |
| Reset  | 0   | 0   | 0            | 0     | 0       | 0        | 0             | 0        |
|        |     |     |              |       |         |          |               |          |
| Bit    | 7   | 6   | 5            | 4     | 3       | 2        | 1             | 0        |
|        |     |     |              | UPDTI | RG[1:0] |          | PGTRGSEL[2:0] |          |
| Access |     |     |              | R/W   | R/W     | R/W      | R/W           | R/W      |
| Reset  |     |     |              | 0     | 0       | 0        | 0             | 0        |

#### Bits 15:11 - ADTR1PS[4:0] ADC Trigger 1 Postscaler Selection bits

| Value | Description |
|-------|-------------|
| 11111 | 1:32        |
|       |             |
| 00010 | 1:3         |
| 00001 | 1:2         |
| 00000 | 1:1         |

#### Bit 10 - ADTR1EN3 ADC Trigger 1 Source is PGxTRIGC Compare Event Enable bit

| Valu | ıe | Description                                                                     |
|------|----|---------------------------------------------------------------------------------|
| 1    |    | PGxTRIGC register compare event is enabled as trigger source for ADC Trigger 1  |
| 0    |    | PGxTRIGC register compare event is disabled as trigger source for ADC Trigger 1 |

#### Bit 9 - ADTR1EN2 ADC Trigger 1 Source is PGxTRIGB Compare Event Enable bit

| Value | Description                                                                     |
|-------|---------------------------------------------------------------------------------|
| 1     | PGxTRIGB register compare event is enabled as trigger source for ADC Trigger 1  |
| 0     | PGxTRIGB register compare event is disabled as trigger source for ADC Trigger 1 |

#### Bit 8 - ADTR1EN1 ADC Trigger 1 Source is PGxTRIGA Compare Event Enable bit

| Value | Description                                                                     |  |  |  |  |  |
|-------|---------------------------------------------------------------------------------|--|--|--|--|--|
| 1     | PGxTRIGA register compare event is enabled as trigger source for ADC Trigger 1  |  |  |  |  |  |
| 0     | PGxTRIGA register compare event is disabled as trigger source for ADC Trigger 1 |  |  |  |  |  |

#### Bits 4:3 - UPDTRG[1:0] Update Trigger Select bits

| Value | Description                                                        |
|-------|--------------------------------------------------------------------|
| 11    | A write of the PGxTRIGA register automatically sets the UPDATE bit |
| 10    | A write of the PGxPHASE register automatically sets the UPDATE bit |
| 01    | A write of the PGxDC register automatically sets the UPDATE bit    |
| 00    | User must set the UPDATE bit (PGxSTAT[4]) manually                 |

## Bits 2:0 - PGTRGSEL[2:0] PWM Generator Trigger Output Selection bits<sup>(1)</sup>

| Value | Description                                         |
|-------|-----------------------------------------------------|
| 111   | Reserved                                            |
| 110   | Reserved                                            |
| 101   | Reserved                                            |
| 100   | Reserved                                            |
| 011   | PGxTRIGC compare event is the PWM Generator trigger |
| 010   | PGxTRIGB compare event is the PWM Generator trigger |

Datasheet

High-Speed PWM

| Value | Description                                         |
|-------|-----------------------------------------------------|
| 001   | PGxTRIGA compare event is the PWM Generator trigger |
| 000   | EOC event is the PWM Generator trigger              |

#### 12.6.18 PWM Generator x Event Register High

Name: **PGxEVTH** 

Offset: 0x336, 0x36C, 0x3A2, 0x3D8

#### Notes:

- 1. An interrupt is only generated on the rising edge of the PCI Fault active signal.
- An interrupt is only generated on the rising edge of the PCI current-limit active signal.
- An interrupt is only generated on the rising edge of the PCI feed-forward active signal.
- An interrupt is only generated on the rising edge of the PCI Sync active signal.

| Bit    | 15       | 14       | 13       | 12   | 11  | 10            | 9     | 8       |
|--------|----------|----------|----------|------|-----|---------------|-------|---------|
|        | FLTIEN   | CLIEN    | FFIEN    | SIEN |     |               | IEVTS | EL[1:0] |
| Access | R/W      | R/W      | R/W      | R/W  |     |               | R/W   | R/W     |
| Reset  | 0        | 0        | 0        | 0    |     |               | 0     | 0       |
|        |          |          |          |      |     |               |       |         |
| Bit    | 7        | 6        | 5        | 4    | 3   | 2             | 1     | 0       |
|        | ADTR2EN3 | ADTR2EN2 | ADTR2EN1 |      |     | ADTR1OFS[4:0] |       |         |
| Access | R/W      | R/W      | R/W      | R/W  | R/W | R/W           | R/W   | R/W     |
| Reset  | 0        | 0        | 0        | 0    | 0   | 0             | 0     | 0       |

## Bit 15 - FLTIEN PCI Fault Interrupt Enable bit(1)

| Value | Description                 |
|-------|-----------------------------|
| 1     | Fault interrupt is enabled  |
| 0     | Fault interrupt is disabled |

#### Bit 14 - CLIEN PCI Current-Limit Interrupt Enable bit(2)

| Value | Description                         |
|-------|-------------------------------------|
| 1     | Current-limit interrupt is enabled  |
| 0     | Current-limit interrupt is disabled |

### Bit 13 – FFIEN PCI Feed-Forward Interrupt Enable bit<sup>(3)</sup>

| Value | Description                        |  |
|-------|------------------------------------|--|
| 1     | Feed-forward interrupt is enabled  |  |
| 0     | Feed-forward interrupt is disabled |  |

### Bit 12 - SIEN PCI Sync Interrupt Enable bit(4)

| Value | Description                |
|-------|----------------------------|
| 1     | Sync interrupt is enabled  |
| 0     | Sync interrupt is disabled |

#### Bits 9:8 - IEVTSEL[1:0] Interrupt Event Selection bits

| Value | Description                                                                                  |  |
|-------|----------------------------------------------------------------------------------------------|--|
| 11    | Time base interrupts are disabled (Sync, Fault, current-limit and feed-forward events can be |  |
|       | independently enabled)                                                                       |  |
| 10    | Interrupts CPU at ADC Trigger 1 event                                                        |  |
| 01    | Interrupts CPU at TRIGA compare event                                                        |  |
| 00    | Interrupts CPU at EOC                                                                        |  |

#### Bit 7 - ADTR2EN3 ADC Trigger 2 Source is PGxTRIGC Compare Event Enable bit

| I | Value | Description                                                                     |
|---|-------|---------------------------------------------------------------------------------|
|   | 1     | PGxTRIGC register compare event is enabled as trigger source for ADC Trigger 2  |
|   | 0     | PGxTRIGC register compare event is disabled as trigger source for ADC Trigger 2 |

**Datasheet** 

#### Bit 6 - ADTR2EN2 ADC Trigger 2 Source is PGxTRIGB Compare Event Enable bit

**High-Speed PWM** 

| Value | Description                                                                     |
|-------|---------------------------------------------------------------------------------|
| 1     | PGxTRIGB register compare event is enabled as trigger source for ADC Trigger 2  |
| 0     | PGxTRIGB register compare event is disabled as trigger source for ADC Trigger 2 |

## Bit 5 - ADTR2EN1 ADC Trigger 2 Source is PGxTRIGA Compare Event Enable bit

|   | Value | Description                                                                     |
|---|-------|---------------------------------------------------------------------------------|
|   | 1     | PGxTRIGA register compare event is enabled as trigger source for ADC Trigger 2  |
| ( | 0     | PGxTRIGA register compare event is disabled as trigger source for ADC Trigger 2 |

## Bits 4:0 - ADTR1OFS[4:0] ADC Trigger 1 Offset Selection bits

| Value | Description                 |
|-------|-----------------------------|
| 11111 | Offset by 31 trigger events |
|       |                             |
| 00010 | Offset by 2 trigger events  |
| 00001 | Offset by 1 trigger event   |
| 00000 | No offset                   |

## 12.6.19 PWM Generator x PCI Register Low

Name: **PGxCLPCIL** 

Offset: 0x33C, 0x0372, 0x3A8, 0x3DE

| Bit    | 15       | 14    | 13        | 12  | 11   | 10       | 9         | 8   |
|--------|----------|-------|-----------|-----|------|----------|-----------|-----|
|        | TSYNCDIS |       | TERM[2:0] |     | AQPS |          | AQSS[2:0] |     |
| Access | R/W      | R/W   | R/W       | R/W | R/W  | R/W      | R/W       | R/W |
| Reset  | 0        | 0     | 0         | 0   | 0    | 0        | 0         | 0   |
|        |          |       |           |     |      |          |           |     |
| Bit    | 7        | 6     | 5         | 4   | 3    | 2        | 1         | 0   |
|        | SWTERM   | PSYNC | PPS       |     |      | PSS[4:0] |           |     |
| Access | R/W      | R/W   | R/W       | R/W | R/W  | R/W      | R/W       | R/W |
| Reset  | 0        | 0     | 0         | 0   | 0    | 0        | 0         | 0   |

### Bit 15 - TSYNCDIS Termination Synchronization Disable bit

| Valu | Description                                   |
|------|-----------------------------------------------|
| 1    | Termination of latched PCI occurs immediately |
| 0    | Termination of latched PCI occurs at PWM EOC  |

#### Bits 14:12 - TERMI2:01 Termination Event Selection bits

|       | Tarting Torriniation Event Coloction Site                                      |
|-------|--------------------------------------------------------------------------------|
| Value | Description                                                                    |
| 111   | Selects PCI Source #9                                                          |
| 110   | Selects PCI Source #8                                                          |
| 101   | Selects PCI Source #1 (PWM Generator output selected by the PWMPCI[2:0] bits)  |
| 100   | PGxTRIGC trigger event                                                         |
| 011   | PGxTRIGB trigger event                                                         |
| 010   | PGxTRIGA trigger event                                                         |
| 001   | Auto-Terminate: Terminates when PCI source transitions from active to inactive |
| 000   | Manual Terminate: Terminates on a write of '1' to the SWTERM bit location      |

### Bit 11 - AQPS Acceptance Qualifier Polarity Select bit

| Value | Description  |
|-------|--------------|
| 1     | Inverted     |
| 0     | Not inverted |

#### Bits 10:8 - AQSS[2:0] Acceptance Qualifier Source Selection bits

| Value | Description                                                                   |
|-------|-------------------------------------------------------------------------------|
| 111   | SWPCI control bit only (qualifier forced to '0')                              |
| 110   | Selects PCI Source #9                                                         |
| 101   | Selects PCI Source #8                                                         |
| 100   | Selects PCI Source #1 (PWM Generator output selected by the PWMPCI[2:0] bits) |
| 011   | PWM Generator is triggered                                                    |
| 010   | LEB is active                                                                 |
| 001   | Duty cycle is active (base PWM Generator signal)                              |
| 000   | No acceptance qualifier is used (qualifier forced to '1')                     |

#### Bit 7 - SWTERM PCI Software Termination bit

A write of '1' to this location will produce a termination event. This bit location always reads as '0'.

#### Bit 6 - PSYNC PCI Synchronization Control bit

| Value | Description                               |
|-------|-------------------------------------------|
| 1     | PCI source is synchronized to PWM EOC     |
| 0     | PCI source is not synchronized to PWM EOC |

**Datasheet** 

## Bit 5 - PPS PCI Polarity Select bit

| Value | Description  |
|-------|--------------|
| 1     | Inverted     |
| 0     | Not inverted |

## Bits 4:0 - PSS[4:0] PCI Source Selection bits

| Value       | Description                                           |
|-------------|-------------------------------------------------------|
| 11111       | CLC1                                                  |
| 11110-11101 | Reserved                                              |
| 11100       | Comparator 2 output                                   |
| 11011       | Comparator 1 output                                   |
| 11010       | PWM Event D                                           |
| 11001       | PWM Event C                                           |
| 11000       | PWM Event B                                           |
| 10111       | PWM Event A                                           |
| 10110       | Device pin, PCI[22]                                   |
| 10101       | Device pin, PCI[21]                                   |
| 10100       | Device pin, PCI[20]                                   |
| 10011       | Device pin, PCI[19]                                   |
| 10010       | RPn input, PCI18R                                     |
| 10001       | RPn input, PCI17R                                     |
| 10000       | RPn input, PCI16R                                     |
| 01111       | RPn input, PCI15R                                     |
| 01110       | RPn input, PCI14R                                     |
| 01101       | RPn input, PCI13R                                     |
| 01100       | RPn input, PCI12R                                     |
| 01011       | RPn input, PCI11R                                     |
| 01010       | RPn input, PCI10R                                     |
| 01001       | RPn input, PCI9R                                      |
| 01000       | RPn input, PCI8R                                      |
| 00111       | Reserved                                              |
| 00110       | Reserved                                              |
| 00101       | Reserved                                              |
| 00100       | Reserved                                              |
| 00011       | Internally connected to Combo Trigger B               |
| 00010       | Internally connected to Combo Trigger A               |
| 00001       | Internally connected to the output of PWMPCI[2:0] MUX |
| 00000       | Tied to '0'                                           |

## 12.6.20 PWM Generator x PCI Register High

Name: PGxCLPCIH

**Offset:** 0x33E, 0x374, 0x3AA, 0x3E0

Note:

1. Selects '0' if selected PWM Generator is not present.

| Bit    | 15    | 14   | 13         | 12     | 11   | 10  | 9         | 8   |
|--------|-------|------|------------|--------|------|-----|-----------|-----|
|        | BPEN  |      | BPSEL[2:0] |        |      |     | ACP[2:0]  |     |
| Access | R/W   | R/W  | R/W        | R/W    |      | R/W | R/W       | R/W |
| Reset  | 0     | 0    | 0          | 0      |      | 0   | 0         | 0   |
|        |       |      |            |        |      |     |           |     |
| Bit    | 7     | 6    | 5          | 4      | 3    | 2   | 1         | 0   |
|        | SWPCI | SWPC | IM[1:0]    | LATMOD | TQPS |     | TQSS[2:0] |     |
| Access | R/W   | R/W  | R/W        | R/W    | R/W  | R/W | R/W       | R/W |
| Reset  | 0     | 0    | 0          | 0      | 0    | 0   | 0         | 0   |

#### Bit 15 - BPEN PCI Bypass Enable bit

| Value | Description                                                                                      |
|-------|--------------------------------------------------------------------------------------------------|
| 1     | PCI function is enabled and local PCI logic is bypassed; PWM Generator will be controlled by PCI |
|       | function in the PWM Generator selected by the BPSEL[2:0] bits                                    |
| 0     | PCI function is not bypassed                                                                     |

## Bits 14:12 - BPSEL[2:0] PCI Bypass Source Selection bits<sup>(1)</sup>

| Value   | Description                                                         |
|---------|---------------------------------------------------------------------|
| 111-100 | Reserved                                                            |
| 011     | PCI control is sourced from PWM Generator 4 PCI logic when BPEN = 1 |
| 010     | PCI control is sourced from PWM Generator 3 PCI logic when BPEN = 1 |
| 001     | PCI control is sourced from PWM Generator 2 PCI logic when BPEN = 1 |
| 000     | PCI control is sourced from PWM Generator 1 PCI logic when BPEN = 1 |

## Bits 10:8 - ACP[2:0] PCI Acceptance Criteria Selection bits

| Value | Description                     |
|-------|---------------------------------|
| 111   | Reserved                        |
| 110   | Reserved                        |
| 101   | Latched any edge                |
| 100   | Latched rising edge             |
| 011   | Latched                         |
| 010   | Any edge                        |
| 001   | Rising edge                     |
| 000   | Level-sensitive Level-sensitive |

#### Bit 7 - SWPCI Software PCI Control bit

| Value | Description                                                           |
|-------|-----------------------------------------------------------------------|
| 1     | Drives a '1' to PCI logic assigned to by the SWPCIM[1:0] control bits |
| 0     | Drives a '0' to PCI logic assigned to by the SWPCIM[1:0] control bits |

#### Bits 6:5 - SWPCIM[1:0] Software PCI Control Mode bits

| Value | Description                                          |
|-------|------------------------------------------------------|
| 11    | Reserved                                             |
| 10    | SWPCI bit is assigned to termination qualifier logic |
| 01    | SWPCI bit is assigned to acceptance qualifier logic  |
| 00    | SWPCI bit is assigned to PCI acceptance logic        |

#### Bit 4 - LATMOD PCI SR Latch Mode bit

**High-Speed PWM** 

| Value | Description                                            |
|-------|--------------------------------------------------------|
| 1     | SR latch is Reset-dominant in Latched Acceptance modes |
| 0     | SR latch is Set-dominant in Latched Acceptance modes   |

## Bit 3 - TQPS Termination Qualifier Polarity Select bit

| Value | Description  |
|-------|--------------|
| 1     | Inverted     |
| 0     | Not inverted |

## Bits 2:0 - TQSS[2:0] Termination Qualifier Source Selection bits

| Value | Description                                                                   |
|-------|-------------------------------------------------------------------------------|
| 111   | SWPCI control bit only (qualifier forced to '0')                              |
| 110   | Selects PCI Source #9                                                         |
| 101   | Selects PCI Source #8                                                         |
| 100   | Selects PCI Source #1 (PWM Generator output selected by the PWMPCI[2:0] bits) |
| 011   | PWM Generator is triggered                                                    |
| 010   | LEB is active                                                                 |
| 001   | Duty cycle is active (base PWM Generator signal)                              |
| 000   | No termination qualifier used (qualifier forced to '1')                       |

## 12.6.21 PWM Generator x PCI Register Low

Name: **PGxFPCIL** 

Offset: 0x338, 0x36E, 0x3A4, 0x3DA

| Bit    | 15       | 14    | 13        | 12  | 11   | 10       | 9         | 8   |
|--------|----------|-------|-----------|-----|------|----------|-----------|-----|
|        | TSYNCDIS |       | TERM[2:0] |     | AQPS |          | AQSS[2:0] |     |
| Access | R/W      | R/W   | R/W       | R/W | R/W  | R/W      | R/W       | R/W |
| Reset  | 0        | 0     | 0         | 0   | 0    | 0        | 0         | 0   |
|        |          |       |           |     |      |          |           |     |
| Bit    | 7        | 6     | 5         | 4   | 3    | 2        | 1         | 0   |
|        | SWTERM   | PSYNC | PPS       |     |      | PSS[4:0] |           |     |
| Access | R/W      | R/W   | R/W       | R/W | R/W  | R/W      | R/W       | R/W |
| Reset  | 0        | 0     | 0         | 0   | 0    | 0        | 0         | 0   |

### Bit 15 - TSYNCDIS Termination Synchronization Disable bit

| Value | Description                                   |
|-------|-----------------------------------------------|
| 1     | Termination of latched PCI occurs immediately |
| 0     | Termination of latched PCI occurs at PWM EOC  |

#### Bits 14:12 - TERMI2:01 Termination Event Selection bits

| Dits 14.12 - I Livin[2.0] Termination Event Selection bits |                                                                                |  |  |  |
|------------------------------------------------------------|--------------------------------------------------------------------------------|--|--|--|
| Value                                                      | Description                                                                    |  |  |  |
| 111                                                        | Selects PCI Source #9                                                          |  |  |  |
| 110                                                        | Selects PCI Source #8                                                          |  |  |  |
| 101                                                        | Selects PCI Source #1 (PWM Generator output selected by the PWMPCI[2:0] bits)  |  |  |  |
| 100                                                        | PGxTRIGC trigger event                                                         |  |  |  |
| 011                                                        | PGxTRIGB trigger event                                                         |  |  |  |
| 010                                                        | PGxTRIGA trigger event                                                         |  |  |  |
| 001                                                        | Auto-Terminate: Terminates when PCI source transitions from active to inactive |  |  |  |
| 000                                                        | Manual Terminate: Terminates on a write of '1' to the SWTERM bit location      |  |  |  |

### Bit 11 - AQPS Acceptance Qualifier Polarity Select bit

| Value | Description  |
|-------|--------------|
| 1     | Inverted     |
| 0     | Not inverted |

## Bits 10:8 - AOSS[2:0] Acceptance Qualifier Source Selection bits

| DIG 10.0 | Dits 10.0 - Agos[2:0] Acceptance guanner Source Selection bits                |  |  |  |  |
|----------|-------------------------------------------------------------------------------|--|--|--|--|
| Value    | Description                                                                   |  |  |  |  |
| 111      | SWPCI control bit only (qualifier forced to '0')                              |  |  |  |  |
| 110      | Selects PCI Source #9                                                         |  |  |  |  |
| 101      | Selects PCI Source #8                                                         |  |  |  |  |
| 100      | Selects PCI Source #1 (PWM Generator output selected by the PWMPCI[2:0] bits) |  |  |  |  |
| 011      | PWM Generator is triggered                                                    |  |  |  |  |
| 010      | LEB is active                                                                 |  |  |  |  |
| 001      | Duty cycle is active (base PWM Generator signal)                              |  |  |  |  |
| 000      | No acceptance qualifier is used (qualifier forced to '1')                     |  |  |  |  |

#### Bit 7 - SWTERM PCI Software Termination bit

A write of '1' to this location will produce a termination event. This bit location always reads as '0'.

#### Bit 6 - PSYNC PCI Synchronization Control bit

| Value | Description                               |
|-------|-------------------------------------------|
| 1     | PCI source is synchronized to PWM EOC     |
| 0     | PCI source is not synchronized to PWM EOC |

## Bit 5 - PPS PCI Polarity Select bit

| Value | Description  |
|-------|--------------|
| 1     | Inverted     |
| 0     | Not inverted |

Bits 4:0 - PSS[4:0] PCI Source Selection bits

| Value       | Description                                           |
|-------------|-------------------------------------------------------|
| 11111       | CLC1                                                  |
| 11110-11101 | Reserved                                              |
| 11100       | Comparator 2 output                                   |
| 11011       | Comparator 1 output                                   |
| 11010       | PWM Event D                                           |
| 11001       | PWM Event C                                           |
| 11000       | PWM Event B                                           |
| 10111       | PWM Event A                                           |
| 10110       | Device pin, PCI[22]                                   |
| 10101       | Device pin, PCI[21]                                   |
| 10100       | Device pin, PCI[20]                                   |
| 10011       | Device pin, PCI[19]                                   |
| 10010       | RPn input, PCI18R                                     |
| 10001       | RPn input, PCI17R                                     |
| 10000       | RPn input, PCI16R                                     |
| 01111       | RPn input, PCI15R                                     |
| 01110       | RPn input, PCI14R                                     |
| 01101       | RPn input, PCI13R                                     |
| 01100       | RPn input, PCI12R                                     |
| 01011       | RPn input, PCI11R                                     |
| 01010       | RPn input, PCI10R                                     |
| 01001       | RPn input, PCI9R                                      |
| 01000       | RPn input, PCI8R                                      |
| 00111       | Reserved                                              |
| 00110       | Reserved                                              |
| 00101       | Reserved                                              |
| 00100       | Reserved                                              |
| 00011       | Internally connected to Combo Trigger B               |
| 00010       | Internally connected to Combo Trigger A               |
| 00001       | Internally connected to the output of PWMPCI[2:0] MUX |
| 00000       | Tied to '0'                                           |

## 12.6.22 PWM Generator x PCI Register High

Name: PGxFPCIH

**Offset:** 0x33A, 0x370, 0x3A6, 0x3DC

Note:

1. Selects '0' if selected PWM Generator is not present.

| Bit    | 15    | 14   | 13         | 12     | 11   | 10  | 9         | 8   |
|--------|-------|------|------------|--------|------|-----|-----------|-----|
|        | BPEN  |      | BPSEL[2:0] |        |      |     | ACP[2:0]  |     |
| Access | R/W   | R/W  | R/W        | R/W    |      | R/W | R/W       | R/W |
| Reset  | 0     | 0    | 0          | 0      |      | 0   | 0         | 0   |
|        |       |      |            |        |      |     |           |     |
| Bit    | 7     | 6    | 5          | 4      | 3    | 2   | 1         | 0   |
|        | SWPCI | SWPC | IM[1:0]    | LATMOD | TQPS |     | TQSS[2:0] |     |
| Access | R/W   | R/W  | R/W        | R/W    | R/W  | R/W | R/W       | R/W |
| Reset  | 0     | 0    | 0          | 0      | 0    | 0   | 0         | 0   |

## Bit 15 - BPEN PCI Bypass Enable bit

| Value | Description                                                                                      |
|-------|--------------------------------------------------------------------------------------------------|
| 1     | PCI function is enabled and local PCI logic is bypassed; PWM Generator will be controlled by PCI |
|       | function in the PWM Generator selected by the BPSEL[2:0] bits                                    |
| 0     | PCI function is not bypassed                                                                     |

#### Bits 14:12 - BPSEL[2:0] PCI Bypass Source Selection bits(1)

| Value   | Description                                                         |
|---------|---------------------------------------------------------------------|
| 111-100 | Reserved                                                            |
| 011     | PCI control is sourced from PWM Generator 4 PCI logic when BPEN = 1 |
| 010     | PCI control is sourced from PWM Generator 3 PCI logic when BPEN = 1 |
| 001     | PCI control is sourced from PWM Generator 2 PCI logic when BPEN = 1 |
| 000     | PCI control is sourced from PWM Generator 1 PCI logic when BPEN = 1 |

## Bits 10:8 - ACP[2:0] PCI Acceptance Criteria Selection bits

| Value | Description         |
|-------|---------------------|
| 111   | Reserved            |
| 110   | Reserved            |
| 101   | Latched any edge    |
| 100   | Latched rising edge |
| 011   | Latched             |
| 010   | Any edge            |
| 001   | Rising edge         |
| 000   | Level-sensitive     |

#### Bit 7 - SWPCI Software PCI Control bit

| Value | Description                                                           |
|-------|-----------------------------------------------------------------------|
| 1     | Drives a '1' to PCI logic assigned to by the SWPCIM[1:0] control bits |
| 0     | Drives a '0' to PCI logic assigned to by the SWPCIM[1:0] control bits |

#### Bits 6:5 - SWPCIM[1:0] Software PCI Control Mode bits

| Value | Description                                          |
|-------|------------------------------------------------------|
| 11    | Reserved                                             |
| 10    | SWPCI bit is assigned to termination qualifier logic |
| 01    | SWPCI bit is assigned to acceptance qualifier logic  |
| 00    | SWPCI bit is assigned to PCI acceptance logic        |

#### Bit 4 - LATMOD PCI SR Latch Mode bit

**High-Speed PWM** 

| Value | Description                                            |
|-------|--------------------------------------------------------|
| 1     | SR latch is Reset-dominant in Latched Acceptance modes |
| 0     | SR latch is Set-dominant in Latched Acceptance modes   |

## Bit 3 - TQPS Termination Qualifier Polarity Select bit

| Value | Description  |
|-------|--------------|
| 1     | Inverted     |
| 0     | Not inverted |

#### Bits 2:0 - TQSS[2:0] Termination Qualifier Source Selection bits

|       | . 400[2:0] Tottimidator Addition Course College State                         |
|-------|-------------------------------------------------------------------------------|
| Value | Description                                                                   |
| 111   | SWPCI control bit only (qualifier forced to '0')                              |
| 110   | Selects PCI Source #9                                                         |
| 101   | Selects PCI Source #8                                                         |
| 100   | Selects PCI Source #1 (PWM Generator output selected by the PWMPCI[2:0] bits) |
| 011   | PWM Generator is triggered                                                    |
| 010   | LEB is active                                                                 |
| 001   | Duty cycle is active (base PWM Generator signal)                              |
| 000   | No termination qualifier used (qualifier forced to '1')                       |
|       | <u> </u>                                                                      |

**High-Speed PWM** 

## 12.6.23 PWM Generator x Leading-Edge Blanking Register Low

Name: PGxLEBL

**Offset:** 0x348, 0x37E, 0x3B4, 0x3EA

#### Note:

1. Bits[2:0] are read-only and always remain as '0'.

| Bit    | 15  | 14  | 13       | 12  | 11     | 10  | 9   | 8   |
|--------|-----|-----|----------|-----|--------|-----|-----|-----|
|        |     |     | -        | LEB | [12:5] |     |     |     |
| Access | R/W | R/W | R/W      | R/W | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0        | 0   | 0      | 0   | 0   | 0   |
|        |     |     |          |     |        |     |     |     |
| Bit    | 7   | 6   | 5        | 4   | 3      | 2   | 1   | 0   |
|        |     |     | LEB[4:0] |     |        |     |     |     |
| Access | R/W | R/W | R/W      | R/W | R/W    |     |     |     |
| Reset  | 0   | 0   | 0        | 0   | 0      |     |     |     |

Bits 15:3 – LEB[12:0] Leading-Edge Blanking Period bits<sup>(1)</sup>

Leading-Edge Blanking period. The three LSBs of the blanking time are not used, providing a blanking resolution of eight clock periods. The minimum blanking period is eight clock periods, which occurs when LEB[15:3] = 0.

## 12.6.24 PWM Generator x Leading-Edge Blanking Register High

Name: **PGxLEBH** 

Offset: 0x34A, 0x380, 0x3B6, 0x3EC

#### Note:

The selected PWM Generator source does not affect the LEB counter. This source can be optionally used as a PCI input, PCI qualifier, PCI terminator or PCI terminator qualifier (see the description in 12.6.19. PGxCLPCIL and 12.6.20. PGxCLPCIH for more information).

| Bit    | 15 | 14 | 13 | 12 | 11  | 10  | 9           | 8   |
|--------|----|----|----|----|-----|-----|-------------|-----|
|        |    |    |    |    |     |     | PWMPCI[2:0] |     |
| Access |    |    |    |    |     | R/W | R/W         | R/W |
| Reset  |    |    |    |    |     | 0   | 0           | 0   |
|        |    |    |    |    |     |     |             |     |
| Bit    | 7  | 6  | 5  | 4  | 3   | 2   | 1           | 0   |
|        |    |    |    |    | PHR | PHF | PLR         | PLF |
| Access |    |    | •  |    | R/W | R/W | R/W         | R/W |
| Reset  |    |    |    |    | 0   | 0   | 0           | 0   |

#### Bits 10:8 - PWMPCI[2:0] PWM Source for PCI Selection bits<sup>(1)</sup>

| Value            | Description                                            |  |  |
|------------------|--------------------------------------------------------|--|--|
| 111-100 Reserved |                                                        |  |  |
| 011              | PWM Generator #4 output is made available to PCI logic |  |  |
| 010              | PWM Generator #3 output is made available to PCI logic |  |  |
| 001              | PWM Generator #2 output is made available to PCI logic |  |  |
| 000              | PWM Generator #1 output is made available to PCI logic |  |  |

#### Bit 3 - PHR PWMxH Rising bit

| Value | Description                                                |
|-------|------------------------------------------------------------|
| 1     | Rising edge of PWMxH will trigger the LEB duration counter |
| 0     | LEB ignores the rising edge of PWMxH                       |

#### Bit 2 - PHF PWMxH Falling bit

| Value | Description                                                 |  |
|-------|-------------------------------------------------------------|--|
| 1     | Falling edge of PWMxH will trigger the LEB duration counter |  |
| 0     | LEB ignores the falling edge of PWMxH                       |  |

#### Bit 1 - PLR PWMxL Rising bit

| Value | Description                                                |
|-------|------------------------------------------------------------|
| 1     | Rising edge of PWMxL will trigger the LEB duration counter |
| 0     | LEB ignores the rising edge of PWMxL                       |

## Bit 0 - PLF PWMxL Falling bit

| Value | Description                                                 |
|-------|-------------------------------------------------------------|
| 1     | Falling edge of PWMxL will trigger the LEB duration counter |
| 0     | LEB ignores the falling edge of PWMxL                       |

## 12.6.25 PWM Generator x PCI Register Low

Name: PGxFFPCIL

**Offset:** 0x340, 0x376, 0x3AC, 0x3E2

| Bit    | 15       | 14                | 13  | 12  | 11  | 10        | 9   | 8   |
|--------|----------|-------------------|-----|-----|-----|-----------|-----|-----|
|        | TSYNCDIS | IS TERM[2:0] AQPS |     |     |     | AQSS[2:0] |     |     |
| Access | R/W      | R/W               | R/W | R/W | R/W | R/W       | R/W | R/W |
| Reset  | 0        | 0                 | 0   | 0   | 0   | 0         | 0   | 0   |
|        |          |                   |     |     |     |           |     |     |
| Bit    | 7        | 6                 | 5   | 4   | 3   | 2         | 1   | 0   |
|        | SWTERM   | PSYNC             | PPS |     |     | PSS[4:0]  |     |     |
| Access | R/W      | R/W               | R/W | R/W | R/W | R/W       | R/W | R/W |
| Reset  | 0        | 0                 | 0   | 0   | 0   | 0         | 0   | 0   |

### Bit 15 - TSYNCDIS Termination Synchronization Disable bit

| Value | Description                                   |
|-------|-----------------------------------------------|
| 1     | Termination of latched PCI occurs immediately |
| 0     | Termination of latched PCI occurs at PWM EOC  |

#### Bits 14:12 - TERMI2:01 Termination Event Selection bits

|       | Tarania Torramation Event Colocaen Site                                        |
|-------|--------------------------------------------------------------------------------|
| Value | Description                                                                    |
| 111   | Selects PCI Source #9                                                          |
| 110   | Selects PCI Source #8                                                          |
| 101   | Selects PCI Source #1 (PWM Generator output selected by the PWMPCI[2:0] bits)  |
| 100   | PGxTRIGC trigger event                                                         |
| 011   | PGxTRIGB trigger event                                                         |
| 010   | PGxTRIGA trigger event                                                         |
| 001   | Auto-Terminate: Terminates when PCI source transitions from active to inactive |
| 000   | Manual Terminate: Terminates on a write of '1' to the SWTERM bit location      |

### Bit 11 - AQPS Acceptance Qualifier Polarity Select bit

| Value | Description  |
|-------|--------------|
| 1     | Inverted     |
| 0     | Not inverted |

#### Bits 10:8 - AQSS[2:0] Acceptance Qualifier Source Selection bits

| Value | Description                                                                   |
|-------|-------------------------------------------------------------------------------|
| 111   | SWPCI control bit only (qualifier forced to '0')                              |
| 110   | Selects PCI Source #9                                                         |
| 101   | Selects PCI Source #8                                                         |
| 100   | Selects PCI Source #1 (PWM Generator output selected by the PWMPCI[2:0] bits) |
| 011   | PWM Generator is triggered                                                    |
| 010   | LEB is active                                                                 |
| 001   | Duty cycle is active (base PWM Generator signal)                              |
| 000   | No acceptance qualifier is used (qualifier forced to '1')                     |

#### Bit 7 - SWTERM PCI Software Termination bit

A write of '1' to this location will produce a termination event. This bit location always reads as '0'.

## Bit 6 - PSYNC PCI Synchronization Control bit

|       | 2. Control of Control 2. Control |  |  |  |  |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 1     | PCI source is synchronized to PWM EOC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| 0     | PCI source is not synchronized to PWM EOC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |

## Bit 5 - PPS PCI Polarity Select bit

| Value | Description  |
|-------|--------------|
| 1     | Inverted     |
| 0     | Not inverted |

## Bits 4:0 - PSS[4:0] PCI Source Selection bits

| Value | Description                                           |
|-------|-------------------------------------------------------|
| 11111 | CLC1                                                  |
| 11110 | Reserved                                              |
| 11101 | Comparator 3 output                                   |
| 11100 | Comparator 2 output                                   |
| 11011 | Comparator 1 output                                   |
| 11010 | PWM Event D                                           |
| 11001 | PWM Event C                                           |
| 11000 | PWM Event B                                           |
| 10111 | PWM Event A                                           |
| 10110 | Device pin, PCI[22]                                   |
| 10101 | Device pin, PCI[21]                                   |
| 10100 | Device pin, PCI[20]                                   |
| 10011 | Device pin, PCI[19]                                   |
| 10010 | RPn input, PCI18R                                     |
| 10001 | RPn input, PCI17R                                     |
| 10000 | RPn input, PCI16R                                     |
| 01111 | RPn input, PCI15R                                     |
| 01110 | RPn input, PCI14R                                     |
| 01101 | RPn input, PCI13R                                     |
| 01100 | RPn input, PCI12R                                     |
| 01011 | RPn input, PCI11R                                     |
| 01010 | RPn input, PCI10R                                     |
| 01001 | RPn input, PCI9R                                      |
| 01000 | RPn input, PCI8R                                      |
| 00111 | Reserved                                              |
| 00110 | Reserved                                              |
| 00101 | Reserved                                              |
| 00100 | Reserved                                              |
| 00011 | Internally connected to Combo Trigger B               |
| 00010 | Internally connected to Combo Trigger A               |
| 00001 | Internally connected to the output of PWMPCI[2:0] MUX |
| 00000 | Tied to '0'                                           |

## 12.6.26 PWM Generator x PCI Register High

Name: PGxFFPCIH

**Offset:** 0x342, 0x378, 0x3AE, 0x3E4

#### Note:

1. Selects '0' if selected PWM Generator is not present.

| Bit    | 15    | 14   | 13         | 12     | 11   | 10  | 9         | 8   |
|--------|-------|------|------------|--------|------|-----|-----------|-----|
|        | BPEN  |      | BPSEL[2:0] |        |      |     | ACP[2:0]  |     |
| Access | R/W   | R/W  | R/W        | R/W    |      | R/W | R/W       | R/W |
| Reset  | 0     | 0    | 0          | 0      |      | 0   | 0         | 0   |
|        |       |      |            |        |      |     |           |     |
| Bit    | 7     | 6    | 5          | 4      | 3    | 2   | 1         | 0   |
|        | SWPCI | SWPC | IM[1:0]    | LATMOD | TQPS |     | TQSS[2:0] |     |
| Access | R/W   | R/W  | R/W        | R/W    | R/W  | R/W | R/W       | R/W |
| Reset  | 0     | 0    | 0          | 0      | 0    | 0   | 0         | 0   |

## Bit 15 - BPEN PCI Bypass Enable bit

| Value | Description                                                                                      |
|-------|--------------------------------------------------------------------------------------------------|
| 1     | PCI function is enabled and local PCI logic is bypassed; PWM Generator will be controlled by PCI |
|       | function in the PWM Generator selected by the BPSEL[2:0] bits                                    |
| 0     | PCI function is not bypassed                                                                     |

## Bits 14:12 - BPSEL[2:0] PCI Bypass Source Selection bits<sup>(1)</sup>

| Value | Description                                                         |
|-------|---------------------------------------------------------------------|
| 111   | PCI control is sourced from PWM Generator 8 PCI logic when BPEN = 1 |
| 110   | PCI control is sourced from PWM Generator 7 PCI logic when BPEN = 1 |
| 101   | PCI control is sourced from PWM Generator 6 PCI logic when BPEN = 1 |
| 100   | PCI control is sourced from PWM Generator 5 PCI logic when BPEN = 1 |
| 011   | PCI control is sourced from PWM Generator 4 PCI logic when BPEN = 1 |
| 010   | PCI control is sourced from PWM Generator 3 PCI logic when BPEN = 1 |
| 001   | PCI control is sourced from PWM Generator 2 PCI logic when BPEN = 1 |
| 000   | PCI control is sourced from PWM Generator 1 PCI logic when BPEN = 1 |

## Bits 10:8 - ACP[2:0] PCI Acceptance Criteria Selection bits

| Value | Description                     |
|-------|---------------------------------|
| 111   | Reserved                        |
| 110   | Reserved                        |
| 101   | Latched any edge                |
| 100   | Latched rising edge             |
| 011   | Latched                         |
| 010   | Any edge                        |
| 001   | Rising edge                     |
| 000   | Level-sensitive Level-sensitive |

#### Bit 7 - SWPCI Software PCI Control bit

| Value | Description                                                           |
|-------|-----------------------------------------------------------------------|
| 1     | Drives a '1' to PCI logic assigned to by the SWPCIM[1:0] control bits |
| 0     | Drives a '0' to PCI logic assigned to by the SWPCIM[1:0] control bits |

#### Bits 6:5 - SWPCIM[1:0] Software PCI Control Mode bits

| Value | Description                                          |
|-------|------------------------------------------------------|
| 11    | Reserved                                             |
| 10    | SWPCI bit is assigned to termination qualifier logic |
| 01    | SWPCI bit is assigned to acceptance qualifier logic  |

**High-Speed PWM** 

| Value | Description                                   |
|-------|-----------------------------------------------|
| 00    | SWPCI bit is assigned to PCI acceptance logic |

#### Bit 4 - LATMOD PCI SR Latch Mode bit

| Value | Description                                            |
|-------|--------------------------------------------------------|
| 1     | SR latch is Reset-dominant in Latched Acceptance modes |
| 0     | SR latch is Set-dominant in Latched Acceptance modes   |

#### Bit 3 - TQPS Termination Qualifier Polarity Select bit

| Value | Description  |
|-------|--------------|
| 1     | Inverted     |
| 0     | Not inverted |

## Bits 2:0 - TQSS[2:0] Termination Qualifier Source Selection bits

| Value | Description                                                                   |
|-------|-------------------------------------------------------------------------------|
| 111   | SWPCI control bit only (qualifier forced to '0')                              |
| 110   | Selects PCI Source #9                                                         |
| 101   | Selects PCI Source #8                                                         |
| 100   | Selects PCI Source #1 (PWM Generator output selected by the PWMPCI[2:0] bits) |
| 011   | PWM Generator is triggered                                                    |
| 010   | LEB is active                                                                 |
| 001   | Duty cycle is active (base PWM Generator signal)                              |
| 000   | No termination qualifier used (qualifier forced to '1')                       |

## 12.6.27 PWM Generator x Select PCI Register Low

Name: **PGxSPCIL** 

Offset: 0x344, 0x37A, 0x3B0, 0x3E6

| Bit    | 15       | 14    | 13        | 12  | 11   | 10       | 9         | 8   |
|--------|----------|-------|-----------|-----|------|----------|-----------|-----|
|        | TSYNCDIS |       | TERM[2:0] |     | AQPS |          | AQSS[2:0] |     |
| Access | R/W      | R/W   | R/W       | R/W | R/W  | R/W      | R/W       | R/W |
| Reset  | 0        | 0     | 0         | 0   | 0    | 0        | 0         | 0   |
|        |          |       |           |     |      |          |           |     |
| Bit    | 7        | 6     | 5         | 4   | 3    | 2        | 1         | 0   |
|        | SWTERM   | PSYNC | PPS       |     |      | PSS[4:0] |           |     |
| Access | R/W      | R/W   | R/W       | R/W | R/W  | R/W      | R/W       | R/W |
| Reset  | 0        | 0     | 0         | 0   | 0    | 0        | 0         | 0   |

### Bit 15 - TSYNCDIS Termination Synchronization Disable bit

| V | alue | Description                                   |
|---|------|-----------------------------------------------|
| 1 |      | Termination of latched PCI occurs immediately |
| 0 |      | Termination of latched PCI occurs at PWM EOC  |

#### Bits 14:12 - TERMI2:01 Termination Event Selection bits

| Description                                                                    |
|--------------------------------------------------------------------------------|
| Selects PCI Source #9                                                          |
| Selects PCI Source #8                                                          |
| Selects PCI Source #1 (PWM Generator output selected by the PWMPCI[2:0] bits)  |
| PGxTRIGC trigger event                                                         |
| PGxTRIGB trigger event                                                         |
| PGxTRIGA trigger event                                                         |
| Auto-Terminate: Terminates when PCI source transitions from active to inactive |
| Manual Terminate: Terminates on a write of '1' to the SWTERM bit location      |
|                                                                                |

### Bit 11 - AQPS Acceptance Qualifier Polarity Select bit

| Value | Description  |
|-------|--------------|
| 1     | Inverted     |
| 0     | Not inverted |

## Bits 10:8 - AOSS[2:0] Acceptance Qualifier Source Selection bits

| bits 10.0 - AQS[2.0] Acceptance Qualiner Source Selection bits |                                                                               |
|----------------------------------------------------------------|-------------------------------------------------------------------------------|
| Value                                                          | Description                                                                   |
| 111                                                            | SWPCI control bit only (qualifier forced to '0')                              |
| 110                                                            | Selects PCI Source #9                                                         |
| 101                                                            | Selects PCI Source #8                                                         |
| 100                                                            | Selects PCI Source #1 (PWM Generator output selected by the PWMPCI[2:0] bits) |
| 011                                                            | PWM Generator is triggered                                                    |
| 010                                                            | LEB is active                                                                 |
| 001                                                            | Duty cycle is active (base PWM Generator signal)                              |
| 000                                                            | No acceptance qualifier is used (qualifier forced to '1')                     |

#### Bit 7 - SWTERM PCI Software Termination bit

A write of '1' to this location will produce a termination event. This bit location always reads as '0'.

#### Bit 6 - PSYNC PCI Synchronization Control bit

| Value | Description                               |  |  |
|-------|-------------------------------------------|--|--|
| 1     | PCI source is synchronized to PWM EOC     |  |  |
| 0     | PCI source is not synchronized to PWM EOC |  |  |

**Datasheet** 

## Bit 5 - PPS PCI Polarity Select bit

| Va | lue | Description  |
|----|-----|--------------|
| 1  |     | Inverted     |
| 0  |     | Not inverted |

## Bits 4:0 - PSS[4:0] PCI Source Selection bits

| Value | Description                                           |
|-------|-------------------------------------------------------|
| 11111 | CLC1                                                  |
| 11110 | Reserved                                              |
| 11101 | Comparator 3 output                                   |
| 11100 | Comparator 2 output                                   |
| 11011 | Comparator 1 output                                   |
| 11010 | PWM Event D                                           |
| 11001 | PWM Event C                                           |
| 11000 | PWM Event B                                           |
| 10111 | PWM Event A                                           |
| 10110 | Device pin, PCI[22]                                   |
| 10101 | Device pin, PCI[21]                                   |
| 10100 | Device pin, PCI[20]                                   |
| 10011 | Device pin, PCI[19]                                   |
| 10010 | RPn input, PCI18R                                     |
| 10001 | RPn input, PCI17R                                     |
| 10000 | RPn input, PCI16R                                     |
| 01111 | RPn input, PCI15R                                     |
| 01110 | RPn input, PCI14R                                     |
| 01101 | RPn input, PCI13R                                     |
| 01100 | RPn input, PCI12R                                     |
| 01011 | RPn input, PCI11R                                     |
| 01010 | RPn input, PCI10R                                     |
| 01001 | RPn input, PCI9R                                      |
| 01000 | RPn input, PCI8R                                      |
| 00111 | Reserved                                              |
| 00110 | Reserved                                              |
| 00101 | Reserved                                              |
| 00100 | Reserved                                              |
| 00011 | Internally connected to Combo Trigger B               |
| 00010 | Internally connected to Combo Trigger A               |
| 00001 | Internally connected to the output of PWMPCI[2:0] MUX |
| 00000 | Tied to '0'                                           |
|       |                                                       |

## 12.6.28 PWM Generator x Select PCI Register High

Name: **PGxSPCIH** 

Offset: 0x346, 0x37C, 0x3B2, 0x3E8

#### Note:

1. Selects '0' if selected PWM Generator is not present.

| Bit    | 15    | 14   | 13         | 12     | 11   | 10  | 9         | 8   |
|--------|-------|------|------------|--------|------|-----|-----------|-----|
|        | BPEN  |      | BPSEL[2:0] |        |      |     | ACP[2:0]  |     |
| Access | R/W   | R/W  | R/W        | R/W    |      | R/W | R/W       | R/W |
| Reset  | 0     | 0    | 0          | 0      |      | 0   | 0         | 0   |
|        |       |      |            |        |      |     |           |     |
| Bit    | 7     | 6    | 5          | 4      | 3    | 2   | 1         | 0   |
|        | SWPCI | SWPC | IM[1:0]    | LATMOD | TQPS |     | TQSS[2:0] |     |
| Access | R/W   | R/W  | R/W        | R/W    | R/W  | R/W | R/W       | R/W |
| Reset  | 0     | 0    | 0          | 0      | 0    | 0   | 0         | 0   |

## Bit 15 - BPEN PCI Bypass Enable bit

| Value                                                                                            | Description                                                   |  |  |
|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--|--|
| 1 PCI function is enabled and local PCI logic is bypassed; PWM Generator will be controlled by I |                                                               |  |  |
|                                                                                                  | function in the PWM Generator selected by the BPSEL[2:0] bits |  |  |
| 0                                                                                                | PCI function is not bypassed                                  |  |  |

## Bits 14:12 - BPSEL[2:0] PCI Bypass Source Selection bits<sup>(1)</sup>

| Value | Description                                                         |
|-------|---------------------------------------------------------------------|
| 111   | PCI control is sourced from PWM Generator 8 PCI logic when BPEN = 1 |
| 110   | PCI control is sourced from PWM Generator 7 PCI logic when BPEN = 1 |
| 101   | PCI control is sourced from PWM Generator 6 PCI logic when BPEN = 1 |
| 100   | PCI control is sourced from PWM Generator 5 PCI logic when BPEN = 1 |
| 011   | PCI control is sourced from PWM Generator 4 PCI logic when BPEN = 1 |
| 010   | PCI control is sourced from PWM Generator 3 PCI logic when BPEN = 1 |
| 001   | PCI control is sourced from PWM Generator 2 PCI logic when BPEN = 1 |
| 000   | PCI control is sourced from PWM Generator 1 PCI logic when BPEN = 1 |

## Bits 10:8 - ACP[2:0] PCI Acceptance Criteria Selection bits

| Value | Description         |
|-------|---------------------|
| 111   | Reserved            |
| 110   | Reserved            |
| 101   | Latched any edge    |
| 100   | Latched rising edge |
| 011   | Latched             |
| 010   | Any edge            |
| 001   | Rising edge         |
| 000   | Level-sensitive     |

#### Bit 7 - SWPCI Software PCI Control bit

| Va | alue | Description                                                           |
|----|------|-----------------------------------------------------------------------|
| 1  |      | Drives a '1' to PCI logic assigned to by the SWPCIM[1:0] control bits |
| 0  |      | Drives a '0' to PCI logic assigned to by the SWPCIM[1:0] control bits |

#### Bits 6:5 - SWPCIM[1:0] Software PCI Control Mode bits

| Value | Description                                          |
|-------|------------------------------------------------------|
| 11    | Reserved                                             |
| 10    | SWPCI bit is assigned to termination qualifier logic |
| 01    | SWPCI bit is assigned to acceptance qualifier logic  |

**High-Speed PWM** 

| Value | Description                                   |
|-------|-----------------------------------------------|
| 00    | SWPCI bit is assigned to PCI acceptance logic |

#### Bit 4 - LATMOD PCI SR Latch Mode bit

| Value | alue Description                                       |  |  |
|-------|--------------------------------------------------------|--|--|
| 1     | SR latch is Reset-dominant in Latched Acceptance modes |  |  |
| 0     | SR latch is Set-dominant in Latched Acceptance modes   |  |  |

## Bit 3 – TQPS Termination Qualifier Polarity Select bit

| Value | Description  |
|-------|--------------|
| 1     | Inverted     |
| 0     | Not inverted |

## Bits 2:0 - TQSS[2:0] Termination Qualifier Source Selection bits

| Value | Description                                                                   |
|-------|-------------------------------------------------------------------------------|
| 111   | SWPCI control bit only (qualifier forced to '0')                              |
| 110   | Selects PCI Source #9                                                         |
| 101   | Selects PCI Source #8                                                         |
| 100   | Selects PCI Source #1 (PWM Generator output selected by the PWMPCI[2:0] bits) |
| 011   | PWM Generator is triggered                                                    |
| 010   | LEB is active                                                                 |
| 001   | Duty cycle is active (base PWM Generator signal)                              |
| 000   | No termination qualifier used (qualifier forced to '1')                       |

High-Speed PWM

## 12.6.29 PWM Generator x Phase Register

Name: PGxPHASE

**Offset:** 0x34C, 0x382, 0x3B8, 0x3EE

| Bit    | 15  | 14  | 13  | 12     | 11       | 10  | 9   | 8   |
|--------|-----|-----|-----|--------|----------|-----|-----|-----|
|        |     |     |     | PGxPHA | SE[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0        | 0   | 0   | 0   |
|        |     |     |     |        |          |     |     |     |
| Bit    | 7   | 6   | 5   | 4      | 3        | 2   | 1   | 0   |
|        |     |     |     | PGxPH/ | ASE[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0        | 0   | 0   | 0   |

Bits 15:0 – PGxPHASE[15:0] PWM Generator x Phase Register bits

**High-Speed PWM** 

## 12.6.30 PWM Generator x Duty Cycle Register

Name: PGxDC

**Offset:** 0x34E, 0x384, 0x3BA, 0x3F0

Note:

1. Duty cycle values less than '0x0008' should not be used.

| Bit    | 15  | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|---------|-----|-----|-----|
|        |     |     |     | PGxD( | C[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |
|        |     |     |     |       |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        |     |     |     | PGxD  | C[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |

Bits 15:0 – PGxDC[15:0] PWM Generator x Duty Cycle Register bits<sup>(1)</sup>

**High-Speed PWM** 

## 12.6.31 PWM Generator x Duty Cycle Adjustment Register

Name: PGxDCA

**Offset:** 0x350, 0x386, 0x3BC, 0x3F2

| Bit    | 15  | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|---------|-----|-----|-----|
|        |     |     |     |       |         |     |     |     |
| Access |     |     |     |       |         |     |     |     |
| Reset  |     |     |     |       |         |     |     |     |
|        |     |     |     |       |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        |     |     |     | PGxD( | CA[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |

Bits 7:0 - PGxDCA[7:0] PWM Generator x Duty Cycle Adjustment Value bits

Depending on the state of the selected PCI source, the PGxDCA value will be added to the value in the PGxDC register to create the effective duty cycle. When the PCI source is active, PGxDCA is added. When the PCI source is inactive, no adjustment is made. Duty cycle adjustment is disabled when PGxDCA[7:0] = 0. The PCI source is selected using the DTCMPSEL bit.

High-Speed PWM

## 12.6.32 PWM Generator x Period Register

Name: PGxPER

**Offset:** 0x352, 0x388, 0x3BE, 0x3F4

Note:

1. Period values less than  $0 \times 0010$  should not be selected.

| Bit    | 15  | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|---------|-----|-----|-----|
|        |     |     |     | PGxPE | R[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |
|        |     |     |     |       |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        |     |     |     | PGxPE | ER[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |

Bits 15:0 – PGxPER[15:0] PWM Generator x Period Register bits<sup>(1)</sup>

High-Speed PWM

## 12.6.33 PWM Generator x Trigger A Register

Name: PGxTRIGA

**Offset:** 0x354, 0x38A, 0x3C0, 0x3F6

| Bit    | 15  | 14  | 13  | 12     | 11       | 10  | 9   | 8   |
|--------|-----|-----|-----|--------|----------|-----|-----|-----|
|        |     |     |     | PGxTRI | GA[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0        | 0   | 0   | 0   |
|        |     |     |     |        |          |     |     |     |
| Bit    | 7   | 6   | 5   | 4      | 3        | 2   | 1   | 0   |
|        |     |     |     | PGxTR  | IGA[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0        | 0   | 0   | 0   |

Bits 15:0 – PGxTRIGA[15:0] PWM Generator x Trigger A Register bits

High-Speed PWM

## 12.6.34 PWM Generator x Trigger B Register

Name: PGxTRIGB

**Offset:** 0x356, 0x38C, 0x3C2, 0x3F8

| Bit    | 15  | 14  | 13  | 12     | 11       | 10  | 9   | 8   |
|--------|-----|-----|-----|--------|----------|-----|-----|-----|
|        |     |     |     | PGxTRI | GB[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0        | 0   | 0   | 0   |
|        |     |     |     |        |          |     |     |     |
| Bit    | 7   | 6   | 5   | 4      | 3        | 2   | 1   | 0   |
| [      |     |     |     | PGxTR  | IGB[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0        | 0   | 0   | 0   |

Bits 15:0 – PGxTRIGB[15:0] PWM Generator x Trigger B Register bits

High-Speed PWM

## 12.6.35 PWM Generator x Trigger C Register

Name: PGxTRIGC

**Offset:** 0x358, 0x38E, 0x3C4, 0x3FA

| Bit    | 15  | 14  | 13  | 12     | 11       | 10  | 9   | 8   |
|--------|-----|-----|-----|--------|----------|-----|-----|-----|
|        |     |     |     | PGxTRI | GC[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0        | 0   | 0   | 0   |
|        |     |     |     |        |          |     |     |     |
| Bit    | 7   | 6   | 5   | 4      | 3        | 2   | 1   | 0   |
|        |     |     |     | PGxTR  | GC[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0        | 0   | 0   | 0   |

Bits 15:0 – PGxTRIGC[15:0] PWM Generator x Trigger C Register bits

High-Speed PWM

## 12.6.36 PWM Generator x Dead-Time Register Low

Name: PGxDTL

**Offset:** 0x35A, 0x390, 0x3C6, 0x3FC

| Bit    | 15  | 14  | 13  | 12  | 11    | 10  | 9         | 8   |
|--------|-----|-----|-----|-----|-------|-----|-----------|-----|
|        |     |     |     |     |       |     | DTL[10:8] |     |
| Access |     |     |     |     |       | R/W | R/W       | R/W |
| Reset  |     |     |     |     |       | 0   | 0         | 0   |
|        |     |     |     |     |       |     |           |     |
| Bit    | 7   | 6   | 5   | 4   | 3     | 2   | 1         | 0   |
|        |     |     |     | DTL | [7:0] |     |           |     |
| Access | R/W | R/W | R/W | R/W | R/W   | R/W | R/W       | R/W |
| Reset  | 0   | 0   | 0   | 0   | 0     | 0   | 0         | 0   |

Bits 10:0 - DTL[10:0] PWMxL Dead-Time Delay bits

High-Speed PWM

## 12.6.37 PWM Generator x Dead-Time Register High

Name: PGxDTH

**Offset:** 0x35C, 0x392, 0x3C8, 0x3FE

| Bit    | 15  | 14  | 13  | 12  | 11    | 10  | 9         | 8   |
|--------|-----|-----|-----|-----|-------|-----|-----------|-----|
|        |     |     |     |     |       |     | DTH[10:8] |     |
| Access |     |     |     |     |       | R/W | R/W       | R/W |
| Reset  |     |     |     |     |       | 0   | 0         | 0   |
|        |     |     |     |     |       |     |           |     |
| Bit    | 7   | 6   | 5   | 4   | 3     | 2   | 1         | 0   |
|        |     |     |     | DTH | [7:0] |     |           |     |
| Access | R/W | R/W | R/W | R/W | R/W   | R/W | R/W       | R/W |
| Reset  | 0   | 0   | 0   | 0   | 0     | 0   | 0         | 0   |

Bits 10:0 - DTH[10:0] PWMxH Dead-Time Delay bits

## 12.6.38 PWM Generator x Capture Register

Name: PGxCAP

**Offset:** 0x35E, 0x394, 0x3CA, 0x400

#### Note:

1. A capture event can be manually initiated in software by writing a '1' to PGxCAP[0]. The CAP bit (PGxSTAT[5]) will indicate when a new capture value is available. A read of PGxCAP will automatically clear the CAP bit and allow a new capture event to occur. The PGxCAP[1:0] bits will always read as '0'.

| Bit    | 15 | 14 | 13 | 12    | 11      | 10 | 9 | 8 |
|--------|----|----|----|-------|---------|----|---|---|
|        |    |    |    | PGxCA | P[15:8] |    |   |   |
| Access | R  | R  | R  | R     | R       | R  | R | R |
| Reset  | 0  | 0  | 0  | 0     | 0       | 0  | 0 | 0 |
|        |    |    |    |       |         |    |   |   |
| Bit    | 7  | 6  | 5  | 4     | 3       | 2  | 1 | 0 |
|        |    |    |    | PGxC  | AP[7:0] |    |   |   |
| Access | R  | R  | R  | R     | R       | R  | R | R |
| Reset  | 0  | 0  | 0  | 0     | 0       | 0  | 0 | 0 |

Bits 15:0 - PGxCAP[15:0] PGx Time Base Capture bits<sup>(1)</sup>

## 13. High-Speed, 12-Bit Analog-to-Digital Converter

#### Notes:

- This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "12-Bit High-Speed, Multiple SARs A/D Converter (ADC)" (www.microchip.com/DS70005213) in the "dsPIC33/ PIC24 Family Reference Manual".
- Some registers and associated bits described in this section may not be available on all devices due to the number of implemented ADC channels. Refer to dsPIC33CK256MC506 Product Families for ADC channel availability on device variants.

dsPIC33CK256MC506 devices have a high-speed, 12-bit Analog-to-Digital Converter (ADC) that features a low conversion latency, high resolution and oversampling capabilities to improve performance in AC/DC and DC/DC power converters. The devices implement the ADC with one shared core.

The number of available channels and negative inputs is dependent on package size, as shown in Table 13-1

Table 13-1. ADC External Input Availability

| Package Type | External Inputs              | Negative Inputs |
|--------------|------------------------------|-----------------|
| 64-pin       | AN0-AN19                     | ANN0            |
| 48-pin       | AN0-AN19                     | ANN0            |
| 36-pin       | AN0-AN6, AN8- AN17           | _               |
| 28-pin       | AN0-AN6, AN8-AN11, AN16-AN17 | _               |

#### 13.1 ADC Features Overview

The high-speed, 12-bit multiple SARs Analog-to-Digital Converter (ADC) includes the following features:

- · One Shared (common) Core
- User-Configurable Resolution of Up to 12 Bits
- Up to 3.25 Msps Conversion Rate per Channel at 12-Bit Resolution
- Low Latency Conversion
- Up to 18 Analog Input Channels with a Separate 16-Bit Conversion Result Register for each Input Channel
- · Conversion Result can be Formatted as Unsigned or Signed Data, on a per Channel Basis, for All Channels
- · Channel Scan Capability
- Multiple Conversion Trigger Options, Including:
  - PWM triggers from CPU core
  - SCCP modules triggers
  - CLC modules triggers
  - External pin trigger event (ADTRG31)
  - Software trigger
- Four Integrated Digital Comparators with Dedicated Interrupts:
  - Multiple comparison options
  - Assignable to specific analog inputs
- · Four Oversampling Filters with Dedicated Interrupts:
  - Provide increased resolution
  - Assignable to a specific analog input

Simplified block diagrams of the 12-bit ADC are shown in Figure 13-1 and Figure 13-2.

## High-Speed, 12-Bit Analog-to-Digital Convert...

The analog inputs (channels) are connected through multiplexers and switches to the Sample-and-Hold (S&H) circuit of the ADC core. The core uses the channel information (the output format, the Measurement mode and the input number) to process the analog sample. When conversion is complete, the result is stored in the result buffer for the specific analog input, and passed to the digital filter and digital comparator if they were configured to use data from this particular channel. If multiple ADC inputs request conversion on the shared core, the module will convert them in a sequential manner, starting with the lowest order input.

The ADC provides each analog input the ability to specify its own trigger source. This capability allows the ADC to sample and convert analog inputs that are associated with PWM Generators operating on independent time bases.

Figure 13-1. ADC Module Block Diagram



#### Notes:

- 1. Band Gap Reference (V<sub>BG</sub>) is an internal analog input and is not available on device pins.
- 2. Pin ANN0 is only available in the 48-pin and 64-pin packages.

Figure 13-2. Shared Core Block Diagram



#### Note:

1. Pin ANN0 is only available in the 48-pin and 64-pin packages.

#### 13.1.1 **Temperature Sensor**

The ADC channel, AN20, is connected to a forward-biased diode. It can be used to measure a die temperature. This diode provides a voltage output that can be monitored by the ADC.

The temperature coefficient is listed in Table 32-33 in 32. Electrical Characteristics. To get the exact gain and offset numbers, the two temperature points' calibration is recommended.

#### 13.2 Analog-to-Digital Converter Resources

Many useful resources are provided on the main product page of the Microchip website for the devices listed in this data sheet. This product page contains the latest updates and additional information.

#### 13.2.1 **Differential-Mode**

ANNx negative external inputs are used for Differential-mode as shown in Figure 13-2. To enable Differential-mode, the DIFF bit (in the ADMODxL or ADMODxH register) is set for the corresponding channel.

**Datasheet** 

#### 13.2.2 **Key Resources**

 "12-Bit High-Speed, Multiple SARs A/D Converter (ADC)"

(www.microchip.com/DS70005213) in the "dsPIC33/PIC24 Family Reference Manual"

- Code Samples
- **Application Notes**
- Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- **Development Tools**

## 13.3 ADC Control Registers

| Offset  | Name             | Bit Pos. | 7            | 6           | 5       | 4       | 3           | 2             | 1             | 0       |  |
|---------|------------------|----------|--------------|-------------|---------|---------|-------------|---------------|---------------|---------|--|
|         |                  | 15:8     | ADON         |             | ADSIDL  |         |             |               |               |         |  |
| 0x0B00  | ADCON1L          | 7:0      |              |             |         |         |             |               |               |         |  |
|         |                  | 15:8     |              |             |         |         |             |               |               |         |  |
| 0x0B02  | ADCON1H          | 7:0      | FORM         | SHRR        | ES[1:0] |         |             |               |               |         |  |
|         |                  | 15:8     | REFCIE       | REFERCIE    |         | EIEN    |             |               | SHREISEL[2:0] |         |  |
| 0x0B04  | ADCON2L          | 7:0      |              |             |         |         | SHRADCS[6:0 |               |               |         |  |
|         |                  | 15:8     | REFRDY       | REFERR      |         |         |             | ,             | SHRSA         | MC[9:8] |  |
| 0x0B06  | ADCON2H          | 7:0      |              |             |         | SHRSA   | MC[7:0]     |               |               |         |  |
|         |                  | 15:8     |              | REFSEL[2:0] |         | SUSPEND | SUSPCIE     | SUSPRDY       | SHRSAMP       | CNVRTCH |  |
| 0x0B08  | ADCON3L          | 7:0      | SWLCTRG      | SWCTRG      |         | 1       |             | <br> SEL[5:0] | 1             |         |  |
|         |                  | 15:8     | CLKSI        | EL[1:0]     |         |         |             | 0IV[5:0]      |               |         |  |
| 0x0B0A  | ADCON3H          | 7:0      | SHREN        |             |         |         |             |               |               |         |  |
| 0x0B0C  |                  |          |              |             |         |         |             |               |               |         |  |
|         | Reserved         |          |              |             |         |         |             |               |               |         |  |
| 0x0B0F  |                  |          |              |             |         |         |             |               |               |         |  |
| 0,00040 | ADMODOL          | 15:8     | DIFF7        | SIGN7       | DIFF6   | SIGN6   | DIFF5       | SIGN5         | DIFF4         | SIGN4   |  |
| 0x0B10  | ADMOD0L          | 7:0      | DIFF3        | SIGN3       | DIFF2   | SIGN2   | DIFF1       | SIGN1         | DIFF0         | SIGN0   |  |
| 0,00040 | ADMODOLI         | 15:8     | DIFF15       | SIGN15      | DIFF14  | SIGN14  | DIFF13      | SIGN13        | DIFF12        | SIGN12  |  |
| 0x0B12  | ADMOD0H          | 7:0      | DIFF11       | SIGN11      | DIFF10  | SIGN10  | DIFF9       | SIGN9         | DIFF8         | SIGN8   |  |
| 0.00044 | ADMOD4I          | 15:8     |              |             |         |         | DIFF21      | SIGN21        | DIFF20        | SIGN20  |  |
| 0x0B14  | ADMOD1L          | 7:0      | DIFF19       | SIGN19      | DIFF18  | SIGN18  | DIFF17      | SIGN17        | DIFF16        | SIGN16  |  |
| 0x0B16  |                  |          |              |             |         |         |             |               |               |         |  |
|         | Reserved         |          |              |             |         |         |             |               |               |         |  |
| 0x0B1F  |                  |          |              |             |         |         |             |               |               |         |  |
| 0x0B20  | ADIEL(1)         | 15:8     |              |             |         | IE[1    | 5:8]        |               |               |         |  |
| UNUDZU  | OXOBZO /\BILL(1) |          |              |             |         | IE[     | 7:0]        |               |               |         |  |
| 0x0B22  | ADIEH(1)         | 15:8     |              |             |         |         |             |               |               |         |  |
|         | / WILIT(1)       | 7:0      |              |             |         |         | IE[2        | 1:16]         |               |         |  |
| 0x0B24  |                  |          |              |             |         |         |             |               |               |         |  |
|         | Reserved         |          |              |             |         |         |             |               |               |         |  |
| 0x0B2F  |                  |          |              |             |         |         |             |               |               |         |  |
| 0x0B30  | ADSTATL(1)       | 15:8     |              |             |         |         | :8]RDY      |               |               |         |  |
|         |                  | 7:0      |              |             |         | AN[7:   | 0]RDY       |               |               |         |  |
| 0x0B32  | ADSTATH(1)       | 15:8     |              |             |         |         | ANIFOA      | 101001        |               |         |  |
| 00004   |                  | 7:0      |              |             |         |         | AN[Z1:      | 16]RDY        |               |         |  |
| 0x0B34  | Reserved         |          |              |             |         |         |             |               |               |         |  |
| 0x0B37  | i vesei veu      |          |              |             |         |         |             |               |               |         |  |
| ONODOT  |                  | 15:8     |              |             |         | CMPE    | N[15:8]     |               |               |         |  |
| 0x0B38  | ADCMP0ENL(1)     | 7:0      |              |             |         |         | N[7:0]      |               |               |         |  |
|         |                  | 15:8     |              |             |         | OWII E  |             |               |               |         |  |
| 0x0B3A  | ADCMP0ENH(1)     | 7:0      |              |             |         |         | CMPFI       | \<br>\[21:16] |               |         |  |
|         |                  | 15:8     |              |             |         | CMPI    | O[15:8]     |               |               |         |  |
| 0x0B3C  | ADCMP0LO         | 7:0      |              |             |         |         | .O[7:0]     |               |               |         |  |
|         |                  | 15:8     |              |             |         |         | II[15:8]    |               |               |         |  |
| 0x0B3E  | ADCMP0HI         | 7:0      |              |             |         |         | H[7:0]      |               |               |         |  |
|         |                  | 15:8     |              |             |         |         | N[15:8]     |               |               |         |  |
| 0x0B40  | ADCMP1ENL(1)     | 7:0      |              |             |         |         | N[7:0]      |               |               |         |  |
|         |                  | 15:8     |              |             |         |         | 1           |               |               |         |  |
| 0x0B42  | ADCMP1ENH(1)     | 7:0      | CMPEN[21:16] |             |         |         |             |               |               |         |  |
|         |                  | 15:8     |              |             | 1       | CMPL    | O[15:8]     | 1             |               |         |  |
| 0x0B44  | ADCMP1LO         | 7:0      |              |             |         |         | .O[7:0]     |               |               |         |  |
|         |                  | 15:8     |              |             |         |         | II[15:8]    |               |               |         |  |
| 0x0B46  | ADCMP1HI         | 7:0      |              |             |         |         | H[7:0]      |               |               |         |  |
|         |                  | 15:8     |              |             |         |         | N[15:8]     |               |               |         |  |
| 0x0B48  | ADCMP2ENL(1)     | 7:0      |              |             |         |         | N[7:0]      |               |               |         |  |
|         |                  |          |              |             |         | OIIII E |             |               |               |         |  |

| conti  | inued              |             |       |              |                           |                             |   |     |  |  |  |
|--------|--------------------|-------------|-------|--------------|---------------------------|-----------------------------|---|-----|--|--|--|
| Offset | Name               | Bit Pos.    | 7     | 6 5          | 4 3                       | 2                           | 1 | 0   |  |  |  |
| 011001 | Hamo               |             |       | · ·          | · ·                       | -                           |   |     |  |  |  |
| 0x0B4A | ADCMP2ENH(1)       | 15:8<br>7:0 |       |              | CMPE                      | N[21:16]                    |   |     |  |  |  |
| 0.0040 | A DOMBOL O         | 15:8        |       |              | CMPLO[15:8]               |                             |   |     |  |  |  |
| 0x0B4C | ADCMP2LO           | 7:0         |       |              | CMPLO[7:0]                |                             |   |     |  |  |  |
| 00045  | ADOMPOLII          | 15:8        |       |              | CMPHI[15:8]               |                             |   |     |  |  |  |
| 0x0B4E | ADCMP2HI           | 7:0         |       |              | CMPHI[7:0]                |                             |   |     |  |  |  |
| 0x0B50 | ADCMP3ENL(1)       | 15:8        |       |              | CMPEN[15:8]               |                             |   |     |  |  |  |
| UXUDJU | ADCWF3LNL(1)       | 7:0         |       |              | CMPEN[7:0]                |                             |   |     |  |  |  |
| 0x0B52 | ADCMP3ENH(1)       | 15:8        |       |              |                           |                             |   |     |  |  |  |
| OXOBOL | 7150IIII 02IIII(1) | 7:0         |       |              |                           | N[21:16]                    |   |     |  |  |  |
| 0x0B54 | ADCMP3LO           | 15:8        |       |              | CMPLO[15:8]               |                             |   |     |  |  |  |
|        |                    | 7:0         |       |              | CMPLO[7:0]                |                             |   |     |  |  |  |
| 0x0B56 | ADCMP3HI           | 15:8        |       |              | CMPHI[15:8]               |                             |   |     |  |  |  |
| OVODEO |                    | 7:0         |       |              | CMPHI[7:0]                |                             |   |     |  |  |  |
| 0x0B58 | Reserved           |             |       |              |                           |                             |   |     |  |  |  |
| 0x0B67 | Neserveu           |             |       |              |                           |                             |   |     |  |  |  |
|        |                    | 15:8        |       |              | FLDATA[15:8]              |                             |   |     |  |  |  |
| 0x0B68 | ADFL0DAT           | 7:0         |       |              | FLDATA[7:0]               |                             |   |     |  |  |  |
| 0.0004 | ADELOCON           | 15:8        | FLEN  | MODE[1:0]    | OVRSAM[2:0                | ]                           | E | RDY |  |  |  |
| 0x0B6A | ADFL0CON           | 7:0         |       |              |                           | FLCHSEL[4:0]                |   |     |  |  |  |
| 0x0B6C | ADFL1DAT           | 15:8        |       |              | FLDATA[15:8]              |                             |   |     |  |  |  |
| UXUBUC | ADFLIDAI           | 7:0         |       |              | FLDATA[7:0]               |                             |   |     |  |  |  |
| 0x0B6E | ADFL1CON           | 15:8        | FLEN  | MODE[1:0]    | OVRSAM[2:0                | ]                           | E | RDY |  |  |  |
| OXODOL | ADILICON           | 7:0         |       | FLCHSEL[4:0] |                           |                             |   |     |  |  |  |
| 0x0B70 | ADFL2DAT           | 15:8        |       |              | FLDATA[15:8]              |                             |   |     |  |  |  |
|        | 7.0.7.22.07.11     | 7:0         |       |              | FLDATA[7:0]               |                             |   |     |  |  |  |
| 0x0B72 | ADFL2CON           | 15:8        | FLEN  | MODE[1:0]    | OVRSAM[2:0                |                             | E | RDY |  |  |  |
|        |                    | 7:0         |       |              | 51 D 4 T 4 (4 5 0)        | FLCHSEL[4:0]                |   |     |  |  |  |
| 0x0B74 | ADFL3DAT           | 15:8        |       |              | FLDATA[15:8]              |                             |   |     |  |  |  |
|        |                    | 7:0<br>15:8 | FLEN  | MODE[1:0]    | FLDATA[7:0]<br>OVRSAM[2:0 | 1 1                         | E | RDY |  |  |  |
| 0x0B76 | ADFL3CON           | 7:0         | FLEIN | MODE[1.0]    | OVRSAWIZ.0                | FLCHSEL[4:0]                | _ | KDI |  |  |  |
| 0x0B78 |                    | 7.0         |       |              |                           | T ECHOLL[4.0]               |   |     |  |  |  |
|        | Reserved           |             |       |              |                           |                             |   |     |  |  |  |
| 0x0B7F |                    |             |       |              |                           |                             |   |     |  |  |  |
| 0.0000 | ARTRICAL           | 15:8        |       |              |                           | TRGSRC1[4:0]                | I |     |  |  |  |
| 0x0B80 | ADTRIG0L           | 7:0         |       |              |                           | TRGSRC0[4:0]                |   |     |  |  |  |
| 0x0B82 | ADTRIG0H           | 15:8        |       |              |                           | TRGSRC3[4:0]                |   |     |  |  |  |
| UXUDUZ | ADTRIGUT           | 7:0         |       |              |                           | TRGSRC2[4:0]                |   |     |  |  |  |
| 0x0B84 | ADTRIG1L           | 15:8        |       |              |                           | TRGSRC5[4:0]                |   |     |  |  |  |
|        | . =                | 7:0         |       |              |                           | TRGSRC4[4:0]                |   |     |  |  |  |
| 0x0B86 | ADTRIG1H           | 15:8        |       |              |                           | TRGSRC7[4:0]                |   |     |  |  |  |
|        |                    | 7:0         |       |              |                           | TRGSRC6[4:0]                |   |     |  |  |  |
| 0x0B88 | ADTRIG2L           | 15:8<br>7:0 |       |              |                           | TRGSRC9[4:0]                |   |     |  |  |  |
|        |                    |             |       |              |                           | TRGSRC8[4:0]                |   |     |  |  |  |
| 0x0B8A | ADTRIG2H           | 15:8<br>7:0 |       |              |                           | TRGSRC11[4:0] TRGSRC10[4:0] |   |     |  |  |  |
|        |                    | 15:8        |       |              |                           | TRGSRC13[4:0]               |   |     |  |  |  |
| 0x0B8C | ADTRIG3L           | 7:0         |       |              |                           | TRGSRC12[4:0]               |   |     |  |  |  |
|        |                    | 15:8        |       |              |                           | TRGSRC15[4:0]               |   |     |  |  |  |
| 0x0B8E | ADTRIG3H           | 7:0         |       |              |                           | TRGSRC14[4:0]               |   |     |  |  |  |
| 0.0555 | ADTE: C #          | 15:8        |       |              |                           | TRGSRC17[4:0]               |   |     |  |  |  |
| 0x0B90 | ADTRIG4L           | 7:0         |       |              |                           | TRGSRC16[4:0]               |   |     |  |  |  |
| Ovoboo | ADTRICAL           | 15:8        |       |              |                           | TRGSRC19[4:0]               |   |     |  |  |  |
| 0x0B92 | ADTRIG4H           | 7:0         |       |              |                           | TRGSRC18[4:0]               |   |     |  |  |  |
| 0x0B94 | ADTRIG5L           | 15:8        |       |              |                           | TRGSRC21[4:0]               |   |     |  |  |  |
| 070094 | ADTRIOUL           | 7:0         |       |              |                           | TRGSRC20[4:0]               |   |     |  |  |  |

| eastinued. |           |             |         |    |      |       |                    |           |          |        |
|------------|-----------|-------------|---------|----|------|-------|--------------------|-----------|----------|--------|
| conti      | nued      |             |         |    |      |       |                    |           |          |        |
| Offset     | Name      | Bit Pos.    | 7       | 6  | 5    | 4     | 3                  | 2         | 1        | 0      |
| 0x0B96     |           |             |         |    |      |       |                    |           |          |        |
|            | Reserved  |             |         |    |      |       |                    |           |          |        |
| 0x0B9F     |           |             |         |    |      |       |                    |           |          |        |
| 0x0BA0     | ADCMP0CON | 15:8        | OMBEN.  |    | 0747 | DTM   |                    | CHNL[4:0] |          | 1.01.0 |
| 0.0040     |           | 7:0         | CMPEN   | IE | STAT | BTWN  | HIHI               | HILO      | LOHI     | LOLO   |
| 0x0BA2     | Reserved  |             |         |    |      |       |                    |           |          |        |
| 0x0BA3     | Reserved  |             |         |    |      |       |                    |           |          |        |
|            |           | 15:8        |         |    |      |       |                    | CHNL[4:0] |          |        |
| 0x0BA4     | ADCMP1CON | 7:0         | CMPEN   | IE | STAT | BTWN  | HIHI               | HILO      | LOHI     | LOLO   |
| 0x0BA6     |           |             |         |    |      |       |                    |           |          |        |
|            | Reserved  |             |         |    |      |       |                    |           |          |        |
| 0x0BA7     |           |             |         |    |      |       |                    |           |          |        |
| 0x0BA8     | ADCMP2CON | 15:8        |         |    |      |       |                    | CHNL[4:0] |          |        |
|            |           | 7:0         | CMPEN   | IE | STAT | BTWN  | HIHI               | HILO      | LOHI     | LOLO   |
| 0x0BAA     | Poormed   |             |         |    |      |       |                    |           |          |        |
| 0x0BAB     | Reserved  |             |         |    |      |       |                    |           |          |        |
|            |           | 15:8        |         |    |      |       |                    | CHNL[4:0] |          |        |
| 0x0BAC     | ADCMP3CON | 7:0         | CMPEN   | IE | STAT | BTWN  | HIHI               | HILO      | LOHI     | LOLO   |
| 0x0BAE     |           |             |         |    |      |       |                    |           |          |        |
|            | Reserved  |             |         |    |      |       |                    |           |          |        |
| 0x0BCF     |           |             |         |    |      |       |                    |           |          |        |
| 0x0BD0     | ADLVLTRGL | 15:8        |         |    |      |       | N[15:8]            |           |          |        |
| OXOBBO     | ADEVETTOL | 7:0         |         |    |      | LVLE  | N[7:0]             |           |          |        |
| 0x0BD2     | ADLVLTRGH | 15:8        |         |    |      |       |                    |           |          |        |
|            |           | 7:0         |         |    |      |       | LVLEN              | I[21:16]  |          |        |
| 0x0BD4     | Reserved  |             |         |    |      |       |                    |           |          |        |
| 0x0BEF     | Reserved  |             |         |    |      |       |                    |           |          |        |
|            |           | 15:8        |         |    |      | EIEN  | [15:8]             |           |          |        |
| 0x0BF0     | ADEIEL    | 7:0         |         |    |      |       | N[7:0]             |           |          |        |
| 00050      | ADEIEU    | 15:8        |         |    |      |       |                    |           |          |        |
| 0x0BF2     | ADEIEH    | 7:0         |         |    |      |       | EIEN[              | 21:16]    |          |        |
| 0x0BF4     |           |             |         |    |      |       |                    |           |          |        |
|            | Reserved  |             |         |    |      |       |                    |           |          |        |
| 0x0BF7     |           | 45.0        |         |    |      | FICTA | T[45.0]            |           |          |        |
| 0x0BF8     | ADEISTATL | 15:8<br>7:0 |         |    |      |       | T[15:8]<br>AT[7:0] |           |          |        |
|            |           | 15:8        |         |    |      | LIGIF | []                 |           |          |        |
| 0x0BFA     | ADEISTATH | 7:0         |         |    |      |       | EISTAT             | Γ[21:16]  |          |        |
| 0x0BFC     |           |             |         |    |      |       |                    |           |          |        |
|            | Reserved  |             |         |    |      |       |                    |           |          |        |
| 0x0BFF     |           |             |         |    |      |       |                    |           |          |        |
| 0x0C00     | ADCON5L   | 15:8        | SHRRDY  |    |      |       |                    |           |          |        |
|            |           | 7:0         | SHRPWR  |    |      |       |                    |           |          |        |
| 0x0C02     | ADCON5H   | 15:8        | CLIDOIT |    |      |       |                    | WARMT     | IME[3:0] |        |
| 0x0C04     |           | 7:0         | SHRCIE  |    |      |       |                    |           |          |        |
| 0X0C04     | Reserved  |             |         |    |      |       |                    |           |          |        |
| 0x0C0B     | 1,0001700 |             |         |    |      |       |                    |           |          |        |
|            | ADODUES   | 15:8        |         |    |      | ADCBU | F0[15:8]           |           |          |        |
| 0x0C0C     | ADCBUF0   | 7:0         |         |    |      |       | JF0[7:0]           |           |          |        |
| 0x0C0E     | ADCBUF1   | 15:8        |         |    |      | ADCBU | F1[15:8]           |           |          |        |
| UNUCUE     | ADOBUFI   | 7:0         |         |    |      |       | JF1[7:0]           |           |          |        |
| 0x0C10     | ADCBUF2   | 15:8        |         |    |      |       | F2[15:8]           |           |          |        |
|            |           | 7:0         |         |    |      | ADCBU |                    |           |          |        |
| 0x0C12     | ADCBUF3   | 15:8        |         |    |      |       | F3[15:8]           |           |          |        |
|            |           | 7:0         |         |    |      | ADCBU | JF3[7:0]           |           |          |        |

| conti      | nued            |          |              |   |   |       |           |   |   |   |  |
|------------|-----------------|----------|--------------|---|---|-------|-----------|---|---|---|--|
| Offset     | Name            | Bit Pos. | 7            | 6 | 5 | 4     | 3         | 2 | 1 | 0 |  |
| 00044      | ADODUE4         | 15:8     |              |   |   | ADCBL | JF4[15:8] |   |   |   |  |
| 0x0C14     | ADCBUF4         | 7:0      |              |   |   | ADCBI | JF4[7:0]  |   |   |   |  |
| 00040      | ADODUEE         | 15:8     |              |   |   | ADCBU | JF5[15:8] |   |   |   |  |
| 0x0C16     | ADCBUF5         | 7:0      | ADCBUF5[7:0] |   |   |       |           |   |   |   |  |
| 0.0040     | ADODUEO         | 15:8     |              |   |   |       | JF6[15:8] |   |   |   |  |
| 0x0C18     | ADCBUF6         | 7:0      |              |   |   |       | JF6[7:0]  |   |   |   |  |
| 0.0044     | 4D 0D 157       | 15:8     |              |   |   | ADCBL | JF7[15:8] |   |   |   |  |
| 0x0C1A     | ADCBUF7         | 7:0      | ADCBUF7[7:0] |   |   |       |           |   |   |   |  |
| 0.0040     | 4 D O D U I F O | 15:8     |              |   |   |       | JF8[15:8] |   |   |   |  |
| 0x0C1C     | ADCBUF8         | 7:0      |              |   |   | ADCBI | JF8[7:0]  |   |   |   |  |
| 0.0045     | 4 D O D U I F O | 15:8     |              |   |   | ADCBL | JF9[15:8] |   |   |   |  |
| 0x0C1E     | ADCBUF9         | 7:0      |              |   |   | ADCBI | JF9[7:0]  |   |   |   |  |
| 0x0C20 ADC |                 | 15:8     |              |   |   |       | F10[15:8] |   |   |   |  |
|            | ADCBUF10        | 7:0      |              |   |   |       | JF10[7:0] |   |   |   |  |
| 0x0C22     | 100011544       | 15:8     |              |   |   | ADCBU | F11[15:8] |   |   |   |  |
|            | ADCBUF11        | 7:0      |              |   |   |       | JF11[7:0] |   |   |   |  |
|            | 100011510       | 15:8     |              |   |   |       | F12[15:8] |   |   |   |  |
| 0x0C24     | ADCBUF12        | 7:0      |              |   |   | ADCBL | JF12[7:0] |   |   |   |  |
| 0.0000     |                 | 15:8     |              |   |   |       | F13[15:8] |   |   |   |  |
| 0x0C26     | ADCBUF13        | 7:0      |              |   |   | ADCBL | JF13[7:0] |   |   |   |  |
|            | 100011511       | 15:8     |              |   |   |       | F14[15:8] |   |   |   |  |
| 0x0C28     | ADCBUF14        | 7:0      |              |   |   | ADCBL | JF14[7:0] |   |   |   |  |
| 0.0004     | A D O D U E 4 E | 15:8     |              |   |   | ADCBU | F15[15:8] |   |   |   |  |
| 0x0C2A     | ADCBUF15        | 7:0      |              |   |   |       | JF15[7:0] |   |   |   |  |
|            | 100011510       | 15:8     |              |   |   | ADCBU | F16[15:8] |   |   |   |  |
| 0x0C2C     | ADCBUF16        | 7:0      |              |   |   | ADCBL | JF16[7:0] |   |   |   |  |
| 0.0005     | 4 D O D U E 4 7 | 15:8     |              |   |   |       | F17[15:8] |   |   |   |  |
| 0x0C2E     | ADCBUF17        | 7:0      |              |   |   |       | JF17[7:0] |   |   |   |  |
| 0.0000     | A D O D U E 4 O | 15:8     |              |   |   | ADCBU | F18[15:8] |   |   |   |  |
| 0x0C30     | ADCBUF18        | 7:0      |              |   |   | ADCBL | JF18[7:0] |   |   |   |  |
| 0.0000     | ADODUETO        | 15:8     |              |   |   | ADCBU | F19[15:8] |   |   |   |  |
| 0x0C32     | ADCBUF19        | 7:0      |              |   |   |       | JF19[7:0] |   |   |   |  |
| 0.0004     | ADODUESS        | 15:8     |              |   |   |       | F20[15:8] |   |   |   |  |
| 0x0C34     | ADCBUF20        | 7:0      |              |   |   |       | JF20[7:0] |   |   |   |  |
| 0x0C36     | ADODUE04        | 15:8     |              |   |   |       | F21[15:8] |   |   |   |  |
|            | ADCBUF21        | 7:0      |              |   |   |       | JF21[7:0] |   |   |   |  |

High-Speed, 12-Bit Analog-to-Digital Convert...

### 13.3.1 ADC Control Register 1 Low

Name: ADCON1L Offset: 0xB00

#### Note:

1. Set the ADON bit only after the ADC module has been configured. Changing ADC Configuration bits when ADON = 1 will result in unpredictable behavior.

| Bit             | 15   | 14 | 13     | 12 | 11 | 10 | 9 | 8 |
|-----------------|------|----|--------|----|----|----|---|---|
|                 | ADON |    | ADSIDL |    |    |    |   |   |
| Access<br>Reset | R/W  |    | R/W    |    |    |    |   |   |
| Reset           | 0    |    | 0      |    |    |    |   |   |
| Bit             | 7    | 6  | 5      | 4  | 3  | 2  | 1 | 0 |
|                 |      |    |        |    |    |    |   |   |

Access Reset

Bit 15 – ADON ADC Enable bit<sup>(1)</sup>

| Valu | e Description         |  |
|------|-----------------------|--|
| 1    | ADC module is enabled |  |
| 0    | ADC module is off     |  |

#### Bit 13 - ADSIDL ADC Stop in Idle Mode bit

| Value | Description                                                |
|-------|------------------------------------------------------------|
| 1     | Discontinues module operation when device enters Idle mode |
| 0     | Continues module operation in Idle mode                    |

High-Speed, 12-Bit Analog-to-Digital Convert...

### 13.3.2 ADC Control Register 1 High

Name: ADCON1H Offset: 0xB02

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|-----|----|----|----|----|----|----|---|---|
|     |    |    |    |    |    |    |   |   |

Access Reset

| Bit    | 7    | 6           | 5   | 4 | 3 | 2 | 1 | 0 |
|--------|------|-------------|-----|---|---|---|---|---|
|        | FORM | SHRRES[1:0] |     |   |   |   |   |   |
| Access | R/W  | R/W         | R/W |   |   |   |   |   |
| Pocot  | 0    | 1           | 1   |   |   |   |   |   |

#### Bit 7 - FORM Fractional Data Output Format bit

| Value | Description |
|-------|-------------|
| 1     | Fractional  |
| 0     | Integer     |

#### Bits 6:5 - SHRRES[1:0] Shared ADC Core Resolution Selection bits

| Value | Description       |  |
|-------|-------------------|--|
| 11    | 12-bit resolution |  |
| 10    | 10-bit resolution |  |
| 01    | 8-bit resolution  |  |
| 00    | 6-bit resolution  |  |

### 13.3.3 ADC Control Register 2 Low

Name: ADCON2L Offset: 0xB04

#### Note:

1. For the 6-bit shared ADC core resolution (SHRRES[1:0] = 00), the SHREISEL[2:0] settings, from '100' to '111', are not valid and should not be used. For the 8-bit shared ADC core resolution (SHRRES[1:0] = 01), the SHREISEL[2:0] settings, '110' and '111', are not valid and should not be used.

| Bit    | 15     | 14       | 13  | 12   | 11           | 10  | 9             | 8   |
|--------|--------|----------|-----|------|--------------|-----|---------------|-----|
|        | REFCIE | REFERCIE |     | EIEN |              |     | SHREISEL[2:0] |     |
| Access | R/W    | R/W      |     | R/W  |              | R/W | R/W           | R/W |
| Reset  | 0      | 0        |     | 0    |              | 0   | 0             | 0   |
|        |        |          |     |      |              |     |               |     |
| Bit    | 7      | 6        | 5   | 4    | 3            | 2   | 1             | 0   |
|        |        |          |     |      | SHRADCS[6:0] |     |               |     |
| Access |        | R/W      | R/W | R/W  | R/W          | R/W | R/W           | R/W |
| Reset  |        | 0        | 0   | 0    | 0            | 0   | 0             | 0   |

#### Bit 15 - REFCIE Band Gap and Reference Voltage Ready Common Interrupt Enable bit

| Value | Description                                                        |
|-------|--------------------------------------------------------------------|
| 1     | Common interrupt will be generated when the band gap becomes ready |
| 0     | Common interrupt is disabled for the band gap ready event          |

#### Bit 14 - REFERCIE Band Gap or Reference Voltage Error Common Interrupt Enable bit

| Value | Description                                                                               |
|-------|-------------------------------------------------------------------------------------------|
| 1     | Common interrupt will be generated when a band gap or reference voltage error is detected |
| 0     | Common interrupt is disabled for the band gap and reference voltage error event           |

### Bit 12 - EIEN Early Interrupts Enable bit

| Value | Description                                                                                |
|-------|--------------------------------------------------------------------------------------------|
| 1     | Early interrupt feature is enabled for input channel interrupts (when EISTATx flag is set) |
| 0     | Individual interrupts are generated when conversion is done (when ANxRDY flag is set)      |

#### Bits 10:8 - SHREISEL[2:0] Shared Core Early Interrupt Time Selection bits<sup>(1)</sup>

| Value | Description                                                                                                     |
|-------|-----------------------------------------------------------------------------------------------------------------|
| 111   | Early interrupt is set, interrupt is generated eight T <sub>ADCORE</sub> clocks prior to when data are ready    |
| 110   | Early interrupt is set, interrupt is generated seven T <sub>ADCORE</sub> clocks prior to when data are ready    |
| 101   | Early interrupt is set, interrupt is generated six T <sub>ADCORE</sub> clocks prior to when data are ready      |
| 100   | Early interrupt is set, interrupt is generated five T <sub>ADCORE</sub> clocks prior to when the data are ready |
| 011   | Early interrupt is set, interrupt is generated four T <sub>ADCORE</sub> clocks prior to when data are ready     |
| 010   | Early interrupt is set, interrupt is generated three T <sub>ADCORE</sub> clocks prior to when data are ready    |
| 001   | Early interrupt is set, interrupt is generated two T <sub>ADCORE</sub> clocks prior to when data are ready      |
| 000   | Early interrupt is set, interrupt is generated one T <sub>ADCORE</sub> clock prior to when data are ready       |

#### Bits 6:0 - SHRADCS[6:0] Shared ADC Core Input Clock Divider bits

These bits determine the number of T<sub>CORESRC</sub> (Source Clock Periods) for one shared T<sub>ADCORE</sub> (Core Clock Period).

|         | OUNEDITO (               | <br>ADOUNL |  |
|---------|--------------------------|------------|--|
| Value   | Description              |            |  |
| 1111111 | 254 Source Clock Periods |            |  |
|         |                          |            |  |
| 0000011 | 6 Source Clock Periods   |            |  |
| 0000010 | 4 Source Clock Periods   |            |  |
| 0000001 | 2 Source Clock Periods   |            |  |
| 0000000 | 2 Source Clock Periods   |            |  |

High-Speed, 12-Bit Analog-to-Digital Convert...

### 13.3.4 ADC Control Register 2 High

Name: ADCON2H Offset: 0xB06

Legend: HSC = Hardware Settable/Clearable bit

| Bit    | 15     | 14     | 13  | 12    | 11      | 10  | 9     | 8       |
|--------|--------|--------|-----|-------|---------|-----|-------|---------|
|        | REFRDY | REFERR |     |       |         |     | SHRSA | MC[9:8] |
| Access | HSC/R  | HSC/R  |     |       |         |     | R/W   | R/W     |
| Reset  | 0      | 0      |     |       |         |     | 0     | 0       |
|        |        |        |     |       |         |     |       |         |
| Bit    | 7      | 6      | 5   | 4     | 3       | 2   | 1     | 0       |
|        |        |        |     | SHRSA | MC[7:0] |     |       |         |
| Access | R/W    | R/W    | R/W | R/W   | R/W     | R/W | R/W   | R/W     |
| Reset  | 0      | 0      | 0   | 0     | 0       | 0   | 0     | 0       |

#### Bit 15 - REFRDY Band Gap and Reference Voltage Ready Flag bit

| Value | Description           |
|-------|-----------------------|
| 1     | Band gap is ready     |
| 0     | Band gap is not ready |

#### Bit 14 - REFERR Band Gap or Reference Voltage Error Flag bit

| Value | Description                                                      |
|-------|------------------------------------------------------------------|
| 1     | Band gap was removed after the ADC module was enabled (ADON = 1) |
| 0     | No band gap error was detected                                   |

### Bits 9:0 - SHRSAMC[9:0] Shared ADC Core Sample Time Selection bits

These bits specify the number of shared ADC Core Clock Periods ( $T_{ADCORE}$ ) for the shared ADC core sample time (Sample Time = (SHRSAMC[9:0] + 2) \*  $T_{ADCORE}$ ).

| Value     | Description              |
|-----------|--------------------------|
| 111111111 | 1025 T <sub>ADCORE</sub> |
|           |                          |
| 000000001 | 3 T <sub>ADCORE</sub>    |
| 000000000 | 2 T <sub>ADCORE</sub>    |

#### 13.3.5 **ADC Control Register 3 Low**

Name: ADCON3L Offset: 0xB08

Legend: HSC = Hardware Settable/Clearable bit

| Bit    | 15      | 14          | 13            | 12      | 11      | 10      | 9       | 8       |
|--------|---------|-------------|---------------|---------|---------|---------|---------|---------|
|        |         | REFSEL[2:0] |               | SUSPEND | SUSPCIE | SUSPRDY | SHRSAMP | CNVRTCH |
| Access | R/W     | R/W         | R/W           | R/W     | R/W     | HSC/R   | R/W     | HSC/R   |
| Reset  | 0       | 0           | 0             | 0       | 0       | 0       | 0       | 0       |
|        |         |             |               |         |         |         |         |         |
| Bit    | 7       | 6           | 5             | 4       | 3       | 2       | 1       | 0       |
|        | SWLCTRG | SWCTRG      | CNVCHSEL[5:0] |         |         |         |         |         |
| Access | R/W     | HSC/R       | R/W           | R/W     | R/W     | R/W     | R/W     | R/W     |
| Reset  | 0       | 0           | 0             | 0       | 0       | 0       | 0       | 0       |

#### Bits 15:13 - REFSEL[2:0] ADC Reference Voltage Selection bits

| Value   | V <sub>REFH</sub> | V <sub>REFL</sub> |
|---------|-------------------|-------------------|
| 001-111 | Unimplemen        | ted: Do not use   |
| 000     | $AV_DD$           | AV <sub>SS</sub>  |

#### Bit 12 - SUSPEND All ADC Core Triggers Disable bit

| Value | Description                                          |
|-------|------------------------------------------------------|
| 1     | All new trigger events for the ADC core are disabled |
| 0     | The ADC core can be triggered                        |

#### Bit 11 - SUSPCIE Suspend All ADC Cores Common Interrupt Enable bit

| Value | Description                                                                                   |
|-------|-----------------------------------------------------------------------------------------------|
| 1     | Common interrupt will be generated when ADC core triggers are suspended (SUSPEND bit = 1) and |
|       | all previous conversions are finished (SUSPRDY bit becomes set)                               |
| 0     | Common interrupt is not generated for suspend ADC cores event                                 |

#### Bit 10 - SUSPRDY ADC Core Suspended Flag bit

| Value | Description                                                                    |
|-------|--------------------------------------------------------------------------------|
| 1     | The ADC core is suspended (SUSPEND bit = 1) and has no conversions in progress |
| 0     | The ADC core has previous conversions in progress                              |

#### Bit 9 - SHRSAMP Shared ADC Core Sampling Direct Control bit

This bit should be used with the individual channel conversion trigger controlled by the CNVRTCH bit. It connects an analog input, specified by the CNVCHSEL[5:0] bits, to the shared ADC core and allows extending the sampling time. This bit is not controlled by hardware and must be cleared before the conversion starts (setting CNVRTCH to '1').

| Value | Description                                                                 |
|-------|-----------------------------------------------------------------------------|
| 1     | Shared ADC core samples an analog input specified by the CNVCHSEL[5:0] bits |
| 0     | Sampling is controlled by the shared ADC core hardware                      |

#### Bit 8 - CNVRTCH Software Individual Channel Conversion Trigger bit

| Value | Description                                                                                          |
|-------|------------------------------------------------------------------------------------------------------|
| 1     | Single trigger is generated for an analog input specified by the CNVCHSEL[5:0] bits; when the bit is |
|       | set, it is automatically cleared by hardware on the next instruction cycle                           |
| 0     | Next individual channel conversion trigger can be generated                                          |

**Datasheet** 

### Bit 7 - SWLCTRG Software Level-Sensitive Common Trigger bit

High-Speed, 12-Bit Analog-to-Digital Convert...

| Value | Description                                                                                            |
|-------|--------------------------------------------------------------------------------------------------------|
| 1     | Triggers are continuously generated for all channels with the software; level-sensitive common trigger |
|       | selected as a source in the ADTRIGnL and ADTRIGxH registers                                            |
| 0     | No software, level-sensitive common triggers are generated                                             |

### Bit 6 - SWCTRG Software Common Trigger bit

| Value | Description                                                                                            |
|-------|--------------------------------------------------------------------------------------------------------|
| 1     | Single trigger is generated for all channels with the software; common trigger selected as a source in |
|       | the ADTRIGnL and ADTRIGxH registers; when the bit is set, it is automatically cleared by hardware on   |
|       | the next instruction cycle                                                                             |
| 0     | Ready to generate the next software common trigger                                                     |

**Datasheet** 

**Bits 5:0 – CNVCHSEL[5:0]** Channel No. Selection for Software Individual Channel Conv. Trigger bits These bits define a channel to be converted when the CNVRTCH bit is set.

High-Speed, 12-Bit Analog-to-Digital Convert...

#### 13.3.6 **ADC Control Register 3 High**

ADCON3H Name: Offset: 0xB0A

#### Notes:

- The ADC input clock frequency, selected by the CLKSEL[1:0] bits, must not exceed parameters AD9, AD10 and AD11 in Table 32-32.
- The ADC clock frequency, after the first divider selected by the CLKDIV[5:0] bits, must not exceed parameters AD9, AD10 and AD11 in Table 32-32.

| Bit    | 15          | 14  | 13                | 12  | 11  | 10  | 9   | 8   |
|--------|-------------|-----|-------------------|-----|-----|-----|-----|-----|
|        | CLKSEL[1:0] |     | [1:0] CLKDIV[5:0] |     |     |     |     |     |
| Access | R/W         | R/W | R/W               | R/W | R/W | R/W | R/W | R/W |
| Reset  | 0           | 0   | 0                 | 0   | 0   | 0   | 0   | 0   |
|        |             |     |                   |     |     |     |     |     |
| Bit    | 7           | 6   | 5                 | 4   | 3   | 2   | 1   | 0   |
|        | SHREN       |     |                   |     |     |     |     |     |
| Access | R/W         |     |                   |     |     |     |     |     |

0 Reset

#### Bits 15:14 - CLKSEL[1:0] ADC Module Clock Source Selection bits<sup>(1)</sup>

|       | • •                 |
|-------|---------------------|
| Value | Description         |
| 11    | F <sub>VCO</sub> /4 |
| 10    | F <sub>VCO</sub> /3 |
| 01    | F <sub>CY</sub>     |
| 00    | F <sub>OSC</sub>    |

#### Bits 13:8 – CLKDIV[5:0] ADC Module Clock Source Divider bits<sup>(2)</sup>

The divider forms a T<sub>CORESRC</sub> clock used by the ADC core, from the T<sub>SRC</sub> ADC module clock source, selected by the CLKSEL[1:0] bits. Then, each ADC core individually divides the T<sub>CORESRC</sub> clock to get a core-specific T<sub>ADCORE</sub> clock using the ADCS[6:0] bits in the ADCORExH register or the SHRADCS[6:0] bits in the ADCON2L register.

| Value  | Description             |
|--------|-------------------------|
| 111111 | 64 Source Clock Periods |
|        |                         |
| 000011 | 4 Source Clock Periods  |
| 000010 | 3 Source Clock Periods  |
| 000001 | 2 Source Clock Periods  |
| 000000 | 1 Source Clock Period   |

#### Bit 7 - SHREN Shared ADC Core Enable bit

| Value | Description                 |
|-------|-----------------------------|
| 1     | Shared ADC core is enabled  |
| 0     | Shared ADC core is disabled |

#### 13.3.7 **ADC Input Mode Control Register 0 Low**

ADMOD0L Name: Offset: 0xB10

| Bit    | 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
|        | DIFF7 | SIGN7 | DIFF6 | SIGN6 | DIFF5 | SIGN5 | DIFF4 | SIGN4 |
| Access | R/W   |
| Reset  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
|        |       |       |       |       |       |       |       |       |
| Bit    | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|        | DIFF3 | SIGN3 | DIFF2 | SIGN2 | DIFF1 | SIGN1 | DIFF0 | SIGN0 |
| Access | R/W   |
| Reset  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

#### Bit 15 - DIFF7 Differential-Mode for Corresponding Analog Inputs bits

| Value | Description             |
|-------|-------------------------|
| 1     | Channel is differential |
| 0     | Channel is single-ended |

#### Bit 14 - SIGN7 Output Data Sign for Corresponding Analog Input bit

| _ | Value | Description                      |
|---|-------|----------------------------------|
|   | 1     | Channel output data are signed   |
|   | 0     | Channel output data are unsigned |

#### Bit 13 - DIFF6 Differential-Mode for Corresponding Analog Inputs bits

| Value | Description             |
|-------|-------------------------|
| 1     | Channel is differential |
| 0     | Channel is single-ended |

#### Bit 12 - SIGN6 Output Data Sign for Corresponding Analog Input bit

| Value | Description                      |
|-------|----------------------------------|
| 1     | Channel output data are signed   |
| 0     | Channel output data are unsigned |

#### Bit 11 - DIFF5 Differential-Mode for Corresponding Analog Inputs bits

|       |                         | <br> | <br><u> </u> |
|-------|-------------------------|------|--------------|
| Value | Description             |      |              |
| 1     | Channel is differential |      |              |
| 0     | Channel is single-ended |      |              |

#### Bit 10 - SIGN5 Output Data Sign for Corresponding Analog Input bit

| D.C. 10 | Die 10 Cicit Cathat Bata Cigit for Corresponding / trialog input bit |  |  |  |  |  |  |
|---------|----------------------------------------------------------------------|--|--|--|--|--|--|
| Value   | Description                                                          |  |  |  |  |  |  |
| 1       | Channel output data are signed                                       |  |  |  |  |  |  |
| 0       | Channel output data are unsigned                                     |  |  |  |  |  |  |

#### Bit 9 - DIFF4 Differential-Mode for Corresponding Analog Inputs bits

| Value | Description             |
|-------|-------------------------|
| 1     | Channel is differential |
| 0     | Channel is single-ended |

#### Bit 8 - SIGN4 Output Data Sign for Corresponding Analog Input bit

|       |             |              |          | <br> | • |
|-------|-------------|--------------|----------|------|---|
| Value | Description |              |          |      |   |
| 1     | Channel out | put data are | signed   |      |   |
| 0     | Channel out | out data are | unsigned |      |   |

**Datasheet** 

High-Speed, 12-Bit Analog-to-Digital Convert...

#### Bit 7 - DIFF3 Differential-Mode for Corresponding Analog Inputs bits

|       |                         |  | _ | • |
|-------|-------------------------|--|---|---|
| Value | Description             |  |   |   |
| 1     | Channel is differential |  |   |   |
| 0     | Channel is single-ended |  |   |   |

#### Bit 6 - SIGN3 Output Data Sign for Corresponding Analog Input bit

| Value | Description                      |
|-------|----------------------------------|
| 1     | Channel output data are signed   |
| 0     | Channel output data are unsigned |

#### Bit 5 - DIFF2 Differential-Mode for Corresponding Analog Inputs bits

| Va | lue | Description             |  |  |
|----|-----|-------------------------|--|--|
| 1  |     | Channel is differential |  |  |
| 0  |     | Channel is single-ended |  |  |

#### Bit 4 - SIGN2 Output Data Sign for Corresponding Analog Input bit

| Value | Description                      |
|-------|----------------------------------|
| 1     | Channel output data are signed   |
| 0     | Channel output data are unsigned |

#### Bit 3 - DIFF1 Differential-Mode for Corresponding Analog Inputs bits

|       |                         |  | _ | • |
|-------|-------------------------|--|---|---|
| Value | Description             |  |   |   |
| 1     | Channel is differential |  |   |   |
| 0     | Channel is single-ended |  |   |   |

#### Bit 2 - SIGN1 Output Data Sign for Corresponding Analog Input bit

|                                  | Value | Description                      |
|----------------------------------|-------|----------------------------------|
| 1 Channel output data are signed |       | Channel output data are signed   |
|                                  | 0     | Channel output data are unsigned |

#### Bit 1 - DIFF0 Differential-Mode for Corresponding Analog Inputs bits

|       | 21. 1 2 Bill of Bill of College for College Finding / Italiang Impate bits |  |  |  |  |  |
|-------|----------------------------------------------------------------------------|--|--|--|--|--|
| Value | Description                                                                |  |  |  |  |  |
| 1     | Channel is differential                                                    |  |  |  |  |  |
| 0     | Channel is single-ended                                                    |  |  |  |  |  |

#### Bit 0 - SIGNO Output Data Sign for Corresponding Analog Input bit

| Value                            | Description                      |
|----------------------------------|----------------------------------|
| 1 Channel output data are signed |                                  |
| 0                                | Channel output data are unsigned |

### 13.3.8 ADC Input Mode Control Register 0 High

Name: ADMOD0H Offset: 0xB12

| Bit    | 15     | 14     | 13     | 12     | 11     | 10     | 9      | 8      |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
|        | DIFF15 | SIGN15 | DIFF14 | SIGN14 | DIFF13 | SIGN13 | DIFF12 | SIGN12 |
| Access | R/W    |
| Reset  | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |
|        |        |        |        |        |        |        |        |        |
| Bit    | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|        | DIFF11 | SIGN11 | DIFF10 | SIGN10 | DIFF9  | SIGN9  | DIFF8  | SIGN8  |
| Access | R/W    |
| Reset  | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

#### Bit 15 - DIFF15 Differential-Mode for Corresponding Analog Inputs bits

| Value Description |   | Description             |
|-------------------|---|-------------------------|
| -                 | - | Channel is differential |
| (                 | ) | Channel is single-ended |

#### Bit 14 - SIGN15 Output Data Sign for Corresponding Analog Input bit

|                                  | ordered output Parta origin to control portant grant and |  |  |  |  |  |
|----------------------------------|----------------------------------------------------------|--|--|--|--|--|
| Value                            | Description                                              |  |  |  |  |  |
| 1 Channel output data are signed |                                                          |  |  |  |  |  |
| 0                                | Channel output data are unsigned                         |  |  |  |  |  |

#### Bit 13 - DIFF14 Differential-Mode for Corresponding Analog Inputs bits

| Value | Description             |
|-------|-------------------------|
| 1     | Channel is differential |
| 0     | Channel is single-ended |

#### Bit 12 - SIGN14 Output Data Sign for Corresponding Analog Input bit

| Value | Description                      |
|-------|----------------------------------|
| 1     | Channel output data are signed   |
| 0     | Channel output data are unsigned |

#### Bit 11 - DIFF13 Differential-Mode for Corresponding Analog Inputs bits

|       |                         | <br> | <br><u> </u> |
|-------|-------------------------|------|--------------|
| Value | Description             |      |              |
| 1     | Channel is differential |      |              |
| 0     | Channel is single-ended |      |              |

#### Bit 10 - SIGN13 Output Data Sign for Corresponding Analog Input bit

| D.C. 10 (                        | Die 10 Octobril Octobrilling / thatog input bit |  |  |  |  |
|----------------------------------|-------------------------------------------------|--|--|--|--|
| Value Description                |                                                 |  |  |  |  |
| 1 Channel output data are signed |                                                 |  |  |  |  |
| 0                                | Channel output data are unsigned                |  |  |  |  |

### Bit 9 - DIFF12 Differential-Mode for Corresponding Analog Inputs bits

| Value | Description             |
|-------|-------------------------|
| 1     | Channel is differential |
| 0     | Channel is single-ended |

#### Bit 8 - SIGN12 Output Data Sign for Corresponding Analog Input bit

|                                  |              |                |          | <br> |  |  |
|----------------------------------|--------------|----------------|----------|------|--|--|
| Value                            | Description  |                |          |      |  |  |
| 1 Channel output data are signed |              |                |          |      |  |  |
| 0                                | Channel outp | out data are u | ınsigned |      |  |  |

High-Speed, 12-Bit Analog-to-Digital Convert...

#### Bit 7 - DIFF11 Differential-Mode for Corresponding Analog Inputs bits

|       |                         | _ | _ | • |
|-------|-------------------------|---|---|---|
| Value | Description             |   |   |   |
| 1     | Channel is differential |   |   |   |
| 0     | Channel is single-ended |   |   |   |

#### Bit 6 - SIGN11 Output Data Sign for Corresponding Analog Input bit

| Value | Description                      |  |  |
|-------|----------------------------------|--|--|
| 1     | Channel output data are signed   |  |  |
| 0     | Channel output data are unsigned |  |  |

#### Bit 5 - DIFF10 Differential-Mode for Corresponding Analog Inputs bits

| Value Description |                         |
|-------------------|-------------------------|
| 1                 | Channel is differential |
| 0                 | Channel is single-ended |

#### Bit 4 - SIGN10 Output Data Sign for Corresponding Analog Input bit

| Value | Description                      |
|-------|----------------------------------|
| 1     | Channel output data are signed   |
| 0     | Channel output data are unsigned |

#### Bit 3 - DIFF9 Differential-Mode for Corresponding Analog Inputs bits

| Value | Description             |
|-------|-------------------------|
| 1     | Channel is differential |
| 0     | Channel is single-ended |

#### Bit 2 - SIGN9 Output Data Sign for Corresponding Analog Input bit

| Value | Description                      |
|-------|----------------------------------|
| 1     | Channel output data are signed   |
| 0     | Channel output data are unsigned |

#### Bit 1 - DIFF8 Differential-Mode for Corresponding Analog Inputs bits

|       | 21. 1 2 Bill of Bill of Golf Copy and Grand State |  |  |  |  |  |
|-------|---------------------------------------------------|--|--|--|--|--|
| Value | Description                                       |  |  |  |  |  |
| 1     | Channel is differential                           |  |  |  |  |  |
| 0     | Channel is single-ended                           |  |  |  |  |  |

#### Bit 0 - SIGN8 Output Data Sign for Corresponding Analog Input bit

| Value | Description                      |
|-------|----------------------------------|
| 1     | Channel output data are signed   |
| 0     | Channel output data are unsigned |

#### **ADC Input Mode Control Register 1 Low** 13.3.9

ADMOD1L Name: Offset: 0xB14

| Bit    | 15     | 14     | 13     | 12     | 11     | 10     | 9      | 8      |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
|        |        |        |        |        | DIFF21 | SIGN21 | DIFF20 | SIGN20 |
| Access |        |        |        |        | R/W    | R/W    | R/W    | R/W    |
| Reset  |        |        |        |        | 0      | 0      | 0      | 0      |
|        |        |        |        |        |        |        |        |        |
| Bit    | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|        | DIFF19 | SIGN19 | DIFF18 | SIGN18 | DIFF17 | SIGN17 | DIFF16 | SIGN16 |
| Access | R/W    |
| Reset  | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

#### Bit 11 - DIFF21 Differential-Mode for Corresponding Analog Inputs bits

| Value | Description             |
|-------|-------------------------|
| 1     | Channel is differential |
| 0     | Channel is single-ended |

#### Bit 10 - SIGN21 Output Data Sign for Corresponding Analog Input bit

| Value | Description                      |
|-------|----------------------------------|
| 1     | Channel output data are signed   |
| 0     | Channel output data are unsigned |

#### Bit 9 - DIFF20 Differential-Mode for Corresponding Analog Inputs bits

| V | alue | Description             |  |  |  |
|---|------|-------------------------|--|--|--|
| 1 |      | Channel is differential |  |  |  |
| 0 |      | Channel is single-ended |  |  |  |

### Bit 8 - SIGN20 Output Data Sign for Corresponding Analog Input bit

| Value | Description                      |
|-------|----------------------------------|
| 1     | Channel output data are signed   |
| 0     | Channel output data are unsigned |

#### Bit 7 - DIFF19 Differential-Mode for Corresponding Analog Inputs bits

| Value | Description             |
|-------|-------------------------|
| 1     | Channel is differential |
| 0     | Channel is single-ended |

#### Bit 6 - SIGN19 Output Data Sign for Corresponding Analog Input bit

| D.C 0 0.0. | To Catput Bata Sign for Corresponding 7 that of input bit |
|------------|-----------------------------------------------------------|
| Value      | Description                                               |
| 1          | Channel output data are signed                            |
| 0          | Channel output data are unsigned                          |

### Bit 5 - DIFF18 Differential-Mode for Corresponding Analog Inputs bits

| Value | Description             |  |  |
|-------|-------------------------|--|--|
| 1     | Channel is differential |  |  |
| 0     | Channel is single-ended |  |  |

#### Bit 4 - SIGN18 Output Data Sign for Corresponding Analog Input bit

|       |              |                |          | <br> |  |
|-------|--------------|----------------|----------|------|--|
| Value | Description  |                |          |      |  |
| 1     | Channel outp | out data are s | igned    |      |  |
| 0     | Channel outp | out data are u | ınsigned |      |  |

High-Speed, 12-Bit Analog-to-Digital Convert...

#### Bit 3 - DIFF17 Differential-Mode for Corresponding Analog Inputs bits

|       | · · · · · · · · · · · · · · · · · · · |
|-------|---------------------------------------|
| Value | Description                           |
| 1     | Channel is differential               |
| 0     | Channel is single-ended               |

#### Bit 2 - SIGN17 Output Data Sign for Corresponding Analog Input bit

| Value | Description                      |
|-------|----------------------------------|
| 1     | Channel output data are signed   |
| 0     | Channel output data are unsigned |

#### Bit 1 - DIFF16 Differential-Mode for Corresponding Analog Inputs bits

| V | /alue | Description             |
|---|-------|-------------------------|
| 1 |       | Channel is differential |
| 0 |       | Channel is single-ended |

#### Bit 0 - SIGN16 Output Data Sign for Corresponding Analog Input bit

| Value | Description                      |
|-------|----------------------------------|
| 1     | Channel output data are signed   |
| 0     | Channel output data are unsigned |

High-Speed, 12-Bit Analog-to-Digital Convert...

### 13.3.10 ADC Interrupt Enable Register Low

Name: ADIEL<sup>(1)</sup>
Offset: 0xB20

#### Note:

Bit availability is dependent on the number of supported ADC channels. Refer to Table 1 and Table 2 for ADC channel availability on package variants.

| Bit    | 15  | 14  | 13  | 12   | 11   | 10  | 9   | 8   |
|--------|-----|-----|-----|------|------|-----|-----|-----|
|        |     |     |     | IE[1 | 5:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W  | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0    | 0   | 0   | 0   |
|        |     |     |     |      |      |     |     |     |
| Bit    | 7   | 6   | 5   | 4    | 3    | 2   | 1   | 0   |
|        |     |     |     | IE[7 | 7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W  | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0    | 0   | 0   | 0   |

#### Bits 15:0 - IE[15:0] Common Interrupt Enable bits

| Value | Description                                                                 |
|-------|-----------------------------------------------------------------------------|
| 1     | Common and individual interrupts are enabled for the corresponding channel  |
| 0     | Common and individual interrupts are disabled for the corresponding channel |

High-Speed, 12-Bit Analog-to-Digital Convert...

### 13.3.11 ADC Interrupt Enable Register High

Name: ADIEH<sup>(1)</sup> Offset: 0xB22

#### Note:

1. Bit availability is dependent on the number of supported ADC channels. Refer to Table 1 and Table 2 for ADC channel availability on package variants.



Bits 5:0 - IE[21:16] Common Interrupt Enable bits

| Value | Description                                                                 |
|-------|-----------------------------------------------------------------------------|
| 1     | Common and individual interrupts are enabled for the corresponding channel  |
| 0     | Common and individual interrupts are disabled for the corresponding channel |

High-Speed, 12-Bit Analog-to-Digital Convert...

### 13.3.12 ADC Data Ready Status Register Low

Name: ADSTATL<sup>(1)</sup> Offset: 0xB30

#### Note:

1. Bit availability is dependent on the number of supported ADC channels. Refer to Table 1 and Table 2 for ADC channel availability on package variants.

Legend: HSC = Hardware Settable/Clearable bit

| Bit    | 15         | 14    | 13    | 12     | 11    | 10    | 9     | 8     |
|--------|------------|-------|-------|--------|-------|-------|-------|-------|
|        |            |       |       | AN[15: | 8]RDY |       |       |       |
| Access | HSC/R      | HSC/R | HSC/R | HSC/R  | HSC/R | HSC/R | HSC/R | HSC/R |
| Reset  | 0          | 0     | 0     | 0      | 0     | 0     | 0     | 0     |
|        |            |       |       |        |       |       |       |       |
| Bit    | 7          | 6     | 5     | 4      | 3     | 2     | 1     | 0     |
|        | AN[7:0]RDY |       |       |        |       |       |       |       |
| Access | HSC/R      | HSC/R | HSC/R | HSC/R  | HSC/R | HSC/R | HSC/R | HSC/R |
| Reset  | 0          | 0     | 0     | 0      | 0     | 0     | 0     | 0     |

Bits 15:8 - AN[15:8]RDY Common Interrupt Enable for Corresponding Analog Inputs bits

| Value | Description                                                              |
|-------|--------------------------------------------------------------------------|
| 1     | Channel conversion result is ready in the corresponding ADCBUFx register |
| 0     | Channel conversion result is not ready                                   |

#### Bits 7:0 - AN[7:0]RDY Common Interrupt Enable for Corresponding Analog Inputs bits

| ١ | /alue | Description                                                              |
|---|-------|--------------------------------------------------------------------------|
| 1 |       | Channel conversion result is ready in the corresponding ADCBUFx register |
| ( |       | Channel conversion result is not ready                                   |

High-Speed, 12-Bit Analog-to-Digital Convert...

### 13.3.13 ADC Data Ready Status Register High

Name: ADSTATH<sup>(1)</sup> Offset: 0xB32

#### Note:

1. Bit availability is dependent on the number of supported ADC channels. Refer to Table 1 and Table 2 for ADC channel availability on package variants.

Legend: HSC = Hardware Settable/Clearable bit



Bits 5:0 - AN[21:16]RDY Common Interrupt Enable for Corresponding Analog Input bits

| П | Value | Description                                                              |
|---|-------|--------------------------------------------------------------------------|
|   | 1     | Channel conversion result is ready in the corresponding ADCBUFx register |
|   | 0     | Channel conversion result is not ready                                   |

High-Speed, 12-Bit Analog-to-Digital Convert...

### 13.3.14 ADC Digital Comparator x Channel Enable Register Low (x = 0, 1, 2, 3)

Name: ADCMPxENL<sup>(1)</sup>

**Offset:** 0xB38, 0xB40, 0xB48, 0xB50

#### Note:

1. Bit availability is dependent on the number of supported ADC channels. Refer to Table 1 and Table 2 for ADC channel availability on package variants.

| Bit    | 15  | 14  | 13  | 12   | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|------|---------|-----|-----|-----|
|        |     |     |     | CMPE | N[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |
|        |     |     |     |      |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4    | 3       | 2   | 1   | 0   |
|        |     |     |     | CMPE | N[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |

Bits 15:0 - CMPEN[15:0] Comparator Enable for Corresponding Input Channel bits

| Value | Description                                                               |  |  |  |  |  |
|-------|---------------------------------------------------------------------------|--|--|--|--|--|
| 1     | Conversion result for corresponding channel is used by the comparator     |  |  |  |  |  |
| 0     | Conversion result for corresponding channel is not used by the comparator |  |  |  |  |  |

High-Speed, 12-Bit Analog-to-Digital Convert...

### 13.3.15 ADC Digital Comparator x Channel Enable Register High (x = 0, 1, 2, 3)

Name: ADCMPxENH<sup>(1)</sup>

**Offset:** 0xB3A, 0xB42, 0xB4A, 0xB52

#### Note:

1. Bit availability is dependent on the number of supported ADC channels. Refer to Table 1 and Table 2 for ADC channel availability on package variants.



Bits 5:0 - CMPEN[21:16] Comparator Enable for Corresponding Input Channel bits

| Value | Description                                                               |
|-------|---------------------------------------------------------------------------|
| 1     | Conversion result for corresponding channel is used by the comparator     |
| 0     | Conversion result for corresponding channel is not used by the comparator |

High-Speed, 12-Bit Analog-to-Digital Convert...

### 13.3.16 ADC Comparator x Threshold Low Register

Name: ADCMPxLO

**Offset:** 0xB3C, 0xB44, 0xB4C, 0xB54

| Bit    | 15  | 14  | 13  | 12   | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|------|---------|-----|-----|-----|
|        |     |     |     | CMPL | O[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |
|        |     |     |     |      |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4    | 3       | 2   | 1   | 0   |
|        |     |     |     | CMPL | .O[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |

Bits 15:0 - CMPLO[15:0] ADC Comparator Lower Threshold bits

The register stores the 16-bit low digital comparison values for use by the digital comparators.

High-Speed, 12-Bit Analog-to-Digital Convert...

### 13.3.17 ADC Comparator x Threshold High Register

Name: ADCMPxHI

**Offset:** 0xB3E, 0xB46, 0xB4E, 0xB56

| Bit    | 15  | 14         | 13  | 12   | 11      | 10  | 9   | 8   |
|--------|-----|------------|-----|------|---------|-----|-----|-----|
|        |     |            |     | CMPH | I[15:8] |     |     |     |
| Access | R/W | R/W        | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0          | 0   | 0    | 0       | 0   | 0   | 0   |
|        |     |            |     |      |         |     |     |     |
| Bit    | 7   | 6          | 5   | 4    | 3       | 2   | 1   | 0   |
|        |     | CMPHI[7:0] |     |      |         |     |     |     |
| Access | R/W | R/W        | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0          | 0   | 0    | 0       | 0   | 0   | 0   |

Bits 15:0 - CMPHI[15:0] ADC Comparator Upper Threshold bits

The register stores the 16-bit upper digital comparison values for use by the digital comparators.

High-Speed, 12-Bit Analog-to-Digital Convert...

### 13.3.18 Oversampling Filter x Output Register (x = 0, 1, 2, 3)

Name: ADFLxDAT

**Offset:** 0xB68, 0xB6C, 0xB70, 0xB74

| Bit    | 15  | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|---------|-----|-----|-----|
|        |     |     |     | FLDAT | A[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |
|        |     |     |     |       |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        |     |     |     | FLDA  | ΓΑ[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |

Bits 15:0 - FLDATA[15:0] 16-Bit Output Data from Oversampling Filters bits

#### 13.3.19 ADC Digital Filter x Control Register (x = 0, 1, 2, 3)

Name: ADFLxCON

**Offset:** 0xB6A, 0xB6E, 0xB72, 0xB76

Legend: HSC = Hardware Settable/Clearable bit

| Bit    | 15   | 14  | 13     | 12  | 11          | 10           | 9   | 8     |
|--------|------|-----|--------|-----|-------------|--------------|-----|-------|
|        | FLEN | MOD | E[1:0] |     | OVRSAM[2:0] |              | IE  | RDY   |
| Access | R/W  | R/W | R/W    | R/W | R/W         | R/W          | R/W | HSC/R |
| Reset  | 0    | 0   | 0      | 0   | 0           | 0            | 0   | 0     |
|        |      |     |        |     |             |              |     |       |
| Bit    | 7    | 6   | 5      | 4   | 3           | 2            | 1   | 0     |
|        |      |     |        |     |             | FLCHSEL[4:0] |     |       |
| Access |      |     |        | R/W | R/W         | R/W          | R/W | R/W   |
| Reset  |      |     |        | 0   | 0           | 0            | 0   | 0     |

#### Bit 15 - FLEN Filter Enable bit

| Value | Description                                   |
|-------|-----------------------------------------------|
| 1     | Filter is enabled                             |
| 0     | Filter is disabled and the RDY bit is cleared |

#### Bits 14:13 - MODE[1:0] Filter Mode bits

| Value | Description       |
|-------|-------------------|
| 11    | Averaging mode    |
| 10    | Reserved          |
| 01    | Reserved          |
| 00    | Oversampling mode |

# **Bits 12:10 – OVRSAM[2:0]** Filter Averaging/Oversampling Ratio bits If MODE[1:0] = 00:

111 = 128x (16-bit result in the ADFLxDAT register is in 12.4 format)

110 = 32x (15-bit result in the ADFLxDAT register is in 12.3 format)

101 = 8x (14-bit result in the ADFLxDAT register is in 12.2 format)

100 = 2x (13-bit result in the ADFLxDAT register is in 12.1 format)

011 = 256x (16-bit result in the ADFLxDAT register is in 12.4 format)

010 = 64x (15-bit result in the ADFLxDAT register is in 12.3 format)

001 = 16x (14-bit result in the ADFLxDAT register is in 12.2 format)

000 = 4x (13-bit result in the ADFLxDAT register is in 12.1 format)

#### If MODE[1:0] = 11 (12-bit result in the ADFLxDAT register in all instances):

111 **= 256x** 

110 **= 128x** 

101 **= 64x** 

100 **= 32**x

011 = 16x

010 = 8x

001 = 4x

000 = 2x

#### Bit 9 - IE Filter Common ADC Interrupt Enable bit

| Value | Description                                                                 |
|-------|-----------------------------------------------------------------------------|
| 1     | Common ADC interrupt will be generated when the filter result will be ready |
| 0     | Common ADC interrupt will not be generated for the filter                   |

#### Bit 8 - RDY Oversampling Filter Data Ready Flag bit

This bit is cleared by hardware when the result is read from the ADFLxDAT register.

High-Speed, 12-Bit Analog-to-Digital Convert...

| Value | Description                                                                             |
|-------|-----------------------------------------------------------------------------------------|
| 1     | Data in the ADFLxDAT register are ready                                                 |
| 0     | The ADFLxDAT register has been read and new data in the ADFLxDAT register are not ready |

### Bits 4:0 - FLCHSEL[4:0] Oversampling Filter Input Channel Selection bits

| Value       | Description               |
|-------------|---------------------------|
| 11111-10110 | Reserved                  |
| 10101       | AN21 (Band gap 1.2V)      |
| 10100       | AN20 (Temperature sensor) |
| 10011       | AN19                      |
| 10010       | AN18                      |
| 10001       | AN17                      |
| 10000       | AN16                      |
| 01111       | AN15                      |
|             |                           |
| 00000       | AN0                       |

**Datasheet** 

### 13.3.20 ADC Channel Trigger 0 Selection Register Low

Name: ADTRIGOL Offset: 0xB80

| Bit    | 15 | 14 | 13 | 12  | 11  | 10           | 9   | 8   |
|--------|----|----|----|-----|-----|--------------|-----|-----|
|        |    |    |    |     |     | TRGSRC1[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W          | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0            | 0   | 0   |
|        |    |    |    |     |     |              |     |     |
| Bit    | 7  | 6  | 5  | 4   | 3   | 2            | 1   | 0   |
|        |    |    |    |     |     | TRGSRC0[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W          | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0            | 0   | 0   |

Bits 12:8 - TRGSRC1[4:0] Trigger Source Selection for Corresponding Analog Inputs bits

|             | Source Selection for Corresponding Analog Inputs bits |
|-------------|-------------------------------------------------------|
| Value       | Description                                           |
| 11111       | ADTRG31 (PPS input)                                   |
| 11110       | PTG                                                   |
| 11101       | CLC2                                                  |
| 11100       | CLC1                                                  |
| 11011-11000 | Reserved                                              |
| 10111       | Input Capture/Output Compare 4                        |
| 10110       | Input Capture/Output Compare 3                        |
| 10101       | Input Capture/Output Compare 2                        |
| 10100       | Input Capture/Output Compare 1                        |
| 10011       | Reserved                                              |
| 10010       | CLC4                                                  |
| 10001       | CLC3                                                  |
| 10000       | Reserved                                              |
| 01111       | SCCP4 trigger                                         |
| 01110       | SCCP3 trigger                                         |
| 01101       | SCCP2 trigger                                         |
| 01100       | SCCP1 trigger                                         |
| 01011       | PWM4 Trigger 2                                        |
| 01010       | PWM4 Trigger 1                                        |
| 01001       | PWM3 Trigger 2                                        |
| 01000       | PWM3 Trigger 1                                        |
| 00111       | PWM2 Trigger 2                                        |
| 00110       | PWM2 Trigger 1                                        |
| 00101       | PWM1 Trigger 2                                        |
| 00100       | PWM1 Trigger 1                                        |
| 00011       | Reserved                                              |
| 00010       | Level software trigger                                |
| 00001       | Common software trigger                               |
| 00000       | No trigger is enabled                                 |

Bits 4:0 - TRGSRC0[4:0] Common Interrupt Enable for Corresponding Analog Inputs bits

| Dits 4.0 - Medit of 4.0] Common interrupt Enable for Corresponding Analog inputs bits |                              |  |  |
|---------------------------------------------------------------------------------------|------------------------------|--|--|
| Value                                                                                 | Description                  |  |  |
| 11111                                                                                 | ADTRG31 (PPS input)          |  |  |
| 11110                                                                                 | PTG                          |  |  |
| 11101                                                                                 | CLC2                         |  |  |
| 11100                                                                                 | CLC1                         |  |  |
| 11011-11000                                                                           | Reserved                     |  |  |
| 10111                                                                                 | SCCP4 output compare trigger |  |  |

| Value | Description                  |
|-------|------------------------------|
| 10110 | SCCP3 output compare trigger |
| 10101 | SCCP2 output compare trigger |
| 10100 | SCCP1 output compare trigger |
| 10011 | Reserved                     |
| 10010 | CLC4                         |
| 10001 | CLC3                         |
| 10000 | Reserved                     |
| 01111 | SCCP4 trigger                |
| 01110 | SCCP3 trigger                |
| 01101 | SCCP2 trigger                |
| 01100 | SCCP1 trigger                |
| 01011 | PWM4 Trigger 2               |
| 01010 | PWM4 Trigger 1               |
| 01001 | PWM3 Trigger 2               |
| 01000 | PWM3 Trigger 1               |
| 00111 | PWM2 Trigger 2               |
| 00110 | PWM2 Trigger 1               |
| 00101 | PWM1 Trigger 2               |
| 00100 | PWM1 Trigger 1               |
| 00011 | Reserved                     |
| 00010 | Level software trigger       |
| 00001 | Common software trigger      |
| 00000 | No trigger is enabled        |

### 13.3.21 ADC Channel Trigger 0 Selection Register High

Name: ADTRIG0H Offset: 0xB82

| Bit    | 15 | 14 | 13 | 12  | 11  | 10           | 9   | 8   |
|--------|----|----|----|-----|-----|--------------|-----|-----|
|        |    |    |    |     |     | TRGSRC3[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W          | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0            | 0   | 0   |
|        |    |    |    |     |     |              |     |     |
| Bit    | 7  | 6  | 5  | 4   | 3   | 2            | 1   | 0   |
|        |    |    |    |     |     | TRGSRC2[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W          | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0            | 0   | 0   |

Bits 12:8 - TRGSRC3[4:0] Trigger Source Selection for Corresponding Analog Inputs bits

| Value         Description           11111         ADTRG31 (PPS input)           11110         PTG           11101         CLC2           11100         CLC1           11011-11000         Reserved           10111         SCCP4 output compare trigger           10101         SCCP3 output compare trigger           10101         SCCP1 output compare trigger           10010         SCCP1 output compare trigger           10011         Reserved           10010         CLC4           10001         CLC3           10000         Reserved           01111         SCCP4 trigger           01101         SCCP3 trigger           01101         SCCP2 trigger           01101         SCCP1 trigger           01010         SCCP1 trigger           01011         PWM4 Trigger 2           01000         PWM3 Trigger 1           00110         PWM2 Trigger 2           00110         PWM1 Trigger 1           00110         PWM1 Trigger 1           00101         Reserved           00010         Level software trigger           00001         Common software trigger           00000         N |             | urce Selection for Corresponding Analog Inputs bits |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------------------------------------|
| 11110         PTG           11101         CLC2           11100         CLC1           11011-11000         Reserved           10111         SCCP4 output compare trigger           10101         SCCP3 output compare trigger           10100         SCCP1 output compare trigger           10011         Reserved           10010         CLC4           10001         CLC3           10000         Reserved           01111         SCCP4 trigger           01101         SCCP3 trigger           01101         SCCP2 trigger           01100         SCCP1 trigger           01011         PWM4 Trigger 2           01010         PWM3 Trigger 1           01001         PWM3 Trigger 1           00110         PWM2 Trigger 1           00110         PWM2 Trigger 2           00110         PWM1 Trigger 2           00100         PWM1 Trigger 1           00010         PWM1 Trigger 1           00010         Level software trigger           00001         Common software trigger                                                                                                                  | Value       | Description                                         |
| 11101         CLC2           11100         CLC1           11011-11000         Reserved           10111         SCCP4 output compare trigger           10101         SCCP3 output compare trigger           10100         SCCP1 output compare trigger           10011         Reserved           10010         CLC3           10000         Reserved           01111         SCCP4 trigger           01101         SCCP3 trigger           01101         SCCP4 trigger           01101         SCCP2 trigger           01101         SCCP1 trigger           01010         SCCP1 trigger           01011         PWM4 Trigger 1           01000         PWM3 Trigger 1           01001         PWM3 Trigger 1           00110         PWM1 Trigger 2           00110         PWM1 Trigger 2           00100         PWM1 Trigger 1           00010         Level software trigger           00010         Level software trigger                                                                                                                                                                              | 11111       | ADTRG31 (PPS input)                                 |
| 11100         CLC1           11011-11000         Reserved           10111         SCCP4 output compare trigger           10110         SCCP3 output compare trigger           10101         SCCP2 output compare trigger           10100         SCCP1 output compare trigger           10011         Reserved           10010         CLC4           10001         CLC3           10000         Reserved           01111         SCCP4 trigger           01101         SCCP3 trigger           01101         SCCP2 trigger           01100         SCCP1 trigger           01011         PWM4 Trigger 1           01000         PWM3 Trigger 2           01000         PWM3 Trigger 2           00110         PWM2 Trigger 1           00111         PWM2 Trigger 1           00110         PWM1 Trigger 1           00101         PWM1 Trigger 1           00010         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                     | 11110       | PTG                                                 |
| 11011-11000         Reserved           10111         SCCP4 output compare trigger           10101         SCCP3 output compare trigger           10101         SCCP2 output compare trigger           10100         SCCP1 output compare trigger           10011         Reserved           10010         CLC4           10001         CLC3           10000         Reserved           01111         SCCP4 trigger           01101         SCCP3 trigger           01100         SCCP1 trigger           01101         SCCP1 trigger           01010         PWM4 Trigger 2           01010         PWM3 Trigger 1           01001         PWM3 Trigger 1           00111         PWM2 Trigger 2           00110         PWM1 Trigger 2           00110         PWM1 Trigger 1           00101         PWM1 Trigger 1           00010         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                  | 11101       | CLC2                                                |
| 10111         SCCP4 output compare trigger           10100         SCCP3 output compare trigger           10100         SCCP1 output compare trigger           10011         Reserved           10010         CLC4           10001         CLC3           10000         Reserved           01111         SCCP4 trigger           01101         SCCP3 trigger           01101         SCCP2 trigger           01010         SCCP1 trigger           01011         PWM4 Trigger 2           01001         PWM3 Trigger 1           01001         PWM3 Trigger 2           00101         PWM2 Trigger 1           00110         PWM1 Trigger 1           00101         PWM1 Trigger 1           00101         PWM1 Trigger 1           00101         PWM1 Trigger 1           00010         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                       | 11100       | CLC1                                                |
| 10110         SCCP3 output compare trigger           10101         SCCP2 output compare trigger           10100         SCCP1 output compare trigger           10011         Reserved           10010         CLC4           10001         CLC3           10000         Reserved           01111         SCCP4 trigger           01101         SCCP3 trigger           01101         SCCP2 trigger           01101         SCCP1 trigger           01011         PWM4 Trigger 2           01010         PWM3 Trigger 1           01001         PWM3 Trigger 2           00101         PWM2 Trigger 1           00110         PWM1 Trigger 2           00110         PWM1 Trigger 2           00100         PWM1 Trigger 1           00010         PWM1 Trigger 1           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                               | 11011-11000 | Reserved                                            |
| 10101         SCCP2 output compare trigger           10100         SCCP1 output compare trigger           10011         Reserved           10010         CLC4           10001         CLC3           10000         Reserved           01111         SCCP4 trigger           01101         SCCP3 trigger           01100         SCCP1 trigger           01011         PWM4 Trigger 2           01010         PWM3 Trigger 1           01001         PWM3 Trigger 2           01010         PWM2 Trigger 1           00111         PWM2 Trigger 2           00110         PWM1 Trigger 1           00101         PWM1 Trigger 1           00100         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                         | 10111       | SCCP4 output compare trigger                        |
| 10100         SCCP1 output compare trigger           10011         Reserved           10000         CLC3           10000         Reserved           01111         SCCP4 trigger           01100         SCCP3 trigger           01101         SCCP2 trigger           01101         PWM4 Trigger 2           01011         PWM4 Trigger 1           01000         PWM3 Trigger 2           01001         PWM3 Trigger 1           0011         PWM2 Trigger 1           00110         PWM1 Trigger 2           00110         PWM1 Trigger 1           00101         PWM1 Trigger 1           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                             | 10110       | SCCP3 output compare trigger                        |
| 10010         CLC4           10001         CLC3           10000         Reserved           01111         SCCP4 trigger           01100         SCCP3 trigger           01101         SCCP2 trigger           01100         SCCP1 trigger           01011         PWM4 Trigger 2           01010         PWM3 Trigger 1           01001         PWM3 Trigger 2           01000         PWM3 Trigger 1           00111         PWM2 Trigger 2           00110         PWM1 Trigger 1           00110         PWM1 Trigger 1           00101         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                              | 10101       | SCCP2 output compare trigger                        |
| 10010         CLC4           10001         CLC3           10000         Reserved           01111         SCCP4 trigger           01101         SCCP3 trigger           01100         SCCP1 trigger           01011         PWM4 Trigger 2           01010         PWM4 Trigger 1           01001         PWM3 Trigger 2           01000         PWM3 Trigger 1           00111         PWM2 Trigger 1           00110         PWM1 Trigger 2           00101         PWM1 Trigger 1           00101         PWM1 Trigger 1           00010         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                             | 10100       | SCCP1 output compare trigger                        |
| 10001         CLC3           10000         Reserved           01111         SCCP4 trigger           01101         SCCP3 trigger           01100         SCCP1 trigger           01011         PWM4 Trigger 2           01010         PWM3 Trigger 1           01001         PWM3 Trigger 2           01000         PWM3 Trigger 1           00111         PWM2 Trigger 2           00110         PWM1 Trigger 1           00101         PWM1 Trigger 1           00101         PWM1 Trigger 1           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 10011       | Reserved                                            |
| 10000         Reserved           01111         SCCP4 trigger           01101         SCCP3 trigger           01100         SCCP2 trigger           01101         PWM4 Trigger 2           01010         PWM4 Trigger 1           01001         PWM3 Trigger 2           01000         PWM3 Trigger 1           00111         PWM2 Trigger 2           00110         PWM1 Trigger 1           00101         PWM1 Trigger 1           00100         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 10010       | CLC4                                                |
| 01111         SCCP4 trigger           01101         SCCP2 trigger           01100         SCCP1 trigger           01011         PWM4 Trigger 2           01010         PWM4 Trigger 1           01001         PWM3 Trigger 2           01000         PWM3 Trigger 1           00111         PWM2 Trigger 2           00110         PWM1 Trigger 1           00101         PWM1 Trigger 1           00100         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10001       | CLC3                                                |
| 01110         SCCP3 trigger           01101         SCCP2 trigger           01100         SCCP1 trigger           01011         PWM4 Trigger 2           01010         PWM3 Trigger 1           01001         PWM3 Trigger 2           01000         PWM2 Trigger 1           00111         PWM2 Trigger 1           00101         PWM1 Trigger 1           00101         PWM1 Trigger 1           00010         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10000       | Reserved                                            |
| 01101         SCCP2 trigger           01100         SCCP1 trigger           01011         PWM4 Trigger 2           01010         PWM4 Trigger 1           01001         PWM3 Trigger 2           01000         PWM3 Trigger 1           00111         PWM2 Trigger 2           00100         PWM1 Trigger 1           00101         PWM1 Trigger 1           00100         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 01111       | SCCP4 trigger                                       |
| 01100         SCCP1 trigger           01011         PWM4 Trigger 2           01010         PWM4 Trigger 1           01001         PWM3 Trigger 2           01000         PWM3 Trigger 1           00111         PWM2 Trigger 2           00100         PWM1 Trigger 1           00101         PWM1 Trigger 1           00100         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 01110       | SCCP3 trigger                                       |
| 01011         PWM4 Trigger 2           01010         PWM4 Trigger 1           01001         PWM3 Trigger 2           01000         PWM3 Trigger 1           00111         PWM2 Trigger 2           00110         PWM2 Trigger 1           00101         PWM1 Trigger 2           00100         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 01101       | SCCP2 trigger                                       |
| 01010         PWM4 Trigger 1           01001         PWM3 Trigger 2           01000         PWM3 Trigger 1           00111         PWM2 Trigger 2           00110         PWM2 Trigger 1           00101         PWM1 Trigger 2           00100         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 01100       | SCCP1 trigger                                       |
| 01001         PWM3 Trigger 2           01000         PWM3 Trigger 1           00111         PWM2 Trigger 2           00110         PWM2 Trigger 1           00101         PWM1 Trigger 2           00100         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 01011       | PWM4 Trigger 2                                      |
| 01000         PWM3 Trigger 1           00111         PWM2 Trigger 2           00110         PWM2 Trigger 1           00101         PWM1 Trigger 2           00100         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 01010       | PWM4 Trigger 1                                      |
| 00111         PWM2 Trigger 2           00110         PWM2 Trigger 1           00101         PWM1 Trigger 2           00100         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 01001       | PWM3 Trigger 2                                      |
| 00110         PWM2 Trigger 1           00101         PWM1 Trigger 2           00100         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 01000       | PWM3 Trigger 1                                      |
| 00101         PWM1 Trigger 2           00100         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 00111       | PWM2 Trigger 2                                      |
| 00100         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 00110       | PWM2 Trigger 1                                      |
| 00011Reserved00010Level software trigger00001Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 00101       | PWM1 Trigger 2                                      |
| 00010 Level software trigger 00001 Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 00100       |                                                     |
| 00001 Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 00011       | Reserved                                            |
| 00001 Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 00010       | Level software trigger                              |
| No trigger is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 00001       | * *                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 00000       | No trigger is enabled                               |

Bits 4:0 - TRGSRC2[4:0] Common Interrupt Enable for Corresponding Analog Inputs bits

| Value       | Description                  |
|-------------|------------------------------|
| 11111       | ADTRG31 (PPS input)          |
| 11110       | PTG                          |
| 11101       | CLC2                         |
| 11100       | CLC1                         |
| 11011-11000 | Reserved                     |
| 10111       | SCCP4 output compare trigger |

| Value | Description                  |
|-------|------------------------------|
| 10110 | SCCP3 output compare trigger |
| 10101 | SCCP2 output compare trigger |
| 10100 | SCCP1 output compare trigger |
| 10011 | Reserved                     |
| 10010 | CLC4                         |
| 10001 | CLC3                         |
| 10000 | Reserved                     |
| 01111 | SCCP4 trigger                |
| 01110 | SCCP3 trigger                |
| 01101 | SCCP2 trigger                |
| 01100 | SCCP1 trigger                |
| 01011 | PWM4 Trigger 2               |
| 01010 | PWM4 Trigger 1               |
| 01001 | PWM3 Trigger 2               |
| 01000 | PWM3 Trigger 1               |
| 00111 | PWM2 Trigger 2               |
| 00110 | PWM2 Trigger 1               |
| 00101 | PWM1 Trigger 2               |
| 00100 | PWM1 Trigger 1               |
| 00011 | Reserved                     |
| 00010 | Level software trigger       |
| 00001 | Common software trigger      |
| 00000 | No trigger is enabled        |

### 13.3.22 ADC Channel Trigger 1 Selection Registers Low

Name: ADTRIG1L Offset: 0xB84

| Bit    | 15 | 14 | 13 | 12  | 11  | 10           | 9   | 8   |
|--------|----|----|----|-----|-----|--------------|-----|-----|
|        |    |    |    |     |     | TRGSRC5[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W          | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0            | 0   | 0   |
|        |    |    |    |     |     |              |     |     |
| Bit    | 7  | 6  | 5  | 4   | 3   | 2            | 1   | 0   |
|        |    |    |    |     |     | TRGSRC4[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W          | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0            | 0   | 0   |

Bits 12:8 - TRGSRC5[4:0] Trigger Source Selection for Corresponding Analog Inputs bits

|             | urce Selection for Corresponding Analog Inputs bits |
|-------------|-----------------------------------------------------|
| Value       | Description                                         |
| 11111       | ADTRG31 (PPS input)                                 |
| 11110       | PTG                                                 |
| 11101       | CLC2                                                |
| 11100       | CLC1                                                |
| 11011-11000 | Reserved                                            |
| 10111       | SCCP4 output compare trigger                        |
| 10110       | SCCP3 output compare trigger                        |
| 10101       | SCCP2 output compare trigger                        |
| 10100       | SCCP1 output compare trigger                        |
| 10011       | Reserved                                            |
| 10010       | CLC4                                                |
| 10001       | CLC3                                                |
| 10000       | Reserved                                            |
| 01111       | SCCP4 trigger                                       |
| 01110       | SCCP3 trigger                                       |
| 01101       | SCCP2 trigger                                       |
| 01100       | SCCP1 trigger                                       |
| 01011       | PWM4 Trigger 2                                      |
| 01010       | PWM4 Trigger 1                                      |
| 01001       | PWM3 Trigger 2                                      |
| 01000       | PWM3 Trigger 1                                      |
| 00111       | PWM2 Trigger 2                                      |
| 00110       | PWM2 Trigger 1                                      |
| 00101       | PWM1 Trigger 2                                      |
| 00100       | PWM1 Trigger 1                                      |
| 00011       | Reserved                                            |
| 00010       | Level software trigger                              |
| 00001       | Common software trigger                             |
| 00000       | No trigger is enabled                               |

Bits 4:0 - TRGSRC4[4:0] Common Interrupt Enable for Corresponding Analog Inputs bits

| Value       | Description                  |
|-------------|------------------------------|
| 11111       | ADTRG31 (PPS input)          |
| 11110       | PTG                          |
| 11101       | CLC2                         |
| 11100       | CLC1                         |
| 11011-11000 | Reserved                     |
| 10111       | SCCP4 output compare trigger |

| Value | Description                  |
|-------|------------------------------|
| 10110 | SCCP3 output compare trigger |
| 10101 | SCCP2 output compare trigger |
| 10100 | SCCP1 output compare trigger |
| 10011 | Reserved                     |
| 10010 | CLC4                         |
| 10001 | CLC3                         |
| 10000 | Reserved                     |
| 01111 | SCCP4 trigger                |
| 01110 | SCCP3 trigger                |
| 01101 | SCCP2 trigger                |
| 01100 | SCCP1 trigger                |
| 01011 | PWM4 Trigger 2               |
| 01010 | PWM4 Trigger 1               |
| 01001 | PWM3 Trigger 2               |
| 01000 | PWM3 Trigger 1               |
| 00111 | PWM2 Trigger 2               |
| 00110 | PWM2 Trigger 1               |
| 00101 | PWM1 Trigger 2               |
| 00100 | PWM1 Trigger 1               |
| 00011 | Reserved                     |
| 00010 | Level software trigger       |
| 00001 | Common software trigger      |
| 00000 | No trigger is enabled        |

### 13.3.23 ADC Channel Trigger 1 Selection Register High

Name: ADTRIG1H Offset: 0xB86

| Bit    | 15 | 14 | 13 | 12  | 11  | 10           | 9   | 8   |
|--------|----|----|----|-----|-----|--------------|-----|-----|
|        |    |    |    |     |     | TRGSRC7[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W          | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0            | 0   | 0   |
|        |    |    |    |     |     |              |     |     |
| Bit    | 7  | 6  | 5  | 4   | 3   | 2            | 1   | 0   |
|        |    |    |    |     |     | TRGSRC6[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W          | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0            | 0   | 0   |

Bits 12:8 - TRGSRC7[4:0] Trigger Source Selection for Corresponding Analog Inputs bits

| Value         Description           11111         ADTRG31 (PPS input)           11110         PTG           11101         CLC2           11100         CLC1           11011-11000         Reserved           10111         SCCP4 output compare trigger           10110         SCCP3 output compare trigger           10101         SCCP2 output compare trigger           10100         SCCP1 output compare trigger           10011         Reserved           10011         Reserved           10010         CLC3           10000         Reserved           01111         SCCP4 trigger           01101         SCCP3 trigger           01101         SCCP4 trigger           01100         SCCP1 trigger           01011         PWM4 Trigger 2           01010         PWM3 Trigger 1           00101         PWM2 Trigger 2           00110         PWM2 Trigger 1           00110         PWM1 Trigger 1           00101         PWM1 Trigger 1           00102         Level software trigger           00010         Level software trigger           00000         No trigger is enabled          |             | urce Selection for Corresponding Analog Inputs bits |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------------------------------------|
| 11110         PTG           11101         CLC2           11100         CLC1           11011-11000         Reserved           10111         SCCP4 output compare trigger           10110         SCCP3 output compare trigger           10101         SCCP2 output compare trigger           10100         SCCP1 output compare trigger           10011         Reserved           10010         CLC4           10001         CLC3           10000         Reserved           01111         SCCP4 trigger           01100         SCCP3 trigger           01101         SCCP2 trigger           01100         SCCP1 trigger           01011         PWM4 Trigger 2           01010         PWM3 Trigger 1           01001         PWM3 Trigger 1           00110         PWM2 Trigger 1           00110         PWM1 Trigger 2           00110         PWM1 Trigger 2           00100         PWM1 Trigger 1           00010         PWM1 Trigger 1           00010         PWS eserved           00011         Reserved           00010         Level software trigger           00011         Common softwar | Value       | Description                                         |
| 11101         CLC2           11100         CLC1           11011-11000         Reserved           10111         SCCP4 output compare trigger           10110         SCCP3 output compare trigger           10101         SCCP1 output compare trigger           10100         SCCP1 output compare trigger           10011         Reserved           10010         CLC4           10001         CLC3           10000         Reserved           01111         SCCP4 trigger           01101         SCCP3 trigger           01101         SCCP2 trigger           01100         SCCP1 trigger           01011         PWM4 Trigger 2           01010         PWM3 Trigger 1           01001         PWM3 Trigger 1           00110         PWM2 Trigger 2           00110         PWM1 Trigger 2           00110         PWM1 Trigger 1           00101         PWM1 Trigger 1           00010         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                        |             |                                                     |
| 11100         CLC1           11011-11000         Reserved           10111         SCCP4 output compare trigger           10110         SCCP3 output compare trigger           10101         SCCP2 output compare trigger           10100         SCCP1 output compare trigger           10011         Reserved           10010         CLC4           10001         CLC3           10000         Reserved           01111         SCCP4 trigger           01101         SCCP3 trigger           01101         SCCP2 trigger           01100         SCCP1 trigger           01011         PWM4 Trigger 2           01010         PWM3 Trigger 1           01010         PWM3 Trigger 2           00111         PWM2 Trigger 2           00110         PWM2 Trigger 1           00110         PWM1 Trigger 2           00110         PWM1 Trigger 1           00101         PWM1 Trigger 1           00010         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                              | 11110       | PTG                                                 |
| 11011-11000         Reserved           10111         SCCP4 output compare trigger           10101         SCCP3 output compare trigger           10100         SCCP1 output compare trigger           10010         SCCP1 output compare trigger           10011         Reserved           10010         CLC4           10001         CLC3           10000         Reserved           01111         SCCP4 trigger           01101         SCCP3 trigger           01101         SCCP2 trigger           01100         SCCP1 trigger           01010         PWM4 Trigger 2           01001         PWM3 Trigger 1           01000         PWM3 Trigger 1           00111         PWM2 Trigger 2           00110         PWM1 Trigger 2           00110         PWM1 Trigger 1           00101         PWM1 Trigger 2           00100         PWM1 Trigger 2           00101         PWM1 Trigger 1           00010         Level software trigger           00011         Common software trigger                                                                                                            | 11101       | CLC2                                                |
| 10111         SCCP4 output compare trigger           10110         SCCP3 output compare trigger           10101         SCCP2 output compare trigger           10100         SCCP1 output compare trigger           10011         Reserved           10010         CLC4           10001         CLC3           10000         Reserved           01111         SCCP4 trigger           01101         SCCP3 trigger           01101         SCCP2 trigger           01001         SCCP1 trigger           01010         SCCP1 trigger 1           01010         PWM4 Trigger 2           01001         PWM3 Trigger 1           00101         PWM2 Trigger 2           00110         PWM2 Trigger 1           00101         PWM1 Trigger 1           00101         PWM1 Trigger 1           00010         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                        | 11100       | CLC1                                                |
| 10110         SCCP3 output compare trigger           10101         SCCP2 output compare trigger           10010         SCCP1 output compare trigger           10011         Reserved           10010         CLC4           10001         CLC3           10000         Reserved           01111         SCCP4 trigger           01101         SCCP3 trigger           01101         SCCP2 trigger           01100         SCCP1 trigger           01011         PWM4 Trigger 2           01010         PWM3 Trigger 1           01001         PWM3 Trigger 2           00100         PWM2 Trigger 2           00110         PWM1 Trigger 2           00110         PWM1 Trigger 1           00101         PWM1 Trigger 1           00010         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                              | 11011-11000 | Reserved                                            |
| 10101         SCCP2 output compare trigger           10011         Reserved           10010         CLC4           10001         CLC3           10000         Reserved           01111         SCCP4 trigger           01110         SCCP3 trigger           01101         SCCP2 trigger           01100         SCCP1 trigger           01011         PWM4 Trigger 2           01001         PWM3 Trigger 1           01001         PWM3 Trigger 2           01010         PWM2 Trigger 1           00111         PWM2 Trigger 2           00110         PWM1 Trigger 1           00101         PWM1 Trigger 1           00010         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                        | 10111       | SCCP4 output compare trigger                        |
| 10100         SCCP1 output compare trigger           10011         Reserved           10000         CLC3           10000         Reserved           01111         SCCP4 trigger           01100         SCCP3 trigger           01101         SCCP2 trigger           01100         SCCP1 trigger 2           01011         PWM4 Trigger 2           01000         PWM3 Trigger 1           01001         PWM3 Trigger 2           01010         PWM2 Trigger 1           00111         PWM2 Trigger 1           00110         PWM1 Trigger 1           00101         PWM1 Trigger 1           00101         PWM1 Trigger 1           00010         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                            | 10110       | SCCP3 output compare trigger                        |
| 10010         Reserved           10001         CLC4           10000         Reserved           01111         SCCP4 trigger           01110         SCCP3 trigger           01101         SCCP2 trigger           01100         SCCP1 trigger           01011         PWM4 Trigger 2           01010         PWM3 Trigger 1           01001         PWM3 Trigger 2           01000         PWM2 Trigger 2           00111         PWM2 Trigger 1           00110         PWM2 Trigger 1           00110         PWM1 Trigger 1           00101         PWM1 Trigger 1           00010         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                   | 10101       | SCCP2 output compare trigger                        |
| 10010         CLC4           10001         CLC3           10000         Reserved           01111         SCCP4 trigger           01110         SCCP3 trigger           01101         SCCP2 trigger           01100         SCCP1 trigger           01011         PWM4 Trigger 2           01010         PWM4 Trigger 1           01001         PWM3 Trigger 2           01000         PWM3 Trigger 1           00111         PWM2 Trigger 2           00110         PWM1 Trigger 1           00101         PWM1 Trigger 1           00101         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 10100       | SCCP1 output compare trigger                        |
| 10001         CLC3           10000         Reserved           01111         SCCP4 trigger           01101         SCCP3 trigger           01100         SCCP1 trigger           01011         PWM4 Trigger 2           01010         PWM4 Trigger 1           01001         PWM3 Trigger 2           01000         PWM3 Trigger 1           00111         PWM2 Trigger 2           00110         PWM1 Trigger 2           00101         PWM1 Trigger 1           00101         PWM1 Trigger 1           00010         Level software trigger           00010         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 10011       | Reserved                                            |
| 10000         Reserved           01111         SCCP4 trigger           01100         SCCP3 trigger           01101         SCCP2 trigger           01100         SCCP1 trigger           01011         PWM4 Trigger 2           01010         PWM4 Trigger 1           01001         PWM3 Trigger 2           01000         PWM3 Trigger 1           00111         PWM2 Trigger 2           00110         PWM1 Trigger 1           00101         PWM1 Trigger 1           00101         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10010       | CLC4                                                |
| 01111         SCCP4 trigger           01101         SCCP2 trigger           01100         SCCP1 trigger           01011         PWM4 Trigger 2           01010         PWM4 Trigger 1           01001         PWM3 Trigger 2           01000         PWM3 Trigger 1           00111         PWM2 Trigger 2           00110         PWM2 Trigger 1           00101         PWM1 Trigger 1           00101         PWM1 Trigger 2           00100         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 10001       | CLC3                                                |
| 01110         SCCP3 trigger           01101         SCCP2 trigger           01100         SCCP1 trigger           01011         PWM4 Trigger 2           01010         PWM4 Trigger 1           01001         PWM3 Trigger 2           01000         PWM3 Trigger 1           00111         PWM2 Trigger 2           00100         PWM1 Trigger 1           00101         PWM1 Trigger 1           00010         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 10000       | Reserved                                            |
| 01101         SCCP2 trigger           01100         SCCP1 trigger           01011         PWM4 Trigger 2           01010         PWM4 Trigger 1           01001         PWM3 Trigger 2           01000         PWM3 Trigger 1           00111         PWM2 Trigger 2           00100         PWM1 Trigger 1           00101         PWM1 Trigger 1           00010         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 01111       | SCCP4 trigger                                       |
| 01100       SCCP1 trigger         01011       PWM4 Trigger 2         01010       PWM4 Trigger 1         01001       PWM3 Trigger 2         01000       PWM3 Trigger 1         00111       PWM2 Trigger 2         00110       PWM1 Trigger 1         00101       PWM1 Trigger 1         00010       PWM1 Trigger 1         00011       Reserved         00010       Level software trigger         00001       Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 01110       | SCCP3 trigger                                       |
| 01011       PWM4 Trigger 2         01010       PWM4 Trigger 1         01001       PWM3 Trigger 2         01000       PWM3 Trigger 1         00111       PWM2 Trigger 2         00110       PWM1 Trigger 1         00101       PWM1 Trigger 2         00100       PWM1 Trigger 1         00011       Reserved         00010       Level software trigger         00001       Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 01101       | SCCP2 trigger                                       |
| 01010       PWM4 Trigger 1         01001       PWM3 Trigger 2         01000       PWM3 Trigger 1         00111       PWM2 Trigger 2         00110       PWM2 Trigger 1         00101       PWM1 Trigger 2         00100       PWM1 Trigger 1         00011       Reserved         00010       Level software trigger         00001       Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 01100       | SCCP1 trigger                                       |
| 01001       PWM3 Trigger 2         01000       PWM3 Trigger 1         00111       PWM2 Trigger 2         00110       PWM2 Trigger 1         00101       PWM1 Trigger 2         00100       PWM1 Trigger 1         00011       Reserved         00010       Level software trigger         00001       Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 01011       | PWM4 Trigger 2                                      |
| 01000       PWM3 Trigger 1         00111       PWM2 Trigger 2         00110       PWM2 Trigger 1         00101       PWM1 Trigger 2         00100       PWM1 Trigger 1         00011       Reserved         00010       Level software trigger         00001       Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 01010       | PWM4 Trigger 1                                      |
| 00111         PWM2 Trigger 2           00110         PWM2 Trigger 1           00101         PWM1 Trigger 2           00100         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 01001       | PWM3 Trigger 2                                      |
| 00110         PWM2 Trigger 1           00101         PWM1 Trigger 2           00100         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 01000       | PWM3 Trigger 1                                      |
| 00101         PWM1 Trigger 2           00100         PWM1 Trigger 1           00011         Reserved           00010         Level software trigger           00001         Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 00111       | PWM2 Trigger 2                                      |
| 00100PWM1 Trigger 100011Reserved00010Level software trigger00001Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 00110       | PWM2 Trigger 1                                      |
| 00011Reserved00010Level software trigger00001Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 00101       | PWM1 Trigger 2                                      |
| 00010 Level software trigger 00001 Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 00100       | PWM1 Trigger 1                                      |
| 00001 Common software trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 00011       | Reserved                                            |
| 99                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 00010       | Level software trigger                              |
| No trigger is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 00001       | Common software trigger                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 00000       | No trigger is enabled                               |

Bits 4:0 - TRGSRC6[4:0] Common Interrupt Enable for Corresponding Analog Inputs bits

| Value       | Description                  |
|-------------|------------------------------|
| 11111       | ADTRG31 (PPS input)          |
| 11110       | PTG                          |
| 11101       | CLC2                         |
| 11100       | CLC1                         |
| 11011-11000 | Reserved                     |
| 10111       | SCCP4 output compare trigger |

| Value | Description                  |
|-------|------------------------------|
| 10110 | SCCP3 output compare trigger |
| 10101 | SCCP2 output compare trigger |
| 10100 | SCCP1 output compare trigger |
| 10011 | Reserved                     |
| 10010 | CLC4                         |
| 10001 | CLC3                         |
| 10000 | Reserved                     |
| 01111 | SCCP4 trigger                |
| 01110 | SCCP3 trigger                |
| 01101 | SCCP2 trigger                |
| 01100 | SCCP1 trigger                |
| 01011 | PWM4 Trigger 2               |
| 01010 | PWM4 Trigger 1               |
| 01001 | PWM3 Trigger 2               |
| 01000 | PWM3 Trigger 1               |
| 00111 | PWM2 Trigger 2               |
| 00110 | PWM2 Trigger 1               |
| 00101 | PWM1 Trigger 2               |
| 00100 | PWM1 Trigger 1               |
| 00011 | Reserved                     |
| 00010 | Level software trigger       |
| 00001 | Common software trigger      |
| 00000 | No trigger is enabled        |

### 13.3.24 ADC Channel Trigger 2 Selection Registers Low

Name: ADTRIG2L Offset: 0xB88

| Bit    | 15 | 14 | 13 | 12  | 11  | 10           | 9   | 8   |
|--------|----|----|----|-----|-----|--------------|-----|-----|
|        |    |    |    |     |     | TRGSRC9[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W          | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0            | 0   | 0   |
|        |    |    |    |     |     |              |     |     |
| Bit    | 7  | 6  | 5  | 4   | 3   | 2            | 1   | 0   |
|        |    |    |    |     |     | TRGSRC8[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W          | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0            | 0   | 0   |

Bits 12:8 - TRGSRC9[4:0] Trigger Source Selection for Corresponding Analog Inputs bits

|             | urce Selection for Corresponding Analog Inputs bits |
|-------------|-----------------------------------------------------|
| Value       | Description                                         |
| 11111       | ADTRG31 (PPS input)                                 |
| 11110       | PTG                                                 |
| 11101       | CLC2                                                |
| 11100       | CLC1                                                |
| 11011-11000 | Reserved                                            |
| 10111       | SCCP4 output compare trigger                        |
| 10110       | SCCP3 output compare trigger                        |
| 10101       | SCCP2 output compare trigger                        |
| 10100       | SCCP1 output compare trigger                        |
| 10011       | Reserved                                            |
| 10010       | CLC4                                                |
| 10001       | CLC3                                                |
| 10000       | Reserved                                            |
| 01111       | SCCP4 trigger                                       |
| 01110       | SCCP3 trigger                                       |
| 01101       | SCCP2 trigger                                       |
| 01100       | SCCP1 trigger                                       |
| 01011       | PWM4 Trigger 2                                      |
| 01010       | PWM4 Trigger 1                                      |
| 01001       | PWM3 Trigger 2                                      |
| 01000       | PWM3 Trigger 1                                      |
| 00111       | PWM2 Trigger 2                                      |
| 00110       | PWM2 Trigger 1                                      |
| 00101       | PWM1 Trigger 2                                      |
| 00100       | PWM1 Trigger 1                                      |
| 00011       | Reserved                                            |
| 00010       | Level software trigger                              |
| 00001       | Common software trigger                             |
| 00000       | No trigger is enabled                               |

Bits 4:0 - TRGSRC8[4:0] Common Interrupt Enable for Corresponding Analog Inputs bits

| Value       | Description                  |
|-------------|------------------------------|
| 11111       | ADTRG31 (PPS input)          |
| 11110       | PTG                          |
| 11101       | CLC2                         |
| 11100       | CLC1                         |
| 11011-11000 | Reserved                     |
| 10111       | SCCP4 output compare trigger |

High-Speed, 12-Bit Analog-to-Digital Convert...

| Value | Description                  |
|-------|------------------------------|
| 10110 | SCCP3 output compare trigger |
| 10101 | SCCP2 output compare trigger |
| 10100 | SCCP1 output compare trigger |
| 10011 | Reserved                     |
| 10010 | CLC4                         |
| 10001 | CLC3                         |
| 10000 | Reserved                     |
| 01111 | SCCP4 trigger                |
| 01110 | SCCP3 trigger                |
| 01101 | SCCP2 trigger                |
| 01100 | SCCP1 trigger                |
| 01011 | PWM4 Trigger 2               |
| 01010 | PWM4 Trigger 1               |
| 01001 | PWM3 Trigger 2               |
| 01000 | PWM3 Trigger 1               |
| 00111 | PWM2 Trigger 2               |
| 00110 | PWM2 Trigger 1               |
| 00101 | PWM1 Trigger 2               |
| 00100 | PWM1 Trigger 1               |
| 00011 | Reserved                     |
| 00010 | Level software trigger       |
| 00001 | Common software trigger      |
| 00000 | No trigger is enabled        |

### 13.3.25 ADC Channel Trigger 2 Selection Register High

Name: ADTRIG2H Offset: 0xB8A

| Bit    | 15 | 14 | 13 | 12  | 11  | 10            | 9   | 8   |
|--------|----|----|----|-----|-----|---------------|-----|-----|
|        |    |    |    |     |     | TRGSRC11[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W           | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0             | 0   | 0   |
|        |    |    |    |     |     |               |     |     |
| Bit    | 7  | 6  | 5  | 4   | 3   | 2             | 1   | 0   |
|        |    |    |    |     |     | TRGSRC10[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W           | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0             | 0   | 0   |

Bits 12:8 - TRGSRC11[4:0] Trigger Source Selection for Corresponding Analog Inputs bits

| Value       | Description                  |
|-------------|------------------------------|
| 11111       | ADTRG31 (PPS input)          |
| 11110       | PTG                          |
| 11101       | CLC2                         |
| 11100       | CLC1                         |
| 11011-11000 | Reserved                     |
| 10111       | SCCP4 output compare trigger |
| 10110       | SCCP3 output compare trigger |
| 10101       | SCCP2 output compare trigger |
| 10100       | SCCP1 output compare trigger |
| 10011       | Reserved                     |
| 10010       | CLC4                         |
| 10001       | CLC3                         |
| 10000       | Reserved                     |
| 01111       | SCCP4 trigger                |
| 01110       | SCCP3 trigger                |
| 01101       | SCCP2 trigger                |
| 01100       | SCCP1 trigger                |
| 01011       | PWM4 Trigger 2               |
| 01010       | PWM4 Trigger 1               |
| 01001       | PWM3 Trigger 2               |
| 01000       | PWM3 Trigger 1               |
| 00111       | PWM2 Trigger 2               |
| 00110       | PWM2 Trigger 1               |
| 00101       | PWM1 Trigger 2               |
| 00100       | PWM1 Trigger 1               |
| 00011       | Reserved                     |
| 00010       | Level software trigger       |
| 00001       | Common software trigger      |
| 00000       | No trigger is enabled        |

Bits 4:0 - TRGSRC10[4:0] Common Interrupt Enable for Corresponding Analog Inputs bits

| Value       | Description                  |
|-------------|------------------------------|
| 11111       | ADTRG31 (PPS input)          |
| 11110       | PTG                          |
| 11101       | CLC2                         |
| 11100       | CLC1                         |
| 11011-11000 | Reserved                     |
| 10111       | SCCP4 output compare trigger |

High-Speed, 12-Bit Analog-to-Digital Convert...

| Value | Description                  |
|-------|------------------------------|
| 10110 | SCCP3 output compare trigger |
| 10101 | SCCP2 output compare trigger |
| 10100 | SCCP1 output compare trigger |
| 10011 | Reserved                     |
| 10010 | CLC4                         |
| 10001 | CLC3                         |
| 10000 | Reserved                     |
| 01111 | SCCP4 trigger                |
| 01110 | SCCP3 trigger                |
| 01101 | SCCP2 trigger                |
| 01100 | SCCP1 trigger                |
| 01011 | PWM4 Trigger 2               |
| 01010 | PWM4 Trigger 1               |
| 01001 | PWM3 Trigger 2               |
| 01000 | PWM3 Trigger 1               |
| 00111 | PWM2 Trigger 2               |
| 00110 | PWM2 Trigger 1               |
| 00101 | PWM1 Trigger 2               |
| 00100 | PWM1 Trigger 1               |
| 00011 | Reserved                     |
| 00010 | Level software trigger       |
| 00001 | Common software trigger      |
| 00000 | No trigger is enabled        |

### 13.3.26 ADC Channel Trigger 3 Selection Registers Low

Name: ADTRIG3L Offset: 0xB8C

| Bit    | 15 | 14 | 13 | 12  | 11  | 10            | 9   | 8   |
|--------|----|----|----|-----|-----|---------------|-----|-----|
|        |    |    |    |     |     | TRGSRC13[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W           | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0             | 0   | 0   |
|        |    |    |    |     |     |               |     |     |
| Bit    | 7  | 6  | 5  | 4   | 3   | 2             | 1   | 0   |
|        |    |    |    |     |     | TRGSRC12[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W           | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0             | 0   | 0   |

Bits 12:8 - TRGSRC13[4:0] Trigger Source Selection for Corresponding Analog Inputs bits

| Value       | Description                  |
|-------------|------------------------------|
| 11111       | ADTRG31 (PPS input)          |
| 11110       | PTG                          |
| 11101       | CLC2                         |
| 11100       | CLC1                         |
| 11011-11000 | Reserved                     |
| 10111       | SCCP4 output compare trigger |
| 10110       | SCCP3 output compare trigger |
| 10101       | SCCP2 output compare trigger |
| 10100       | SCCP1 output compare trigger |
| 10011       | Reserved                     |
| 10010       | CLC4                         |
| 10001       | CLC3                         |
| 10000       | Reserved                     |
| 01111       | SCCP4 trigger                |
| 01110       | SCCP3 trigger                |
| 01101       | SCCP2 trigger                |
| 01100       | SCCP1 trigger                |
| 01011       | PWM4 Trigger 2               |
| 01010       | PWM4 Trigger 1               |
| 01001       | PWM3 Trigger 2               |
| 01000       | PWM3 Trigger 1               |
| 00111       | PWM2 Trigger 2               |
| 00110       | PWM2 Trigger 1               |
| 00101       | PWM1 Trigger 2               |
| 00100       | PWM1 Trigger 1               |
| 00011       | Reserved                     |
| 00010       | Level software trigger       |
| 00001       | Common software trigger      |
| 00000       | No trigger is enabled        |

Bits 4:0 - TRGSRC12[4:0] Common Interrupt Enable for Corresponding Analog Inputs bits

| Value       | Description                  |
|-------------|------------------------------|
| 11111       | ADTRG31 (PPS input)          |
| 11110       | PTG                          |
| 11101       | CLC2                         |
| 11100       | CLC1                         |
| 11011-11000 | Reserved                     |
| 10111       | SCCP4 output compare trigger |

High-Speed, 12-Bit Analog-to-Digital Convert...

| Value | Description                  |
|-------|------------------------------|
| 10110 | SCCP3 output compare trigger |
| 10101 | SCCP2 output compare trigger |
| 10100 | SCCP1 Output Compare Trigger |
| 10011 | Reserved                     |
| 10010 | CLC4                         |
| 10001 | CLC3                         |
| 10000 | Reserved                     |
| 01111 | SCCP4 trigger                |
| 01110 | SCCP3 trigger                |
| 01101 | SCCP2 trigger                |
| 01100 | SCCP1 trigger                |
| 01011 | PWM4 Trigger 2               |
| 01010 | PWM4 Trigger 1               |
| 01001 | PWM3 Trigger 2               |
| 01000 | PWM3 Trigger 1               |
| 00111 | PWM2 Trigger 2               |
| 00110 | PWM2 Trigger 1               |
| 00101 | PWM1 Trigger 2               |
| 00100 | PWM1 Trigger 1               |
| 00011 | Reserved                     |
| 00010 | Level software trigger       |
| 00001 | Common software trigger      |
| 00000 | No trigger is enabled        |

### 13.3.27 ADC Channel Trigger 3 Selection Register High

Name: ADTRIG3H Offset: 0xB8E

| Bit    | 15 | 14 | 13 | 12  | 11  | 10            | 9   | 8   |
|--------|----|----|----|-----|-----|---------------|-----|-----|
|        |    |    |    |     |     | TRGSRC15[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W           | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0             | 0   | 0   |
|        |    |    |    |     |     |               |     |     |
| Bit    | 7  | 6  | 5  | 4   | 3   | 2             | 1   | 0   |
|        |    |    |    |     |     | TRGSRC14[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W           | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0             | 0   | 0   |

Bits 12:8 - TRGSRC15[4:0] Trigger Source Selection for Corresponding Analog Inputs bits

|             | ource Selection for Corresponding Analog Inputs bits |
|-------------|------------------------------------------------------|
| Value       | Description                                          |
| 11111       | ADTRG31 (PPS input)                                  |
| 11110       | PTG                                                  |
| 11101       | CLC2                                                 |
| 11100       | CLC1                                                 |
| 11011-11000 | Reserved                                             |
| 10111       | SCCP4 output compare trigger                         |
| 10110       | SCCP3 output compare trigger                         |
| 10101       | SCCP2 output compare trigger                         |
| 10100       | SCCP1 output compare trigger                         |
| 10011       | Reserved                                             |
| 10010       | CLC4                                                 |
| 10001       | CLC3                                                 |
| 10000       | Reserved                                             |
| 01111       | SCCP4 trigger                                        |
| 01110       | SCCP3 trigger                                        |
| 01101       | SCCP2 trigger                                        |
| 01100       | SCCP1 trigger                                        |
| 01011       | PWM4 Trigger 2                                       |
| 01010       | PWM4 Trigger 1                                       |
| 01001       | PWM3 Trigger 2                                       |
| 01000       | PWM3 Trigger 1                                       |
| 00111       | PWM2 Trigger 2                                       |
| 00110       | PWM2 Trigger 1                                       |
| 00101       | PWM1 Trigger 2                                       |
| 00100       | PWM1 Trigger 1                                       |
| 00011       | Reserved                                             |
| 00010       | Level software trigger                               |
| 00001       | Common software trigger                              |
| 00000       | No trigger is enabled                                |

Bits 4:0 - TRGSRC14[4:0] Common Interrupt Enable for Corresponding Analog Inputs bits

| Value       | Description                  |
|-------------|------------------------------|
| 11111       | ADTRG31 (PPS input)          |
| 11110       | PTG                          |
| 11101       | CLC2                         |
| 11100       | CLC1                         |
| 11011-11000 | Reserved                     |
| 10111       | SCCP4 output compare trigger |

High-Speed, 12-Bit Analog-to-Digital Convert...

| Value | Description                  |
|-------|------------------------------|
| 10110 | SCCP3 output compare trigger |
| 10101 | SCCP2 output compare trigger |
| 10100 | SCCP1 output compare trigger |
| 10011 | Reserved                     |
| 10010 | CLC4                         |
| 10001 | CLC3                         |
| 10000 | Reserved                     |
| 01111 | SCCP4 trigger                |
| 01110 | SCCP3 trigger                |
| 01101 | SCCP2 trigger                |
| 01100 | SCCP1 trigger                |
| 01011 | PWM4 Trigger 2               |
| 01010 | PWM4 Trigger 1               |
| 01001 | PWM3 Trigger 2               |
| 01000 | PWM3 Trigger 1               |
| 00111 | PWM2 Trigger 2               |
| 00110 | PWM2 Trigger 1               |
| 00101 | PWM1 Trigger 2               |
| 00100 | PWM1 Trigger 1               |
| 00011 | Reserved                     |
| 00010 | Level software trigger       |
| 00001 | Common software trigger      |
| 00000 | No trigger is enabled        |

### 13.3.28 ADC Channel Trigger 4 Selection Registers Low

Name: ADTRIG4L Offset: 0xB90

| Bit    | 15 | 14 | 13 | 12  | 11  | 10            | 9   | 8   |
|--------|----|----|----|-----|-----|---------------|-----|-----|
|        |    |    |    |     |     | TRGSRC17[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W           | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0             | 0   | 0   |
|        |    |    |    |     |     |               |     |     |
| Bit    | 7  | 6  | 5  | 4   | 3   | 2             | 1   | 0   |
|        |    |    |    |     |     | TRGSRC16[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W           | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0             | 0   | 0   |

|             | ource Selection for Corresponding Analog Inputs bits |
|-------------|------------------------------------------------------|
| Value       | Description                                          |
| 11111       | ADTRG31 (PPS input)                                  |
| 11110       | PTG                                                  |
| 11101       | CLC2                                                 |
| 11100       | CLC1                                                 |
| 11011-11000 | Reserved                                             |
| 10111       | SCCP4 output compare trigger                         |
| 10110       | SCCP3 output compare trigger                         |
| 10101       | SCCP2 output compare trigger                         |
| 10100       | SCCP1 output compare trigger                         |
| 10011       | Reserved                                             |
| 10010       | CLC4                                                 |
| 10001       | CLC3                                                 |
| 10000       | Reserved                                             |
| 01111       | SCCP4 trigger                                        |
| 01110       | SCCP3 trigger                                        |
| 01101       | SCCP2 trigger                                        |
| 01100       | SCCP1 trigger                                        |
| 01011       | PWM4 Trigger 2                                       |
| 01010       | PWM4 Trigger 1                                       |
| 01001       | PWM3 Trigger 2                                       |
| 01000       | PWM3 Trigger 1                                       |
| 00111       | PWM2 Trigger 2                                       |
| 00110       | PWM2 Trigger 1                                       |
| 00101       | PWM1 Trigger 2                                       |
| 00100       | PWM1 Trigger 1                                       |
| 00011       | Reserved                                             |
| 00010       | Level software trigger                               |
| 00001       | Common software trigger                              |
| 00000       | No trigger is enabled                                |

Bits 4:0 - TRGSRC16[4:0] Common Interrupt Enable for Corresponding Analog Inputs bits

| Value       | Description                  |
|-------------|------------------------------|
| 11111       | ADTRG31 (PPS input)          |
| 11110       | PTG                          |
| 11101       | CLC2                         |
| 11100       | CLC1                         |
| 11011-11000 | Reserved                     |
| 10111       | SCCP4 output compare trigger |

High-Speed, 12-Bit Analog-to-Digital Convert...

| Value | Description                  |
|-------|------------------------------|
| 10110 | SCCP3 output compare trigger |
| 10101 | SCCP2 output compare trigger |
| 10100 | SCCP1 output compare trigger |
| 10011 | Reserved                     |
| 10010 | CLC4                         |
| 10001 | CLC3                         |
| 10000 | Reserved                     |
| 01111 | SCCP4 trigger                |
| 01110 | SCCP3 trigger                |
| 01101 | SCCP2 trigger                |
| 01100 | SCCP1 trigger                |
| 01011 | PWM4 Trigger 2               |
| 01010 | PWM4 Trigger 1               |
| 01001 | PWM3 Trigger 2               |
| 01000 | PWM3 Trigger 1               |
| 00111 | PWM2 Trigger 2               |
| 00110 | PWM2 Trigger 1               |
| 00101 | PWM1 Trigger 2               |
| 00100 | PWM1 Trigger 1               |
| 00011 | Reserved                     |
| 00010 | Level software trigger       |
| 00001 | Common software trigger      |
| 00000 | No trigger is enabled        |

### 13.3.29 ADC Channel Trigger 4 Selection Register High

Name: ADTRIG4H Offset: 0xB92

| Bit    | 15 | 14 | 13 | 12  | 11  | 10            | 9   | 8   |
|--------|----|----|----|-----|-----|---------------|-----|-----|
|        |    |    |    |     |     | TRGSRC19[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W           | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0             | 0   | 0   |
|        |    |    |    |     |     |               |     |     |
| Bit    | 7  | 6  | 5  | 4   | 3   | 2             | 1   | 0   |
|        |    |    |    |     |     | TRGSRC18[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W           | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0             | 0   | 0   |

Bits 12:8 - TRGSRC19[4:0] Trigger Source Selection for Corresponding Analog Inputs bits

| Value       | Description                  |
|-------------|------------------------------|
| 11111       | ADTRG31 (PPS input)          |
| 11110       | PTG                          |
| 11101       | CLC2                         |
| 11100       | CLC1                         |
| 11011-11000 | Reserved                     |
| 10111       | SCCP4 output compare trigger |
| 10110       | SCCP3 output compare trigger |
| 10101       | SCCP2 output compare trigger |
| 10100       | SCCP1 output compare trigger |
| 10011       | Reserved                     |
| 10010       | CLC4                         |
| 10001       | CLC3                         |
| 10000       | Reserved                     |
| 01111       | SCCP4 trigger                |
| 01110       | SCCP3 trigger                |
| 01101       | SCCP2 trigger                |
| 01100       | SCCP1 trigger                |
| 01011       | PWM4 Trigger 2               |
| 01010       | PWM4 Trigger 1               |
| 01001       | PWM3 Trigger 2               |
| 01000       | PWM3 Trigger 1               |
| 00111       | PWM2 Trigger 2               |
| 00110       | PWM2 Trigger 1               |
| 00101       | PWM1 Trigger 2               |
| 00100       | PWM1 Trigger 1               |
| 00011       | Reserved                     |
| 00010       | Level software trigger       |
| 00001       | Common software trigger      |
| 00000       | No trigger is enabled        |

Bits 4:0 - TRGSRC18[4:0] Common Interrupt Enable for Corresponding Analog Inputs bits

| Value       | Description                  |
|-------------|------------------------------|
| 11111       | ADTRG31 (PPS input)          |
| 11110       | PTG                          |
| 11101       | CLC2                         |
| 11100       | CLC1                         |
| 11011-11000 | Reserved                     |
| 10111       | SCCP4 output compare trigger |

High-Speed, 12-Bit Analog-to-Digital Convert...

| Value | Description                  |
|-------|------------------------------|
| 10110 | SCCP3 output compare trigger |
| 10101 | SCCP2 output compare trigger |
| 10100 | SCCP1 output compare trigger |
| 10011 | Reserved                     |
| 10010 | CLC4                         |
| 10001 | CLC3                         |
| 10000 | Reserved                     |
| 01111 | SCCP4 trigger                |
| 01110 | SCCP3 trigger                |
| 01101 | SCCP2 trigger                |
| 01100 | SCCP1 trigger                |
| 01011 | PWM4 Trigger 2               |
| 01010 | PWM4 Trigger 1               |
| 01001 | PWM3 Trigger 2               |
| 01000 | PWM3 Trigger 1               |
| 00111 | PWM2 Trigger 2               |
| 00110 | PWM2 Trigger 1               |
| 00101 | PWM1 Trigger 2               |
| 00100 | PWM1 Trigger 1               |
| 00011 | Reserved                     |
| 00010 | Level software trigger       |
| 00001 | Common software trigger      |
| 00000 | No trigger is enabled        |

### 13.3.30 ADC Channel Trigger 5 Selection Registers Low

Name: ADTRIG5L Offset: 0xB94

| Bit    | 15 | 14 | 13 | 12  | 11  | 10            | 9   | 8   |
|--------|----|----|----|-----|-----|---------------|-----|-----|
|        |    |    |    |     |     | TRGSRC21[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W           | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0             | 0   | 0   |
|        |    |    |    |     |     |               |     |     |
| Bit    | 7  | 6  | 5  | 4   | 3   | 2             | 1   | 0   |
|        |    |    |    |     |     | TRGSRC20[4:0] |     |     |
| Access |    |    |    | R/W | R/W | R/W           | R/W | R/W |
| Reset  |    |    |    | 0   | 0   | 0             | 0   | 0   |

Bits 12:8 - TRGSRC21[4:0] Trigger Source Selection for Corresponding Analog Inputs bits

| Value       | Description                  |
|-------------|------------------------------|
| 11111       | ADTRG31 (PPS input)          |
| 11110       | PTG                          |
| 11101       | CLC2                         |
| 11100       | CLC1                         |
| 11011-11000 | Reserved                     |
| 10111       | SCCP4 output compare trigger |
| 10110       | SCCP3 output compare trigger |
| 10101       | SCCP2 output compare trigger |
| 10100       | SCCP1 output compare trigger |
| 10011       | Reserved                     |
| 10010       | CLC4                         |
| 10001       | CLC3                         |
| 10000       | Reserved                     |
| 01111       | SCCP4 trigger                |
| 01110       | SCCP3 trigger                |
| 01101       | SCCP2 trigger                |
| 01100       | SCCP1 trigger                |
| 01011       | PWM4 Trigger 2               |
| 01010       | PWM4 Trigger 1               |
| 01001       | PWM3 Trigger 2               |
| 01000       | PWM3 Trigger 1               |
| 00111       | PWM2 Trigger 2               |
| 00110       | PWM2 Trigger 1               |
| 00101       | PWM1 Trigger 2               |
| 00100       | PWM1 Trigger 1               |
| 00011       | Reserved                     |
| 00010       | Level software trigger       |
| 00001       | Common software trigger      |
| 00000       | No trigger is enabled        |

Bits 4:0 - TRGSRC20[4:0] Common Interrupt Enable for Corresponding Analog Inputs bits

| Value       | Description                  |
|-------------|------------------------------|
| 11111       | ADTRG31 (PPS input)          |
| 11110       | PTG                          |
| 11101       | CLC2                         |
| 11100       | CLC1                         |
| 11011-11000 | Reserved                     |
| 10111       | SCCP4 output compare trigger |

High-Speed, 12-Bit Analog-to-Digital Convert...

| Value | Description                  |
|-------|------------------------------|
| 10110 | SCCP3 output compare trigger |
| 10101 | SCCP2 output compare trigger |
| 10100 | SCCP1 output compare trigger |
| 10011 | Reserved                     |
| 10010 | CLC4                         |
| 10001 | CLC3                         |
| 10000 | Reserved                     |
| 01111 | SCCP4 trigger                |
| 01110 | SCCP3 trigger                |
| 01101 | SCCP2 trigger                |
| 01100 | SCCP1 trigger                |
| 01011 | PWM4 Trigger 2               |
| 01010 | PWM4 Trigger 1               |
| 01001 | PWM3 Trigger 2               |
| 01000 | PWM3 Trigger 1               |
| 00111 | PWM2 Trigger 2               |
| 00110 | PWM2 Trigger 1               |
| 00101 | PWM1 Trigger 2               |
| 00100 | PWM1 Trigger 1               |
| 00011 | Reserved                     |
| 00010 | Level software trigger       |
| 00001 | Common software trigger      |
| 00000 | No trigger is enabled        |

#### 13.3.31 ADC Digital Comparator x Control Register (x = 0, 1, 2, 3)

Name: ADCMPxCON

Offset: 0xBA0, 0xBA4, 0xBA8, 0xBAC

Legend: HC = Hardware Clearable bit; HS = Hardware Settable bit; HSC = Hardware Settable/Clearable bit

| Bit    | 15    | 14  | 13      | 12    | 11    | 10        | 9     | 8     |
|--------|-------|-----|---------|-------|-------|-----------|-------|-------|
|        |       |     |         |       |       | CHNL[4:0] |       |       |
| Access |       |     |         | HSC/R | HSC/R | HSC/R     | HSC/R | HSC/R |
| Reset  |       |     |         | 0     | 0     | 0         | 0     | 0     |
|        |       |     |         |       |       |           |       |       |
| Bit    | 7     | 6   | 5       | 4     | 3     | 2         | 1     | 0     |
|        | CMPEN | IE  | STAT    | BTWN  | HIHI  | HILO      | LOHI  | LOLO  |
| Access | R/W   | R/W | HS/HC/R | R/W   | R/W   | R/W       | R/W   | R/W   |
| Reset  | 0     | 0   | 0       | 0     | 0     | 0         | 0     | 0     |

#### Bits 12:8 - CHNL[4:0] Input Channel Number bits

| Value | Description               |
|-------|---------------------------|
| 11111 | Reserved                  |
|       |                           |
| 10101 | Band gap, 1.2V (AN21)     |
| 10100 | Temperature sensor (AN20) |
| 10011 | AN19                      |
| 10010 | AN18                      |
| 10001 | AN17                      |
| 10000 | AN16                      |
| 01111 | AN15                      |
|       |                           |
| 00000 | AN0                       |

#### Bit 7 - CMPEN Comparator Enable bit

| Value | Description                                               |
|-------|-----------------------------------------------------------|
| 1     | Comparator is enabled                                     |
| 0     | Comparator is disabled and the STAT status bit is cleared |

#### Bit 6 - IE Comparator Common ADC Interrupt Enable bit

| Value | Description                                                                  |
|-------|------------------------------------------------------------------------------|
| 1     | ADC interrupt will be generated if the comparator detects a comparison event |
| 0     | ADC interrupt will not be generated for the comparator                       |

#### Bit 5 - STAT Comparator Event Status bit

This bit is cleared by hardware when the channel number is read from the CHNL[4:0] bits.

| Value | Description                                                                        |
|-------|------------------------------------------------------------------------------------|
| 1     | A comparison event has been detected since the last read of the CHNL[4:0] bits     |
| 0     | A comparison event has not been detected since the last read of the CHNL[4:0] bits |

#### Bit 4 - BTWN Between Low/High Comparator Event bit

| Value | Description                                                                     |
|-------|---------------------------------------------------------------------------------|
| 1     | Generates a comparator event when ADCMPxLO ≤ ADCBUFx < ADCMPxHI                 |
| 0     | Does not generate a digital comparator event when ADCMPxLO ≤ ADCBUFx < ADCMPxHI |

#### Bit 3 - HIHI High/High Comparator Event bit

| Value | Description                                                          |
|-------|----------------------------------------------------------------------|
| 1     | Generates a digital comparator event when ADCBUFx ≥ ADCMPxHI         |
| 0     | Does not generate a digital comparator event when ADCBUFx ≥ ADCMPxHI |

High-Speed, 12-Bit Analog-to-Digital Convert...

#### Bit 2 - HILO High/Low Comparator Event bit

| ١ | /alue | Description                                                          |
|---|-------|----------------------------------------------------------------------|
| 1 | =     | Generates a digital comparator event when ADCBUFx < ADCMPxHI         |
| C | )     | Does not generate a digital comparator event when ADCBUFx < ADCMPxHI |

#### Bit 1 - LOHI Low/High Comparator Event bit

| Value | Description                                                          |
|-------|----------------------------------------------------------------------|
| 1     | Generates a digital comparator event when ADCBUFx ≥ ADCMPxLO         |
| 0     | Does not generate a digital comparator event when ADCBUFx ≥ ADCMPxLO |

#### Bit 0 - LOLO Low/Low Comparator Event bit

| Value | Description                                                          |
|-------|----------------------------------------------------------------------|
| 1     | Generates a digital comparator event when ADCBUFx < ADCMPxLO         |
| 0     | Does not generate a digital comparator event when ADCBUFx < ADCMPxLO |

High-Speed, 12-Bit Analog-to-Digital Convert...

### 13.3.32 ADC Level-Sensitive Trigger Control Register Low

Name: ADLVLTRGL Offset: 0xBD0

| Bit    | 15  | 14          | 13  | 12   | 11     | 10  | 9   | 8   |  |  |  |
|--------|-----|-------------|-----|------|--------|-----|-----|-----|--|--|--|
|        |     | LVLEN[15:8] |     |      |        |     |     |     |  |  |  |
| Access | R/W | R/W         | R/W | R/W  | R/W    | R/W | R/W | R/W |  |  |  |
| Reset  | 0   | 0           | 0   | 0    | 0      | 0   | 0   | 0   |  |  |  |
|        |     |             |     |      |        |     |     |     |  |  |  |
| Bit    | 7   | 6           | 5   | 4    | 3      | 2   | 1   | 0   |  |  |  |
|        |     |             |     | LVLE | N[7:0] |     |     |     |  |  |  |
| Access | R/W | R/W         | R/W | R/W  | R/W    | R/W | R/W | R/W |  |  |  |
| Reset  | 0   | 0           | 0   | 0    | 0      | 0   | 0   | 0   |  |  |  |

#### Bits 15:0 - LVLEN[15:0] Level Trigger for Corresponding Analog Input Enable bits

| Value | Description                      |
|-------|----------------------------------|
| 1     | Input trigger is level-sensitive |
| 0     | Input trigger is edge-sensitive  |

High-Speed, 12-Bit Analog-to-Digital Convert...

### 13.3.33 ADC Level-Sensitive Trigger Control Register High

Name: ADLVLTRGH Offset: 0xBD2



Bits 5:0 - LVLEN[21:16] Level Trigger for Corresponding Analog Input Enable bits

| V | alue | Description                      |
|---|------|----------------------------------|
| 1 |      | Input trigger is level-sensitive |
| 0 |      | Input trigger is edge-sensitive  |

High-Speed, 12-Bit Analog-to-Digital Convert...

### 13.3.34 ADC Early Interrupt Enable Register Low

Name: ADEIEL Offset: 0xBF0

| Bit                            | 15         | 14  | 13  | 12   | 11     | 10  | 9   | 8   |  |  |
|--------------------------------|------------|-----|-----|------|--------|-----|-----|-----|--|--|
|                                | EIEN[15:8] |     |     |      |        |     |     |     |  |  |
| Access R/W R/W R/W R/W R/W R/W |            |     |     |      |        |     |     | R/W |  |  |
| Reset                          | 0          | 0   | 0   | 0    | 0      | 0   | 0   | 0   |  |  |
|                                |            |     |     |      |        |     |     |     |  |  |
| Bit                            | 7          | 6   | 5   | 4    | 3      | 2   | 1   | 0   |  |  |
|                                |            |     |     | EIEN | I[7:0] |     |     |     |  |  |
| Access                         | R/W        | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |  |  |
| Reset                          | 0          | 0   | 0   | 0    | 0      | 0   | 0   | 0   |  |  |

Bits 15:0 - EIEN[15:0] Early Interrupt Enable for Corresponding Analog Input bits

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | Early interrupt is enabled for the channel  |
| 0     | Early interrupt is disabled for the channel |

High-Speed, 12-Bit Analog-to-Digital Convert...

### 13.3.35 ADC Early Interrupt Enable Register High

Name: **ADEIEH** Offset: 0xBF2



Bits 5:0 - EIEN[21:16] Early Interrupt Enable for Corresponding Analog Input bits

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | Early interrupt is enabled for the channel  |
| 0     | Early interrupt is disabled for the channel |

High-Speed, 12-Bit Analog-to-Digital Convert...

### 13.3.36 ADC Early Interrupt Status Register Low

Name: ADEISTATL Offset: 0xBF8

| Bit    | 15          | 14           | 13  | 12  | 11  | 10  | 9   | 8   |  |  |  |
|--------|-------------|--------------|-----|-----|-----|-----|-----|-----|--|--|--|
|        |             | EISTAT[15:8] |     |     |     |     |     |     |  |  |  |
| Access | R/W         | R/W          | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | 0           | 0            | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |
|        |             |              |     |     |     |     |     |     |  |  |  |
| Bit    | 7           | 6            | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |
|        | EISTAT[7:0] |              |     |     |     |     |     |     |  |  |  |
| Access | R/W         | R/W          | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | 0           | 0            | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |

#### Bits 15:0 - EISTAT[15:0] Early Interrupt Status for Corresponding Analog Input bits

| Value | Description                                                   |
|-------|---------------------------------------------------------------|
| 1     | Early interrupt was generated                                 |
| 0     | Early interrupt was not generated since the last ADCBUFx read |

High-Speed, 12-Bit Analog-to-Digital Convert...

### 13.3.37 ADC Early Interrupt Status Register High

Name: ADEISTATH Offset: 0xBFA



Bits 5:0 - EISTAT[21:16] Early Interrupt Status for Corresponding Analog Input bits

| Value | Description                                                   |  |  |  |
|-------|---------------------------------------------------------------|--|--|--|
| 1     | Early interrupt was generated                                 |  |  |  |
| 0     | Early interrupt was not generated since the last ADCBUFx read |  |  |  |

High-Speed, 12-Bit Analog-to-Digital Convert...

### 13.3.38 ADC Control Register 5 Low

Name: ADCON5L Offset: 0xC00

Legend: HSC = Hardware Settable/Clearable bit

| Bit    | 15     | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|--------|--------|----|----|----|----|----|---|---|
|        | SHRRDY |    |    |    |    |    |   |   |
| Access | R/HSC  |    |    |    |    |    |   | _ |
| Reset  | 0      |    |    |    |    |    |   |   |
|        |        |    |    |    |    |    |   |   |
| Bit    | 7      | 6  | 5  | 4  | 3  | 2  | 1 | 0 |
|        | SHRPWR |    |    |    |    |    |   |   |
| Access | R/W    |    |    |    |    |    |   |   |
| Reset  |        |    |    |    |    |    |   |   |

#### Bit 15 - SHRRDY Shared ADC Core Ready Flag bit

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | ADC core is powered and ready for operation |
| 0     | ADC core is not ready for operation         |

#### Bit 7 - SHRPWR Shared ADC Core Power Enable bit

| Value | Description         |
|-------|---------------------|
| 1     | ADC core is powered |
| 0     | ADC core is off     |

High-Speed, 12-Bit Analog-to-Digital Convert...

### 13.3.39 ADC Control Register 5 High

Name: ADCON5H Offset: 0xC02

| Bit    | 15     | 14 | 13 | 12 | 11  | 10    | 9        | 8   |
|--------|--------|----|----|----|-----|-------|----------|-----|
|        |        |    |    |    |     | WARMT | IME[3:0] |     |
| Access |        |    |    |    | R/W | R/W   | R/W      | R/W |
| Reset  |        |    |    |    | 0   | 0     | 0        | 0   |
|        |        |    |    |    |     |       |          |     |
| Bit    | 7      | 6  | 5  | 4  | 3   | 2     | 1        | 0   |
|        | SHRCIE |    |    |    |     |       |          |     |
| Access | R/W    |    |    |    |     |       |          |     |

Access R/W Reset 0

### Bits 11:8 - WARMTIME[3:0] ADC Shared Core Power-up Delay bits

These bits determine the power-up delay in the number of the Core Source Clock Periods (T<sub>CORESRC</sub>) for all ADC cores.

| Description                |
|----------------------------|
| 32768 Source Clock Periods |
| 16384 Source Clock Periods |
| 8192 Source Clock Periods  |
| 4096 Source Clock Periods  |
| 2048 Source Clock Periods  |
| 1024 Source Clock Periods  |
| 512 Source Clock Periods   |
| 256 Source Clock Periods   |
| 128 Source Clock Periods   |
| 64 Source Clock Periods    |
| 32 Source Clock Periods    |
| 16 Source Clock Periods    |
| 16 Source Clock Periods    |
|                            |

Bit 7 - SHRCIE Shared ADC Core Ready Common Interrupt Enable bit

| Value | Description                                                                         |
|-------|-------------------------------------------------------------------------------------|
| 1     | Common interrupt will be generated when ADC core is powered and ready for operation |
| 0     | Common interrupt is disabled for an ADC core ready event                            |

High-Speed, 12-Bit Analog-to-Digital Convert...

#### 13.3.40 ADC Buffer x Register

Name: ADCBUFx

**Offset:** 0xC0C, 0xC0E, 0xC10, 0xC12, 0xC14, 0xC16, 0xC18, 0xC1A, 0xC1C, 0xC1E, 0xC20, 0xC22, 0xC24,

0xC26, 0xC28, 0xC2A, 0xC2C, 0xC2E, 0xC30, 0xC32, 0xC34, 0xC36

| Bit    | 15  | 14            | 13  | 12    | 11       | 10  | 9   | 8   |  |  |  |
|--------|-----|---------------|-----|-------|----------|-----|-----|-----|--|--|--|
|        |     | ADCBUFx[15:8] |     |       |          |     |     |     |  |  |  |
| Access | R/W | R/W           | R/W | R/W   | R/W      | R/W | R/W | R/W |  |  |  |
| Reset  | 0   | 0             | 0   | 0     | 0        | 0   | 0   | 0   |  |  |  |
|        |     |               |     |       |          |     |     |     |  |  |  |
| Bit    | 7   | 6             | 5   | 4     | 3        | 2   | 1   | 0   |  |  |  |
|        |     |               |     | ADCBL | JFx[7:0] |     |     |     |  |  |  |
| Access | R/W | R/W           | R/W | R/W   | R/W      | R/W | R/W | R/W |  |  |  |
| Reset  | 0   | 0             | 0   | 0     | 0        | 0   | 0   | 0   |  |  |  |

Bits 15:0 - ADCBUFx[15:0] Buffer Data bits

High-Speed Analog Comparator with Slope Comp...

# 14. High-Speed Analog Comparator with Slope Compensation DAC Notes:

- This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "High-Speed Analog Comparator Module" (www.microchip.com/DS70005280) in the "dsPIC33/PIC24 Family Reference Manual".
- Some registers and associated bits described in this section may not be available on all devices. Refer to
   Memory Organization in this data sheet for device-specific register and bit information.

The high-speed analog comparator module provides a method to monitor voltage, current and other critical signals in a power conversion application that may be too fast for the CPU and ADC to capture. The analog comparator module can be used to implement Peak Current mode control, Critical Conduction mode (variable frequency) and Hysteretic Control mode. Figure 14-1 shows an overview of the comparator/DAC module.

#### 14.1 Overview

The high-speed analog comparator module is comprised of a high-speed comparator, Pulse Density Modulation (PDM) DAC and a slope compensation unit. The slope compensation unit provides a user-defined slope which can be used to alter the DAC output. This feature is useful in applications, such as Peak Current mode control, where slope compensation is required to maintain the stability of the power supply. The user simply specifies the direction and rate of change for the slope compensation and the output of the DAC is modified accordingly.

The DAC consists of a PDM unit, followed by a digitally controlled multiphase RC filter. The PDM unit uses a phase accumulator circuit to generate an output stream of pulses. The density of the pulse stream is proportional to the input data value, relative to the maximum value supported by the bit width of the accumulator. The output pulse density is representative of the desired output voltage. The pulse stream is filtered with an RC filter to yield an analog voltage. The output of the DAC is connected to the negative input of the comparator. The positive input of the comparator can be selected using a MUX from the input pins. The comparator provides a high-speed operation with a typical delay of 15 ns.

The output of the comparator is processed by the pulse stretcher and the digital filter blocks, which prevent comparator response to unintended fast transients in the inputs. Figure 14-1 shows a block diagram of the high-speed analog comparator module. The DAC module can be operated in one of three modes: Slope Generation mode, Hysteretic mode and Triangle Wave mode. Each of these modes can be used in a variety of power supply applications.

**Note:** The DACOUT1 pin can only be associated with a single DAC output at any given time. If more than one DACOEN bit is set, the DACOUT1 pin will be a combination of the signals.

Figure 14-1. High-Speed Analog Comparator Module Block Diagram



Note: n = 16

#### 14.2 Features Overview

- · Two Rail-to-Rail Analog Comparators
- · Four Selectable Input Sources per Comparator
- Programmable Comparator Hysteresis
- · Programmable Output Polarity
- · Interrupt Generation Capability
- Dedicated Pulse Density Modulation DAC for each Analog Comparator:
  - PDM unit followed by a digitally controlled multimode multipole RC filter
- · Multimode Multipole RC Output Filter:
  - Transition mode: Provides the fastest response
  - Fast mode: For tracking DAC slopes
  - Steady-State mode: Provides 12-bit resolution
- · Slope Compensation along with each DAC:
  - Slope Generation mode
  - Hysteretic Control mode
  - Triangle Wave mode
- Functional Support for the High-Speed PWM module which Includes:
  - PWM duty cycle control
  - PWM period control
  - PWM Fault detect

High-Speed Analog Comparator with Slope Comp...

### 14.3 DAC Control Registers

The DACCTRL1L and DACCTRL2H/L registers are common configuration registers for DAC modules. The DACxCON, DACxDAT, SLPxCON and SLPxDAT registers specify the operation of individual modules.

#### **DAC Control Registers** 14.4

| 0x0C82<br><br>0x0C83 | ACCTRL1L  Reserved | 15:8<br>7:0 | DACON   |             |          |            |              |               |          |          |
|----------------------|--------------------|-------------|---------|-------------|----------|------------|--------------|---------------|----------|----------|
| 0x0C82<br><br>0x0C83 |                    | 7:0         |         |             | DACSIDL  |            |              |               |          |          |
| <br>0x0C83           | December           | -           | CLKS    | EL[1:0]     | CLKD     | IV[1:0]    |              | FCLKDIV[2:0]  |          |          |
| 0x0C83               | D                  |             |         |             |          |            |              |               |          |          |
|                      | Reserved           |             |         |             |          |            |              |               |          |          |
| 0x0C84               |                    |             |         |             |          |            |              |               |          |          |
|                      | ACCTRL2L           | 15:8        |         |             |          |            |              |               | TMODT    | IME[9:8] |
|                      |                    | 7:0         |         |             |          | TMODT      | IME[7:0]     |               |          |          |
| 0x0C86               | ACCTRL2H           | 15:8        |         |             |          |            |              |               | SSTIN    | 1E[9:8]  |
|                      |                    | 7:0         |         |             |          | SSTIN      | /E[7:0]      |               |          |          |
| 0x0C88               | DAC0CONL           | 15:8        | DACEN   |             | Л[1:0]   |            |              | CBE           | DACOEN   | FLTREN   |
| CAUCUU D             |                    | 7:0         | CMPSTAT | CMPPOL      |          | INSEL[2:0] |              | HYSPOL        |          | EL[1:0]  |
| 0x0C8A D             | AC0CONH            | 15:8        |         |             |          |            |              |               | TMC      | B[9:8]   |
| OXOCOT D             | 7,00001411         | 7:0         |         |             |          | TMC        | B[7:0]       |               |          |          |
| 0x0C8C               | DAC0DATL           | 15:8        |         |             |          |            |              | DACLC         | W[11:8]  |          |
| 0,0000               | DACODATE           | 7:0         |         |             |          | DACLO      | OW[7:0]      |               |          |          |
| 0x0C8E               | DAC0DATH           | 15:8        |         |             |          |            |              | DACD          | AT[11:8] |          |
| UXUCOL D             | DACODATTI          | 7:0         |         |             |          | DACD       | AT[7:0]      |               |          |          |
| 0x0C90 S             | SLP0CONL           | 15:8        |         | HCFSI       | EL[3:0]  |            |              | SLPSTOPA[3:0] |          |          |
| 0x0090               | BLFUCUNL           | 7:0         |         | SLPSTO      | DPB[3:0] |            | SLPSTRT[3:0] |               |          |          |
| 0x0C92 S             | CL DOCONILL        | 15:8        | SLOPEN  |             |          |            | HME          | TWME          | PSE      |          |
| 0x0C92               | SLP0CONH           | 7:0         |         |             |          |            |              |               |          |          |
| 0x0C94               | SLP0DAT            | 15:8        |         |             |          | SLPDA      | T[15:8]      |               |          |          |
| 0x0C94               | SLPUDAI            | 7:0         |         |             |          | SLPD       | AT[7:0]      |               |          |          |
| 0x0C96               |                    |             |         |             |          |            |              |               |          |          |
|                      | Reserved           |             |         |             |          |            |              |               |          |          |
| 0x0C97               |                    |             |         |             |          |            |              |               |          |          |
| 0x0C98 D             | DAC1CONL           | 15:8        | DACEN   | IRQN        | Л[1:0]   |            |              | CBE           | DACOEN   | FLTREN   |
| 0x0096               | DACTOONL           | 7:0         | CMPSTAT | CMPPOL      |          | INSEL[2:0] |              | HYSPOL        | HYSS     | EL[1:0]  |
| 0x0C9A D             | AC1CONH            | 15:8        |         |             |          |            |              |               | TMC      | B[9:8]   |
| UXUC9A D             | JAC ICONH          | 7:0         |         |             |          | TMC        | B[7:0]       |               |          |          |
| 0,0000               | DAC4DATI           | 15:8        |         |             |          |            |              | DACLC         | W[11:8]  |          |
| 0x0C9C               | DAC1DATL           | 7:0         |         |             |          | DACLO      | OW[7:0]      |               |          |          |
| 00005                | DAGADATU           | 15:8        |         |             |          |            |              | DACD          | AT[11:8] |          |
| 0x0C9E               | DAC1DATH           | 7:0         |         | DACDAT[7:0] |          |            |              |               |          |          |
| 0.0040               | OL DAGONII         | 15:8        |         | HCFSI       | EL[3:0]  |            |              | SLPST         | OPA[3:0] |          |
| 0x0CA0 S             | SLP1CONL           | 7:0         |         | SLPSTO      | DPB[3:0] |            |              | SLPST         | RT[3:0]  |          |
| 0.0040               | N D400NIII         | 15:8        | SLOPEN  |             | -        |            | HME          | TWME          | PSE      |          |
| 0x0CA2 S             | SLP1CONH           | 7:0         |         |             |          |            |              |               |          |          |
| 0x0CA4               |                    |             |         |             |          |            |              |               |          |          |
|                      | Reserved           |             |         |             |          |            |              |               |          |          |
| 0xCA41               |                    |             |         |             |          |            |              |               |          |          |
| 0.0040               | OLDADAT.           | 15:8        |         |             |          | SLPDA      | T[15:8]      |               |          |          |
| 0xCA42               | SLP1DAT            | 7:0         |         |             |          |            | AT[7:0]      |               |          |          |

#### 14.4.1 **DAC Control 1 Low Register**

DACCTRL1L Name: Offset: 0xC80

#### Notes:

- These bits should only be changed when DACON = 0 to avoid unpredictable behavior.
- The input clock to this divider is the selected clock input, CLKSEL[1:0], and then divided by two.
- Clock source and dividers should yield an effective DAC clock input as specified in Table 32-35.

| Bit    | 15    | 14      | 13      | 12      | 11 | 10  | 9            | 8   |
|--------|-------|---------|---------|---------|----|-----|--------------|-----|
|        | DACON |         | DACSIDL |         |    |     |              |     |
| Access | R/W   |         | R/W     |         |    |     |              |     |
| Reset  | 0     |         | 0       |         |    |     |              |     |
|        |       |         |         |         |    |     |              |     |
| Bit    | 7     | 6       | 5       | 4       | 3  | 2   | 1            | 0   |
|        | CLKSI | EL[1:0] | CLKD    | IV[1:0] |    |     | FCLKDIV[2:0] |     |
| Access | R/W   | R/W     | R/W     | R/W     |    | R/W | R/W          | R/W |
| Reset  | 0     | 0       | 0       | 0       |    | 0   | 0            | 0   |

#### Bit 15 - DACON Common DAC Module Enable bit

| Value | Description                                                                                                                               |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | Enables DAC modules                                                                                                                       |
| 0     | Disables DAC modules and disables FSCM clocks to reduce power consumption; any pending Slope mode and/or underflow conditions are cleared |

#### Bit 13 - DACSIDL DAC Stop in Idle Mode bit

| Value | Description                                                |
|-------|------------------------------------------------------------|
| 1     | Discontinues module operation when device enters Idle mode |
| 0     | Continues module operation in Idle mode                    |

#### Bits 7:6 - CLKSEL[1:0] DAC Clock Source Select bits(1,3)

| Value | Description         |
|-------|---------------------|
| 11    | F <sub>PLLO</sub>   |
| 10    | F <sub>VCO</sub> /3 |
| 01    | F <sub>VCO</sub> /2 |
| 00    | VCO divider output  |

#### Bits 5:4 - CLKDIV[1:0] DAC Clock Divider bits<sup>(1,3)</sup>

| Value | Description                          |
|-------|--------------------------------------|
| 11    | Divide-by-4                          |
| 10    | Divide-by-3 (non-uniform duty cycle) |
| 01    | Divide-by-2                          |
| 00    | 1x                                   |

#### Bits 2:0 - FCLKDIV[2:0] Comparator Filter Clock Divider bits(2)

| Value | Description |
|-------|-------------|
| 111   | Divide-by-8 |
| 110   | Divide-by-7 |
| 101   | Divide-by-6 |
| 100   | Divide-by-5 |
| 011   | Divide-by-4 |
| 010   | Divide-by-3 |
| 001   | Divide-by-2 |
| 000   | 1x          |

High-Speed Analog Comparator with Slope Comp...

### 14.4.2 DAC Control 2 Low Register

Name: DACCTRL2L Offset: 0xC84

#### Note:

1. The value for TMODTIME[9:0] should be less than the SSTIME[9:0] value.

| Bit    | 15  | 14  | 13  | 12    | 11       | 10  | 9     | 8        |
|--------|-----|-----|-----|-------|----------|-----|-------|----------|
|        |     |     |     |       |          |     | TMODT | IME[9:8] |
| Access |     |     |     |       |          |     | R/W   | R/W      |
| Reset  |     |     |     |       |          |     | 0     | 0        |
|        |     |     |     |       |          |     |       |          |
| Bit    | 7   | 6   | 5   | 4     | 3        | 2   | 1     | 0        |
|        |     |     |     | TMODT | IME[7:0] |     |       |          |
| Access | R/W | R/W | R/W | R/W   | R/W      | R/W | R/W   | R/W      |
| Reset  | 0   | 0   | 0   | 0     | 0        | 0   | 0     | 0        |

Bits 9:0 - TMODTIME[9:0] Transition Mode Duration bits<sup>(1)</sup>

High-Speed Analog Comparator with Slope Comp...

### 14.4.3 DAC Control 2 High Register

Name: DACCTRL2H Offset: 0xC86

#### Note:

1. The value for SSTIME[9:0] should be greater than the TMODTIME[9:0] value.

| Bit    | 15  | 14  | 13  | 12    | 11       | 10  | 9     | 8       |
|--------|-----|-----|-----|-------|----------|-----|-------|---------|
|        |     |     |     |       |          |     | SSTIM | 1E[9:8] |
| Access |     |     |     |       |          |     | R/W   | R/W     |
| Reset  |     |     |     |       |          |     | 0     | 0       |
|        |     |     |     |       |          |     |       |         |
| Bit    | 7   | 6   | 5   | 4     | 3        | 2   | 1     | 0       |
|        |     |     |     | SSTIN | /ΙΕ[7:0] |     |       |         |
| Access | R/W | R/W | R/W | R/W   | R/W      | R/W | R/W   | R/W     |
| Reset  | 0   | 0   | 0   | 0     | 0        | 0   | 0     | 0       |

Bits 9:0 - SSTIME[9:0] Time from Start of Transition Mode until Steady-State Filter is Enabled bits<sup>(1)</sup>

### 14.4.4 DACx Control Low Register

Name: DACxCONL Offset: 0xC88, 0xC98

#### Notes:

- 1. Changing these bits during operation may generate a spurious interrupt.
- 2. The edge selection is a post-polarity selection via the CMPPOL bit.

| Bit    | 15      | 14     | 13     | 12         | 11  | 10     | 9      | 8       |
|--------|---------|--------|--------|------------|-----|--------|--------|---------|
|        | DACEN   | IRQN   | 1[1:0] |            |     | CBE    | DACOEN | FLTREN  |
| Access | R/W     | R/W    | R/W    |            |     | R/W    | R/W    | R/W     |
| Reset  | 0       | 0      | 0      |            |     | 0      | 0      | 0       |
|        |         |        |        |            |     |        |        |         |
| Bit    | 7       | 6      | 5      | 4          | 3   | 2      | 1      | 0       |
|        | CMPSTAT | CMPPOL |        | INSEL[2:0] |     | HYSPOL | HYSSE  | EL[1:0] |
| Access | R/W     | R/W    | R/W    | R/W        | R/W | R/W    | R/W    | R/W     |
| Reset  | 0       | 0      | 0      | 0          | 0   | 0      | 0      | 0       |

#### Bit 15 - DACEN Individual DACx Module Enable bit

| Value | Description                                                                                                      |
|-------|------------------------------------------------------------------------------------------------------------------|
| 1     | Enables DACx module                                                                                              |
| 0     | Disables DACx module to reduce power consumption; any pending Slope mode and/or underflow conditions are cleared |

#### Bits 14:13 - IRQM[1:0] Interrupt Mode Select bits<sup>(1,2)</sup>

| Value | Description                                                      |
|-------|------------------------------------------------------------------|
| 11    | Generates an interrupt on either a rising or falling edge detect |
| 10    | Generates an interrupt on a falling edge detect                  |
| 01    | Generates an interrupt on a rising edge detect                   |
| 00    | Interrupts are disabled                                          |

#### Bit 10 - CBE Comparator Blank Enable bit

| Dit 10 - C | On parator blank Enable bit                                                                                                                 |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| Value      | Description                                                                                                                                 |
| 1          | Enables the analog comparator output to be blanked (gated off) during the recovery transition following the completion of a slope operation |
| 0          | Disables the blanking signal to the analog comparator; therefore, the analog comparator output is always active                             |

#### Bit 9 - DACOEN DACx Output Buffer Enable bit

| Value | Description                                             |
|-------|---------------------------------------------------------|
| 1     | DACx analog voltage is connected to the DACOUT1 pin     |
| 0     | DACx analog voltage is not connected to the DACOUT1 pin |

#### Bit 8 - FLTREN Comparator Digital Filter Enable bit

| 1 | Value | Description                |
|---|-------|----------------------------|
|   | 1     | Digital filter is enabled  |
|   | 0     | Digital filter is disabled |

#### Bit 7 - CMPSTAT Comparator Status bits

The current state of the comparator output including the CMPPOL selection.

#### Bit 6 - CMPPOL Comparator Output Polarity Control bit

| 5.0   | Sit o Chin i CE Comparator Catpat i Clarity Control Sit |  |  |  |
|-------|---------------------------------------------------------|--|--|--|
| Value | Description                                             |  |  |  |
| 1     | Output is inverted                                      |  |  |  |
| 0     | Output is noninverted                                   |  |  |  |

**High-Speed Analog Comparator with Slope Comp...** 

### Bits 5:3 - INSEL[2:0] Comparator Input Source Select bits

| Value | Description     |
|-------|-----------------|
| 111   | Reserved        |
| 110   | Reserved        |
| 101   | Reserved        |
| 100   | Reserved        |
| 011   | CMPxD input pin |
| 010   | CMPxC input pin |
| 001   | CMPxB input pin |
| 000   | CMPxA input pin |

#### Bit 2 - HYSPOL Comparator Hysteresis Polarity Select bit

| Value | Description                                                        |
|-------|--------------------------------------------------------------------|
| 1     | Hysteresis is applied to the falling edge of the comparator output |
| 0     | Hysteresis is applied to the rising edge of the comparator output  |

### Bits 1:0 - HYSSEL[1:0] Comparator Hysteresis Select bits

| Value | Description               |
|-------|---------------------------|
| 11    | 45 mv hysteresis          |
| 10    | 30 mv hysteresis          |
| 01    | 15 mv hysteresis          |
| 00    | No hysteresis is selected |

**High-Speed Analog Comparator with Slope Comp...** 

### 14.4.5 DACx Control High Register

Name: DACxCONH Offset: 0xC8A, 0xC9A

| Bit    | 15        | 14  | 13  | 12  | 11  | 10  | 9         | 8   |  |
|--------|-----------|-----|-----|-----|-----|-----|-----------|-----|--|
|        |           |     |     |     |     |     | TMCB[9:8] |     |  |
| Access |           |     |     |     |     |     | R/W       | R/W |  |
| Reset  |           |     |     |     |     |     | 0         | 0   |  |
|        |           |     |     |     |     |     |           |     |  |
| Bit    | 7         | 6   | 5   | 4   | 3   | 2   | 1         | 0   |  |
|        | TMCB[7:0] |     |     |     |     |     |           |     |  |
| Access | R/W       | R/W | R/W | R/W | R/W | R/W | R/W       | R/W |  |
| Reset  | 0         | 0   | 0   | 0   | 0   | 0   | 0         | 0   |  |

Bits 9:0 - TMCB[9:0] DACx Leading-Edge Blanking bits

These register bits specify the blanking period for the comparator, following changes to the DAC output during Change-of-State (COS), for the input signal selected by the HCFSEL[3:0] bits in 14.4.8. SLPxCONL.

High-Speed Analog Comparator with Slope Comp...

### 14.4.6 DACx Data Low Register

Name: DACxDATL Offset: 0xC8C, 0xC9C

| Bit    | 15          | 14  | 13  | 12  | 11           | 10  | 9   | 8   |  |  |
|--------|-------------|-----|-----|-----|--------------|-----|-----|-----|--|--|
|        |             |     |     |     | DACLOW[11:8] |     |     |     |  |  |
| Access |             |     |     |     | R/W          | R/W | R/W | R/W |  |  |
| Reset  |             |     |     |     | 0            | 0   | 0   | 0   |  |  |
|        |             |     |     |     |              |     |     |     |  |  |
| Bit    | 7           | 6   | 5   | 4   | 3            | 2   | 1   | 0   |  |  |
|        | DACLOW[7:0] |     |     |     |              |     |     |     |  |  |
| Access | R/W         | R/W | R/W | R/W | R/W          | R/W | R/W | R/W |  |  |
| Reset  | 0           | 0   | 0   | 0   | 0            | 0   | 0   | 0   |  |  |

#### Bits 11:0 - DACLOW[11:0] DACx Low Data bits

In Hysteretic mode, Slope Generator mode and Triangle mode, this register specifies the low data value and/or limit for the DACx module. Valid values are from 205 to 3890.

High-Speed Analog Comparator with Slope Comp...

### 14.4.7 DACx Data High Register

Name: DACxDATH
Offset: 0xC8E, 0xC9E

| Bit    | 15  | 14  | 13  | 12   | 11      | 10    | 9       | 8   |
|--------|-----|-----|-----|------|---------|-------|---------|-----|
|        |     |     |     |      |         | DACDA | T[11:8] |     |
| Access |     |     |     |      | R/W     | R/W   | R/W     | R/W |
| Reset  |     |     |     |      | 0       | 0     | 0       | 0   |
|        |     |     |     |      |         |       |         |     |
| Bit    | 7   | 6   | 5   | 4    | 3       | 2     | 1       | 0   |
|        |     |     |     | DACD | AT[7:0] |       |         |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W   | R/W     | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0     | 0       | 0   |

### Bits 11:0 - DACDAT[11:0] DACx High Data bits

This register specifies the high DACx data value. Valid values are from 205 to 3890.

### 14.4.8 DACx Slope Control Low Register

Name: SLPxCONL Offset: 0xC90, 0xCA0

| Bit    | 15          | 14     | 13       | 12  | 11  | 10            | 9       | 8   |  |  |
|--------|-------------|--------|----------|-----|-----|---------------|---------|-----|--|--|
|        | HCFSEL[3:0] |        |          |     |     | SLPSTOPA[3:0] |         |     |  |  |
| Access | R/W         | R/W    | R/W      | R/W | R/W | R/W           | R/W     | R/W |  |  |
| Reset  | 0           | 0      | 0        | 0   | 0   | 0             | 0       | 0   |  |  |
|        |             |        |          |     |     |               |         |     |  |  |
| Bit    | 7           | 6      | 5        | 4   | 3   | 2             | 1       | 0   |  |  |
| Γ      |             | SLPSTO | DPB[3:0] |     |     | SLPST         | RT[3:0] |     |  |  |
| Access | R/W         | R/W    | R/W      | R/W | R/W | R/W           | R/W     | R/W |  |  |
| Reset  | 0           | 0      | 0        | 0   | 0   | 0             | 0       | 0   |  |  |

#### Bits 15:12 - HCFSEL[3:0] Hysteretic Comparator Function Input Select bits

The selected input signal controls the switching between the DACx high limit (DACxDATH) and the DACx low limit (DACxDATL) as the data source for the PDM DAC. It modifies the polarity of the comparator, and the rising and falling edges initiate the start of the LEB counter (TMCB[9:0] bits in 14.4.5. DACxCONH).

| Input Selection | Source |
|-----------------|--------|
| 1111            | 1      |
| 1110-0101       | 0      |
| 0100            | PWM4H  |
| 0011            | PWM3H  |
| 0010            | PWM2H  |
| 0001            | PWM1H  |
| 0000            | 0      |

### Bits 11:8 - SLPSTOPA[3:0] Slope Stop A Signal Select bits

The selected Slope Stop A signal is logically OR'd with the selected Slope Stop B signal to terminate the slope function.

| Slope Stop A Signal Selection | Source         |
|-------------------------------|----------------|
| 1111                          | 1              |
| 1110-0101                     | 0              |
| 0100                          | PWM4 Trigger 2 |
| 0011                          | PWM3 Trigger 2 |
| 0010                          | PWM2 Trigger 2 |
| 0001                          | PWM1 Trigger 2 |
| 0000                          | 0              |

#### Bits 7:4 - SLPSTOPB[3:0] Slope Stop B Signal Select bits

The selected Slope Stop B signal is logically OR'd with the selected Slope Stop A signal to terminate the slope function.

| Slope Stop B Signal Selection | Source   |
|-------------------------------|----------|
| 1111                          | 1        |
| 1110-0011                     | 0        |
| 0010                          | CMP2 out |
| 0001                          | CMP1 out |
| 0000                          | 0        |

High-Speed Analog Comparator with Slope Comp...

### Bits 3:0 - SLPSTRT[3:0] Slope Start Signal Select bits

| Slope Start Signal Selection | Source         |
|------------------------------|----------------|
| 1111                         | 1              |
| 1110-0101                    | 0              |
| 0100                         | PWM4 Trigger 1 |
| 0011                         | PWM3 Trigger 1 |
| 0010                         | PWM2 Trigger 1 |
| 0001                         | PWM1 Trigger 1 |
| 0000                         | 0              |

**Datasheet** 

## **High-Speed Analog Comparator with Slope Comp...**

#### 14.4.9 **DACx Slope Control High Register**

Name: **SLPxCONH** Offset: 0xC92, 0xCA2

#### Notes:

HME mode requires the user to disable the slope function (SLOPEN = 0).

TWME mode requires the user to enable the slope function (SLOPEN = 1).

| Bit    | 15     | 14 | 13 | 12 | 11  | 10   | 9   | 8 |
|--------|--------|----|----|----|-----|------|-----|---|
|        | SLOPEN |    |    |    | HME | TWME | PSE |   |
| Access | R/W    |    |    |    | R/W | R/W  | R/W |   |
| Reset  | 0      |    |    |    | 0   | 0    | 0   |   |
| Bit    | 7      | 6  | 5  | 4  | 3   | 2    | 1   | 0 |
|        |        |    |    |    |     |      |     |   |

Access

Reset

#### Bit 15 - SLOPEN Slope Function Enable/On bit

| Value | Description                                                                        |
|-------|------------------------------------------------------------------------------------|
| 1     | Enables slope function                                                             |
| 0     | Disables slope function; slope accumulator is disabled to reduce power consumption |

#### Bit 11 - HME Hysteretic Mode Enable bit(1)

| 1 | /alue | Description                       |
|---|-------|-----------------------------------|
| - | _     | Enables Hysteretic mode for DACx  |
| ( | )     | Disables Hysteretic mode for DACx |

#### Bit 10 - TWME Triangle Wave Mode Enable bit(2)

|       | Trangle Trave Mede Endole Sit        |
|-------|--------------------------------------|
| Value | Description                          |
| 1     | Enables Triangle Wave mode for DACx  |
| 0     | Disables Triangle Wave mode for DACx |

#### Bit 9 - PSE Positive Slope Mode Enable bit

| Value | Description                         |
|-------|-------------------------------------|
| 1     | Slope mode is positive (increasing) |
| 0     | Slope mode is negative (decreasing) |

High-Speed Analog Comparator with Slope Comp...

### 14.4.10 DACx Slope Data Register

Name: SLPxDAT Offset: 0xC94, 0xCA42

| Bit    | 15           | 14  | 13  | 12   | 11      | 10  | 9   | 8   |
|--------|--------------|-----|-----|------|---------|-----|-----|-----|
|        | SLPDAT[15:8] |     |     |      |         |     |     |     |
| Access | R/W          | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0            | 0   | 0   | 0    | 0       | 0   | 0   | 0   |
|        |              |     |     |      |         |     |     |     |
| Bit    | 7            | 6   | 5   | 4    | 3       | 2   | 1   | 0   |
|        |              |     |     | SLPD | AT[7:0] |     |     |     |
| Access | R/W          | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0            | 0   | 0   | 0    | 0       | 0   | 0   | 0   |

**Bits 15:8 – SLPDAT[15:8]** Slope Ramp Rate Value bits The SLPDATx value is in 12.4 format.

**Bits 7:0 – SLPDAT[7:0]** Slope Ramp Rate Value bits The SLPDATx value is in 12.4 format.

## 15. Quadrature Encoder Interface (QEI)

#### Notes:

- This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended
  to be a comprehensive resource. For more information, refer to "Quadrature Encoder Interface (QEI)"
  (www.microchip.com/DS70000601) in the "dsPIC33/PIC24 Family Reference Manual".
- Some registers and associated bits described in this section may not be available on all devices. Refer to
   Memory Organization in this data sheet for device-specific register and bit information.

The Quadrature Encoder Interface (QEI) module provides the interface to incremental encoders for obtaining mechanical position data. Quadrature Encoders, also known as incremental encoders or optical encoders, detect position and speed of rotating motion systems. Quadrature Encoders enable closed-loop control of motor control applications, such as Switched Reluctance (SR) and AC Induction Motors (ACIM).

A typical Quadrature Encoder includes a slotted wheel attached to the shaft of the motor and an emitter/detector module that senses the slots in the wheel. Typically, three output channels, Phase A (QEAx), Phase B (QEBx) and Index (INDXx), provide information on the movement of the motor shaft, including distance and direction.

The two channels, Phase A (QEAx) and Phase B (QEBx), are typically 90 degrees out of phase with respect to each other. The Phase A and Phase B channels have a unique relationship. If Phase A leads Phase B, the direction of the motor is deemed positive or forward. If Phase A lags Phase B, the direction of the motor is deemed negative or reverse. The Index pulse occurs once per mechanical revolution and is used as a reference to indicate an absolute position. Figure 15-1 illustrates the Quadrature Encoder Interface signals.

The Quadrature signals from the encoder can have four unique states ('01', '00', '10' and '11') that reflect the relationship between QEAx and QEBx. Figure 15-1 illustrates these states for one count cycle. The order of the states gets reversed when the direction of travel changes.

The Quadrature Decoder increments or decrements the 32-bit up/down Position x Counter (POSxCNTH/L) registers for each Change-of-State (COS). The counter increments when QEAx leads QEBx and decrements when QEBx leads QEAx. Table 15-1 shows an overview of the QEI module.

Figure 15-1. Quadrature Encoder Interface Signals



Table 15-1 shows the truth table that describes how the Quadrature signals are decoded.

Table 15-1. Truth Table For Quadrature Encoder

| Action                       | adrature State | Previous Qua | Current Quadrature State |    |  |
|------------------------------|----------------|--------------|--------------------------|----|--|
| Action                       | QB             | QA           | QB                       | QA |  |
| No count or direction change | 1              | 1            | 1                        | 1  |  |
| Count up                     | 0              | 1            | 1                        | 1  |  |

**Quadrature Encoder Interface (QEI)** 

| continued   |               |              |               |                              |  |  |
|-------------|---------------|--------------|---------------|------------------------------|--|--|
| Current Qua | drature State | Previous Qua | drature State | Action                       |  |  |
| QA          | QB            | QA           | QB            | Action                       |  |  |
| 1           | 1             | 0            | 1             | Count down                   |  |  |
| 1           | 1             | 0            | 0             | Invalid state change; ignore |  |  |
| 1           | 0             | 1            | 1             | Count down                   |  |  |
| 1           | 0             | 1            | 0             | No count or direction change |  |  |
| 1           | 0             | 0            | 1             | Invalid state change; ignore |  |  |
| 1           | 0             | 0            | 0             | Count up                     |  |  |
| 0           | 1             | 1            | 1             | Count up                     |  |  |
| 0           | 1             | 1            | 0             | Invalid state change; ignore |  |  |
| 0           | 1             | 0            | 1             | No count or direction change |  |  |
| 0           | 1             | 0            | 0             | Count down                   |  |  |
| 0           | 0             | 1            | 1             | Invalid state change; ignore |  |  |
| 0           | 0             | 1            | 0             | Count down                   |  |  |
| 0           | 0             | 0            | 1             | Count up                     |  |  |
| 0           | 0             | 0            | 0             | No count or direction change |  |  |

Figure 15-2 illustrates the simplified block diagram of the QEI module. The QEI module consists of decoder logic to interpret the Phase A (QEAx) and Phase B (QEBx) signals, and an up/down counter to accumulate the count. The counter pulses are generated when the Quadrature state changes. The count direction information must be maintained in a register until a direction change is detected. The module also includes digital noise filters, which condition the input signal.

The QEI module consists of the following major features:

- · Four Input Pins: Two Phase Signals, an Index Pulse and a Home Pulse
- · Programmable Digital Noise Filters on Inputs
- · Quadrature Decoder providing Counter Pulses and Count Direction
- · Count Direction Status
- 4x Count Resolution
- Index (INDXx) Pulse to Reset the Position Counter
- · General Purpose 32-Bit Timer/Counter mode
- Interrupts generated by QEI or Counter Events
- 32-Bit Velocity Counter
- · 32-Bit Position Counter
- 32-Bit Index Pulse Counter
- · 32-Bit Interval Timer
- · 32-Bit Position Initialization/Capture Register
- · 32-Bit Compare Less Than and Greater Than Registers
- External Up/Down Count mode
- External Gated Count mode
- External Gated Timer mode
- Interval Timer mode

Figure 15-2. Quadrature Encoder Interface (QEI) Module Block Diagram



Note 1: These registers map to the same memory location.

<sup>2:</sup> Shaded registers are not used in 32-bit devices. They are provided to maintain uniformity with 16-bit architecture.

#### 15.1 **QEI Control/Status Registers**

| Offset     | Name                                    | Bit Pos.    | 7      | 6                        | 5           | 4          | 3                    | 2        | 1        | 0        |
|------------|-----------------------------------------|-------------|--------|--------------------------|-------------|------------|----------------------|----------|----------|----------|
| 0x0140     | QEI1CON                                 | 15:8        | QEIEN  | QEIEN QEISIDL PIMOD[2:0] |             | PIMOD[2:0] |                      | IMV      | [1:0]    |          |
| UXU 140    | QETICON                                 | 7:0         |        |                          | INTDIV[2:0] |            | CNTPOL               | GATEN    | CCM      | 1[1:0]   |
| 0x0142     |                                         |             |        |                          |             |            |                      |          |          |          |
|            | Reserved                                |             |        |                          |             |            |                      |          |          |          |
| 0x0143     |                                         |             |        |                          |             |            |                      |          |          |          |
| 0x0144     | QEI1IOC                                 | 15:8        | QCAPEN | FLTREN                   |             | QFDIV[2:0] |                      |          | NC[1:0]  | SWPAB    |
| 0.00111    |                                         | 7:0         | HOMPOL | IDXPOL                   | QEBPOL      | QEAPOL     | HOME                 | INDEX    | QEB      | QEA      |
| 0x0146     | QEI1IOCH(1)                             | 15:8        |        |                          |             |            |                      |          |          |          |
|            |                                         | 7:0         |        |                          |             |            |                      |          |          | HCAPEN   |
| 0x0148     | QEI1STAT                                | 15:8        | DOUDO  | 50051                    | PCHEQIRQ    | PCHEQIEN   | PCLEQIRQ             | PCLEQIEN | POSOVIRQ | POSOVIEN |
| 0.0444     |                                         | 7:0         | PCIIRQ | PCIIEN                   | VELOVIRQ    | VELOVIEN   | HOMIRQ               | HOMIEN   | IDXIRQ   | IDXIEN   |
| 0x014A     | Reserved                                |             |        |                          |             |            |                      |          |          |          |
| <br>0x014B | Reserved                                |             |        |                          |             |            |                      |          |          |          |
| 0.0140     |                                         | 15:8        |        |                          |             | POSCN      | <br> T[15:8]         |          |          |          |
| 0x014C     | POS1CNTL                                | 7:0         |        |                          |             |            | NT[7:0]              |          |          |          |
|            |                                         | 15:8        |        |                          |             |            | T[31:24]             |          |          |          |
| 0x014E     | POS1CNTH                                | 7:0         |        |                          |             | POSCN      |                      |          |          |          |
|            |                                         | 15:8        |        |                          |             |            | .D[15:8]             |          |          |          |
| 0x0150     | POS1HLDL                                | 7:0         |        |                          |             |            | LD[7:0]              |          |          |          |
|            |                                         | 15:8        |        |                          |             |            | H[31:24]             |          |          |          |
| 0x0152     | POS1HLDH                                | 7:0         |        |                          |             |            | H[23:16]             |          |          |          |
|            |                                         | 15:8        |        |                          |             | VELCN      |                      |          |          |          |
| 0x0154     | VEL1CNTL                                | 7:0         |        |                          |             | VELCI      |                      |          |          |          |
| 0.0450     | VEL1CNTH(1)                             | 15:8        |        |                          |             | VELCN      |                      |          |          |          |
| 0x0156     |                                         | 7:0         |        |                          |             | VELCN      |                      |          |          |          |
| 00450      | VELAULDI (4)                            | 15:8        |        |                          |             | VELHL      | D[15:8]              |          |          |          |
| 0x0158     | VEL1HLDL(1)                             | 7:0         |        |                          |             |            | _D[7:0]              |          |          |          |
| 0x015A     | VEL1HLDH                                | 15:8        |        |                          |             | VELHLD     | H[31:24]             |          |          |          |
| UXUTSA     | VELINLUN                                | 7:0         |        |                          |             | VELHLD     | H[23:16]             |          |          |          |
| 0x015C     | INT1TMRL                                | 15:8        |        |                          |             | INTTM      | R[15:8]              |          |          |          |
| 0,0100     | II VI I I I I I I I I I I I I I I I I I | 7:0         |        |                          |             |            | 1R[7:0]              |          |          |          |
| 0x015E     | INT1TMRH                                | 15:8        |        |                          |             |            | R[31:24]             |          |          |          |
| 0.0102     |                                         | 7:0         |        |                          |             |            | R[23:16]             |          |          |          |
| 0x0160     | INT1HLDL                                | 15:8        |        |                          |             |            | .D[15:8]             |          |          |          |
|            |                                         | 7:0         |        |                          |             |            | LD[7:0]              |          |          |          |
| 0x0162     | INT1HLDH                                | 15:8        |        |                          |             |            | 0[31:24]             |          |          |          |
|            |                                         | 7:0         |        |                          |             | INTHLE     |                      |          |          |          |
| 0x0164     | INDX1CNTL                               | 15:8<br>7:0 |        |                          |             | INDXCI     | NT[15:8]             |          |          |          |
|            |                                         | 15:8        |        |                          |             |            | N1[7:0]<br>IT[31:24] |          |          |          |
| 0x0166     | INDX1CNTH                               | 7:0         |        |                          |             |            | T[23:16]             |          |          |          |
|            |                                         | 15:8        |        |                          |             |            | _D[15:8]             |          |          |          |
| 0x0168     | INDX1HLDL                               | 7:0         |        |                          |             |            | LD[7:0]              |          |          |          |
|            |                                         | 15:8        |        |                          |             |            | DH[31:24]            |          |          |          |
| 0x016A     | INDX1HLDH                               | 7:0         |        |                          |             |            | DH[23:16]            |          |          |          |
|            |                                         | 15:8        |        |                          |             |            | C[15:8]              |          |          |          |
| 0x016C     | QEI1GECL                                | 7:0         |        |                          |             |            | EC[7:0]              |          |          |          |
|            | 0=110=0                                 | 15:8        |        |                          |             |            | C[31:24]             |          |          |          |
| 0x016E     | QEI1GECH                                | 7:0         |        |                          |             |            | C[23:16]             |          |          |          |
| 00470      | OFM: FOI                                | 15:8        |        |                          |             |            | C[15:8]              |          |          |          |
| 0x0170     | QEI1LECL                                | 7:0         |        |                          |             |            | EC[7:0]              |          |          |          |
| 0v0470     | OFILECTI                                | 15:8        |        |                          |             | QEILE      | C[31:24]             |          |          |          |
| 0x0172     | QEI1LECH                                | 7:0         |        |                          |             | QEILE      | C[23:16]             |          |          |          |

**Datasheet** 

### 15.1.1 QEI1 Control Register

Name: QEI1CON Offset: 0x140

#### Notes:

- 1. When CCMx = 10 or CCMx = 11, all of the QEI counters operate as timers and the PIMOD[2:0] bits are ignored.
- 2. When CCMx = 00, and QEAx and QEBx values match the Index Match Value (IMV), the POSxCNTH and POSxCNTL registers are reset.
- 3. The selected clock rate should be at least twice the expected maximum quadrature count rate.
- 4. Not all devices support this mode.
- 5. The QCAPEN and HCAPEN bits must be cleared during PIMODx Modes 2 through 7 to ensure proper functionality. Not all devices support HCAPEN.

| Bit    | 15    | 14  | 13          | 12  | 11         | 10    | 9   | 8      |
|--------|-------|-----|-------------|-----|------------|-------|-----|--------|
|        | QEIEN |     | QEISIDL     |     | PIMOD[2:0] |       |     | [1:0]  |
| Access | R/W   |     | R/W         | R/W | R/W        | R/W   | R/W | R/W    |
| Reset  | 0     |     | 0           | 0   | 0          | 0     | 0   | 0      |
| Bit    | 7     | 6   | 5           | 4   | 3          | 2     | 1   | 0      |
|        |       |     | INTDIV[2:0] |     | CNTPOL     | GATEN | CCM | I[1:0] |
| Access |       | R/W | R/W         | R/W | R/W        | R/W   | R/W | R/W    |
| Reset  |       | 0   | 0           | 0   | 0          | 0     | 0   | 0      |

#### Bit 15 - QEIEN Quadrature Encoder Interface Module Enable bit

| Val | ue | Description                                                   |
|-----|----|---------------------------------------------------------------|
| 1   |    | Module counters are enabled                                   |
| 0   |    | Module counters are disabled, but SFRs can be read or written |

#### Bit 13 - QEISIDL QEI Stop in Idle Mode bit

| Value | Description                                                |
|-------|------------------------------------------------------------|
| 1     | Discontinues module operation when device enters Idle mode |
| 0     | Continues module operation in Idle mode                    |

### Bits 12:10 - PIMOD[2:0] Position Counter Initialization Mode Select bits (1,5)

| Value | Description                                                                                                   |
|-------|---------------------------------------------------------------------------------------------------------------|
| 111   | Modulo Count mode for position counter and every Index event resets the position counter <sup>(4)</sup>       |
| 110   | Modulo Count mode for position counter                                                                        |
| 101   | Resets the position counter when the position counter equals the QEIxGEC register                             |
| 100   | Second Index event after Home event initializes the position counter with the contents of the QEIxIC register |
| 011   | First Index event after Home event initializes the position counter with the contents of the QEIxIC register  |
| 010   | Next Index input event initializes the position counter with the contents of the QEIxIC register              |
| 001   | Every Index input event resets the position counter                                                           |
| 000   | Index input event does not affect the position counter                                                        |

#### Bits 9:8 - IMV[1:0] Index Match Value bits(2)

| Value | Description                                   |
|-------|-----------------------------------------------|
| 11    | Index match occurs when QEBx = 1 and QEAx = 1 |
| 10    | Index match occurs when QEBx = 1 and QEAx = 0 |
| 01    | Index match occurs when QEBx = 0 and QEAx = 1 |
| 00    | Index match occurs when QEBx = 0 and QEAx = 0 |

**Quadrature Encoder Interface (QEI)** 

Bits 6:4 – INTDIV[2:0] Timer Input Clock Prescale Select bits<sup>(3)</sup> (interval timer, main timer (position counter), velocity counter and Index counter internal clock divider select)

| Value | Description          |
|-------|----------------------|
| 111   | 1:256 prescale value |
| 110   | 1:64 prescale value  |
| 101   | 1:32 prescale value  |
| 100   | 1:16 prescale value  |
| 011   | 1:8 prescale value   |
| 010   | 1:4 prescale value   |
| 001   | 1:2 prescale value   |
| 000   | 1:1 prescale value   |

#### Bit 3 - CNTPOL Position and Index Counter/Timer Direction Select bit

| Val | ue | Description                                                                 |
|-----|----|-----------------------------------------------------------------------------|
| 1   |    | Counter direction is negative unless modified by an external up/down signal |
| 0   |    | Counter direction is positive unless modified by an external up/down signal |

#### Bit 2 - GATEN External Count Gate Enable bit

| Value | Description                                                     |
|-------|-----------------------------------------------------------------|
| 1     | External gate signal controls position counter operation        |
| 0     | External gate signal does not affect position counter operation |

#### Bits 1:0 - CCM[1:0] Counter Control Mode Selection bits

| Value | Description                                     |
|-------|-------------------------------------------------|
| 11    | Internal Timer mode                             |
| 10    | External Clock Count with External Gate mode    |
| 01    | External Clock Count with External Up/Down mode |
| 00    | Quadrature Encoder mode                         |

### 15.1.2 QEI1 I/O Control Register

Name: QEI1IOC Offset: 0x144

**Legend:** x = Bit is unknown

| Bit    | 15     | 14     | 13     | 12         | 11   | 10    | 9       | 8     |
|--------|--------|--------|--------|------------|------|-------|---------|-------|
|        | QCAPEN | FLTREN |        | QFDIV[2:0] |      | OUTFN | NC[1:0] | SWPAB |
| Access | R/W    | R/W    | R/W    | R/W        | R/W  | R/W   | R/W     | R/W   |
| Reset  | 0      | 0      | 0      | 0          | 0    | 0     | 0       | 0     |
|        |        |        |        |            |      |       |         |       |
| Bit    | 7      | 6      | 5      | 4          | 3    | 2     | 1       | 0     |
|        | HOMPOL | IDXPOL | QEBPOL | QEAPOL     | HOME | INDEX | QEB     | QEA   |
| Access | R/W    | R/W    | R/W    | R/W        | R    | R     | R       | R     |
| Reset  | 0      | 0      | 0      | 0          | х    | х     | X       | X     |

#### Bit 15 - QCAPEN QEIx Position Counter Input Capture Enable bit

| Value | Description                                                                                  |
|-------|----------------------------------------------------------------------------------------------|
| 1     | Index match event (positive edge) triggers a position capture event (HCAPEN must be cleared) |
| 0     | Index match event (positive edge) does not trigger a position capture event                  |

#### Bit 14 - FLTREN QEAx/QEBx/INDXx/HOMEx Digital Filter Enable bit

| Value | Description                                     |
|-------|-------------------------------------------------|
| 1     | Input pin digital filter is enabled             |
| 0     | Input pin digital filter is disabled (bypassed) |

### Bits 13:11 - QFDIV[2:0] QEAx/QEBx/INDXx/HOMEx Digital Input Filter Clock Divide Select bits

| Value | Description        |
|-------|--------------------|
| 111   | 1:256 clock divide |
| 110   | 1:64 clock divide  |
| 101   | 1:32 clock divide  |
| 100   | 1:16 clock divide  |
| 011   | 1:8 clock divide   |
| 010   | 1:4 clock divide   |
| 001   | 1:2 clock divide   |
| 000   | 1:1 clock divide   |

### Bits 10:9 - OUTFNC[1:0] QEIx Module Output Function Mode Select bits

| Value | Description                                                           |
|-------|-----------------------------------------------------------------------|
| 11    | The CNTCMPx pin goes high when POSxCNT ≤ QEIxLEC or POSxCNT ≥ QEIxGEC |
| 10    | The CNTCMPx pin goes high when POSxCNT ≤ QEIxLEC                      |
| 01    | The CNTCMPx pin goes high when POSxCNT ≥ QEIxGEC                      |
| 00    | Output is disabled                                                    |

#### Bit 8 - SWPAB Swap QEAx and QEBx Inputs bit

| D.C 0 0111 | TO OTT AD OWAP QET WAITA QEBY IMPARE DIE                    |  |  |
|------------|-------------------------------------------------------------|--|--|
| Value      | Description                                                 |  |  |
| 1          | QEAx and QEBx are swapped prior to Quadrature Decoder logic |  |  |
| 0          | QEAx and QEBx are not swapped                               |  |  |

### Bit 7 - HOMPOL HOMEx Input Polarity Select bit

| Value | Description           |
|-------|-----------------------|
| 1     | Input is inverted     |
| 0     | Input is not inverted |

### Bit 6 - IDXPOL INDXx Input Polarity Select bit

**Quadrature Encoder Interface (QEI)** 

| Value | Description           |
|-------|-----------------------|
| 1     | Input is inverted     |
| 0     | Input is not inverted |

#### Bit 5 - QEBPOL QEBx Input Polarity Select bit

| V | alue | Description           |
|---|------|-----------------------|
| 1 |      | Input is inverted     |
| 0 |      | Input is not inverted |

#### Bit 4 - QEAPOL QEAx Input Polarity Select bit

| Value | Description           |
|-------|-----------------------|
| 1     | Input is inverted     |
| 0     | Input is not inverted |

### Bit 3 - HOME Status of HOMEx Input Pin After Polarity Control bit (read-only)

| Value | Description                                      |
|-------|--------------------------------------------------|
| 1     | Pin is at logic '1' if HOMPOL bit is set to '0'; |
|       | Pin is at logic '0' if HOMPOL bit is set to '1'  |
| 0     | Pin is at logic '0' if HOMPOL bit is set to '0'; |
|       | Pin is at logic '1' if HOMPOL bit is set to '1'  |

#### Bit 2 - INDEX Status of INDXx Input Pin After Polarity Control bit (read-only)

| Value | Description                                          |
|-------|------------------------------------------------------|
| 1     | Pin is at logic '1' if the IDXPOL bit is set to '0'; |
|       | Pin is at logic '0' if the IDXPOL bit is set to '1'  |
| 0     | Pin is at logic '0' if the IDXPOL bit is set to '0'; |
|       | Pin is at logic '1' if the IDXPOL bit is set to '1'  |

### Bit 1 - QEB Status of QEBx Input Pin After Polarity Control and SWPAB Pin Swapping bit (read-only)

| Value | Description                                                                                  |
|-------|----------------------------------------------------------------------------------------------|
| 1     | Physical pin, QEBx, is at logic '1' if QEBPOL bit is set to '0' and SWPAB bit is set to '0'; |
|       | physical pin, QEBx, is at logic '0' if QEBPOL bit is set to '1' and SWPAB bit is set to '0'; |
|       | physical pin, QEAx, is at logic '1' if QEBPOL bit is set to '0' and SWPAB bit is set to '1'; |
|       | physical pin, QEAx, is at logic '0' if QEBPOL bit is set to '1' and SWPAB bit is set to '1'  |
| 0     | Physical pin, QEBx, is at logic '0' if QEBPOL bit is set to '0' and SWPAB bit is set to '0'; |
|       | physical pin, QEBx, is at logic '1' if QEBPOL bit is set to '1' and SWPAB bit is set to '0'; |
|       | physical pin, QEAx, is at logic '0' if QEBPOL bit is set to '0' and SWPAB bit is set to '1'; |
|       | physical pin, QEAx, is at logic '1' if QEBPOL bit is set to '1' and SWPAB bit is set to '1'  |

### Bit 0 - QEA Status of QEAx Input Pin After Polarity Control and SWPAB Pin Swapping bit (read-only)

|       | · 1 · 7/                                                                                     |
|-------|----------------------------------------------------------------------------------------------|
| Value | Description                                                                                  |
| 1     | Physical pin, QEAx, is at logic '1' if QEAPOL bit is set to '0' and SWPAB bit is set to '0'; |
|       | physical pin, QEAx, is at logic '0' if QEAPOL bit is set to '1' and SWPAB bit is set to '0'; |
|       | physical pin, QEBx, is at logic '1' if QEAPOL bit is set to '0' and SWPAB bit is set to '1'; |
|       | physical pin, QEBx, is at logic '0' if QEAPOL bit is set to '1' and SWPAB bit is set to '1'  |

Quadrature Encoder Interface (QEI)

| Value | Description                                                                                  |
|-------|----------------------------------------------------------------------------------------------|
| 0     | Physical pin, QEAx, is at logic '0' if QEAPOL bit is set to '0' and SWPAB bit is set to '0'; |
|       | physical pin, QEAx, is at logic '1' if QEAPOL bit is set to '1' and SWPAB bit is set to '0'; |
|       | physical pin, QEBx, is at logic '0' if QEAPOL bit is set to '0' and SWPAB bit is set to '1'; |
|       | physical pin, QEBx, is at logic '1' if QEAPOL bit is set to '1' and SWPAB bit is set to '1'  |

**Quadrature Encoder Interface (QEI)** 

### 15.1.3 QEI1 I/O Control High Register

Name: QEI1IOCH<sup>(1)</sup> Offset: 0x146

#### Note:

1. This register is not present on all devices.



Bit 0 - HCAPEN Position Counter Input Capture by Home Event Enable bit

| Value | Description                                                                 |
|-------|-----------------------------------------------------------------------------|
| 1     | HOMEx input event (positive edge) triggers a position capture event         |
| 0     | HOMEx input event (positive edge) does not trigger a position capture event |

### 15.1.4 QEI1 Status Register

Name: QEI1STAT Offset: 0x148

#### Note:

1. This status bit is only applicable to PIMOD[2:0] modes, '011' and '100'.

Legend: C = Clearable bit; HS = Hardware Settable bit

| Bit    | 15     | 14     | 13       | 12       | 11       | 10       | 9        | 8        |
|--------|--------|--------|----------|----------|----------|----------|----------|----------|
|        |        |        | PCHEQIRQ | PCHEQIEN | PCLEQIRQ | PCLEQIEN | POSOVIRQ | POSOVIEN |
| Access |        |        | R/C/HS   | R/W      | R/C/HS   | R/W      | R/C/HS   | R/W      |
| Reset  |        |        | 0        | 0        | 0        | 0        | 0        | 0        |
|        |        |        |          |          |          |          |          |          |
| Bit    | 7      | 6      | 5        | 4        | 3        | 2        | 1        | 0        |
|        | PCIIRQ | PCIIEN | VELOVIRQ | VELOVIEN | HOMIRQ   | HOMIEN   | IDXIRQ   | IDXIEN   |
| Access | R/C/HS | R/W    | R/C/HS   | R/W      | R/C/HS   | R/W      | R/C/HS   | R/W      |
| Reset  | 0      | 0      | 0        | 0        | 0        | 0        | 0        | 0        |

#### Bit 13 - PCHEQIRQ Position Counter Greater Than Compare Status bit

| Value | Description       |
|-------|-------------------|
| 1     | POSxCNT > QEIxGEC |
| 0     | POSxCNT < QEIxGEC |

#### Bit 12 - PCHEQIEN Position Counter Greater Than Compare Interrupt Enable bit

| 1 | Value | Description           |
|---|-------|-----------------------|
|   | 1     | Interrupt is enabled  |
|   | 0     | Interrupt is disabled |

### Bit 11 - PCLEQIRQ Position Counter Less Than Compare Status bit

| Value | Description       |
|-------|-------------------|
| 1     | POSxCNT < QEIxLEC |
| 0     | POSxCNT > QEIxLEC |

#### Bit 10 - PCLEQIEN Position Counter Less Than Compare Interrupt Enable bit

| Valu | ie D | Description Description |
|------|------|-------------------------|
| 1    | In   | nterrupt is enabled     |
| 0    | In   | nterrupt is disabled    |

#### Bit 9 - POSOVIRQ Position Counter Overflow Status bit

| Value | Description              |
|-------|--------------------------|
| 1     | Overflow has occurred    |
| 0     | No overflow has occurred |

#### Bit 8 - POSOVIEN Position Counter Overflow Interrupt Enable bit

| ١ | /alue | Description           |
|---|-------|-----------------------|
| 1 | _     | Interrupt is enabled  |
| C | )     | Interrupt is disabled |

### Bit 7 - PCIIRQ Position Counter (Homing) Initialization Process Complete Status bit<sup>(1)</sup>

|       | . ( 0/                        |
|-------|-------------------------------|
| Value | Description                   |
| 1     | POSxCNT was reinitialized     |
| 0     | POSxCNT was not reinitialized |

#### Bit 6 - PCIIEN Position Counter (Homing) Initialization Process Complete Interrupt Enable bit

**Quadrature Encoder Interface (QEI)** 

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt is enabled  |
| 0     | Interrupt is disabled |

#### Bit 5 - VELOVIRQ Velocity Counter Overflow Status bit

| Value | Description              |
|-------|--------------------------|
| 1     | Overflow has occurred    |
| 0     | No overflow has occurred |

#### Bit 4 - VELOVIEN Velocity Counter Overflow Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt is enabled  |
| 0     | Interrupt is disabled |

#### Bit 3 - HOMIRQ Status Flag for Home Event Status bit

|   | Value | Description                |  |  |  |  |
|---|-------|----------------------------|--|--|--|--|
| ĺ | 1     | Home event has occurred    |  |  |  |  |
|   | 0     | No Home event has occurred |  |  |  |  |

#### Bit 2 - HOMIEN Home Input Event Interrupt Enable bit

| 1 | Value | Description           |
|---|-------|-----------------------|
|   | 1     | Interrupt is enabled  |
|   | 0     | Interrupt is disabled |

#### Bit 1 - IDXIRQ Status Flag for Index Event Status bit

| Value | Description                 |
|-------|-----------------------------|
| 1     | Index event has occurred    |
| 0     | No Index event has occurred |

#### Bit 0 - IDXIEN Index Input Event Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt is enabled  |
| 0     | Interrupt is disabled |

**Quadrature Encoder Interface (QEI)** 

### 15.1.5 Position 1 Counter Register Low

Name: POS1CNTL Offset: 0x14C

| Bit    | 15           | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |
|--------|--------------|-----|-----|-----|-----|-----|-----|-----|--|--|
|        | POSCNT[15:8] |     |     |     |     |     |     |     |  |  |
| Access | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0            | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
|        |              |     |     |     |     |     |     |     |  |  |
| Bit    | 7            | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|        | POSCNT[7:0]  |     |     |     |     |     |     |     |  |  |
| Access | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0            | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |

Bits 15:0 - POSCNT[15:0] Low Word Used to Form 32-Bit Position Counter Register (POS1CNT) bits

**Quadrature Encoder Interface (QEI)** 

## 15.1.6 Position 1 Counter Register High

Name: POS1CNTH Offset: 0x14E

| Bit    | 15            | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |
|--------|---------------|-----|-----|-----|-----|-----|-----|-----|--|--|
|        | POSCNT[31:24] |     |     |     |     |     |     |     |  |  |
| Access | R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0             | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
|        |               |     |     |     |     |     |     |     |  |  |
| Bit    | 7             | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|        | POSCNT[23:16] |     |     |     |     |     |     |     |  |  |
| Access | R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0             | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |

Bits 15:0 - POSCNT[31:16] High Word Used to Form 32-Bit Position Counter Register (POS1CNT) bits

**Quadrature Encoder Interface (QEI)** 

### 15.1.7 Position 1 Counter Hold Register Low

Name: POS1HLDL Offset: 0x150

| Bit    | 15           | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |
|--------|--------------|-----|-----|-----|-----|-----|-----|-----|--|--|
|        | POSHLD[15:8] |     |     |     |     |     |     |     |  |  |
| Access | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0            | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
|        |              |     |     |     |     |     |     |     |  |  |
| Bit    | 7            | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|        | POSHLD[7:0]  |     |     |     |     |     |     |     |  |  |
| Access | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0            | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |

Bits 15:0 - POSHLD[15:0] Hold Register for Reading/Writing Position 1 Counter Register (POS1CNTH) bits

**Quadrature Encoder Interface (QEI)** 

## 15.1.8 Position 1 Counter Hold Register High

Name: POS1HLDH Offset: 0x152

| Bit    | 15             | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |
|--------|----------------|-----|-----|-----|-----|-----|-----|-----|--|--|
|        | POSHLDH[31:24] |     |     |     |     |     |     |     |  |  |
| Access | R/W            | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0              | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
|        |                |     |     |     |     |     |     |     |  |  |
| Bit    | 7              | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|        | POSHLDH[23:16] |     |     |     |     |     |     |     |  |  |
| Access | R/W            | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0              | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |

Bits 15:0 - POSHLDH[31:16] Hold for Reading/Writing Position 1 Counter Register (POS1CNT) bits

**Quadrature Encoder Interface (QEI)** 

## 15.1.9 Velocity 1 Counter Register Low

Name: VEL1CNTL Offset: 0x154

| Bit    | 15           | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |
|--------|--------------|-----|-----|-----|-----|-----|-----|-----|--|--|
|        | VELCNT[15:8] |     |     |     |     |     |     |     |  |  |
| Access | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0            | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
|        |              |     |     |     |     |     |     |     |  |  |
| Bit    | 7            | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|        | VELCNT[7:0]  |     |     |     |     |     |     |     |  |  |
| Access | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0            | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |

Bits 15:0 - VELCNT[15:0] Velocity Counter bits

**Quadrature Encoder Interface (QEI)** 

## 15.1.10 Velocity 1 Counter Register High

Name: VEL1CNTH<sup>(1)</sup>
Offset: 0x156

Note:

1. This register is not present on all devices.

| Bit    | 15            | 14  | 13  | 12                 | 11       | 10  | 9   | 8   |  |  |
|--------|---------------|-----|-----|--------------------|----------|-----|-----|-----|--|--|
|        | VELCNT[31:24] |     |     |                    |          |     |     |     |  |  |
| Access | R/W           | R/W | R/W | R/W                | R/W      | R/W | R/W | R/W |  |  |
| Reset  | 0             | 0   | 0   | 0                  | 0        | 0   | 0   | 0   |  |  |
|        |               |     |     |                    |          |     |     |     |  |  |
| Bit    | 7             | 6   | 5   | 4                  | 3        | 2   | 1   | 0   |  |  |
|        |               |     |     | VELCN <sup>-</sup> | T[23:16] |     |     |     |  |  |
| Access | R/W           | R/W | R/W | R/W                | R/W      | R/W | R/W | R/W |  |  |
| Reset  | 0             | 0   | 0   | 0                  | 0        | 0   | 0   | 0   |  |  |

Bits 15:0 - VELCNT[31:16] Velocity Counter bits

**Quadrature Encoder Interface (QEI)** 

## 15.1.11 Velocity 1 Counter Hold Register Low

Name: VEL1HLDL<sup>(1)</sup>
Offset: 0x158

Note:

1. This register is not present on all devices.

| Bit    | 15           | 14  | 13  | 12    | 11      | 10  | 9   | 8   |  |  |
|--------|--------------|-----|-----|-------|---------|-----|-----|-----|--|--|
|        | VELHLD[15:8] |     |     |       |         |     |     |     |  |  |
| Access | R/W          | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0            | 0   | 0   | 0     | 0       | 0   | 0   | 0   |  |  |
|        |              |     |     |       |         |     |     |     |  |  |
| Bit    | 7            | 6   | 5   | 4     | 3       | 2   | 1   | 0   |  |  |
|        |              |     |     | VELHL | _D[7:0] |     |     |     |  |  |
| Access | R/W          | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0            | 0   | 0   | 0     | 0       | 0   | 0   | 0   |  |  |

Bits 15:0 – VELHLD[15:0] Velocity Counter Hold Value bits

Quadrature Encoder Interface (QEI)

## 15.1.12 Velocity 1 Counter Hold Register High

Name: VEL1HLDH Offset: 0x15A

| Bit    | 15             | 14  | 13  | 12     | 11       | 10  | 9   | 8   |  |  |
|--------|----------------|-----|-----|--------|----------|-----|-----|-----|--|--|
|        | VELHLDH[31:24] |     |     |        |          |     |     |     |  |  |
| Access | R/W            | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |  |  |
| Reset  | 0              | 0   | 0   | 0      | 0        | 0   | 0   | 0   |  |  |
|        |                |     |     |        |          |     |     |     |  |  |
| Bit    | 7              | 6   | 5   | 4      | 3        | 2   | 1   | 0   |  |  |
|        |                |     |     | VELHLD | H[23:16] |     |     |     |  |  |
| Access | R/W            | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |  |  |
| Reset  | 0              | 0   | 0   | 0      | 0        | 0   | 0   | 0   |  |  |

Bits 15:0 - VELHLDH[31:16] Velocity Counter Hold Value bits

**Quadrature Encoder Interface (QEI)** 

### 15.1.13 Interval 1 Timer Register Low

Name: INT1TMRL Offset: 0x15C

| Bit    | 15           | 14  | 13  | 12    | 11      | 10  | 9   | 8   |  |  |
|--------|--------------|-----|-----|-------|---------|-----|-----|-----|--|--|
|        | INTTMR[15:8] |     |     |       |         |     |     |     |  |  |
| Access | R/W          | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0            | 0   | 0   | 0     | 0       | 0   | 0   | 0   |  |  |
|        |              |     |     |       |         |     |     |     |  |  |
| Bit    | 7            | 6   | 5   | 4     | 3       | 2   | 1   | 0   |  |  |
|        |              |     |     | INTTM | IR[7:0] |     |     |     |  |  |
| Access | R/W          | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0            | 0   | 0   | 0     | 0       | 0   | 0   | 0   |  |  |

**Datasheet** 

Bits 15:0 - INTTMR[15:0] Low Word Used to Form 32-Bit Interval Timer Register (INT1TMR) bits

**Quadrature Encoder Interface (QEI)** 

## 15.1.14 Interval 1 Timer Register High

Name: INT1TMRH Offset: 0x15E

| Bit    | 15  | 14            | 13  | 12     | 11       | 10  | 9   | 8   |  |  |  |
|--------|-----|---------------|-----|--------|----------|-----|-----|-----|--|--|--|
|        |     | INTTMR[31:24] |     |        |          |     |     |     |  |  |  |
| Access | R/W | R/W           | R/W | R/W    | R/W      | R/W | R/W | R/W |  |  |  |
| Reset  | 0   | 0             | 0   | 0      | 0        | 0   | 0   | 0   |  |  |  |
|        |     |               |     |        |          |     |     |     |  |  |  |
| Bit    | 7   | 6             | 5   | 4      | 3        | 2   | 1   | 0   |  |  |  |
|        |     |               |     | INTTMF | R[23:16] |     |     |     |  |  |  |
| Access | R/W | R/W           | R/W | R/W    | R/W      | R/W | R/W | R/W |  |  |  |
| Reset  | 0   | 0             | 0   | 0      | 0        | 0   | 0   | 0   |  |  |  |

Bits 15:0 - INTTMR[31:16] High Word Used to Form 32-Bit Interval Timer Register (INT1TMR) bits

**Datasheet** 

**Quadrature Encoder Interface (QEI)** 

### 15.1.15 Index 1 Counter Hold Register Low

Name: INT1HLDL Offset: 0x160

| Bit    | 15            | 14  | 13  | 12    | 11      | 10  | 9   | 8   |  |  |
|--------|---------------|-----|-----|-------|---------|-----|-----|-----|--|--|
|        | INTXHLD[15:8] |     |     |       |         |     |     |     |  |  |
| Access | R/W           | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0             | 0   | 0   | 0     | 0       | 0   | 0   | 0   |  |  |
|        |               |     |     |       |         |     |     |     |  |  |
| Bit    | 7             | 6   | 5   | 4     | 3       | 2   | 1   | 0   |  |  |
|        |               |     |     | INTXH | LD[7:0] |     |     |     |  |  |
| Access | R/W           | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0             | 0   | 0   | 0     | 0       | 0   | 0   | 0   |  |  |

Bits 15:0 - INTXHLD[15:0] Low Word Used to Form 32-Bit Interval Timer Hold Register (INTxHLD) bits

**Quadrature Encoder Interface (QEI)** 

## 15.1.16 Index 1 Counter Hold Register High

Name: INT1HLDH Offset: 0x162

| Bit    | 15            | 14  | 13  | 12     | 11      | 10  | 9   | 8   |  |  |
|--------|---------------|-----|-----|--------|---------|-----|-----|-----|--|--|
|        | INTHLD[31:24] |     |     |        |         |     |     |     |  |  |
| Access | R/W           | R/W | R/W | R/W    | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0             | 0   | 0   | 0      | 0       | 0   | 0   | 0   |  |  |
|        |               |     |     |        |         |     |     |     |  |  |
| Bit    | 7             | 6   | 5   | 4      | 3       | 2   | 1   | 0   |  |  |
|        |               |     |     | INTHLE | [23:16] |     |     |     |  |  |
| Access | R/W           | R/W | R/W | R/W    | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0             | 0   | 0   | 0      | 0       | 0   | 0   | 0   |  |  |

Bits 15:0 - INTHLD[31:16] High Word Used to Form 32-Bit Interval Timer Hold Register (INTxHLD) bits

**Quadrature Encoder Interface (QEI)** 

## 15.1.17 Index 1 Counter Register Low

Name: INDX1CNTL Offset: 0x164

| Bit    | 15            | 14  | 13  | 12    | 11      | 10  | 9   | 8   |  |  |
|--------|---------------|-----|-----|-------|---------|-----|-----|-----|--|--|
|        | INDXCNT[15:8] |     |     |       |         |     |     |     |  |  |
| Access | R/W           | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0             | 0   | 0   | 0     | 0       | 0   | 0   | 0   |  |  |
|        |               |     |     |       |         |     |     |     |  |  |
| Bit    | 7             | 6   | 5   | 4     | 3       | 2   | 1   | 0   |  |  |
|        |               |     |     | INDXC | NT[7:0] |     |     |     |  |  |
| Access | R/W           | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0             | 0   | 0   | 0     | 0       | 0   | 0   | 0   |  |  |

Bits 15:0 - INDXCNT[15:0] Low Word Used to Form 32-Bit Index 1 Counter Register (INDX1CNT) bits

**Datasheet** 

**Quadrature Encoder Interface (QEI)** 

## 15.1.18 Index 1 Counter Register High

Name: INDX1CNTH

Offset: 0x166

| Bit    | 15             | 14  | 13  | 12     | 11        | 10  | 9   | 8   |  |  |  |
|--------|----------------|-----|-----|--------|-----------|-----|-----|-----|--|--|--|
|        | INDXCNT[31:24] |     |     |        |           |     |     |     |  |  |  |
| Access | R/W            | R/W | R/W | R/W    | R/W       | R/W | R/W | R/W |  |  |  |
| Reset  | 0              | 0   | 0   | 0      | 0         | 0   | 0   | 0   |  |  |  |
|        |                |     |     |        |           |     |     |     |  |  |  |
| Bit    | 7              | 6   | 5   | 4      | 3         | 2   | 1   | 0   |  |  |  |
|        |                |     |     | INDXCN | IT[23:16] |     |     |     |  |  |  |
| Access | R/W            | R/W | R/W | R/W    | R/W       | R/W | R/W | R/W |  |  |  |
| Reset  | 0              | 0   | 0   | 0      | 0         | 0   | 0   | 0   |  |  |  |

Bits 15:0 - INDXCNT[31:16] High Word Used to Form 32-Bit Index 1 Counter Register (INDX1CNT) bits

**Datasheet** 

**Quadrature Encoder Interface (QEI)** 

### 15.1.19 Index 1 Counter Hold Register Low

Name: INDX1HLDL Offset: 0x168

| Bit    | 15            | 14  | 13  | 12    | 11      | 10  | 9   | 8   |  |  |
|--------|---------------|-----|-----|-------|---------|-----|-----|-----|--|--|
|        | INDXHLD[15:8] |     |     |       |         |     |     |     |  |  |
| Access | R/W           | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0             | 0   | 0   | 0     | 0       | 0   | 0   | 0   |  |  |
|        |               |     |     |       |         |     |     |     |  |  |
| Bit    | 7             | 6   | 5   | 4     | 3       | 2   | 1   | 0   |  |  |
|        |               |     |     | INDXH | LD[7:0] |     |     |     |  |  |
| Access | R/W           | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0             | 0   | 0   | 0     | 0       | 0   | 0   | 0   |  |  |

Bits 15:0 – INDXHLD[15:0] Hold Register for Reading/Writing Index 1 Counter Low Word Register (INDX1CNTH) bits

**Quadrature Encoder Interface (QEI)** 

## 15.1.20 Index 1 Counter Hold Register High

Name: INDX1HLDH Offset: 0x16A

| Bit    | 15              | 14  | 13  | 12     | 11        | 10  | 9   | 8   |  |  |
|--------|-----------------|-----|-----|--------|-----------|-----|-----|-----|--|--|
|        | INDXHLDH[31:24] |     |     |        |           |     |     |     |  |  |
| Access | R/W             | R/W | R/W | R/W    | R/W       | R/W | R/W | R/W |  |  |
| Reset  | 0               | 0   | 0   | 0      | 0         | 0   | 0   | 0   |  |  |
|        |                 |     |     |        |           |     |     |     |  |  |
| Bit    | 7               | 6   | 5   | 4      | 3         | 2   | 1   | 0   |  |  |
|        |                 |     |     | INDXHL | DH[23:16] |     |     |     |  |  |
| Access | R/W             | R/W | R/W | R/W    | R/W       | R/W | R/W | R/W |  |  |
| Reset  | 0               | 0   | 0   | 0      | 0         | 0   | 0   | 0   |  |  |

**Bits 15:0 – INDXHLDH[31:16]** Hold Register for Reading/Writing Index 1 Counter High Word Register (INDX1CNTH) bits

**Quadrature Encoder Interface (QEI)** 

### 15.1.21 QEI1 Greater Than or Equal Compare Register Low

Name: QEI1GECL Offset: 0x16C

| Bit    | 15           | 14  | 13  | 12    | 11     | 10  | 9   | 8   |  |  |
|--------|--------------|-----|-----|-------|--------|-----|-----|-----|--|--|
|        | QEIGEC[15:8] |     |     |       |        |     |     |     |  |  |
| Access | R/W          | R/W | R/W | R/W   | R/W    | R/W | R/W | R/W |  |  |
| Reset  | 0            | 0   | 0   | 0     | 0      | 0   | 0   | 0   |  |  |
|        |              |     |     |       |        |     |     |     |  |  |
| Bit    | 7            | 6   | 5   | 4     | 3      | 2   | 1   | 0   |  |  |
|        |              |     |     | QEIGE | C[7:0] |     |     |     |  |  |
| Access | R/W          | R/W | R/W | R/W   | R/W    | R/W | R/W | R/W |  |  |
| Reset  | 0            | 0   | 0   | 0     | 0      | 0   | 0   | 0   |  |  |

Bits 15:0 - QEIGEC[15:0] Low Word Used to Form 32-Bit Greater Than or Equal Compare Register (QEI1GEC) bits

**Quadrature Encoder Interface (QEI)** 

### 15.1.22 QEI1 Greater Than or Equal Compare Register High

Name: QEI1GECH Offset: 0x16E

| Bit    | 15            | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |  |  |
|--------|---------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|--|
|        | QEIGEC[31:24] |     |     |     |     |     |     |     |  |  |  |  |
| Access | R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0             | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |  |
|        |               |     |     |     |     |     |     |     |  |  |  |  |
| Bit    | 7             | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |  |
|        | QEIGEC[23:16] |     |     |     |     |     |     |     |  |  |  |  |
| Access | R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0             | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |  |

Bits 15:0 – QEIGEC[31:16] High Word Used to Form 32-Bit Greater Than or Equal Compare Register (QEI1GEC) bits

**Quadrature Encoder Interface (QEI)** 

### 15.1.23 QEI1 Less Than or Equal Compare Register Low

Name: **QEI1LECL** Offset: 0x170

| Bit    | 15           | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |  |  |
|--------|--------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|--|
|        | QEILEC[15:8] |     |     |     |     |     |     |     |  |  |  |  |
| Access | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0            | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |  |
|        |              |     |     |     |     |     |     |     |  |  |  |  |
| Bit    | 7            | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |  |
|        | QEILEC[7:0]  |     |     |     |     |     |     |     |  |  |  |  |
| Access | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0            | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |  |

Bits 15:0 - QEILEC[15:0] Low Word Used to Form 32-Bit Less Than or Equal Compare Register (QEI1LEC) bits

**Quadrature Encoder Interface (QEI)** 

### 15.1.24 QEI1 Less Than or Equal Compare Register High

Name: QEI1LECH Offset: 0x172

| Bit    | 15  | 14  | 13  | 12     | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|--------|---------|-----|-----|-----|
|        |     |     |     | QEILEC | [31:24] |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0       | 0   | 0   | 0   |
|        |     |     |     |        |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4      | 3       | 2   | 1   | 0   |
|        |     |     |     | QEILEC | [23:16] |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0       | 0   | 0   | 0   |

Bits 15:0 - QEILEC[31:16] High Word Used to Form 32-Bit Less Than or Equal Compare Register (QEI1LEC) bits

### Universal Asynchronous Receiver Transmitter ...

#### 16. Universal Asynchronous Receiver Transmitter (UART)

Note: This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Multiprotocol Universal Asynchronous Receiver Transmitter (UART) Module" (www.microchip.com/DS70005288) in the "dsPIC33/PIC24 Family Reference Manual".

The Universal Asynchronous Receiver Transmitter (UART) is a flexible serial communication peripheral used to interface dsPIC microcontrollers with other equipment, including computers and peripherals. The UART is a full-duplex, asynchronous communication channel that can be used to implement protocols, such as RS-232 and RS-485. The UART also supports the following hardware extensions:

- LIN/J2602
- $IrDA^{\mathbb{R}}$
- Digital Multiplex (DMX)
- **Smart Card**

The primary features of the UART are:

- · Full or Half-Duplex Operation
- Up to 8-Deep TX and RX First-In First-Out (FIFO) Buffers
- 8-Bit or 9-Bit Data Width
- Configurable Stop Bit Length
- Flow Control
- **Auto-Baud Calibration**
- Parity, Framing and Buffer Overrun Error Detection
- Address Detect
- **Break Transmission**
- Transmit and Receive Polarity Control
- Manchester Encoder/Decoder
- Operation in Sleep mode
- Wake from Sleep on Sync Break Received Interrupt

#### 16.1 Architectural Overview

The UART transfers bytes of data, to and from device pins, using First-In First-Out (FIFO) buffers up to eight bytes deep. The status of the buffers and data is made available to user software through Special Function Registers (SFRs). The UART implements multiple interrupt channels for handling transmit, receive and error events. A simplified block diagram of the UART is shown in Figure 16-1.

Figure 16-1. Simplified UARTx Block Diagram



#### 16.2 Character Frame

A typical UART character frame is shown in Figure 16-2. The Idle state is high with a 'Start' condition indicated by a falling edge. The Start bit is followed by the number of data, parity/address detect and Stop bits defined by the MOD[3:0] (UxMODE[3:0]) bits selected.

Figure 16-2. UART Character Frame



#### 16.3 Data Buffers

Both transmit and receive functions use buffers to store data shifted to/from the pins. These buffers are FIFOs and are accessed by reading the SFRs, UxTXREG and UxRXREG, respectively. Each data buffer has multiple flags associated with its operation to allow software to read the status. Interrupts can also be configured based on the space available in the buffers. The transmit and receive buffers can be cleared and their pointers reset using the associated TX/RX Buffer Empty Status bits, UTXBE (UxSTAH[5]) and URXBE (UxSTAH[1]).

#### 16.4 Protocol Extensions

The UART provides hardware support for LIN/J2602, DMX and smart card protocol extensions to reduce software overhead. A protocol extension is enabled by writing a value to the MOD[3:0] (UxMODE[3:0]) selection bits and further configured using the UARTx Timing Parameter registers, UxP1, UxP2, UxP3 and UxP3H. Details regarding operation and usage are discussed in their respective chapters. Not all protocols are available on all devices.

#### 16.5 **UART Control/Status Registers**

| Offset     | Name      | Bit Pos. | 7        | 6      | 5            | 4       | 3              | 2                                     | 1            | 0        |
|------------|-----------|----------|----------|--------|--------------|---------|----------------|---------------------------------------|--------------|----------|
| 0x0238     | U1MODE    | 15:8     | UARTEN   |        | USIDL        | WAKE    | RXBIMD         |                                       | BRKOVR       | UTXBRK   |
| 0x0236     | OTMODE    | 7:0      | BRGH     | ABAUD  | UTXEN        | URXEN   |                | MOI                                   | D[3:0]       |          |
| 0x023A     | U1MODEH   | 15:8     | SLPEN    | ACTIVE |              |         | BCLKMOD        | BCLKS                                 | SEL[1:0]     | HALFDPLX |
| OXOZOY     | OTMODELL  | 7:0      | RUNOVF   | URXINV | STSE         |         | C0EN           | UTXINV                                | FLO          |          |
| 0x023C     | U1STA     | 15:8     | TXMTIE   | PERIE  | ABDOVE       | CERIE   | FERIE          | RXBKIE                                | OERIE        | TXCIE    |
|            |           | 7:0      | TRMT     | PERR   | ABDOVF       | CERIF   | FERR           | RXBKIF                                | OERR         | TXCIF    |
| 0x023E     | U1STAH    | 15:8     |          |        | UTXISEL[2:0] |         |                |                                       | URXISEL[2:0] |          |
|            |           | 7:0      | TXWRE    | STPMD  | UTXBE        | UTXBF   | RIDLE          | XON                                   | URXBE        | URXBF    |
| 0x0240     | U1BRG     | 15:8     |          |        |              |         | [15:8]         |                                       |              |          |
|            |           | 7:0      |          |        |              | BRG     | G[7:0]         |                                       |              |          |
| 0x0242     | U1BRGH    | 15:8     |          |        |              |         |                |                                       | 10.401       |          |
|            |           | 7:0      |          |        |              |         |                | BRG                                   | 19:16]       |          |
| 0x0244     | U1RXREG   | 15:8     |          |        |              | DVDE    | [<br>[G[7:0]   |                                       |              |          |
| 0x0246     |           | 7:0      |          |        |              | KARE    | :G[7:0]        |                                       |              |          |
|            | Reserved  |          |          |        |              |         |                |                                       |              |          |
| <br>0x0247 | reserved  |          |          |        |              |         |                |                                       |              |          |
|            |           | 15:8     | LAST     |        |              |         |                |                                       |              |          |
| 0x0248     | U1TXREG   | 7:0      |          |        |              | TXRE    | :G[7:0]        |                                       |              |          |
| 0x024A     |           |          |          |        |              |         | ,              |                                       |              |          |
|            | Reserved  |          |          |        |              |         |                |                                       |              |          |
| 0x024B     |           |          |          |        |              |         |                |                                       |              |          |
| 00040      | LIADA     | 15:8     |          |        |              |         |                |                                       |              | P1[8:0]  |
| 0x024C     | U1P1      | 7:0      |          |        |              | P1[     | [8:0]          |                                       |              |          |
| 0x024E     | LIADO     | 15:8     |          |        |              |         |                |                                       |              | P2[8:0]  |
| UXU24E     | U1P2      | 7:0      |          |        |              | P2      | [8:0]          |                                       |              |          |
| 0x0250     | U1P3      | 15:8     |          |        |              | P3[     | 15:8]          |                                       |              |          |
| 0x0250     | UIFS      | 7:0      |          |        |              | P3[     | [7:0]          |                                       |              |          |
| 0x0252     | U1P3H     | 15:8     |          |        |              |         |                |                                       |              |          |
| OXOZOZ     | 011 011   | 7:0      |          |        |              | P3[2    | 23:16]         |                                       |              |          |
| 0x0254     | U1TXCHK   | 15:8     |          |        |              |         |                |                                       |              |          |
| 0.0201     | OTTAGE IN | 7:0      |          |        |              | TXCF    | IK[7:0]        |                                       |              |          |
| 0x0256     | U1RXCHK   | 15:8     |          |        |              |         |                |                                       |              |          |
|            |           | 7:0      |          |        |              | RXCH    | łK[7:0]        |                                       |              |          |
| 0x0258     | U1SCCON   | 15:8     |          |        |              |         |                |                                       |              |          |
|            |           | 7:0      |          |        | TXRP         |         | CONV           | T0PD                                  | PRTCL        |          |
| 0x025A     | U1SCINT   | 15:8     |          |        | RXRPTIF      | TXRPTIF |                | BTCIF                                 | WTCIF        | GTCIF    |
|            |           | 7:0      |          |        | RXRPTIE      | TXRPTIE |                | BTCIE                                 | WTCIE        | GTCIE    |
| 0x025C     | U1INT     | 15:8     | \A/I !!! | ADDIE  |              |         |                | ADDIE                                 |              |          |
| 0,0055     |           | 7:0      | WUIF     | ABDIF  |              |         |                | ABDIE                                 |              |          |
| 0x025E     | Reserved  |          |          |        |              |         |                |                                       |              |          |
| <br>0x025F | Reserved  |          |          |        |              |         |                |                                       |              |          |
| 0.0201     |           | 15:8     | UARTEN   |        | USIDL        | WAKE    | RXBIMD         |                                       | BRKOVR       | UTXBRK   |
| 0x0260     | U2MODE    | 7:0      | BRGH     | ABAUD  | UTXEN        | URXEN   | TOTOLIVID      | MOI                                   | D[3:0]       | OIADIAN  |
|            |           | 15:8     | SLPEN    | ACTIVE | OTALIV       | OTOXEI  | BCLKMOD        |                                       | SEL[1:0]     | HALFDPLX |
| 0x0262     | U2MODEH   | 7:0      | RUNOVF   | URXINV | STSE         | L[1:0]  | COEN           | UTXINV                                | FLO          |          |
|            |           | 15:8     | TXMTIE   | PERIE  | ABDOVE       | CERIE   | FERIE          | RXBKIE                                | OERIE        | TXCIE    |
| 0x0264     | U2STA     | 7:0      | TRMT     | PERR   | ABDOVE       | CERIF   | FERR           | RXBKIF                                | OERR         | TXCIF    |
|            |           | 15:8     |          |        | UTXISEL[2:0] |         | 7              |                                       | URXISEL[2:0] |          |
| 0x0266     | U2STAH    | 7:0      | TXWRE    | STPMD  | UTXBE        | UTXBF   | RIDLE          | XON                                   | URXBE        | URXBF    |
|            |           | 15:8     |          | 1      | 1            |         | [15:8]         | · · · · · · · · · · · · · · · · · · · |              |          |
| 0x0268     | U2BRG     | 7:0      |          |        |              |         | [7:0]<br>[7:0] |                                       |              |          |
|            |           | 15:8     |          |        |              |         |                |                                       |              |          |
| 0x026A     | U2BRGH    | 10.0     |          |        |              |         |                |                                       |              |          |

## Universal Asynchronous Receiver Transmitter ...

| conti      | inued     |             |               |                 |              |         |                 |        |                    |          |
|------------|-----------|-------------|---------------|-----------------|--------------|---------|-----------------|--------|--------------------|----------|
| Offset     | Name      | Bit Pos.    | 7             | 6               | 5            | 4       | 3               | 2      | 1                  | 0        |
| 0x026C     | U2RXREG   | 15:8        |               |                 |              | ,       |                 |        |                    |          |
| 0x026E     |           | 7:0         |               |                 |              | RXRE    | :G[7:0]         |        |                    |          |
| <br>0x026F | Reserved  |             |               |                 |              |         |                 |        |                    |          |
| 0x0270     | U2TXREG   | 15:8        | LAST          |                 |              |         |                 |        |                    |          |
| 0x0272     |           | 7:0         |               |                 |              | TXRE    | G[7:0]          |        |                    |          |
| <br>0x0273 | Reserved  |             |               |                 |              |         |                 |        |                    |          |
| 0x0274     | U2P1      | 15:8<br>7:0 |               |                 |              | P1[     | 8:0]            |        |                    | P1[8:0]  |
| 0x0276     | U2P2      | 15:8        |               |                 |              | ,       |                 |        |                    | P2[8:0]  |
| 0.0270     | 021 2     | 7:0         |               |                 |              |         | 8:0]            |        |                    |          |
| 0x0278     | U2P3      | 15:8<br>7:0 |               |                 |              |         | 7:0]            |        |                    |          |
|            |           | 15:8        |               |                 |              | . 0[    |                 |        |                    |          |
| 0x027A     | U2P3H     | 7:0         |               |                 |              | P3[2    | 3:16]           |        |                    |          |
| 0x027C     | U2TXCHK   | 15:8        |               |                 |              |         |                 |        |                    |          |
|            |           | 7:0<br>15:8 |               |                 |              | TXCH    | K[7:0]          |        |                    |          |
| 0x027E     | U2RXCHK   | 7:0         |               |                 |              | RXCH    | <br> K[7:0]     |        |                    |          |
| 0.0000     | LINDOODAL | 15:8        |               |                 |              |         |                 |        |                    |          |
| 0x0280     | U2SCCON   | 7:0         |               |                 | TXRP         |         | CONV            | T0PD   | PRTCL              |          |
| 0x0282     | U2SCINT   | 15:8        |               |                 | RXRPTIF      | TXRPTIF |                 | BTCIF  | WTCIF              | GTCIF    |
|            |           | 7:0<br>15:8 |               |                 | RXRPTIE      | TXRPTIE |                 | BTCIE  | WTCIE              | GTCIE    |
| 0x0284     | U2INT     | 7:0         | WUIF          | ABDIF           |              |         |                 | ABDIE  |                    |          |
| 0x0286     |           | 1.1         |               |                 |              |         |                 |        |                    |          |
| 0x0EFF     | Reserved  |             |               |                 |              |         |                 |        |                    |          |
| 0x0F00     | U3MODE    | 15:8        | UARTEN        | 45445           | USIDL        | WAKE    | RXBIMD          |        | BRKOVR             | UTXBRK   |
|            |           | 7:0<br>15:8 | BRGH<br>SLPEN | ABAUD<br>ACTIVE | UTXEN        | URXEN   | BCLKMOD         |        | D[3:0]<br>SEL[1:0] | HALFDPLX |
| 0x0F02     | U3MODEH   | 7:0         | RUNOVF        | URXINV          | STSE         | L[1:0]  | C0EN            | UTXINV | FLO                |          |
| 0x0F04     | U3STA     | 15:8        | TXMTIE        | PERIE           | ABDOVE       | CERIE   | FERIE           | RXBKIE | OERIE              | TXCIE    |
| 000004     | USSIA     | 7:0         | TRMT          | PERR            | ABDOVF       | CERIF   | FERR            | RXBKIF | OERR               | TXCIF    |
| 0x0F06     | U3STAH    | 15:8        | TYMDE         | CTDMD           | UTXISEL[2:0] | LITYDE  | DIDI E          | VON    | URXISEL[2:0]       | LIDVDE   |
|            |           | 7:0<br>15:8 | TXWRE         | STPMD           | UTXBE        | UTXBF   | RIDLE<br>[15:8] | XON    | URXBE              | URXBF    |
| 0x0F08     | U3BRG     | 7:0         |               |                 |              |         | [7:0]           |        |                    |          |
| 0x0F0A     | U3BRGH    | 15:8        |               |                 |              |         |                 |        |                    |          |
| 2.10. 0/1  |           | 7:0         |               |                 |              |         |                 | BRG    | [19:16]            |          |
| 0x0F0C     | U3RXREG   | 15:8<br>7:0 |               |                 |              | RXRE    | G[7:0]          |        |                    |          |
| 0x0F0E     |           |             |               |                 |              |         |                 |        |                    |          |
| <br>0x0F0F | Reserved  |             |               |                 |              |         |                 |        |                    |          |
| 0x0F10     | U3TXREG   | 15:8        | LAST          |                 |              | TVDE    | 0[7:0]          |        |                    |          |
| 0x0F12     |           | 7:0         |               |                 |              | TXRE    | G[7:0]          |        |                    |          |
| •••        | Reserved  |             |               |                 |              |         |                 |        |                    |          |
| 0x0F13     |           | 15:8        |               |                 |              |         |                 |        |                    | P1[8:0]  |
| 0x0F14     | U3P1      | 7:0         |               |                 |              | P1[     | 8:0]            |        |                    | , 1[0.0] |
| 0x0F16     | U3P2      | 15:8        |               |                 |              |         |                 |        |                    | P2[8:0]  |
| 0701 10    | UJFZ      | 7:0         |               |                 |              |         | 8:0]            |        |                    |          |
| 0x0F18     | U3P3      | 15:8        |               |                 |              |         | 15:8]<br>7:01   |        |                    |          |
|            |           | 7:0         |               |                 |              | P3[     | 7:0]            |        |                    |          |

## Universal Asynchronous Receiver Transmitter ...

| conti   | continued |          |            |       |         |         |       |       |       |       |  |
|---------|-----------|----------|------------|-------|---------|---------|-------|-------|-------|-------|--|
| Offset  | Name      | Bit Pos. | 7          | 6     | 5       | 4       | 3     | 2     | 1     | 0     |  |
| 0x0F1A  | U3P3H     | 15:8     |            |       |         |         |       |       |       |       |  |
| UXUFIA  | USFSH     | 7:0      |            |       |         | P3[2    | 3:16] |       |       |       |  |
| 0x0F1C  | U3TXCHK   | 15:8     |            |       |         |         |       |       |       |       |  |
| UXUFIC  | USTACHK   | 7:0      | TXCHK[7:0] |       |         |         |       |       |       |       |  |
| 0x0F1E  | U3RXCHK   | 15:8     |            |       |         |         |       |       |       |       |  |
| UXUFIE  |           | 7:0      | RXCHK[7:0] |       |         |         |       |       |       |       |  |
| 0x0F20  | U3SCCON   | 15:8     |            |       |         |         |       |       |       |       |  |
| 0.01.20 | USSCCON   | 7:0      |            |       | TXRP    | T[1:0]  | CONV  | T0PD  | PRTCL |       |  |
| 0x0F22  | U3SCINT   | 15:8     |            |       | RXRPTIF | TXRPTIF |       | BTCIF | WTCIF | GTCIF |  |
| UNUFZZ  | USSCIIVI  | 7:0      |            |       | RXRPTIE | TXRPTIE |       | BTCIE | WTCIE | GTCIE |  |
| 0x0F24  | U3INT     | 15:8     |            |       |         |         |       |       |       |       |  |
| UAUF24  | U3IN1     | 7:0      | WUIF       | ABDIF |         |         |       | ABDIE |       |       |  |

## Universal Asynchronous Receiver Transmitter ...

#### 16.5.1 **UARTx Configuration Register**

Name: **UxMODE** 

Offset: 0x238, 0x260, 0xF00

Note:

1. R/HS/HC in DMX and LIN mode.

Legend: HC = Hardware Clearable bit; HS = Hardware Settable bit

| Bit    | 15     | 14     | 13    | 12    | 11     | 10  | 9      | 8      |
|--------|--------|--------|-------|-------|--------|-----|--------|--------|
|        | UARTEN |        | USIDL | WAKE  | RXBIMD |     | BRKOVR | UTXBRK |
| Access | R/W    |        | R/W   | R/W   | R/W    |     | R/W    | R/W/HC |
| Reset  | 0      |        | 0     | 0     | 0      |     | 0      | 0      |
|        |        |        |       |       |        |     |        |        |
| Bit    | 7      | 6      | 5     | 4     | 3      | 2   | 1      | 0      |
|        | BRGH   | ABAUD  | UTXEN | URXEN |        | MOE | D[3:0] |        |
| Access | R/W    | R/W/HC | R/W   | R/W   | R/W    | R/W | R/W    | R/W    |
| Reset  | 0      | 0      | 0     | 0     | 0      | 0   | 0      | 0      |

#### Bit 15 - UARTEN UART Enable bit

|   | Value | Description                                                                                          |
|---|-------|------------------------------------------------------------------------------------------------------|
| ĺ | 1     | UART is ready to transmit and receive                                                                |
|   | 0     | UART state machine, FIFO Buffer Pointers and counters are reset; registers are readable and writable |

#### Bit 13 - USIDL UART Stop in Idle Mode bit

| Value | Description                                                |
|-------|------------------------------------------------------------|
| 1     | Discontinues module operation when device enters Idle mode |
| 0     | Continues module operation in Idle mode                    |

#### Bit 12 - WAKE Wake-up Enable bit

| Value | Description                                                                                              |
|-------|----------------------------------------------------------------------------------------------------------|
| 1     | Module will continue to sample the RX pin – interrupt generated on falling edge, bit cleared in hardware |
|       | on following rising edge; if ABAUD is set, Auto-Baud Detection (ABD) will begin immediately              |
| 0     | RX pin is not monitored nor rising edge detected                                                         |

#### Bit 11 - RXBIMD Receive Break Interrupt Mode bit

| Value | Description                                                                                      |
|-------|--------------------------------------------------------------------------------------------------|
| 1     | RXBKIF flag when a minimum of 23 (DMX)/11 (asynchronous or LIN/J2602) low bit periods are        |
|       | detected                                                                                         |
| 0     | RXBKIF flag when the Break makes a low-to-high transition after being low for at least 23/11-bit |
|       | periods                                                                                          |

#### Bit 9 - BRKOVR Send Break Software Override bit

Overrides the TX Data Line:

| Value | Description                                                                   |
|-------|-------------------------------------------------------------------------------|
| 1     | Makes the TX line active (Output 0 when UTXINV = 0, Output 1 when UTXINV = 1) |
| 0     | TX line is driven by the shifter                                              |

### Bit 8 – UTXBRK UART Transmit Break bit(1)

| Value | Description                                                                |
|-------|----------------------------------------------------------------------------|
| 1     | Sends Sync Break on next transmission; cleared by hardware upon completion |
| 0     | Sync Break transmission is disabled or has completed                       |

### Bit 7 - BRGH High Baud Rate Select bit

| Value | Description                        |
|-------|------------------------------------|
| 1     | High Speed: Baud rate is baudclk/4 |

## Universal Asynchronous Receiver Transmitter ...

| Value | Description                        |
|-------|------------------------------------|
| 0     | Low Speed: Baud rate is baudclk/16 |

### Bit 6 - ABAUD Auto-Baud Detect Enable bit (read-only when MOD[3:0] = 1xxx)

| Value | Description                                                                                     |
|-------|-------------------------------------------------------------------------------------------------|
| 1     | Enables baud rate measurement on the next character – requires reception of a Sync field (55h); |
|       | cleared in hardware upon completion                                                             |
| 0     | Baud rate measurement is disabled or has completed                                              |

#### Bit 5 - UTXEN UART Transmit Enable bit

| Value | Description                                                                                        |
|-------|----------------------------------------------------------------------------------------------------|
| 1     | Transmit enabled – except during Auto-Baud Detection                                               |
| 0     | Transmit disabled – all transmit counters, pointers and state machines are reset; TX buffer is not |
|       | flushed, status bits are not reset                                                                 |

#### Bit 4 - URXEN UART Receive Enable bit

| Value | Description                                                                                      |
|-------|--------------------------------------------------------------------------------------------------|
| 1     | Receive enabled – except during Auto-Baud Detection                                              |
| 0     | Receive disabled – all receive counters, pointers and state machines are reset; RX buffer is not |
|       | flushed, status bits are not reset                                                               |

### Bits 3:0 - MOD[3:0] UART Mode bits

| Value | Description                                                                             |
|-------|-----------------------------------------------------------------------------------------|
| Other | Reserved                                                                                |
| 1111  | Smart card                                                                              |
| 1110  | IrDA <sup>®</sup>                                                                       |
| 1101  | Reserved                                                                                |
| 1100  | LIN Commander/Responder                                                                 |
| 1011  | LIN Responder only                                                                      |
| 1010  | DMX                                                                                     |
| 1001  | Reserved                                                                                |
| 1000  | Reserved                                                                                |
| 0111  | Reserved                                                                                |
| 0110  | Reserved                                                                                |
| 0101  | Reserved                                                                                |
| 0100  | Asynchronous 9-bit UART with address detect, ninth bit = 1 signals address              |
| 0011  | Asynchronous 8-bit UART without address detect, ninth bit is used as an even parity bit |
| 0010  | Asynchronous 8-bit UART without address detect, ninth bit is used as an odd parity bit  |
| 0001  | Asynchronous 7-bit UART                                                                 |
| 0000  | Asynchronous 8-bit UART                                                                 |

#### 16.5.2 **UARTx Configuration Register High**

Name: **UxMODEH** 

Offset: 0x23A, 0x262, 0xF02

| Bit    | 15     | 14     | 13   | 12     | 11      | 10     | 9       | 8        |
|--------|--------|--------|------|--------|---------|--------|---------|----------|
|        | SLPEN  | ACTIVE |      |        | BCLKMOD | BCLKS  | EL[1:0] | HALFDPLX |
| Access | R/W    | R      |      |        | R/W     | R/W    | R/W     | R/W      |
| Reset  | 0      | 0      |      |        | 0       | 0      | 0       | 0        |
|        |        |        |      |        |         |        |         |          |
| Bit    | 7      | 6      | 5    | 4      | 3       | 2      | 1       | 0        |
|        | RUNOVF | URXINV | STSE | L[1:0] | C0EN    | UTXINV | FLC     | D[1:0]   |
| Access | R/W    | R/W    | R/W  | R/W    | R/W     | R/W    | R/W     | R/W      |
| Reset  | 0      | 0      | 0    | 0      | 0       | 0      | 0       | 0        |

#### Bit 15 - SLPEN Run During Sleep Enable bit

| Value | Description                               |
|-------|-------------------------------------------|
| 1     | UART BRG clock runs during Sleep          |
| 0     | UART BRG clock is turned off during Sleep |

#### Bit 14 - ACTIVE UART Running Status bit

| Value | Description                                                                     |
|-------|---------------------------------------------------------------------------------|
| 1     | UART clock request is active (user can not update the UxMODE/UxMODEH registers) |
| 0     | UART clock request is not active (user can update the UxMODE/UxMODEH registers) |

#### Bit 11 - BCLKMOD Baud Clock Generation Mode Select bit

| Value | Description                                                                                       |
|-------|---------------------------------------------------------------------------------------------------|
| 1     | Uses fractional Baud Rate Generation                                                              |
| 0     | Uses legacy divide-by-x counter for baud clock generation (x = 4 or 16 depending on the BRGH bit) |

#### Bits 10:9 - BCLKSEL[1:0] Baud Clock Source Selection bits

| Value | Description         |
|-------|---------------------|
| 11    | F <sub>VCODIV</sub> |
| 10    | F <sub>OSC</sub>    |
| 01    | F <sub>VCO</sub> /5 |
| 00    | F <sub>P</sub>      |

#### Bit 8 - HALFDPLX UART Half-Duplex Selection Mode bit

| Value | Description                                                                                    |
|-------|------------------------------------------------------------------------------------------------|
| 1     | Half-Duplex mode: UxTX is driven as an output when transmitting and tri-stated when TX is Idle |
| 0     | Full-Duplex mode: UxTX is driven as an output at all times when both UARTEN and UTXEN are set  |

#### Bit 7 - RUNOVF Run During Overflow Condition Mode bit

| Value | Description                                                                                          |
|-------|------------------------------------------------------------------------------------------------------|
| 1     | When an Overflow Error (OERR) condition is detected, the RX shifter continues to run so as to remain |
|       | synchronized with incoming RX data; data are not transferred to UxRXREG when it is full (i.e., no    |
|       | UxRXREG data are overwritten)                                                                        |
| 0     | When an Overflow Error (OERR) condition is detected, the RX shifter stops accepting new data         |
|       | (Legacy mode)                                                                                        |

#### Bit 6 - URXINV UART Receive Polarity bit

|       | <u> </u>                                  |
|-------|-------------------------------------------|
| Value | Description                               |
| 1     | Inverts RX polarity; Idle state is low    |
| 0     | Input is not inverted; Idle state is high |

## Universal Asynchronous Receiver Transmitter ...

### Bits 5:4 - STSEL[1:0] Number of Stop Bits Selection bits

| Value | Description                                |
|-------|--------------------------------------------|
| 11    | 2 Stop bits sent, 1 checked at receive     |
| 10    | 2 Stop bits sent, 2 checked at receive     |
| 01    | 1.5 Stop bits sent, 1.5 checked at receive |
| 00    | 1 Stop bit sent, 1 checked at receive      |

### Bit 3 - C0EN Enable Legacy Checksum (C0) Transmit and Receive bit

| Val | ue | Description                                                                                 |
|-----|----|---------------------------------------------------------------------------------------------|
| 1   |    | Checksum Mode 1 (enhanced LIN checksum in LIN mode; add all TX/RX words in all other modes) |
| 0   |    | Checksum Mode 0 (legacy LIN checksum in LIN mode; not used in all other modes)              |

#### Bit 2 - UTXINV UART Transmit Polarity bit

| Value | Description                                                   |
|-------|---------------------------------------------------------------|
| 1     | Inverts TX polarity; TX is low in Idle state                  |
| 0     | Output data are not inverted; TX output is high in Idle state |

### **Bits 1:0 – FLO[1:0]** Flow Control Enable bits (Only valid when MOD[3:0] = 0xxx)

| Value | Description                                                       |
|-------|-------------------------------------------------------------------|
| 11    | Reserved                                                          |
| 10    | RTS-DSR (for TX side)/CTS-DTR (for RX side) hardware flow control |
| 01    | XON/XOFF software flow control                                    |
| 00    | Flow control off                                                  |

## Universal Asynchronous Receiver Transmitter ...

#### 16.5.3 **UARTx Status Register**

Name: **UxSTA** 

Offset: 0x23C, 0x264, 0xF04

Legend: HC = Hardware Clearable bit; HS = Hardware Settable bit

| Bit    | 15     | 14    | 13     | 12     | 11    | 10     | 9      | 8      |
|--------|--------|-------|--------|--------|-------|--------|--------|--------|
|        | TXMTIE | PERIE | ABDOVE | CERIE  | FERIE | RXBKIE | OERIE  | TXCIE  |
| Access | R/W    | R/W   | R/W    | R/W    | R/W   | R/W    | R/W    | R/W    |
| Reset  | 0      | 0     | 0      | 0      | 0     | 0      | 0      | 0      |
|        |        |       |        |        |       |        |        |        |
| Bit    | 7      | 6     | 5      | 4      | 3     | 2      | 1      | 0      |
|        | TRMT   | PERR  | ABDOVF | CERIF  | FERR  | RXBKIF | OERR   | TXCIF  |
| Access | R      | R     | R/W/HS | R/W/HC | R     | R/W/HC | R/W/HC | R/W/HC |
| Reset  | 1      | 0     | 0      | 0      | 0     | 0      | 0      | 0      |

#### Bit 15 - TXMTIE Transmit Shifter Empty Interrupt Enable bit

| 1 | Value | Description           |
|---|-------|-----------------------|
|   | 1     | Interrupt is enabled  |
|   | 0     | Interrupt is disabled |

#### Bit 14 - PERIE Parity Error Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt is enabled  |
| 0     | Interrupt is disabled |

#### Bit 13 - ABDOVE Auto-Baud Rate Acquisition Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt is enabled  |
| 0     | Interrupt is disabled |

#### Bit 12 - CERIE Checksum Error Interrupt Enable bit

| _ |               | on the original and interrupt and the |  |  |
|---|---------------|---------------------------------------|--|--|
|   | <b>V</b> alue | Description                           |  |  |
|   | 1             | Interrupt is enabled                  |  |  |
| - | )             | Interrupt is disabled                 |  |  |

#### Bit 11 - FERIE Framing Error Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt is enabled  |
| 0     | Interrupt is disabled |

#### Bit 10 - RXBKIE Receive Break Interrupt Enable bit

| V | alue | Description           |
|---|------|-----------------------|
| 1 |      | Interrupt is enabled  |
| 0 |      | Interrupt is disabled |

#### Bit 9 - OERIE Receive Buffer Overflow Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt is enabled  |
| 0     | Interrupt is disabled |

#### Bit 8 - TXCIE Transmit Collision Interrupt Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | Interrupt is enabled  |
| 0     | Interrupt is disabled |

## Universal Asynchronous Receiver Transmitter ...

#### Bit 7 - TRMT Transmit Shifter Empty Interrupt Flag bit (read-only)

| Value | Description                                                                                             |
|-------|---------------------------------------------------------------------------------------------------------|
| 1     | Transmit Shift Register (TSR) is empty (end of last Stop bit when STPMD = 1 or middle of first Stop bit |
|       | when STPMD = 0)                                                                                         |
| 0     | Transmit Shift Register is not empty                                                                    |

#### Bit 6 - PERR Parity Error/Address Received/Forward Frame Interrupt Flag bit

#### LIN and Parity Modes:

- 1 = Parity error detected
- 0 = No parity error detected

#### Address Mode:

- 1 = Address received
- 0 = No address detected

#### All Other Modes:

Not used.

#### Bit 5 - ABDOVF Auto-Baud Rate Acquisition Interrupt Flag bit (must be cleared by software)

| Value | Description                                                                                  |
|-------|----------------------------------------------------------------------------------------------|
| 1     | BRG rolled over during the auto-baud rate acquisition sequence (must be cleared in software) |
| 0     | BRG has not rolled over during the auto-baud rate acquisition sequence                       |

#### Bit 4 - CERIF Checksum Error Interrupt Flag bit (must be cleared by software)

| Value | Description       |
|-------|-------------------|
| 1     | Checksum error    |
| 0     | No checksum error |

#### Bit 3 - FERR Framing Error Interrupt Flag bit

| Value | Description                                                                                         |
|-------|-----------------------------------------------------------------------------------------------------|
| 1     | Framing Error: Inverted level of the Stop bit corresponding to the topmost character in the buffer; |
|       | propagates through the buffer with the received character                                           |
| 0     | No framing error                                                                                    |

#### Bit 2 - RXBKIF Receive Break Interrupt Flag bit (must be cleared by software)

|       |                       | <br> | _ \ | , | , |  |  |
|-------|-----------------------|------|-----|---|---|--|--|
| Value | Description           |      |     |   |   |  |  |
| 1     | A Break was received  |      |     |   |   |  |  |
| 0     | No Break was detected |      |     |   |   |  |  |

### Bit 1 – OERR Receive Buffer Overflow Interrupt Flag bit (must be cleared by software)

| Value | Description                       |
|-------|-----------------------------------|
| 1     | Receive buffer has overflowed     |
| 0     | Receive buffer has not overflowed |

#### Bit 0 - TXCIF Transmit Collision Interrupt Flag bit (must be cleared by software)

| Value | Description                                        |
|-------|----------------------------------------------------|
| 1     | Transmitted word is not equal to the received word |
| 0     | Transmitted word is equal to the received word     |

### 16.5.4 UARTx Status Register High

Name: UxSTAH

**Offset:** 0x23E, 0x266, 0xF06

#### Note:

1. The receive watermark interrupt is not set if PERIF or FERIF is set and the corresponding IE bit is set.

**Legend:** S = Settable bit, HS = Hardware Settable bit

| Bit    | 15     | 14    | 13           | 12    | 11    | 10  | 9            | 8     |
|--------|--------|-------|--------------|-------|-------|-----|--------------|-------|
|        |        |       | UTXISEL[2:0] |       |       |     | URXISEL[2:0] |       |
| Access |        | R/W   | R/W          | R/W   |       | R/W | R/W          | R/W   |
| Reset  |        | 0     | 0            | 0     |       | 0   | 0            | 0     |
|        |        |       |              |       |       |     |              |       |
| Bit    | 7      | 6     | 5            | 4     | 3     | 2   | 1            | 0     |
|        | TXWRE  | STPMD | UTXBE        | UTXBF | RIDLE | XON | URXBE        | URXBF |
| Access | R/W/HS | R/W   | R/S          | R     | R     | R   | R/S          | R     |
| Reset  | 0      | 0     | 1            | 0     | 1     | 1   | 1            | 0     |

#### Bits 14:12 - UTXISEL[2:0] UART Transmit Interrupt Select bits

| Value | Description                                                                                |
|-------|--------------------------------------------------------------------------------------------|
| 111   | Sets transmit interrupt when there is one empty slot left in the buffer                    |
|       |                                                                                            |
| 010   | Sets transmit interrupt when there are six empty slots or more in the buffer               |
| 001   | Sets transmit interrupt when there are seven empty slots or more in the buffer             |
| 000   | Sets transmit interrupt when there are eight empty slots in the buffer; TX buffer is empty |

#### Bits 10:8 - URXISEL[2:0] UART Receive Interrupt Select bits<sup>(1)</sup>

| Value | Description                                                                            |
|-------|----------------------------------------------------------------------------------------|
| 111   | Triggers receive interrupt when there are eight words in the buffer; RX buffer is full |
|       |                                                                                        |
| 001   | Triggers receive interrupt when there are two words or more in the buffer              |
| 000   | Triggers receive interrupt when there is one word or more in the buffer                |

#### Bit 7 - TXWRE TX Write Transmit Error Status bit

#### LIN and Parity Modes:

- 1 = A new byte was written when buffer was full or when P2[8:0] = 0 (must be cleared by software)
- 0 = No error

#### Address Detect Mode:

- 1 = A new byte was written when buffer was full or to P1[8:0] when P1x was full (must be cleared by software)
- 0 = No error

#### Other Modes:

- 1 = A new byte was written when buffer was full (must be cleared by software)
- 0 = No error

#### Bit 6 - STPMD Stop Bit Detection Mode bit

| Value | Description                                                                                        |
|-------|----------------------------------------------------------------------------------------------------|
| 1     | Triggers RXIF at the end of the last Stop bit                                                      |
| 0     | Triggers RXIF in the middle of the first (or second, depending on the STSEL[1:0] setting) Stop bit |

### Bit 5 - UTXBE UART TX Buffer Empty Status bit

| Value | Description                                                                                       |
|-------|---------------------------------------------------------------------------------------------------|
| 1     | Transmit buffer is empty; writing '1' when UTXEN = 0 will reset the TX FIFO Pointers and counters |
| 0     | Transmit buffer is not empty                                                                      |

#### Bit 4 - UTXBF UART TX Buffer Full Status bit

## Universal Asynchronous Receiver Transmitter ...

| Value | Description                 |
|-------|-----------------------------|
| 1     | Transmit buffer is full     |
| 0     | Transmit buffer is not full |

#### Bit 3 - RIDLE Receive Idle bit

| V | /alue | Description                         |
|---|-------|-------------------------------------|
| 1 |       | UART RX line is in the Idle state   |
| C |       | UART RX line is receiving something |

#### Bit 2 - XON UART in XON Mode bit

Only valid when FLO[1:0] control bits are set to XON/XOFF mode.

| Value | Description                                    |
|-------|------------------------------------------------|
| 1     | UART has received XON                          |
| 0     | UART has not received XON or XOFF was received |

#### Bit 1 - URXBE UART RX Buffer Empty Status bit

| Value | Description                                                                                      |
|-------|--------------------------------------------------------------------------------------------------|
| 1     | Receive buffer is empty; writing '1' when URXEN = 0 will reset the RX FIFO Pointers and counters |
| 0     | Receive buffer is not empty                                                                      |

#### Bit 0 - URXBF UART RX Buffer Full Status bit

| Value | Description                |
|-------|----------------------------|
| 1     | Receive buffer is full     |
| 0     | Receive buffer is not full |

## Universal Asynchronous Receiver Transmitter ...

## 16.5.5 UARTx Baud Rate Register

Name: UxBRG

**Offset:** 0x240, 0x268, 0xF08

| Bit    | 15        | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |
|--------|-----------|-----|-----|-----|-----|-----|-----|-----|--|
|        | BRG[15:8] |     |     |     |     |     |     |     |  |
| Access | R/W       | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0         | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |
|        |           |     |     |     |     |     |     |     |  |
| Bit    | 7         | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|        | BRG[7:0]  |     |     |     |     |     |     |     |  |
| Access | R/W       | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0         | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |

Bits 15:0 - BRG[15:0] Baud Rate Divisor bits

## Universal Asynchronous Receiver Transmitter ...

### 16.5.6 UARTx Baud Rate Register High

Name: UxBRGH

**Offset:** 0x242, 0x26A, 0xF0A



Bits 3:0 - BRG[19:16] Baud Rate Divisor bits

## Universal Asynchronous Receiver Transmitter ...

### 16.5.7 UARTx Receive Buffer Register

Name: UxRXREG

**Offset:** 0x244, 0x26C, 0xF0C

**Legend:** x = Bit is unknown

| Bit             | 15         | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|-----------------|------------|----|----|----|----|----|---|---|
| Access<br>Reset |            |    |    |    |    |    |   |   |
| Bit             | 7          | 6  | 5  | 4  | 3  | 2  | 1 | 0 |
|                 | RXREG[7:0] |    |    |    |    |    |   |   |
| Access          | R          | R  | R  | R  | R  | R  | R | R |
| Reset           | X          | X  | X  | X  | X  | X  | X | X |

Bits 7:0 - RXREG[7:0] Received Character Data bits 7-0

## Universal Asynchronous Receiver Transmitter ...

### 16.5.8 UARTx Transmit Buffer Register

Name: UxTXREG

**Offset:** 0x248, 0x270, 0xF10

**Legend:** x = Bit is unknown

| Bit    | 15   | 14         | 13 | 12 | 11 | 10 | 9 | 8 |  |
|--------|------|------------|----|----|----|----|---|---|--|
|        | LAST |            |    |    |    |    |   |   |  |
| Access | W    |            |    |    |    |    |   |   |  |
| Reset  | X    |            |    |    |    |    |   |   |  |
|        |      |            |    |    |    |    |   |   |  |
| Bit    | 7    | 6          | 5  | 4  | 3  | 2  | 1 | 0 |  |
|        |      | TXREG[7:0] |    |    |    |    |   |   |  |
| Access | W    | W          | W  | W  | W  | W  | W | W |  |
| Reset  | X    | X          | X  | X  | X  | X  | X | X |  |

Bit 15 - LAST Last Byte Indicator for Smart Card Support bit

**Bits 7:0 – TXREG[7:0]** Transmitted Character Data bits 7-0 If the buffer is full, further writes to the buffer are ignored.

## Universal Asynchronous Receiver Transmitter ...

### 16.5.9 UARTx Timing Parameter 1 Register

Name: UxP1

**Offset:** 0x24C, 0x274, 0xF14

| Bit    | 15      | 14  | 13  | 12  | 11  | 10  | 9   | 8       |
|--------|---------|-----|-----|-----|-----|-----|-----|---------|
|        |         |     |     |     |     |     |     | P1[8:0] |
| Access |         |     |     |     |     |     |     | R/W     |
| Reset  |         |     |     |     |     |     |     | 0       |
|        |         |     |     |     |     |     |     |         |
| Bit    | 7       | 6   | 5   | 4   | 3   | 2   | 1   | 0       |
|        | P1[8:0] |     |     |     |     |     |     |         |
| Access | R/W     | R/W | R/W | R/W | R/W | R/W | R/W | R/W     |
| Reset  | 0       | 0   | 0   | 0   | 0   | 0   | 0   | 0       |

#### Bits 8:0 - P1[8:0] Parameter 1 bits

DMX TX:

Number of bytes to transmit – 1 (not including Start code).

LIN Commander TX:

PID to transmit (bits[5:0]).

Asynchronous TX with Address Detect:

Address to transmit. A '1' is automatically inserted into bit 9 (bits[7:0]).

Smart Card Mode:

Guard Time Counter bits. This counter is operated on the bit clock whose period is always equal to one ETU (bits[8:0]).

Other Modes:

## Universal Asynchronous Receiver Transmitter ...

### 16.5.10 UARTx Timing Parameter 2 Register

Name: UxP2

**Offset:** 0x24E, 0x276, 0xF16

| Bit    | 15      | 14  | 13  | 12  | 11  | 10  | 9   | 8       |
|--------|---------|-----|-----|-----|-----|-----|-----|---------|
|        |         |     |     |     |     |     |     | P2[8:0] |
| Access |         |     |     |     |     |     |     | R/W     |
| Reset  |         |     |     |     |     |     |     | 0       |
|        |         |     |     |     |     |     |     |         |
| Bit    | 7       | 6   | 5   | 4   | 3   | 2   | 1   | 0       |
|        | P2[8:0] |     |     |     |     |     |     |         |
| Access | R/W     | R/W | R/W | R/W | R/W | R/W | R/W | R/W     |
| Reset  | 0       | 0   | 0   | 0   | 0   | 0   | 0   | 0       |

#### Bits 8:0 - P2[8:0] Parameter 2 bits

DMX RX:

The first byte number to receive – 1, not including Start code (bits[8:0]).

LIN Responder TX:

Number of bytes to transmit (bits[7:0]).

Asynchronous RX with Address Detect:

Address to start matching (bits[7:0]).

Smart Card Mode:

Block Time Counter bits. This counter is operated on the bit clock whose period is always equal to one ETU (bits[8:0]).

Other Modes:

## Universal Asynchronous Receiver Transmitter ...

### 16.5.11 UARTx Timing Parameter 3 Register

Name: UxP3

**Offset:** 0x250, 0x278, 0xF18

| Bit    | 15      | 14  | 13  | 12   | 11    | 10  | 9   | 8   |
|--------|---------|-----|-----|------|-------|-----|-----|-----|
|        |         |     |     | P3[1 | 15:8] |     |     |     |
| Access | R/W     | R/W | R/W | R/W  | R/W   | R/W | R/W | R/W |
| Reset  | 0       | 0   | 0   | 0    | 0     | 0   | 0   | 0   |
|        |         |     |     |      |       |     |     |     |
| Bit    | 7       | 6   | 5   | 4    | 3     | 2   | 1   | 0   |
|        | P3[7:0] |     |     |      |       |     |     |     |
| Access | R/W     | R/W | R/W | R/W  | R/W   | R/W | R/W | R/W |
| Reset  | 0       | 0   | 0   | 0    | 0     | 0   | 0   | 0   |

#### Bits 15:0 - P3[15:0] Parameter 3 bits

**DMX RX**:

The last byte number to receive – 1, not including Start code (bits[8:0]).

LIN Responder RX:

Number of bytes to receive (bits[7:0]).

Asynchronous RX:

Used to mask the UxP2 address bits; 1 = P2 address bit is used, 0 = P2 address bit is masked off (bits[7:0]).

Smart Card Mode:

Waiting Time Counter bits (bits[15:0]).

Other Modes:

## Universal Asynchronous Receiver Transmitter ...

### 16.5.12 UARTx Timing Parameter 3 Register High

Name: UxP3H

**Offset:** 0x252, 0x27A, 0xF1A

| Bit    | 15        | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
|--------|-----------|-----|-----|-----|-----|-----|-----|-----|
|        |           |     |     |     |     |     |     |     |
| Access |           |     |     |     |     |     |     |     |
| Reset  |           |     |     |     |     |     |     |     |
|        |           |     |     |     |     |     |     |     |
| Bit    | 7         | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|        | P3[23:16] |     |     |     |     |     |     |     |
| Access | R/W       | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset  | 0         | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Bits 7:0 - P3[23:16] Parameter 3 High bits

Smart Card Mode:

Waiting Time Counter bits (bits[23:16]).

Other Modes:

## Universal Asynchronous Receiver Transmitter ...

### 16.5.13 UARTx Transmit Checksum Register

Name: UxTXCHK

**Offset:** 0x254, 0x27C, 0xF1C

| Bit    | 15         | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
|--------|------------|-----|-----|-----|-----|-----|-----|-----|
|        |            |     |     |     |     |     |     |     |
| Access |            |     |     |     |     |     |     |     |
| Reset  |            |     |     |     |     |     |     |     |
| 5      | _          | •   | _   |     |     | _   |     | •   |
| Bit    |            | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|        | TXCHK[7:0] |     |     |     |     |     |     |     |
| Access | R/W        | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset  | 0          | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Bits 7:0 - TXCHK[7:0] Transmit Checksum bits (calculated from TX words)

LIN Modes

C0EN = 1: Sum of all transmitted data + addition carries, including PID.

C0EN = 0: Sum of all transmitted data + addition carries, excluding PID.

LIN Responder:

Cleared when Break is detected.

LIN Commander/Responder:

Cleared when Break is detected.

Other Modes:

C0EN = 1: Sum of every byte transmitted + addition carries.

C0EN = 0: Value remains unchanged.

## Universal Asynchronous Receiver Transmitter ...

### 16.5.14 UARTx Receive Checksum Register

Name: UxRXCHK

**Offset:** 0x256, 0x27E, 0xF1E

| Bit    | 15  | 14         | 13  | 12  | 11  | 10  | 9   | 8   |
|--------|-----|------------|-----|-----|-----|-----|-----|-----|
|        |     |            |     |     |     |     |     |     |
| Access |     |            |     |     |     |     |     |     |
| Reset  |     |            |     |     |     |     |     |     |
|        |     |            |     |     |     |     |     |     |
| Bit    | 7   | 6          | 5   | 4   | 3   | 2   | 1   | 0   |
|        |     | RXCHK[7:0] |     |     |     |     |     |     |
| Access | R/W | R/W        | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset  | 0   | 0          | 0   | 0   | 0   | 0   | 0   | 0   |

#### Bits 7:0 - RXCHK[7:0] Receive Checksum bits (calculated from RX words)

LIN Modes

C0EN = 1: Sum of all received data + addition carries, including PID.

C0EN = 0: Sum of all received data + addition carries, excluding PID.

LIN Responder:

Cleared when Break is detected.

LIN Commander/Responder:

Cleared when Break is detected.

Other Modes:

C0EN = 1: Sum of every byte received + addition carries.

C0EN = 0: Value remains unchanged.

## Universal Asynchronous Receiver Transmitter ...

### 16.5.15 UARTx Smart Card Configuration Register

Name: UxSCCON

**Offset:** 0x258, 0x280, 0xF20



Access Reset

| Bit    | 7 | 6 | 5    | 4      | 3    | 2    | 1     | 0 |
|--------|---|---|------|--------|------|------|-------|---|
|        |   |   | TXRP | T[1:0] | CONV | T0PD | PRTCL |   |
| Access |   |   | R/W  | R/W    | R/W  | R/W  | R/W   |   |
| Reset  |   |   | 0    | 0      | 0    | 0    | 0     |   |

Bits 5:4 - TXRPT[1:0] Transmit Repeat Selection bits

| Value | Description                            |
|-------|----------------------------------------|
| 11    | Retransmits the error byte four times  |
| 10    | Retransmits the error byte three times |
| 01    | Retransmits the error byte twice       |
| 00    | Retransmits the error byte once        |

Bit 3 - CONV Logic Convention Selection bit

| Val | ue | Description              |
|-----|----|--------------------------|
| 1   |    | Inverse logic convention |
| 0   |    | Direct logic convention  |

### Bit 2 – TOPD Pull-Down Duration for T = 0 Error Handling bit

| Value | Description |
|-------|-------------|
| 1     | 2 ETU       |
| 0     | 1 ETU       |

#### Bit 1 - PRTCL Smart Card Protocol Selection bit

| Value | Description |
|-------|-------------|
| 1     | T = 1       |
| 0     | T = 0       |

## Universal Asynchronous Receiver Transmitter ...

### 16.5.16 UARTx Smart Card Interrupt Register

Name: **UxSCINT** 

Offset: 0x25A, 0x282, 0xF22

Legend: HS = Hardware Settable bit

| Bit    | 15 | 14 | 13      | 12      | 11 | 10     | 9      | 8      |
|--------|----|----|---------|---------|----|--------|--------|--------|
|        |    |    | RXRPTIF | TXRPTIF |    | BTCIF  | WTCIF  | GTCIF  |
| Access |    |    | R/W/HS  | R/W/HS  |    | R/W/HS | R/W/HS | R/W/HS |
| Reset  |    |    | 0       | 0       |    | 0      | 0      | 0      |
|        |    |    |         |         |    |        |        |        |
| Bit    | 7  | 6  | 5       | 4       | 3  | 2      | 1      | 0      |
|        |    |    | RXRPTIE | TXRPTIE |    | BTCIE  | WTCIE  | GTCIE  |
| Access |    |    | R/W     | R/W     |    | R/W    | R/W    | R/W    |
| Reset  |    |    | 0       | 0       |    | 0      | 0      | 0      |

#### Bit 13 - RXRPTIF Receive Repeat Interrupt Flag bit

| Value | Description                                                                                         |
|-------|-----------------------------------------------------------------------------------------------------|
| 1     | Parity error has persisted after the same character has been received five times (four retransmits) |
| 0     | Flag is cleared                                                                                     |

#### Bit 12 - TXRPTIF Transmit Repeat Interrupt Flag bit

|      | i j                                                                   |
|------|-----------------------------------------------------------------------|
| Valu | e Description                                                         |
| 1    | Line error has been detected after the last retransmit per TXRPT[1:0] |
| 0    | Flag is cleared                                                       |

#### Bit 10 - BTCIF Block Time Counter Interrupt Flag bit

| ı | Value | Description                          |
|---|-------|--------------------------------------|
|   | 1     | Block Time Counter has reached 0     |
|   | 0     | Block Time Counter has not reached 0 |

#### Bit 9 - WTCIF Waiting Time Counter Interrupt Flag bit

| N | /alue | Description                            |
|---|-------|----------------------------------------|
| - | L     | Waiting Time Counter has reached 0     |
| ( | )     | Waiting Time Counter has not reached 0 |

#### Bit 8 - GTCIF Guard Time Counter Interrupt Flag bit

| Value | Description                          |
|-------|--------------------------------------|
| 1     | Guard Time Counter has reached 0     |
| 0     | Guard Time Counter has not reached 0 |

#### Bit 5 - RXRPTIE Receive Repeat Interrupt Enable bit

| Value | Description                                                                                          |
|-------|------------------------------------------------------------------------------------------------------|
| 1     | An interrupt is invoked when a parity error has persisted after the same character has been received |
|       | five times (four retransmits)                                                                        |
| 0     | Interrupt is disabled                                                                                |

#### Bit 4 - TXRPTIE Transmit Repeat Interrupt Enable bit

| Value | Description                                                                                             |
|-------|---------------------------------------------------------------------------------------------------------|
| 1     | An interrupt is invoked when a line error is detected after the last retransmit per TXRPT[1:0] has been |
|       | completed                                                                                               |
| 0     | Interrupt is disabled                                                                                   |

**Datasheet** 

### Bit 2 - BTCIE Block Time Counter Interrupt Enable bit

## **Universal Asynchronous Receiver Transmitter ...**

| Value | Description                              |
|-------|------------------------------------------|
| 1     | Block Time Counter interrupt is enabled  |
| 0     | Block Time Counter interrupt is disabled |

### Bit 1 - WTCIE Waiting Time Counter Interrupt Enable bit

| Value | Description                                |
|-------|--------------------------------------------|
| 1     | Waiting Time Counter interrupt is enabled  |
| 0     | Waiting Time Counter interrupt is disabled |

### Bit 0 - GTCIE Guard Time Counter Interrupt Enable bit

| Value | Description                              |
|-------|------------------------------------------|
| 1     | Guard Time Counter interrupt is enabled  |
| 0     | Guard Time Counter interrupt is disabled |

## Universal Asynchronous Receiver Transmitter ...

0

### 16.5.17 UARTx Interrupt Register

Name: UxINT

Reset

**Offset:** 0x25C, 0x284, 0xF24

**Legend:** HS = Hardware Settable bit

| Bit    | 15     | 14     | 13 | 12 | 11 | 10    | 9 | 8 |
|--------|--------|--------|----|----|----|-------|---|---|
|        |        |        |    |    |    |       |   |   |
| Access |        |        |    |    |    |       |   |   |
| Reset  |        |        |    |    |    |       |   |   |
|        |        |        |    |    |    |       |   |   |
| Bit    | 7      | 6      | 5  | 4  | 3  | 2     | 1 | 0 |
|        | WUIF   | ABDIF  |    |    |    | ABDIE |   |   |
| Access | R/W/HS | R/W/HS |    |    |    | R/W   |   |   |

#### Bit 7 - WUIF Wake-up Interrupt Flag bit

0

| Value | Description                                                                                           |
|-------|-------------------------------------------------------------------------------------------------------|
| 1     | Sets when WAKE = 1 and RX makes a '1' to '0' transition; triggers event interrupt (must be cleared by |
|       | software)                                                                                             |
| 0     | WAKE is not enabled or WAKE is enabled, but no wake-up event has occurred                             |

#### Bit 6 - ABDIF Auto-Baud Completed Interrupt Flag bit

| Value | Description                                                                                             |
|-------|---------------------------------------------------------------------------------------------------------|
| 1     | Sets when ABD sequence makes the final '1' to '0' transition; triggers event interrupt (must be cleared |
|       | by software)                                                                                            |
| 0     | ABAUD is not enabled or ABAUD is enabled but auto-baud has not completed                                |

#### Bit 2 - ABDIE Auto-Baud Completed Interrupt Enable Flag bit

| Value | Description                            |
|-------|----------------------------------------|
| 1     | Allows ABDIF to set an event interrupt |
| 0     | ABDIF does not set an event interrupt  |

Serial Peripheral Interface (SPI)

## 17. Serial Peripheral Interface (SPI)

**Note:** This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Serial Peripheral Interface (SPI) with Audio Codec Support" (www.microchip.com/DS70005136) in the "dsPIC33/PIC24 Family Reference Manual".

The Serial Peripheral Interface (SPI) module is a synchronous serial interface, useful for communicating with other peripheral or microcontroller devices. These peripheral devices may be serial EEPROMs, shift registers, display drivers, A/D Converters, etc. The SPI module is compatible with the Motorola® SPI and SIOP interfaces. All devices in the dsPIC33CK256MC506 family include two SPI modules.

On 48-pin and 64-pin devices, the SPI instance, SPI2, can operate at higher speeds when selected as a non-PPS pin. The selection is done using the SPI2PIN bit (FDEVOPT[13]). If the bit for SPI2PIN is '1', the PPS pin will be used. When SPI2PIN is '0', the SPI signals are routed to dedicated pins.

The module supports operation in two Buffer modes. In Standard Buffer mode, data are shifted through a single serial buffer. In Enhanced Buffer mode, data are shifted through a FIFO buffer. The FIFO level depends on the configured mode.

Note: FIFO depth for this device is four (in 8-Bit Data mode).

Variable length data can be transmitted and received, from 2 to 32 bits.

**Note:** Do not perform Read-Modify-Write operations (such as bit-oriented instructions) on the SPIxBUF register in either Standard or Enhanced Buffer mode.

The module also supports a basic framed SPI protocol while operating in either Host or Client mode. A total of four framed SPI configurations are supported.

The module also supports Audio modes. Four different Audio modes are available.

- I<sup>2</sup>S mode
- · Left Justified mode
- · Right Justified mode
- PCM/DSP mode

If an audio protocol data transfer takes place between two devices, one device is usually the Host and the other is the Client. However, audio data can be transferred between two Clients. Because the audio protocols require free-running clocks, the Host can be a third-party controller. In either case, the Host generates two free-running clocks: SCKx and LRC (Left, Right Channel Clock/SSx/FSYNC). In each of these modes, the serial clock is free-running and audio data are always transferred.

The SPI serial interface consists of four pins:

- · SDIx: Serial Data Input
- SDOx: Serial Data Output
- · SCKx: Shift Clock Input or Output
- SSx: Active-Low Client Select or Frame Synchronization I/O Pulse

The SPI module can be configured to operate using two, three or four pins. In the 3-pin mode,  $\overline{SSx}$  is not used. In the 2-pin mode, both SDOx and  $\overline{SSx}$  are not used.

Serial Peripheral Interface (SPI)

The SPI module has the ability to generate three interrupts, reflecting the events that occur during the data communication. The following types of interrupts can be generated:

- Receive interrupts are signaled by SPIxRXIF. This event occurs when:
  - RX watermark interrupt
  - SPIROV = 1
  - SPIRBF = 1
  - SPIRBE = 1

provided the respective mask bits are enabled in SPIxIMSKL/H.

- Transmit interrupts are signalled by SPIxTXIF. This event occurs when:
  - TX watermark interrupt
  - SPITUR = 1
  - SPITBF = 1
  - SPITBE = 1

provided the respective mask bits are enabled in SPIxIMSKL/H.

- General interrupts are signalled by SPIxGIF. This event occurs when:
  - FRMERR = 1
  - SPIBUSY = 1
  - SRMT = 1

provided the respective mask bits are enabled in SPIxIMSKL/H.

Block diagrams of the module in Standard and Enhanced modes are shown in Figure 17-1 and Figure 17-2.

Note: In this section, the SPI modules are referred to together as SPIx, or separately as SPI1, SPI2 or SPI3. Special Function Registers will follow a similar notation. For example, SPIxCON1 and SPIxCON2 refer to the control registers for any of the three SPI modules.

To set up the SPIx module for the Standard Host mode of operation:

- If using interrupts:
  - Clear the interrupt flag bits in the respective IFSx register.
  - Set the interrupt enable bits in the respective IECx register.
  - Write the SPIxIP bits in the respective IPCx register to set the interrupt priority.
- Write the desired settings to the SPIxCON1L and SPIxCON1H registers with the MSTEN bit (SPIxCON1L[5]) = 1.
- Clear the SPIROV bit (SPIxSTATL[6]).
- Enable SPIx operation by setting the SPIEN bit (SPIxCON1L[15]).
- Write the data to be transmitted to the SPIxBUFL and SPIxBUFH registers. Transmission (and reception) will start as soon as data are written to the SPIxBUFL and SPIxBUFH registers.

To set up the SPIx module for the Standard Client mode of operation:

- 1. Clear the SPIxBUF registers.
- 2. If using interrupts:
  - Clear the SPIxBUFL and SPIxBUFH registers.
  - Set the interrupt enable bits in the respective IECx register.
  - Write the SPIxIP bits in the respective IPCx register to set the interrupt priority.
- Write the desired settings to the SPIxCON1L, SPIxCON1H and SPIxCON2L registers with the MSTEN bit (SPIxCON1L[5]) = 0.
- 4. Clear the SMP bit.
- If the CKE bit (SPIxCON1L[8]) is set, then the SSEN bit (SPIxCON1L[7]) must be set to enable the SSx pin. 5.
- Clear the SPIROV bit (SPIxSTATL[6]).
- Enable SPIx operation by setting the SPIEN bit (SPIxCON1L[15]).

Figure 17-1. SPIx Module Block Diagram (Standard Mode)



To set up the SPIx module for the Enhanced Buffer Host mode of operation:

- 1. If using interrupts:
  - a. Clear the interrupt flag bits in the respective IFSx register.
  - b. Set the interrupt enable bits in the respective IECx register.
  - c. Write the SPIxIP bits in the respective IPCx register.
- Write the desired settings to the SPIxCON1L, SPIxCON1H and SPIxCON2L registers with MSTEN (SPIxCON1L[5]) = 1.
- 3. Clear the SPIROV bit (SPIxSTATL[6]).
- Select Enhanced Buffer mode by setting the ENHBUF bit (SPIxCON1L[0]).
- 5. Enable SPIx operation by setting the SPIEN bit (SPIxCON1L[15]).
- 6. Write the data to be transmitted to the SPIxBUFL and SPIxBUFH registers. Transmission (and reception) will start as soon as data are written to the SPIxBUFL and SPIxBUFH registers.

To set up the SPIx module for the Enhanced Buffer Client mode of operation:

- 1. Clear the SPIxBUFL and SPIxBUFH registers.
- 2. If using interrupts:
  - Clear the interrupt flag bits in the respective IFSx register.

Set the interrupt enable bits in the respective IECx register.

Write the SPIxIP bits in the respective IPCx register to set the interrupt priority.

- 3. Write the desired settings to the SPIxCON1L, SPIxCON1H and SPIxCON2L registers with the MSTEN bit (SPIxCON1L[5]) = 0.
- 4. Clear the SMP bit.
- 5. If the CKE bit is set, then the SSEN bit must be set, thus enabling the SSx pin.
- Clear the SPIROV bit (SPIxSTATL[6]).

- 7. Select Enhanced Buffer mode by setting the ENHBUF bit (SPIxCON1L[0]).
- Enable SPIx operation by setting the SPIEN bit (SPIxCON1L[15]).

Figure 17-2. SPIx Module Block Diagram (Enhanced Mode)



To set up the SPIx module for Audio mode:

- Clear the SPIxBUFL and SPIxBUFH registers. 1.
- 2. If using interrupts:
  - Clear the interrupt flag bits in the respective IFSx register.
  - Set the interrupt enable bits in the respective IECx register.
  - Write the SPIxIP bits in the respective IPCx register to set the interrupt priority.
- Write the desired settings to the SPIxCON1L, SPIxCON1H and SPIxCON2L registers with AUDEN (SPIxCON1H[15]) = 1.
- Clear the SPIROV bit (SPIxSTATL[6]). 4.
- Enable SPIx operation by setting the SPIEN bit (SPIxCON1L[15]).
- Write the data to be transmitted to the SPIxBUFL and SPIxBUFH registers. Transmission (and reception) will start as soon as data are written to the SPIxBUFL and SPIxBUFH registers.

Figure 17-3. SPIx Host/Client Connection (Standard Mode)



- Note 1: Using the  $\overline{SSx}$  pin in Client mode of operation is optional.
  - 2: User must write transmit data to read the received data from SPIxBUF. The SPIxTXB and SPIxRXB registers are memory-mapped to SPIxBUF.

Figure 17-4. SPIx Host/Client Connection (Enhanced Buffer Modes)



- **Note 1:** Using the  $\overline{SSx}$  pin in Client mode is optional.
  - 2: User must write transmit data to read the received data from SPIxBUF. The SPIxTXB and SPIxRXB registers are memory-mapped to SPIxBUF.

Figure 17-5. SPIx Host, Frame Host Connection Diagram



Figure 17-6. SPIx Host, Frame Client Connection Diagram



Figure 17-7. SPIx Client, Frame Host Connection Diagram



Figure 17-8. SPIx Client, Frame Client Connection Diagram



Equation 17-1. Relationship Between Device and SPIx Clock Speed

$$Baud\ Rate = \frac{FPB}{(2*(SPIxBRG+1))}$$

Where:

 $\label{eq:FPB} \text{FPB is the Peripheral Bus Clock Frequency}.$ 

#### 17.1 **SPI Control/Status Registers**

| Offset                                         | Name                                               | Bit Pos.                       | 7                      | 6                                          | 5       | 4                        | 3          | 2                  | 1           | 0        |  |
|------------------------------------------------|----------------------------------------------------|--------------------------------|------------------------|--------------------------------------------|---------|--------------------------|------------|--------------------|-------------|----------|--|
| 0x02AC                                         | SPI1CON1L                                          | 15:8                           | SPIEN                  |                                            | SPISIDL | DISSDO                   | MODE32 and | MODE16[1:0]        | SMP         | CKE      |  |
|                                                |                                                    | 7:0                            | SSEN                   | CKP                                        | MSTEN   | DISSDI                   | DISSCK     | MCLKEN             | SPIFE       | ENHBUF   |  |
| 0x02AE                                         | SPI1CON1H                                          | 15:8                           | AUDEN                  | SPISGNEXT                                  | IGNROV  | IGNTUR                   | AUDMONO    | URDTEN             | AUDM        | DD[1:0]  |  |
|                                                |                                                    | 7:0                            | FRMEN                  | FRMSYNC                                    | FRMPOL  | MSSEN                    | FRMSYPW    |                    | FRMCNT[2:0] |          |  |
|                                                |                                                    | 15:8                           |                        |                                            |         |                          |            |                    |             |          |  |
| 0x02B0                                         | SPI1CON2L                                          | 7:0                            |                        | WLENGTH[4:0]                               |         |                          |            |                    |             |          |  |
| 0x02B2                                         |                                                    |                                |                        |                                            |         |                          |            | -                  |             |          |  |
|                                                | Reserved                                           |                                |                        |                                            |         |                          |            |                    |             |          |  |
| 0x02B3                                         |                                                    |                                |                        |                                            |         |                          |            |                    |             |          |  |
| 0x02B4                                         | SPI1STATL                                          | 15:8                           |                        |                                            |         | FRMERR                   | SPIBUSY    |                    |             | SPITUR   |  |
|                                                |                                                    | 7:0                            | SRMT                   | SPIROV                                     | SPIRBE  |                          | SPITBE     |                    | SPITBF      | SPIRBF   |  |
| 0x02B6                                         | SPI1STATH                                          | 15:8                           |                        |                                            |         |                          | RXEL       | M[5:0]             |             |          |  |
|                                                |                                                    | 7:0                            | TXELM[5:0]             |                                            |         |                          |            |                    |             |          |  |
| 0x02B8                                         | SPI1BUFL                                           | 15:8                           |                        |                                            |         | DATA                     | [15:8]     |                    |             |          |  |
|                                                |                                                    | 7:0                            |                        |                                            |         | DATA                     | 4[7:0]     |                    |             |          |  |
| 0x02BA<br>0x02BC                               | SPI1BUFH<br>SPI1BRGL                               | 15:8                           | DATA[31:24]            |                                            |         |                          |            |                    |             |          |  |
|                                                |                                                    | 7:0                            | DATA[23:16]            |                                            |         |                          |            |                    |             |          |  |
|                                                |                                                    | 15:8                           |                        |                                            |         |                          |            | BRG[12:8]          |             |          |  |
| UXUZBC                                         |                                                    | 7:0                            |                        |                                            |         | BRG                      | G[7:0]     |                    |             |          |  |
| 0x02BE                                         |                                                    |                                |                        |                                            |         |                          |            |                    |             |          |  |
|                                                | Reserved                                           |                                |                        |                                            |         |                          |            |                    |             |          |  |
| 0x02BF                                         |                                                    |                                |                        |                                            |         |                          |            |                    |             |          |  |
| 0x02C0                                         | SPI1IMSKL                                          | 15:8                           |                        |                                            |         | FRMERREN                 | BUSYEN     |                    |             | SPITUREN |  |
|                                                |                                                    | 7:0                            | SRMTEN                 | SPIROVEN                                   | SPIRBEN |                          | SPITBEN    |                    | SPITBFEN    | SPIRBFEN |  |
| 0x02C2                                         | SPI1IMSKH                                          | 15:8                           | RXWIEN                 |                                            |         |                          | RXMS       | SK[5:0]            |             |          |  |
|                                                |                                                    | 7:0                            | TXMSK[5:0]             |                                            |         |                          |            |                    |             |          |  |
| 0x02C4                                         | SPITURDTI                                          | SPI1URDTL 15:8 SPI1URDTL[15:8] |                        |                                            |         |                          |            |                    |             |          |  |
|                                                | 5SIND IE                                           | 7:0                            | SPI1URDTL[7:0]         |                                            |         |                          |            |                    |             |          |  |
| 0x02C6                                         | SPI1URDTH                                          | 15:8                           | SPI1URDTH[31:24]       |                                            |         |                          |            |                    |             |          |  |
|                                                |                                                    | 7:0                            |                        |                                            |         |                          | TH[23:16]  |                    |             |          |  |
| 0x02C8<br>0x02CA                               | SPI2CON1L<br>SPI2CON1H                             | 15:8                           | SPIEN                  |                                            | SPISIDL | DISSDO                   |            | MODE16[1:0]        | SMP         | CKE      |  |
|                                                |                                                    | 7:0                            | SSEN                   | CKP                                        | MSTEN   | DISSDI                   | DISSCK     | MCLKEN             | SPIFE       | ENHBUF   |  |
|                                                |                                                    | 15:8                           | AUDEN                  | SPISGNEXT                                  | IGNROV  | IGNTUR                   | AUDMONO    | URDTEN AUDMOD[1:0] |             |          |  |
|                                                |                                                    | 7:0                            | FRMEN                  | N FRMSYNC FRMPOL MSSEN FRMSYPW FRMCNT[2:0] |         |                          |            |                    |             |          |  |
| 0x02CC                                         | SPI2CON2L                                          | 15:8                           |                        |                                            |         |                          |            |                    |             |          |  |
|                                                |                                                    | 7:0                            |                        |                                            |         |                          |            | WLENGTH[4:0]       |             |          |  |
| 0x02CE                                         | Reserved                                           |                                |                        |                                            |         |                          |            |                    |             |          |  |
|                                                |                                                    |                                |                        |                                            |         |                          |            |                    |             |          |  |
| 0x02CF                                         |                                                    | 45.0                           |                        |                                            |         | EDMEDE                   | ODIDLION   |                    |             | ODIT! ID |  |
| 0x02D0<br>0x02D2<br>0x02D4<br>0x02D6<br>0x02D8 | SPI2STATL  SPI2STATH  SPI2BUFL  SPI2BUFH  SPI2BRGL | 15:8                           | CDMT                   | CDIDOV/                                    | CDIDDE  | FRMERR                   | SPIBUSY    |                    | CDITOC      | SPITUR   |  |
|                                                |                                                    | 7:0                            | SRMT                   | SPIROV                                     | SPIRBE  |                          | SPITBE     | M(E-O)             | SPITBF      | SPIRBF   |  |
|                                                |                                                    | 15:8<br>7:0                    | RXELM[5:0]             |                                            |         |                          |            |                    |             |          |  |
|                                                |                                                    | 15:8                           | TXELM[5:0]  DATA[15:8] |                                            |         |                          |            |                    |             |          |  |
|                                                |                                                    | 7:0                            |                        |                                            |         |                          |            |                    |             |          |  |
|                                                |                                                    | 15:8                           |                        |                                            |         |                          | A[7:0]     |                    |             |          |  |
|                                                |                                                    | 7:0                            |                        |                                            |         | DATA<br>DATA             |            |                    |             |          |  |
|                                                |                                                    | 15:8                           |                        |                                            |         | DAIA                     | [23.10]    | BRG[12:8]          |             |          |  |
|                                                |                                                    | 7:0                            |                        |                                            |         | BDC                      | G[7:0]     | DING[12.0]         |             |          |  |
| 0x02DA                                         |                                                    | 7.0                            |                        |                                            |         | BRC                      | ,, .∪j     |                    |             |          |  |
|                                                | Reserved                                           |                                |                        |                                            |         |                          |            |                    |             |          |  |
| 0x02DB                                         |                                                    |                                |                        |                                            |         |                          |            |                    |             |          |  |
|                                                |                                                    | 15:8                           |                        |                                            |         | FRMERREN                 | BUSYEN     |                    |             | SPITUREN |  |
| 0x02DC                                         | SPI2IMSKL                                          | 7:0                            | SRMTEN                 | SPIROVEN                                   | SPIRBEN |                          | SPITBEN    |                    | SPITBFEN    | SPIRBFEN |  |
| 0x02DE                                         | SPI2IMSKH                                          | 15:8                           | RXWIEN                 | 5 O V E I V                                | J (DEIV |                          |            | SK[5:01            | J J. L. (   | JDI EIV  |  |
|                                                |                                                    | 7:0                            | TXWIEN                 |                                            |         | RXMSK[5:0]<br>TXMSK[5:0] |            |                    |             |          |  |
|                                                |                                                    | 7.0                            | IVANIFIA               |                                            |         |                          | I ANC      | [O.O]              |             |          |  |

Serial Peripheral Interface (SPI)

| continued |            |          |   |   |   |         |           |   |   |   |
|-----------|------------|----------|---|---|---|---------|-----------|---|---|---|
| Offset    | Name       | Bit Pos. | 7 | 6 | 5 | 4       | 3         | 2 | 1 | 0 |
| 0x02E0    | SPI2URDTL  | 15:8     |   |   |   | SPI2URI | DTL[15:8] |   |   |   |
|           |            | 7:0      |   |   |   | SPI2UR  | DTL[7:0]  |   |   |   |
| 0x02E2    | CDIQUIDDTU | 15:8     |   |   |   | SPI2URD | TH[31:24] |   |   |   |
| UXUZEZ    | SPI2URDTH  | 7:0      |   |   |   | SPI2URD | TH[23:16] |   |   |   |

### 17.1.1 SPIx Control Register 1 Low

Name: SPIxCON1L Offset: 0x2AC, 0x2C8

#### Notes:

- 1. When AUDEN = 1, this module functions as if CKE = 0, regardless of its actual value.
- 2. When FRMEN = 1, SSEN is not used.
- 3. MCLKEN can only be written when the SPIEN bit = 0.
- 4. This channel is not meaningful for DSP/PCM mode as LRC follows FRMSYPW.

| 15    | 14                 | 13                       | 12                                                                                                                                                                                   | 11                                                                                                                                                                                                                                                             | 10                                                                                                                                                                                                                                                                                                                                           | 9                                                                                                                                                                                                                                                                                                                                                                                                                             | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------|--------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPIEN |                    | SPISIDL                  | DISSDO                                                                                                                                                                               | MODE32 and                                                                                                                                                                                                                                                     | MODE16[1:0]                                                                                                                                                                                                                                                                                                                                  | SMP                                                                                                                                                                                                                                                                                                                                                                                                                           | CKE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| R/W   |                    | R/W                      | R/W                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                            | R/W                                                                                                                                                                                                                                                                                                                                          | R/W                                                                                                                                                                                                                                                                                                                                                                                                                           | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0     |                    | 0                        | 0                                                                                                                                                                                    | 0                                                                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                                                                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|       |                    |                          |                                                                                                                                                                                      |                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 7     | 6                  | 5                        | 4                                                                                                                                                                                    | 3                                                                                                                                                                                                                                                              | 2                                                                                                                                                                                                                                                                                                                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| SSEN  | CKP                | MSTEN                    | DISSDI                                                                                                                                                                               | DISSCK                                                                                                                                                                                                                                                         | MCLKEN                                                                                                                                                                                                                                                                                                                                       | SPIFE                                                                                                                                                                                                                                                                                                                                                                                                                         | ENHBUF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| R/W   | R/W                | R/W                      | R/W                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                            | R/W                                                                                                                                                                                                                                                                                                                                          | R/W                                                                                                                                                                                                                                                                                                                                                                                                                           | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0     | 0                  | 0                        | 0                                                                                                                                                                                    | 0                                                                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                                                                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|       | SPIEN R/W 0 7 SSEN | SPIEN R/W 0 7 6 SSEN CKP | SPIEN         SPISIDL           R/W         R/W           0         0           7         6         5           SSEN         CKP         MSTEN           R/W         R/W         R/W | SPIEN         SPISIDL         DISSDO           R/W         R/W         R/W           0         0         0           7         6         5         4           SSEN         CKP         MSTEN         DISSDI           R/W         R/W         R/W         R/W | SPIEN         SPISIDL         DISSDO         MODE32 and           R/W         R/W         R/W         R/W           0         0         0         0           7         6         5         4         3           SSEN         CKP         MSTEN         DISSDI         DISSCK           R/W         R/W         R/W         R/W         R/W | SPIEN         SPISIDL         DISSDO         MODE32 and MODE16[1:0]           R/W         R/W         R/W         R/W         R/W           0         0         0         0         0         0           7         6         5         4         3         2           SSEN         CKP         MSTEN         DISSDI         DISSCK         MCLKEN           R/W         R/W         R/W         R/W         R/W         R/W | SPIEN         SPISIDL         DISSDO         MODE32 and MODE16[1:0]         SMP           R/W         R/ |

### Bit 15 - SPIEN SPIx On bit

| Value | Description                                                                                                 |
|-------|-------------------------------------------------------------------------------------------------------------|
| 1     | Enables module                                                                                              |
| 0     | Turns off and resets module, disables clocks, disables interrupt event generation, allows SFR modifications |

#### Bit 13 - SPISIDL SPIx Stop in Idle Mode bit

| Value | Description                           |
|-------|---------------------------------------|
| 1     | Halts in CPU Idle mode                |
| 0     | Continues to operate in CPU Idle mode |

### Bit 12 - DISSDO Disable SDOx Output Port bit

| Value | Description                                                            |
|-------|------------------------------------------------------------------------|
| 1     | SDOx pin is not used by the module; pin is controlled by port function |
| 0     | SDOx pin is controlled by the module                                   |

### Bits 11:10 - MODE32 and MODE16[1:0] Serial Word Length Select bits<sup>(1,4)</sup>

| MODE32 | MODE16 | AUDEN | Communication                                         |
|--------|--------|-------|-------------------------------------------------------|
| 1      | Х      |       | 32-Bit                                                |
| 0      | 1      | 0     | 16-Bit                                                |
| 0      | 0      |       | 8-Bit                                                 |
| 1      | 1      |       | 24-Bit Data, 32-Bit FIFO, 32-Bit Channel/64-Bit Frame |
| 1      | 0      | 1     | 32-Bit Data, 32-Bit FIFO, 32-Bit Channel/64-Bit Frame |
| 0      | 1      | 1     | 16-Bit Data, 16-Bit FIFO, 32-Bit Channel/64-Bit Frame |
| 0      | 0      |       | 16-Bit FIFO, 16-Bit Channel/32-Bit Frame              |

### Bit 9 - SMP SPIx Data Input Sample Phase bit

Slave Mode:

Input data are always sampled at the middle of data output time, regardless of the SMP setting.

Master Mode:

| V | alue | Description                                              |
|---|------|----------------------------------------------------------|
| 1 |      | Input data are sampled at the end of data output time    |
| 0 |      | Input data are sampled at the middle of data output time |

Serial Peripheral Interface (SPI)

### Bit 8 – CKE SPIx Clock Edge Select bit(1)

| Value | Description                                                                |
|-------|----------------------------------------------------------------------------|
| 1     | Transmit happens on transition from active clock state to Idle clock state |
| 0     | Transmit happens on transition from Idle clock state to active clock state |

### Bit 7 - SSEN Slave Select Enable bit (Client mode)(2)

| Value | Description                                                                            |
|-------|----------------------------------------------------------------------------------------|
| 1     | SSx pin is used by the macro in Client mode; SSx pin is used as the Slave select input |
| 0     | SSx pin is not used by the macro (SSx pin will be controlled by the port I/O)          |

### Bit 6 - CKP Clock Polarity Select bit

| Value | Description                                                       |
|-------|-------------------------------------------------------------------|
| 1     | Idle state for clock is a high level; active state is a low level |
| 0     | Idle state for clock is a low level; active state is a high level |

### Bit 5 - MSTEN Host Mode Enable bit

| Value | Description |
|-------|-------------|
| 1     | Host mode   |
| 0     | Client mode |

### Bit 4 - DISSDI Disable SDIx Input Port bit

| Value | Description                                                            |
|-------|------------------------------------------------------------------------|
| 1     | SDIx pin is not used by the module; pin is controlled by port function |
| 0     | SDIx pin is controlled by the module                                   |

### Bit 3 - DISSCK Disable SCKx Output Port bit

| 1 | Value | Description                                                            |
|---|-------|------------------------------------------------------------------------|
|   | 1     | SCKx pin is not used by the module; pin is controlled by port function |
|   | 0     | SCKx pin is controlled by the module                                   |

### Bit 2 - MCLKEN Master Clock Enable bit(3)

| DIC 2 1010 | Sit 2 MOLITER Made Clock Enable bit |  |
|------------|-------------------------------------|--|
| Value      | Description                         |  |
| 1          | REFO is used by the BRG             |  |
| 0          | F <sub>P</sub> is used by the BRG   |  |

### Bit 1 - SPIFE Frame Sync Pulse Edge Select bit

| Value | Description                                                               |
|-------|---------------------------------------------------------------------------|
| 1     | Frame Sync pulse (Idle-to-active edge) coincides with the first bit clock |
| 0     | Frame Sync pulse (Idle-to-active edge) precedes the first bit clock       |

### Bit 0 - ENHBUF Enhanced Buffer Enable bit

| Value | Description                      |  |
|-------|----------------------------------|--|
| 1     | Enhanced Buffer mode is enabled  |  |
| 0     | Enhanced Buffer mode is disabled |  |

#### 17.1.2 **SPIx Control Register 1 High**

SPIxCON1H Name: Offset: 0x2AE, 0x2CA

#### Notes:

- 1. AUDEN can only be written when the SPIEN bit = 0.
- AUDMONO can only be written when the SPIEN bit = 0 and is only valid for AUDEN = 1.
- 3. URDTEN is only valid when IGNTUR = 1.
- 4. The AUDMOD[1:0] bits can only be written when the SPIEN bit = 0 and are only valid when AUDEN = 1. When NOT in PCM/DSP mode, this module functions as if FRMSYPW = 1, regardless of its actual value.

| Bit    | 15    | 14        | 13     | 12     | 11      | 10     | 9           | 8       |
|--------|-------|-----------|--------|--------|---------|--------|-------------|---------|
|        | AUDEN | SPISGNEXT | IGNROV | IGNTUR | AUDMONO | URDTEN | AUDM        | OD[1:0] |
| Access | R/W   | R/W       | R/W    | R/W    | R/W     | R/W    | R/W         | R/W     |
| Reset  | 0     | 0         | 0      | 0      | 0       | 0      | 0           | 0       |
|        |       |           |        |        |         |        |             |         |
| Bit    | 7     | 6         | 5      | 4      | 3       | 2      | 1           | 0       |
|        | FRMEN | FRMSYNC   | FRMPOL | MSSEN  | FRMSYPW |        | FRMCNT[2:0] |         |
| Access | R/W   | R/W       | R/W    | R/W    | R/W     | R/W    | R/W         | R/W     |
| Reset  | 0     | 0         | 0      | 0      | 0       | 0      | 0           | 0       |

### Bit 15 - AUDEN Audio Codec Support Enable bit(1)

| Value | Description                                                                                                                                                                             |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | Audio protocol is enabled; MSTEN controls the direction of both SCKx and frame (a.k.a. LRC), and this module functions as if FRMEN = 1, FRMSYNC = MSTEN, FRMCNT[2:0] = 001 and SMP = 0, |
|       | regardless of their actual values                                                                                                                                                       |
| 0     | Audio protocol is disabled                                                                                                                                                              |

### Bit 14 - SPISGNEXT SPIx Sign-Extend RX FIFO Read Data Enable bit

| Value | Description                             |
|-------|-----------------------------------------|
| 1     | Data from RX FIFO are sign-extended     |
| 0     | Data from RX FIFO are not sign-extended |

### Bit 13 - IGNROV Ignore Receive Overflow bit

| Value | Description                                                                                           |
|-------|-------------------------------------------------------------------------------------------------------|
| 1     | A Receive Overflow (ROV) is NOT a critical error; during ROV, data in the FIFO are not overwritten by |
|       | the receive data                                                                                      |
| 0     | A ROV is a critical error that stops SPI operation                                                    |

### Bit 12 - IGNTUR Ignore Transmit Underrun bit

| Value | Description                                                                                          |
|-------|------------------------------------------------------------------------------------------------------|
| 1     | A Transmit Underrun (TUR) is NOT a critical error and data indicated by URDTEN are transmitted until |
|       | the SPIxTXB is not empty                                                                             |
| 0     | A TUR is a critical error that stops SPI operation                                                   |

### Bit 11 - AUDMONO Audio Data Format Transmit bit(2)

| D.C. 1.1 | Addition Additional Fundament                                                             |
|----------|-------------------------------------------------------------------------------------------|
| Value    | Description                                                                               |
| 1        | Audio data are mono (i.e., each data word is transmitted on both left and right channels) |
| 0        | Audio data are stereo                                                                     |

### Bit 10 - URDTEN Transmit Underrun Data Enable bit(3)

| Value | Description                                                                 |
|-------|-----------------------------------------------------------------------------|
| 1     | Transmits data out of SPIxURDT register during Transmit Underrun conditions |
| 0     | Transmits the last received data during Transmit Underrun conditions        |

**Serial Peripheral Interface (SPI)** 

### Bits 9:8 - AUDMOD[1:0] Audio Protocol Mode Selection bits<sup>(4)</sup>

| Value | Description                                                                                  |
|-------|----------------------------------------------------------------------------------------------|
| 11    | PCM/DSP mode                                                                                 |
| 10    | Right Justified mode: This module functions as if SPIFE = 1, regardless of its actual value  |
| 01    | Left Justified mode: This module functions as if SPIFE = 1, regardless of its actual value   |
| 00    | I <sup>2</sup> S mode: This module functions as if SPIFE = 0, regardless of its actual value |

### Bit 7 - FRMEN Framed SPIx Support bit

| Value | Description                                                                |
|-------|----------------------------------------------------------------------------|
| 1     | Framed SPIx support is enabled (SSx pin is used as the FSYNC input/output) |
| 0     | Framed SPIx support is disabled                                            |

### Bit 6 - FRMSYNC Frame Sync Pulse Direction Control bit

| Value | Description                     |
|-------|---------------------------------|
| 1     | Frame Sync pulse input (Client) |
| 0     | Frame Sync pulse output (Host)  |

### Bit 5 - FRMPOL Frame Sync/Slave Select Polarity bit

| Value | Description                                  |
|-------|----------------------------------------------|
| 1     | Frame Sync pulse/Slave select is active-high |
| 0     | Frame Sync pulse/Slave select is active-low  |

### Bit 4 - MSSEN Master Mode Slave Select Enable bit

| Value Description |                                                                                                   |  |
|-------------------|---------------------------------------------------------------------------------------------------|--|
| 1                 | SPIx Slave select support is enabled with polarity determined by FRMPOL (SSx pin is automatically |  |
|                   | driven during transmission in Master mode)                                                        |  |
| 0                 | Slave select SPIx support is disabled (SSx pin will be controlled by port I/O)                    |  |

### Bit 3 - FRMSYPW Frame Sync Pulse-Width bit

| Vá | alue | Description                                                                              |
|----|------|------------------------------------------------------------------------------------------|
| 1  |      | Frame Sync pulse is one serial word length wide (as defined by MODE[32,16]/WLENGTH[4:0]) |
| 0  |      | Frame Sync pulse is one clock (SCKx) wide                                                |

### Bits 2:0 - FRMCNT[2:0] Frame Sync Pulse Counter bits

Controls the number of serial words transmitted per Sync pulse.

| Value | Description                                                                          |
|-------|--------------------------------------------------------------------------------------|
| 111   | Reserved                                                                             |
| 110   | Reserved                                                                             |
| 101   | Generates a Frame Sync pulse on every 32 serial words                                |
| 100   | Generates a Frame Sync pulse on every 16 serial words                                |
| 011   | Generates a Frame Sync pulse on every 8 serial words                                 |
| 010   | Generates a Frame Sync pulse on every 4 serial words                                 |
| 001   | Generates a Frame Sync pulse on every 2 serial words (value used by audio protocols) |
| 000   | Generates a Frame Sync pulse on each serial word                                     |

**Serial Peripheral Interface (SPI)** 

### 17.1.3 SPIx Control Register 2 Low

Name: SPIxCON2L Offset: 0x2B0, 0x2CC

### Notes:

1. These bits are effective when AUDEN = 0 only.

2. Varying the length by changing these bits does not affect the depth of the TX/RX FIFO.



Bits 4:0 - WLENGTH[4:0] Variable Word Length bits(1,2)

|       | *************************************** | Variable Word Length bits.     |
|-------|-----------------------------------------|--------------------------------|
| Value | Description                             |                                |
| 11111 | 32-bit data                             |                                |
| 11110 | 31-bit data                             |                                |
| 11101 | 30-bit data                             |                                |
| 11100 | 29-bit data                             |                                |
| 11011 | 28-bit data                             |                                |
| 11010 | 27-bit data                             |                                |
| 11001 | 26-bit data                             |                                |
| 11000 | 25-bit data                             |                                |
| 10111 | 24-bit data                             |                                |
| 10110 | 23-bit data                             |                                |
| 10101 | 22-bit data                             |                                |
| 10100 | 21-bit data                             |                                |
| 10011 | 20-bit data                             |                                |
| 10010 | 19-bit data                             |                                |
| 10001 | 18-bit data                             |                                |
| 10000 | 17-bit data                             |                                |
| 01111 | 16-bit data                             |                                |
| 01110 | 15-bit data                             |                                |
| 01101 | 14-bit data                             |                                |
| 01100 | 13-bit data                             |                                |
| 01011 | 12-bit data                             |                                |
| 01010 | 11-bit data                             |                                |
| 01001 | 10-bit data                             |                                |
| 01000 | 9-bit data                              |                                |
| 00111 | 8-bit data                              |                                |
| 00110 | 7-bit data                              |                                |
| 00101 | 6-bit data                              |                                |
| 00100 | 5-bit data                              |                                |
| 00011 | 4-bit data                              |                                |
| 00010 | 3-bit data                              |                                |
| 00001 | 2-bit data                              |                                |
| 00000 | See MODE[32                             | 2,16] bits in SPIxCON1L[11:10] |
|       |                                         |                                |

#### 17.1.4 **SPIx Status Register Low**

**SPIxSTATL** Name: Offset: 0x2B4, 0x2D0

#### Note:

SPITUR is cleared when SPIEN = 0. When IGNTUR = 1, SPITUR provides dynamic status of the Transmit Underrun condition, but does not stop RX/TX operation and does not need to be cleared by software.

Legend: C = Clearable bit; HS = Hardware Settable bit; HSC = Hardware Settable/Clearable bit

| Bit    | 15    | 14     | 13     | 12     | 11      | 10 | 9      | 8      |
|--------|-------|--------|--------|--------|---------|----|--------|--------|
|        |       |        |        | FRMERR | SPIBUSY |    |        | SPITUR |
| Access |       |        | •      | R/C/HS | R/HSC   |    |        | R/HSC  |
| Reset  |       |        |        | 0      | 0       |    |        | 0      |
|        |       |        |        |        |         |    |        |        |
| Bit    | 7     | 6      | 5      | 4      | 3       | 2  | 1      | 0      |
|        | SRMT  | SPIROV | SPIRBE |        | SPITBE  |    | SPITBF | SPIRBF |
| Access | R/HSC | R/C/HS | R/HSC  |        | R/HSC   |    | R/HSC  | R/HSC  |
| Reset  | 0     | 0      | 1      |        | 1       |    | 0      | 0      |

### Bit 12 - FRMERR SPIx Frame Error Status bit

| Value | Description                |
|-------|----------------------------|
| 1     | Frame error is detected    |
| 0     | No frame error is detected |

### Bit 11 - SPIBUSY SPIx Activity Status bit

| Value                                     | Description                                     |
|-------------------------------------------|-------------------------------------------------|
| 1                                         | Module is currently busy with some transactions |
| No ongoing transactions (at time of read) |                                                 |

### Bit 8 - SPITUR SPIx Transmit Underrun Status bit(1)

| Value | Description                                                   |
|-------|---------------------------------------------------------------|
| 1     | Transmit buffer has encountered a Transmit Underrun condition |
| 0     | Transmit buffer does not have a Transmit Underrun condition   |

### Bit 7 - SRMT Shift Register Empty Status bit

| Value Description |                                                                                                  |  |
|-------------------|--------------------------------------------------------------------------------------------------|--|
| 1                 | No current or pending transactions (i.e., neither SPIxTXB or SPIxTXSR contains data to transmit) |  |
| 0                 | Current or pending transactions                                                                  |  |

### Bit 6 - SPIROV SPIx Receive Overflow Status bit

| П | Value | Description                                                                      |
|---|-------|----------------------------------------------------------------------------------|
|   | 1     | A new byte/half-word/word has been completely received when the SPIxRXB was full |
|   | 0     | No overflow                                                                      |

### Bit 5 - SPIRBE SPIx RX Buffer Empty Status bit

### Standard Buffer Mode:

Automatically set in hardware when SPIxBUF is read from, reading SPIxRXB. Automatically cleared in hardware when SPIx transfers data from SPIxRXSR to SPIxRXB.

#### Enhanced Buffer Mode:

Indicates RXELM[5:0] = 000000.

|       | In the contract of     |
|-------|------------------------|
| Value | Description            |
| 1     | RX buffer is empty     |
| 0     | RX buffer is not empty |

Serial Peripheral Interface (SPI)

### Bit 3 - SPITBE SPIx Transmit Buffer Empty Status bit

Standard Buffer Mode:

Automatically set in hardware when SPIx transfers data from SPIxTXB to SPIxTXSR. Automatically cleared in hardware when SPIxBUF is written, loading SPIxTXB.

**Enhanced Buffer Mode:** 

Indicates TXELM[5:0] = 000000.

| Value | Description          |
|-------|----------------------|
| 1     | SPIxTXB is empty     |
| 0     | SPIxTXB is not empty |

### Bit 1 - SPITBF SPIx Transmit Buffer Full Status bit

#### Standard Buffer Mode:

Automatically set in hardware when SPIxBUF is written, loading SPIxTXB. Automatically cleared in hardware when SPIx transfers data from SPIxTXB to SPIxTXSR.

### Enhanced Buffer Mode:

Indicates TXELM[5:0] = 1111111.

| Value | Description      |
|-------|------------------|
| 1     | SPIxTXB is full  |
| 0     | SPIxTXB not full |

### Bit 0 - SPIRBF SPIx Receive Buffer Full Status bit

#### Standard Buffer Mode:

Automatically set in hardware when SPIx transfers data from SPIxRXSR to SPIxRXB. Automatically cleared in hardware when SPIxBUF is read from, reading SPIxRXB.

### **Enhanced Buffer Mode:**

Indicates RXELM[5:0] = 111111.

| Value | Description         |
|-------|---------------------|
| 1     | SPIxRXB is full     |
| 0     | SPIxRXB is not full |

Serial Peripheral Interface (SPI)

### 17.1.5 SPIx Status Register High

Name: SPIxSTATH Offset: 0x2B6, 0x2D2

#### Notes:

- 1. RXELM3 and TXELM3 bits are only present when FIFODEPTH = 8 or higher.
- 2. RXELM4 and TXELM4 bits are only present when FIFODEPTH = 16 or higher.
- 3. RXELM5 and TXELM5 bits are only present when FIFODEPTH = 32.

Legend: HSC = Hardware Settable/Clearable bit

| Bit    | 15 | 14 | 13    | 12    | 11    | 10     | 9     | 8     |
|--------|----|----|-------|-------|-------|--------|-------|-------|
|        |    |    |       |       | RXEL  | M[5:0] |       |       |
| Access |    |    | R/HSC | R/HSC | R/HSC | R/HSC  | R/HSC | R/HSC |
| Reset  |    |    | 0     | 0     | 0     | 0      | 0     | 0     |
|        |    |    |       |       |       |        |       |       |
| Bit    | 7  | 6  | 5     | 4     | 3     | 2      | 1     | 0     |
|        |    |    |       |       | TXELI | M[5:0] |       |       |
| Access |    |    | R/HSC | R/HSC | R/HSC | R/HSC  | R/HSC | R/HSC |
| Reset  |    |    | 0     | 0     | 0     | 0      | 0     | 0     |

Bits 13:8 - RXELM[5:0] Receive Buffer Element Count bits (valid in Enhanced Buffer mode)(1,2,3)

Bits 5:0 - TXELM[5:0] Transmit Buffer Element Count bits (valid in Enhanced Buffer mode)(1,2,3)

Serial Peripheral Interface (SPI)

## 17.1.6 SPIx Buffer Register Low

Name: SPIxBUFL Offset: 0x2B8, 0x2D4

| Bit    | 15  | 14  | 13  | 12   | 11             | 10  | 9   | 8   |
|--------|-----|-----|-----|------|----------------|-----|-----|-----|
|        |     |     |     | DATA | [15:8]         |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W            | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0              | 0   | 0   | 0   |
|        |     |     |     |      |                |     |     |     |
| Bit    | 7   | 6   | 5   | 4    | 3              | 2   | 1   | 0   |
|        |     |     |     | DATA | <b>\</b> [7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W            | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0              | 0   | 0   | 0   |

Bits 15:0 - DATA[15:0] SPI FIFO Data bits

Serial Peripheral Interface (SPI)

## 17.1.7 SPIx Buffer Register High

Name: SPIxBUFH Offset: 0x2BA, 0x2D6

| Bit    | 15  | 14  | 13  | 12    | 11     | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|--------|-----|-----|-----|
|        |     |     |     | DATA[ | 31:24] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0      | 0   | 0   | 0   |
|        |     |     |     |       |        |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3      | 2   | 1   | 0   |
|        |     |     |     | DATA[ | 23:16] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0      | 0   | 0   | 0   |

Bits 15:0 - DATA[31:16] SPI FIFO Data bits

**Serial Peripheral Interface (SPI)** 

#### 17.1.8 **SPIx Baud Rate Generator Register Low**

Name: **SPIxBRGL** Offset: 0x2BC, 0x2D8

### Note:

Changing the BRG value when SPIEN = 1 causes undefined behavior.

| Bit    | 15  | 14  | 13  | 12  | 11    | 10        | 9   | 8   |
|--------|-----|-----|-----|-----|-------|-----------|-----|-----|
|        |     |     |     |     |       | BRG[12:8] |     |     |
| Access |     |     |     | R/W | R/W   | R/W       | R/W | R/W |
| Reset  |     |     |     | 0   | 0     | 0         | 0   | 0   |
|        |     |     |     |     |       |           |     |     |
| Bit    | 7   | 6   | 5   | 4   | 3     | 2         | 1   | 0   |
|        |     |     |     | BRG | [7:0] |           |     |     |
| Access | R/W | R/W | R/W | R/W | R/W   | R/W       | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0   | 0     | 0         | 0   | 0   |

Bits 12:0 - BRG[12:0] SPI Baud Rate Generator Divisor bits<sup>(1)</sup>

### 17.1.9 SPIx Interrupt Mask Register Low

Name: SPIxIMSKL Offset: 0x2C0, 0x2DC

| Bit    | 15     | 14       | 13      | 12       | 11      | 10 | 9        | 8        |
|--------|--------|----------|---------|----------|---------|----|----------|----------|
|        |        |          |         | FRMERREN | BUSYEN  |    |          | SPITUREN |
| Access |        |          |         | R/W      | R/W     |    |          | R/W      |
| Reset  |        |          |         | 0        | 0       |    |          | 0        |
|        |        |          |         |          |         |    |          |          |
| Bit    | 7      | 6        | 5       | 4        | 3       | 2  | 1        | 0        |
|        | SRMTEN | SPIROVEN | SPIRBEN |          | SPITBEN |    | SPITBFEN | SPIRBFEN |
| Access | R/W    | R/W      | R/W     |          | R/W     |    | R/W      | R/W      |
| Reset  | 0      | 0        | 0       |          | 0       |    | 0        | 0        |

### Bit 12 - FRMERREN Enable Interrupt Events via FRMERR bit

| Val | lue | Description                                      |  |  |  |  |
|-----|-----|--------------------------------------------------|--|--|--|--|
| 1   |     | Frame error generates an interrupt event         |  |  |  |  |
| 0   |     | Frame error does not generate an interrupt event |  |  |  |  |

### Bit 11 - BUSYEN Enable Interrupt Events via SPIBUSY bit

| П | Value | Description                                  |
|---|-------|----------------------------------------------|
| ſ | 1     | SPIBUSY generates an interrupt event         |
|   | 0     | SPIBUSY does not generate an interrupt event |

### Bit 8 - SPITUREN Enable Interrupt Events via SPITUR bit

| Value | Description                                            |
|-------|--------------------------------------------------------|
| 1     | Transmit Underrun (TUR) generates an interrupt event   |
| 0     | Transmit Underrun does not generate an interrupt event |

#### Bit 7 - SRMTEN Fnable Interrupt Events via SRMT bit

| D.C / O. | Dit i Citaria Enable interrapt Evente via Citari bit    |  |  |  |  |  |  |
|----------|---------------------------------------------------------|--|--|--|--|--|--|
| Value    | Description                                             |  |  |  |  |  |  |
| 1        | Shift Register Empty (SRMT) generates interrupt events  |  |  |  |  |  |  |
| 0        | Shift Register Empty does not generate interrupt events |  |  |  |  |  |  |

### Bit 6 - SPIROVEN Enable Interrupt Events via SPIROV bit

| Value | Description                                                |
|-------|------------------------------------------------------------|
| 1     | SPIx Receive Overflow (ROV) generates an interrupt event   |
| 0     | SPIx Receive Overflow does not generate an interrupt event |

### Bit 5 - SPIRBEN Enable Interrupt Events via SPIRBE bit

| Value | Description                                               |
|-------|-----------------------------------------------------------|
| 1     | SPIx RX buffer empty generates an interrupt event         |
| 0     | SPIx RX buffer empty does not generate an interrupt event |

### Bit 3 - SPITBEN Enable Interrupt Events via SPITBE bit

| Value | Description                                                     |
|-------|-----------------------------------------------------------------|
| 1     | SPIx transmit buffer empty generates an interrupt event         |
| 0     | SPIx transmit buffer empty does not generate an interrupt event |

### Bit 1 - SPITBFEN Enable Interrupt Events via SPITBF bit

| Value | Description                                                    |
|-------|----------------------------------------------------------------|
| 1     | SPIx transmit buffer full generates an interrupt event         |
| 0     | SPIx transmit buffer full does not generate an interrupt event |

Serial Peripheral Interface (SPI)

### Bit 0 - SPIRBFEN Enable Interrupt Events via SPIRBF bit

| Value | Description                                                   |
|-------|---------------------------------------------------------------|
| 1     | SPIx receive buffer full generates an interrupt event         |
| 0     | SPIx receive buffer full does not generate an interrupt event |

Serial Peripheral Interface (SPI)

### 17.1.10 SPIx Interrupt Mask Register High

Name: SPIxIMSKH Offset: 0x2C2, 0x2DE

#### Notes:

- Mask values higher than FIFODEPTH are not valid. The module will not trigger a match for any value in this
  case.
- 2. RXMSK2 and TXMSK2 bits are only present when FIFODEPTH = 8 or higher.
- 3. RXMSK3 and TXMSK3 bits are only present when FIFODEPTH = 16 or higher.
- 4. RXMSK4 and TXMSK4 bits are only present when FIFODEPTH = 32.

| Bit    | 15     | 14 | 13         | 12         | 11  | 10  | 9   | 8   |  |
|--------|--------|----|------------|------------|-----|-----|-----|-----|--|
|        | RXWIEN |    |            | RXMSK[5:0] |     |     |     |     |  |
| Access | R/W    |    | R/W        | R/W        | R/W | R/W | R/W | R/W |  |
| Reset  | 0      |    | 0          | 0          | 0   | 0   | 0   | 0   |  |
|        |        |    |            |            |     |     |     |     |  |
| Bit    | 7      | 6  | 5          | 4          | 3   | 2   | 1   | 0   |  |
|        | TXWIEN |    | TXMSK[5:0] |            |     |     |     |     |  |
| Access | R/W    |    | R/W        | R/W        | R/W | R/W | R/W | R/W |  |
| Reset  | 0      |    | 0          | 0          | 0   | 0   | 0   | 0   |  |

Bit 15 - RXWIEN Receive Watermark Interrupt Enable bit

| Value | Description                                                                      |
|-------|----------------------------------------------------------------------------------|
| 1     | Triggers receive buffer element watermark interrupt when RXMSK[5:0] ≤ RXELM[5:0] |
| 0     | Disables receive buffer element watermark interrupt                              |

### Bits 13:8 - RXMSK[5:0] RX Buffer Mask bits(1,2,3,4)

RX mask bits; used in conjunction with the RXWIEN bit.

### Bit 7 - TXWIEN Transmit Watermark Interrupt Enable bit

| Value | Description                                                                       |
|-------|-----------------------------------------------------------------------------------|
| 1     | Triggers transmit buffer element watermark interrupt when TXMSK[5:0] = TXELM[5:0] |
| 0     | Disables transmit buffer element watermark interrupt                              |

### Bits 5:0 - TXMSK[5:0] TX Buffer Mask bits(1,2,3,4)

TX mask bits; used in conjunction with the TXWIEN bit.

**Serial Peripheral Interface (SPI)** 

### 17.1.11 SPIx Underrun Data Register Low

Name: SPIxURDTL Offset: 0x2C4, 0x2E0

| Bit    | 15              | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |
|--------|-----------------|-----|-----|-----|-----|-----|-----|-----|--|
|        | SPIxURDTL[15:8] |     |     |     |     |     |     |     |  |
| Access | R/W             | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0               | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |
|        |                 |     |     |     |     |     |     |     |  |
| Bit    | 7               | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|        | SPIxURDTL[7:0]  |     |     |     |     |     |     |     |  |
| Access | R/W             | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0               | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |

### Bits 15:0 - SPIxURDTL[15:0] SPI Underrun Data bits

These bits are only used when URDTEN = 1. This register holds the data to transmit when a Transmit Underrun condition occurs.

When the MODE[32:16] or WLENGTH[4:0] bits select 16 to 9-bit data, the SPIx only uses URDATA[15:0]. When the MODE[32:16] or WLENGTH[4:0] bits select 8 to 2-bit data, the SPIx only uses URDATA[7:0].

Serial Peripheral Interface (SPI)

### 17.1.12 SPIx Underrun Data Register Low

Name: SPIxURDTH Offset: 0x2C6, 0x2E2

| Bit    | 15               | 14  | 13  | 12      | 11        | 10  | 9   | 8   |  |
|--------|------------------|-----|-----|---------|-----------|-----|-----|-----|--|
|        | SPIxURDTH[31:24] |     |     |         |           |     |     |     |  |
| Access | R/W              | R/W | R/W | R/W     | R/W       | R/W | R/W | R/W |  |
| Reset  | 0                | 0   | 0   | 0       | 0         | 0   | 0   | 0   |  |
|        |                  |     |     |         |           |     |     |     |  |
| Bit    | 7                | 6   | 5   | 4       | 3         | 2   | 1   | 0   |  |
|        |                  |     |     | SPIxURD | TH[23:16] |     |     |     |  |
| Access | R/W              | R/W | R/W | R/W     | R/W       | R/W | R/W | R/W |  |
| Reset  | 0                | 0   | 0   | 0       | 0         | 0   | 0   | 0   |  |

### Bits 15:0 - SPIxURDTH[31:16] SPI Underrun Data bits

These bits are only used when URDTEN = 1. This register holds the data to transmit when a Transmit Underrun condition occurs.

When the MODE[32:16] or WLENGTH[4:0] bits select 32 to 25-bit data, the SPIx only uses URDATA[31:16]. When the MODE[32:16] or WLENGTH[4:0] bits select 24 to 17-bit data, the SPIx only uses URDATA[23:16].

Inter-Integrated Circuit (I2C)

## 18. Inter-Integrated Circuit (I<sup>2</sup>C)

**Note:** This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. For more information, refer to "Inter-Integrated Circuit (I<sup>2</sup>C)" (www.microchip.com/DS70000195) in the "dsPIC33/PIC24 Family Reference Manual".

The Inter-Integrated Circuit ( $I^2C$ ) module is a serial interface useful for communicating with other peripheral or microcontroller devices. These peripheral devices may be serial EEPROMs, display drivers, A/D Converters, etc.

The I<sup>2</sup>C module supports these features:

- 7-Bit and 10-Bit Device Addresses
- General Call Address as Defined in the I<sup>2</sup>C Protocol
- Both 100 kHz and 400 kHz Bus Specifications
- · Configurable Address Masking
- · Multi-Main modes to Prevent Loss of Messages in Arbitration
- · Bus Repeater mode, Allowing the Acceptance of All Messages as a Secondary, regardless of the Address
- Automatic SCL

A block diagram of the module is shown in Figure 18-1.

### 18.1 Communicating as a Host in a Single Host Environment

The details of sending a message in Host mode depends on the communication protocol for the device being communicated with. Typically, the sequence of events is as follows:

- 1. Assert a Start condition on SDAx and SCLx.
- 2. Send the I<sup>2</sup>C device address byte to the Client with a write indication.
- 3. Wait for and verify an Acknowledge from the Client.
- 4. Send the first data byte (sometimes known as the command) to the Client.
- 5. Wait for and verify an Acknowledge from the Client.
- 6. Send the serial memory address low byte to the Client.
- 7. Repeat Steps 4 and 5 until all data bytes are sent.
- 8. Assert a Repeated Start condition on SDAx and SCLx.
- 9. Send the device address byte to the Client with a read indication.
- 10. Wait for and verify an Acknowledge from the Client.
- 11. Enable Host reception to receive serial memory data.
- 12. Generate an ACK or NACK condition at the end of a received byte of data.
- 13. Generate a Stop condition on SDAx and SCLx.

Figure 18-1. I2Cx Block Diagram



### 18.2 Setting Baud Rate When Operating as a Bus Main

To compute the Baud Rate Generator reload value, use Equation 18-1.

Equation 18-1. Computing Baud Rate Reload Value<sup>(1,2,3)</sup>

 $I2CxBRG = ((1/F_{SCL} - Delay) \cdot F_P) - 2$ 

### Notes:

- These clock rate values are for guidance only. The actual clock rate should be measured in its intended application.
- Typical value of delay varies from 110 ns to 150 ns.
- 3. I2CxBRG values of 0 to 3 are expressly forbidden. The user should never program the I2CxBRG with a value of 0x0, 0x1, 0x2 or 0x3 as indeterminate results may occur.

### 18.3 Secondary Address Masking

The I2C1MSK register (18.5.5. I2C1MSK) designates address bit positions as "don't care" for both 7-Bit and 10-Bit Addressing modes. Setting a particular bit location (= 1) in the I2C1MSK register causes the Secondary module to respond, whether the corresponding address bit value is a '0' or a '1'. For example, when I2C1MSK is set to '0010000000', the Secondary module will detect both addresses, '0000000000' and '0010000000'.

To enable address masking, the Intelligent Peripheral Management Interface (IPMI) must be disabled by clearing the STRICT bit (I2CxCONL[11]).

**Note:** As a result of changes in the I<sup>2</sup>C protocol, the addresses in Table 18-2 are reserved and will not be Acknowledged in Secondary mode. This includes any address mask settings that include any of these addresses.

Table 18-1. I2Cx Clock Rates<sup>(1,2)</sup>

| -               | _                | I2CxBRG Value |             |  |
|-----------------|------------------|---------------|-------------|--|
| F <sub>CY</sub> | F <sub>SCL</sub> | Decimal       | Hexadecimal |  |
| 100 MHz         | 1 MHz            | 41            | 29          |  |
| 100 MHz         | 400 kHz          | 116           | 74          |  |
| 100 MHz         | 100 kHz          | 491           | 1EB         |  |
| 80 MHz          | 1 MHz            | 32            | 20          |  |
| 80 MHz          | 400 kHz          | 92            | 5C          |  |
| 80 MHz          | 100 kHz          | 392           | 188         |  |
| 60 MHz          | 1 MHz            | 24            | 18          |  |
| 60 MHz          | 400 kHz          | 69            | 45          |  |
| 60 MHz          | 100 kHz          | 294           | 126         |  |
| 40 MHz          | 1 MHz            | 15            | 0F          |  |
| 40 MHz          | 400 kHz          | 45            | 2D          |  |
| 40 MHz          | 100 kHz          | 195           | C3          |  |
| 20 MHz          | 1 MHz            | 7             | 7           |  |

### Notes:

- 1. Based on  $F_{CY} = F_{OSC}/2$ ; Doze mode and PLL are disabled.
- 2. These clock rate values are for guidance only. The actual clock rate can be affected by various system-level parameters. The actual clock rate should be measured in its intended application.

| continued       |                  |         |             |  |
|-----------------|------------------|---------|-------------|--|
| E.              |                  |         | G Value     |  |
| F <sub>CY</sub> | F <sub>SCL</sub> | Decimal | Hexadecimal |  |
| 20 MHz          | 400 kHz          | 22      | 16          |  |
| 20 MHz          | 100 kHz          | 97      | 61          |  |

### Notes:

- 1. Based on  $F_{CY} = F_{OSC}/2$ ; Doze mode and PLL are disabled.
- These clock rate values are for guidance only. The actual clock rate can be affected by various system-level parameters. The actual clock rate should be measured in its intended application.

Table 18-2. I2Cx Reserved Addresses<sup>(1)</sup>

| Secondary Address | R/W Bit | Description                             |
|-------------------|---------|-----------------------------------------|
| 0000 000          | 0       | General Call Address <sup>(2)</sup>     |
| 0000 000          | 1       | Start Byte                              |
| 0000 001          | Х       | Cbus Address                            |
| 0000 01x          | Х       | Reserved                                |
| 0000 1xx          | Х       | HS Mode Host Code                       |
| 1111 0xx          | Х       | 10-Bit Client Upper Byte <sup>(3)</sup> |
| 1111 1xx          | X       | Reserved                                |

### Note:

- 1. The address bits listed here will never cause an address match independent of address mask settings.
- 2. This address will be Acknowledged only if GCEN = 1.
- 3. A match on this address can only occur on the upper byte in 10-Bit Addressing mode.

### 18.4 SMBus Support

The dsPIC33CK256MC506 family devices have support for SMBus through options in the input voltage thresholds. There are two control bits to select one of three options: SMEN (I2CxCONL[8]) and Configuration bit, SMBEN (FDEVOPT[10]). 18.5.1. I2C1CONL details the setting of these control bits.

Table 18-3. I<sup>2</sup>C Pin Voltage Threshold

|                            | SMEN SFR Bit (I2CxCONL[8]) | SMBEN Configuration Bit (FDEVOPT[10]) |
|----------------------------|----------------------------|---------------------------------------|
| I <sup>2</sup> C (default) | 0                          | х                                     |
| SMBus 2.0                  | 1                          | 0                                     |
| SMBus 3.0                  | 1                          | 1                                     |

#### 18.5 **I2C Control/Status Registers**

| Offset | Name      | Bit Pos.    | 7       | 6      | 5       | 4      | 3        | 2     | 1      | 0     |
|--------|-----------|-------------|---------|--------|---------|--------|----------|-------|--------|-------|
| 0x0200 | I2C1CONL  | 15:8        | I2CEN   |        | I2CSIDL | SCLREL | STRICT   | A10M  | DISSLW | SMEN  |
| 0x0200 | 12C TCONE | 7:0         | GCEN    | STREN  | ACKDT   | ACKEN  | RCEN     | PEN   | RSEN   | SEN   |
| 0x0202 | I2C1CONH  | 15:8        |         |        |         |        |          |       |        |       |
| 0x0202 | IZCTCONT  | 7:0         |         | PCIE   | SCIE    | BOEN   | SDAHT    | SBCDE | AHEN   | DHEN  |
| 0x0204 | I2C1STAT  | 15:8        | ACKSTAT | TRSTAT | ACKTIM  |        |          | BCL   | GCSTAT | ADD10 |
| 0,0204 | 120101711 | 7:0         | IWCOL   | I2COV  | D/A     | Р      | S        | R/W   | RBF    | TBF   |
| 0x0206 |           |             |         |        |         |        |          |       |        |       |
|        | Reserved  |             |         |        |         |        |          |       |        |       |
| 0x0207 |           |             |         |        |         |        |          |       |        |       |
| 0x0208 | I2C1ADD   | 15:8        |         |        |         |        |          |       | ADD    | [9:8] |
|        |           | 7:0         |         |        |         | ADD    | D[7:0]   |       |        |       |
| 0x020A |           |             |         |        |         |        |          |       |        |       |
|        | Reserved  |             |         |        |         |        |          |       |        |       |
| 0x020B |           |             |         |        |         |        |          |       |        |       |
| 0x020C | I2C1MSK   | 15:8        |         |        |         |        | (17.0)   |       | MSk    | [9:8] |
|        |           | 7:0         |         |        | ı       | MSK    | ([7:0]   |       |        |       |
| 0x020E |           |             |         |        |         |        |          |       |        |       |
|        | Reserved  |             |         |        |         |        |          |       |        |       |
| 0x020F |           | 45.0        |         |        |         | IOODD  | 0[45.0]  |       |        |       |
| 0x0210 | I2C1BRG   | 15:8<br>7:0 |         |        |         |        | G[15:8]  |       |        |       |
| 0x0212 |           | 7:0         |         |        |         | IZCBF  | RG[7:0]  |       |        |       |
|        | Reserved  |             |         |        |         |        |          |       |        |       |
| 0x0213 | Neserveu  |             |         |        |         |        |          |       |        |       |
| 0.0213 |           | 15:8        |         |        |         |        |          |       |        |       |
| 0x0214 | I2C1TRN   | 7:0         |         |        |         | I2CTXD | ATA[7:0] |       |        |       |
| 0x0216 |           | 7.0         |         |        |         | 120170 | , (, .0) |       |        |       |
|        | Reserved  |             |         |        |         |        |          |       |        |       |
| 0x0217 |           |             |         |        |         |        |          |       |        |       |
|        |           | 15:8        |         |        |         |        |          |       |        |       |
| 0x0218 | I2C2RCV   | 7:0         |         |        |         | I2CRXD | ATA[7:0] |       |        |       |

### 18.5.1 I2C1 Control Register Low

Name: I2C1CONL Offset: 0x200

#### Notes:

- 1. Automatically cleared to '0' at the beginning of Client transmission; automatically cleared to '0' at the end of Client reception.
- 2. Automatically cleared to '0' at the beginning of Client transmission.

### Legend: HC = Hardware Clearable bit

| Bit    | 15    | 14    | 13      | 12     | 11     | 10     | 9      | 8      |
|--------|-------|-------|---------|--------|--------|--------|--------|--------|
|        | I2CEN |       | I2CSIDL | SCLREL | STRICT | A10M   | DISSLW | SMEN   |
| Access | R/W   |       | R/W/HC  | R/W    | R/W    | R/W    | R/W    | R/W    |
| Reset  | 0     |       | 0       | 1      | 0      | 0      | 0      | 0      |
|        |       |       |         |        |        |        |        |        |
| Bit    | 7     | 6     | 5       | 4      | 3      | 2      | 1      | 0      |
|        | GCEN  | STREN | ACKDT   | ACKEN  | RCEN   | PEN    | RSEN   | SEN    |
| Access | R/W   | R/W   | R/W     | R/W/HC | R/W/HC | R/W/HC | R/W/HC | R/W/HC |
| Reset  | 0     | 0     | 0       | 0      | 0      | 0      | 0      | 0      |

### Bit 15 - I2CEN I2C1 Enable bit (writable from software only)

|       | • • • • • • • • • • • • • • • • • • • •                                              |
|-------|--------------------------------------------------------------------------------------|
| Value | Description                                                                          |
| 1     | Enables the I2C1 module, and configures the SDAx and SCLx pins as serial port pins   |
| 0     | Disables the I2C1 module; all I <sup>2</sup> C pins are controlled by port functions |

### Bit 13 - I2CSIDL I2C1 Stop in Idle Mode bit

| Value | Description                                                |
|-------|------------------------------------------------------------|
| 1     | Discontinues module operation when device enters Idle mode |
| 0     | Continues module operation in Idle mode                    |

## Bit 12 – SCLREL SCLx Release Control bit (I<sup>2</sup>C Client mode only)<sup>(1)</sup>

If STREN = 1:(2)

User software may write '0' to initiate a clock stretch and write '1' to release the clock. Hardware clears at the beginning of every Client data byte transmission. Hardware clears at the end of every Client address byte reception. Hardware clears at the end of every Client data byte reception.

| Value | Description                              |
|-------|------------------------------------------|
| 1     | Releases the SCLx clock                  |
| 0     | Holds the SCLx clock low (clock stretch) |

### If STREN = 0:

User software may only write '1' to release the clock. Hardware clears at the beginning of every Client data byte transmission. Hardware clears at the end of every Client address byte reception.

| Value | Description                              |
|-------|------------------------------------------|
| 1     | Releases the SCLx clock                  |
| 0     | Holds the SCLx clock low (clock stretch) |

#### Bit 11 - STRICT I2C1 Strict Reserved Address Rule Enable bit

| Value | Description                                                                                                                |
|-------|----------------------------------------------------------------------------------------------------------------------------|
| 1     | Strict Reserved Addressing is enforced; for reserved addresses.                                                            |
|       | (In Client Mode) – The device doesn't respond to reserved address space and addresses falling in that category are NACKed. |
|       | (In Host Mode) – The device is allowed to generate addresses with reserved address space.                                  |

| Value | Description                                                                                                                                                                                |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Reserved Addressing would be Acknowledged.                                                                                                                                                 |
|       | (In Client Mode) – The device will respond to an address falling in the reserved address space. When there is a match with any of the reserved addresses, the device will generate an ACK. |
|       | (In Host Mode) – Reserved.                                                                                                                                                                 |

#### Bit 10 - A10M 10-Bit Client Address Flag bit

| Value | Description                        |
|-------|------------------------------------|
| 1     | I2CxADD is a 10-bit Client address |
| 0     | I2CxADD is a 7-bit Client address  |

#### Bit 9 - DISSLW Slew Rate Control Disable bit

| Value | Description                                                                                   |
|-------|-----------------------------------------------------------------------------------------------|
| 1     | Slew rate control is disabled for Standard Speed mode (100 kHz, also disabled for 1 MHz mode) |
| 0     | Slew rate control is enabled for High-Speed mode (400 kHz)                                    |

### Bit 8 - SMEN SMBus Input Levels Enable bit

| Value | Description                                                                  |
|-------|------------------------------------------------------------------------------|
| 1     | Enables input logic so thresholds are compliant with the SMBus specification |
| 0     | Disables SMBus-specific inputs                                               |

### Bit 7 – GCEN General Call Enable bit (in I<sup>2</sup>C Client mode only)

| - 1 | Value | Pagarintian                                                                                           |
|-----|-------|-------------------------------------------------------------------------------------------------------|
| - 1 | Value | Description                                                                                           |
|     | 1     | Enables interrupt when a general call address is received in I2CxRSR; module is enabled for reception |
|     | 0     | General call address is disabled.                                                                     |

#### Bit 6 - STREN SCL1 Clock Stretch Enable bit

In I<sup>2</sup>C Client mode only: used in conjunction with the SCI RFI bit

|       | m. Comonic medicarity, decad in conjunction man are countries. |  |  |  |  |  |
|-------|----------------------------------------------------------------|--|--|--|--|--|
| Value | Description                                                    |  |  |  |  |  |
| 1     | Enables clock stretching                                       |  |  |  |  |  |
| 0     | Disables clock stretching                                      |  |  |  |  |  |

### Bit 5 - ACKDT Acknowledge Data bit

In I<sup>2</sup>C Host mode during Host Receive mode. The value that will be transmitted when the user initiates an Acknowledge sequence at the end of a receive.

In I<sup>2</sup>C Client mode when AHEN = 1 or DHEN = 1. The value that the Client will transmit when it initiates an Acknowledge sequence at the end of an address or data reception.

| ,     | . to an one ago coquerios at are or an adaroso or anta reception. |  |  |  |  |  |
|-------|-------------------------------------------------------------------|--|--|--|--|--|
| Value | Description                                                       |  |  |  |  |  |
| 1     | NACK is sent                                                      |  |  |  |  |  |
| 0     | ACK is sent                                                       |  |  |  |  |  |

### Bit 4 - ACKEN Acknowledge Sequence Enable bit

In I<sup>2</sup>C Host mode only: applicable during Host Receive mode.

| Value | Description                                                                        |
|-------|------------------------------------------------------------------------------------|
| 1     | Initiates Acknowledge sequence on SDAx and SCLx pins, and transmits ACKDT data bit |
| 0     | Acknowledge sequence is Idle                                                       |

### Bit 3 – RCEN Receive Enable bit (in I<sup>2</sup>C Host mode only)

| Value | Description                                                                                                    |
|-------|----------------------------------------------------------------------------------------------------------------|
| 1     | Enables Receive mode for I <sup>2</sup> C; automatically cleared by hardware at end of 8-bit receive data byte |
| 0     | Receive sequence is not in progress                                                                            |

### Bit 2 - PEN Stop Condition Enable bit (in I<sup>2</sup>C Host mode only)

| Value | Description                                    |
|-------|------------------------------------------------|
| 1     | Initiates Stop condition on SDAx and SCLx pins |
| 0     | Stop condition is Idle                         |

Inter-Integrated Circuit (I2C)

### **Bit 1 – RSEN** Restart Condition Enable bit (in I<sup>2</sup>C Host mode only)

|       | 77                                                |
|-------|---------------------------------------------------|
| Value | Description                                       |
| 1     | Initiates Restart condition on SDAx and SCLx pins |
| 0     | Restart condition is Idle                         |

## Bit 0 – SEN Start Condition Enable bit (in I<sup>2</sup>C Host mode only)

| Value | Description                                     |
|-------|-------------------------------------------------|
| 1     | Initiates Start condition on SDAx and SCLx pins |
| 0     | Start condition is Idle                         |

#### 18.5.2 **I2C1 Control Register High**

I2C1CONH Name: Offset: 0x202

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|-----|----|----|----|----|----|----|---|---|
|     |    |    |    |    |    |    |   |   |

## Access

Reset

| Bit    | 7 | 6    | 5    | 4    | 3     | 2     | 1    | 0    |
|--------|---|------|------|------|-------|-------|------|------|
|        |   | PCIE | SCIE | BOEN | SDAHT | SBCDE | AHEN | DHEN |
| Access |   | R/W  | R/W  | R/W  | R/W   | R/W   | R/W  | R/W  |
| Reset  |   | 0    | 0    | 0    | 0     | 0     | 0    | 0    |

### Bit 6 - PCIE Stop Condition Interrupt Enable bit

| Value | Description                                      |
|-------|--------------------------------------------------|
| 1     | Enables interrupt on detection of Stop condition |
| 0     | Stop detection interrupts are disabled           |

### Bit 5 - SCIE Start Condition Interrupt Enable bit

| Value | Description                                                   |
|-------|---------------------------------------------------------------|
| 1     | Enables interrupt on detection of Start or Restart conditions |
| 0     | Start detection interrupts are disabled                       |

### Bit 4 - BOEN Buffer Overwrite Enable bit

| Value | Description                                                                                        |
|-------|----------------------------------------------------------------------------------------------------|
| 1     | I2CxRCV is updated and an ACK is generated for a received address/data byte, ignoring the state of |
|       | the I2COV bit only if RBF bit = 0                                                                  |
| 0     | I2CxRCV is only updated when I2COV is clear                                                        |

### Bit 3 - SDAHT SDAx Hold Time Selection bit

| Value | Description                                                        |  |  |  |
|-------|--------------------------------------------------------------------|--|--|--|
| 1     | Minimum of 300 ns hold time on SDAx after the falling edge of SCLx |  |  |  |
| 0     | Minimum of 100 ns hold time on SDAx after the falling edge of SCLx |  |  |  |

### Bit 2 - SBCDE Client Mode Bus Collision Detect Enable bit

If, on the rising edge of SCLx, SDAx is sampled low when the module is outputting a high state, the BCL bit is set and the bus goes Idle. This Detection mode is only valid during data and ACK transmit sequences.

| 1 | Value | Description                                  |
|---|-------|----------------------------------------------|
|   | 1     | Enables Client bus collision interrupts      |
|   | 0     | Client bus collision interrupts are disabled |

### Bit 1 - AHEN Address Hold Enable bit

| Value | Description                                                                             |
|-------|-----------------------------------------------------------------------------------------|
| 1     | Following the 8th falling edge of SCLx for a matching received address byte; SCLREL bit |
|       | (I2CxCONL[12]) will be cleared and SCLx will be held low                                |
| 0     | Address holding is disabled                                                             |

#### Bit 0 - DHEN Data Hold Enable bit

| Value | Description                                                                                            |
|-------|--------------------------------------------------------------------------------------------------------|
| 1     | Following the 8th falling edge of SCLx for a received data byte; Client hardware clears the SCLREL bit |
|       | (I2CxCONL[12]) and SCLx is held low                                                                    |
| 0     | Data holding is disabled                                                                               |

### 18.5.3 I2C1 Status Register

Name: I2C1STAT Offset: 0x204

Legend: C = Clearable bit; HS = Hardware Settable bit; HSC = Hardware Settable/Clearable bit

| Bit    | 15      | 14     | 13     | 12    | 11    | 10      | 9      | 8     |
|--------|---------|--------|--------|-------|-------|---------|--------|-------|
|        | ACKSTAT | TRSTAT | ACKTIM |       |       | BCL     | GCSTAT | ADD10 |
| Access | R/HSC   | R/HSC  | R/HSC  |       |       | R/C/HSC | R/HSC  | R/HSC |
| Reset  | 0       | 0      | 0      |       |       | 0       | 0      | 0     |
|        |         |        |        |       |       |         |        |       |
| Bit    | 7       | 6      | 5      | 4     | 3     | 2       | 1      | 0     |
|        | IWCOL   | I2COV  | D/A    | Р     | S     | R/W     | RBF    | TBF   |
| Access | R/C/HS  | R/C/HS | R/HSC  | R/HSC | R/HSC | R/HSC   | R/HSC  | R/HSC |
| Reset  | 0       | 0      | 0      | 0     | 0     | 0       | 0      | 0     |

### Bit 15 - ACKSTAT Acknowledge Status bit

(updated in all Host and Client modes)

| Value | Description                              |
|-------|------------------------------------------|
| 1     | Acknowledge was not received from Client |
| 0     | Acknowledge was received from Client     |

### Bit 14 - TRSTAT Transmit Status bit

(when operating as I<sup>2</sup>C Host; applicable to Host transmit operation)

| (     | oraning as it or rest, approaches to rest automit specialism) |
|-------|---------------------------------------------------------------|
| Value | Description                                                   |
| 1     | Host transmit is in progress (8 bits + ACK)                   |
| 0     | Host transmit is not in progress                              |

### Bit 13 – ACKTIM Acknowledge Time Status bit

(valid in I<sup>2</sup>C Client mode only)

| (     | (value in v o one in induo only)                                                                    |  |  |  |  |
|-------|-----------------------------------------------------------------------------------------------------|--|--|--|--|
| Value | Description                                                                                         |  |  |  |  |
| 1     | Indicates I <sup>2</sup> C bus is in an Acknowledge sequence, set on 8th falling edge of SCLx clock |  |  |  |  |
| 0     | Not an Acknowledge sequence, cleared on 9th rising edge of SCLx clock                               |  |  |  |  |

### Bit 10 - BCL Bus Collision Detect bit

(Host/Client mode: cleared when I<sup>2</sup>C module is disabled, I2CEN = 0)

| (Flood official mode, clouded which is a model to disabled, 120214 0) |       | mode, cleared when i e modeled, izeziv o                                     |
|-----------------------------------------------------------------------|-------|------------------------------------------------------------------------------|
|                                                                       | Value | Description                                                                  |
|                                                                       | 1     | A bus collision has been detected during a Host or Client transmit operation |
|                                                                       | 0     | No bus collision has been detected                                           |

### Bit 9 - GCSTAT General Call Status bit

(cleared after Stop detection)

| Value | Description                           |
|-------|---------------------------------------|
| 1     | General call address was received     |
| 0     | General call address was not received |

### Bit 8 - ADD10 10-Bit Address Status bit

(cleared after Stop detection)

| (dicared after otop detection) |                                |
|--------------------------------|--------------------------------|
| Value                          | Description                    |
| 1                              | 10-bit address was matched     |
| 0                              | 10-bit address was not matched |

### Bit 7 - IWCOL 12Cx Write Collision Detect bit

| Value | Description                                                                                           |
|-------|-------------------------------------------------------------------------------------------------------|
| 1     | An attempt to write to the I2CxTRN register failed because the I2C module is busy; must be cleared in |
|       | software                                                                                              |

Inter-Integrated Circuit (I2C)

| Value | Description  |
|-------|--------------|
| 0     | No collision |

### Bit 6 - I2COV I2Cx Receive Overflow Flag bit

| Value | Description                                                                                          |
|-------|------------------------------------------------------------------------------------------------------|
| 1     | A byte was received while the I2CxRCV register is still holding the previous byte; I2COV is a "don't |
|       | care" in Transmit mode, must be cleared in software                                                  |
| 0     | No overflow                                                                                          |

### Bit 5 - D/A Data/Address bit

(when operating as I<sup>2</sup>C Client)

| Va | lue | Description                                                         |
|----|-----|---------------------------------------------------------------------|
| 1  |     | Indicates that the last byte received was data                      |
| 0  |     | Indicates that the last byte received or transmitted was an address |

### Bit 4 - P I2Cx Stop bit

Updated when Start, Reset or Stop is detected; cleared when the  $I^2C$  module is disabled, I2CEN = 0.

| Value | Description                                      |
|-------|--------------------------------------------------|
| 1     | Indicates that a Stop bit has been detected last |
| 0     | Stop bit was not detected last                   |

### Bit 3 - S I2Cx Start bit

Updated when Start, Reset or Stop is detected; cleared when the I<sup>2</sup>C module is disabled, I2CEN = 0.

| Value | Description                                                           |
|-------|-----------------------------------------------------------------------|
| 1     | Indicates that a Start (or Repeated Start) bit has been detected last |
| 0     | Start bit was not detected last                                       |

### Bit 2 − R/W Read/Write Information bit

(when operating as I<sup>2</sup>C Client)

| \     | <u> </u>                                                    |
|-------|-------------------------------------------------------------|
| Value | Description                                                 |
| 1     | Read: Indicates the data transfer is output from the Client |
| 0     | Write: Indicates the data transfer is input to the Client   |

### Bit 1 - RBF Receive Buffer Full Status bit

| Dit i itali i toccive Bane, i an etatae bit |                                           |
|---------------------------------------------|-------------------------------------------|
| Value                                       | Description                               |
| 1                                           | Receive is complete, I2CxRCV is full      |
| 0                                           | Receive is not complete, I2CxRCV is empty |

### Bit 0 - TBF Transmit Buffer Full Status bit

| Value | Description                                               |
|-------|-----------------------------------------------------------|
| 1     | Transmit is in progress, I2CxTRN is full (8 bits of data) |
| 0     | Transmit is complete, I2CxTRN is empty                    |

Inter-Integrated Circuit (I2C)

#### **I2C1 Address Register** 18.5.4

Name: I2C1ADD Offset: 0x208

| Bit    | 15  | 14  | 13  | 12  | 11    | 10  | 9   | 8     |
|--------|-----|-----|-----|-----|-------|-----|-----|-------|
|        |     |     |     |     |       |     | ADD | [9:8] |
| Access |     |     |     |     |       |     | R/W | R/W   |
| Reset  |     |     |     |     |       |     | 0   | 0     |
|        |     |     |     |     |       |     |     |       |
| Bit    | 7   | 6   | 5   | 4   | 3     | 2   | 1   | 0     |
|        |     |     |     | ADD | [7:0] |     |     |       |
| Access | R/W | R/W | R/W | R/W | R/W   | R/W | R/W | R/W   |
| Reset  | 0   | 0   | 0   | 0   | 0     | 0   | 0   | 0     |

Bits 9:0 - ADD[9:0] I2C1 Address bits

**Inter-Integrated Circuit (I2C)** 

### 18.5.5 I2C1 Client Mode Address Mask Register

Name: I2C1MSK Offset: 0x20C



Bits 9:0 - MSK[9:0] I2C1 Mask for Address Bit x Select bits

| Value | Description                                                                                           |
|-------|-------------------------------------------------------------------------------------------------------|
| 1     | Enables masking for bit x of the incoming message address; bit match is not required in this position |
| 0     | Disables masking for bit x; bit match is required in this position                                    |

Inter-Integrated Circuit (I2C)

## 18.5.6 I2C1 Baud Rate Generator Register

Name: I2C1BRG Offset: 0x210

| Bit    | 15           | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |
|--------|--------------|-----|-----|-----|-----|-----|-----|-----|--|
|        | I2CBRG[15:8] |     |     |     |     |     |     |     |  |
| Access | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0            | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |
|        |              |     |     |     |     |     |     |     |  |
| Bit    | 7            | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|        | I2CBRG[7:0]  |     |     |     |     |     |     |     |  |
| Access | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0            | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |

Bits 15:0 - I2CBRG[15:0] I2C1 Baud Rate Generator bits

Inter-Integrated Circuit (I2C)

0

## 18.5.7 I2C1 Transmit Register

0

Reset

Name: I2C1TRN Offset: 0x214

| Bit             | 15             | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |
|-----------------|----------------|-----|-----|-----|-----|-----|-----|-----|--|
| Access<br>Reset |                |     |     |     |     |     |     |     |  |
| Bit             | 7              | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|                 | I2CTXDATA[7:0] |     |     |     |     |     |     |     |  |
| Access          | R/W            | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |

0

0

0

Bits 7:0 - I2CTXDATA[7:0] I2C1 Transmit Data bits

0

0

Inter-Integrated Circuit (I2C)

## 18.5.8 I2C2 Receive Register

Name: I2C2RCV Offset: 0x218

| Bit    | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|--------|----|----|----|----|----|----|---|---|
|        |    |    |    |    |    |    |   |   |
| Access |    |    |    |    |    |    |   |   |
| Reset  |    |    |    |    |    |    |   |   |

| Bit    | 7              | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|----------------|-----|-----|-----|-----|-----|-----|-----|
|        | I2CRXDATA[7:0] |     |     |     |     |     |     |     |
| Access | R/W            | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset  | 0              | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Bits 7:0 - I2CRXDATA[7:0] I2C2 Receive Data bits

### 19. Single-Edge Nibble Transmission (SENT)

**Note:** This data sheet summarizes the features of this group of dsPIC33CK256MC506 family devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Single-Edge Nibble Transmission (SENT) Module" (www.microchip.com/DS70005145) in the "dsPIC33/PIC24 Family Reference Manual".

The Single-Edge Nibble Transmission (SENT) module is based on the SAE J2716, "SENT – Single-Edge Nibble Transmission for Automotive Applications". The SENT protocol is a one-way, single wire, time modulated serial communication, based on successive falling edges. It is intended for use in applications where high-resolution sensor data need to be communicated from a sensor to an Engine Control Unit (ECU).

The SENTx module has the following major features:

- · Selectable Transmit or Receive mode
- Synchronous or Asynchronous Transmit modes
- · Automatic Data Rate Synchronization
- Optional Automatic Detection of CRC Errors in Receive mode
- · Optional Hardware Calculation of CRC in Transmit mode
- Support for Optional Pause Pulse Period
- · Data Buffering for One Message Frame
- · Selectable Data Length for Transmit/Receive, Up to Six Nibbles
- · Automatic Detection of Framing Errors

SENT protocol timing is based on a predetermined time unit,  $T_{TICK}$ . Both the transmitter and receiver must be preconfigured for  $T_{TICK}$ , which can vary from 3 to 90  $\mu$ s. A SENT message frame starts with a Sync pulse. The purpose of the Sync pulse is to allow the receiver to calculate the data rate of the message encoded by the transmitter. The SENT specification allows messages to be validated with up to a 20% variation in  $T_{TICK}$ . This allows for the transmitter and receiver to run from different clocks that may be inaccurate, and drift with time and temperature. The data nibbles are four bits in length and are encoded as the data value + 12 ticks. This yields a 0 value of 12 ticks and the maximum value, 0xF, of 27 ticks.

A SENT message consists of the following:

- A synchronization/calibration period of 56 tick times
- A status nibble of 12-27 tick times
- · Up to six data nibbles of 12-27 tick times
- · A CRC nibble of 12-27 tick times
- An optional pause pulse period of 12-768 tick times

Figure 19-1 shows a block diagram of the SENTx module.

Figure 19-2 shows the construction of a typical 6-nibble data frame, with the numbers representing the minimum or maximum number of tick times for each section.

Figure 19-1. SENTx Module Block Diagram



Figure 19-2. SENTx Protocol Data Frames



### 19.1 Transmit Mode

By default, the SENTx module is configured for transmit operation. The module can be configured for continuous asynchronous message frame transmission, or alternatively, for Synchronous mode triggered by software. When enabled, the transmitter will send a Sync, followed by the appropriate number of data nibbles, an optional CRC and optional pause pulse. The tick period used by the SENTx transmitter is set by writing a value to the TICKTIME[15:0] (SENTxCON2L[15:0]) bits. The tick period calculations are shown in Equation 19-1.

### **Equation 19-1. TICK Period Calculation**

$$TICKTIME[15:0] = \frac{TTICK}{TCLK} - 1$$

An optional pause pulse can be used in Asynchronous mode to provide a fixed message frame time period. The frame period used by the SENTx transmitter is set by writing a value to the FRAMETIME[15:0] (SENTxCON3L[15:0]) bits. The formulas used to calculate the value of frame time are shown in Equation 19-2.

Single-Edge Nibble Transmission (SENT)

### **Equation 19-2. Frame Time Calculations**

FRAMETIME[15:0] = TTICK/TFRAME  $FRAMETIME[15:0] \ge 122 + 27N$  $FRAMETIME[15:0] \ge 848 + 12N$ 

### Where:

TFRAME = Total time of the message from ms N = The number of data nibbles in message, 1-6

**Note:** The module will not produce a pause period with less than 12 ticks, regardless of the FRAMETIME[15:0] value. FRAMETIME[15:0] values beyond 2047 will have no effect on the length of a data frame.

### 19.1.1 Transmit Mode Configuration

### 19.1.1.1 Initializing the SENTx Module

Perform the following steps to initialize the module:

- 1. Write RCVEN (SENT1CON1L[11]) = 0 for Transmit mode.
- 2. Write TXM (SENT1CON1L[10]) = 0 for Asynchronous Transmit mode or TXM = 1 for Synchronous mode.
- 3. Write NIBCNT[2:0] (SENT1CON1L[2:0]) for the desired data frame length.
- 4. Write CRCEN (SENT1CON1L[8]) for hardware or software CRC calculation.
- 5. Write PPP (SENT1CON1L[7]) for optional pause pulse.
- 6. If PPP = 1, write  $T_{FRAME}$  to SENT1CON3L.
- 7. Write SENT1CON2L with the appropriate value for the desired tick period.
- 8. Enable interrupts and set interrupt priority.
- 9. Write initial status and data values to SENT1DATH/L.
- 10. If CRCEN = 0, calculate CRC and write the value to CRC[3:0] (SENT1DATL[3:0]).
- 11. Set the SNTEN (SENT1CON1L[15]) bit to enable the module.

User software updates to SENT1DATH/L must be performed after the completion of the CRC and before the next message frame's status nibble. The recommended method is to use the message frame completion interrupt to trigger data writes.

### 19.2 Receive Mode

The module can be configured for receive operation by setting the RCVEN (SENT1CON1L[11]) bit. The time between each falling edge is compared to SYNCMIN[15:0] (SENT1CON3L[15:0]) and SYNCMAX[15:0] (SENT1CON2L[15:0]), and if the measured time lies between the minimum and maximum limits, the module begins to receive data. The validated Sync time is captured in the SENT1SYNC register and the tick time is calculated. Subsequent falling edges are verified to be within the valid data width and the data are stored in the SENT1DATL/H registers. An interrupt event is generated at the completion of the message and the user software should read the SENTx Data registers before the reception of the next nibble. The equation for SYNCMIN[15:0] and SYNCMAX[15:0] is shown in Equation 19-3.

**Single-Edge Nibble Transmission (SENT)** 

## Equation 19-3. SYNCMIN[15:0] and SYNCMAX[15:0] Calculations

 $TTICK = TCLK \bullet (TICKTIME[15:0] + 1)$  FRAMETIME[15:0] = TTICK/TFRAME  $SyncCount = 8 \times FRCV \times TTICK$   $SYNCMIN[15:0] = 0.8 \times SyncCount$   $SYNCMAX[15:0] = 1.2 \times SyncCount$   $FRAMETIME[15:0] \ge 122 + 27N$   $FRAMETIME[15:0] \ge 848 + 12N$ 

#### Where:

TFRAME = Total time of the message from ms N = The number of data nibbles in message, 1-6 FRCV = FCY x Prescaler TCLK = FCY/Prescaler

For  $T_{TICK} = 3.0 \mu s$  and  $F_{CLK} = 4 MHz$ , SYNCMIN[15:0] = 76.

**Note:** To ensure a Sync period can be identified, the value written to SYNCMIN[15:0] must be less than the value written to SYNCMAX[15:0].

### 19.2.1 Receive Mode Configuration

#### 19.2.1.1 Initializing the SENTx Module

Perform the following steps to initialize the module:

- Write RCVEN (SENT1CON1L[11]) = 1 for Receive mode.
- 2. Write NIBCNT[2:0] (SENT1CON1L[2:0]) for the desired data frame length.
- 3. Write CRCEN (SENT1CON1L[8]) for hardware or software CRC validation.
- 4. Write PPP (SENT1CON1L[7]) = 1 if pause pulse is present.
- Write SENT1CON2L with the value of SYNCMAXx (Nominal Sync Period + 20%).
- 6. Write SENT1CON3L with the value of SYNCMINx (Nominal Sync Period 20%).
- Enable interrupts and set interrupt priority.
- 8. Set the SNTEN (SENT1CON1L[15]) bit to enable the module.

The data should be read from the SENT1DATL/H registers after the completion of the CRC and before the next message frame's status nibble. The recommended method is to use the message frame completion interrupt trigger.

## 19.3 SENT Control/Status Registers

| Offset   | Name            | Bit Pos. | 7                                 | 6     | 5        | 4      | 3          | 2      | 1           | 0        |
|----------|-----------------|----------|-----------------------------------|-------|----------|--------|------------|--------|-------------|----------|
| 0x80     | SENT1CON1L      | 15:8     | SNTEN                             |       | SNTSIDL  |        | RCVEN      | TXM    | TXPOL       | CRCEN    |
| UXOU     | SENTICONIL      | 7:0      | PPP                               | SPCEN |          | PS     |            |        | NIBCNT[2:0] |          |
| 0x82     |                 |          |                                   |       |          |        |            |        |             |          |
|          | Reserved        |          |                                   |       |          |        |            |        |             |          |
| 0x83     |                 |          |                                   |       |          |        |            |        |             |          |
| 0x84     | SENT1CON2L      | 15:8     |                                   |       |          | SENT1C |            |        |             |          |
| 0.00     |                 | 7:0      |                                   |       | I        | SENT1C | ON2[7:0]   |        |             |          |
| 0x86     |                 |          |                                   |       |          |        |            |        |             |          |
| <br>0x87 | Reserved        |          |                                   |       |          |        |            |        |             |          |
| UX87     |                 | 15:8     |                                   |       |          | SENT1C | JN13[4E-0] |        |             |          |
| 0x88     | SENT1CON3L      | 7:0      | SENT1CON3[15:8]<br>SENT1CON3[7:0] |       |          |        |            |        |             |          |
| 0x8A     |                 | 7.0      |                                   |       |          | SENTIC | ONS[7.0]   |        |             |          |
|          | Reserved        |          |                                   |       |          |        |            |        |             |          |
| <br>0x8B | Reserved        |          |                                   |       |          |        |            |        |             |          |
|          |                 | 15:8     |                                   |       |          |        |            |        |             |          |
| 0x8C     | SENT1STATL      | 7:0      | PAUSE                             |       | NIB[2:0] |        | CRCERR     | FRMERR | RXIDLE      | SYNCTXEN |
| 0x8E     |                 |          |                                   |       | [        |        |            |        |             |          |
|          | Reserved        |          |                                   |       |          |        |            |        |             |          |
| 0x8F     |                 |          |                                   |       |          |        |            |        |             |          |
| 000      | OENITAOVAICA)   | 15:8     |                                   |       |          | SENTSY | NC[15:8]   |        |             |          |
| 0x90     | SENT1SYNC(1)    | 7:0      |                                   |       |          | SENTS  | /NC[7:0]   |        |             |          |
| 0x92     |                 |          |                                   |       |          |        |            |        |             |          |
|          | Reserved        |          |                                   |       |          |        |            |        |             |          |
| 0x93     |                 |          |                                   |       |          |        |            |        |             |          |
| 0x94     | SENT1DATL(1)    | 15:8     |                                   | DATA  | 4[3:0]   |        | DATA5[3:0] |        |             |          |
| 0,34     | OLIVI IDAIL(I)  | 7:0      |                                   | DATA  | 6[3:0]   |        |            | CRO    | C[3:0]      |          |
| 0x96     | SENT1DATH(1)    | 15:8     |                                   | STAT  | Γ[3:0]   |        |            | DATA   | 1[3:0]      |          |
| 0,30     | OLIVI IDAIII(I) | 7:0      | DATA2[3:0]                        |       |          |        |            | DATA   | \3[3:0]     |          |

#### 19.3.1 **SENT1 Control Register 1**

Name: SENT1CON1L

Offset: 080x0

#### Notes:

- This bit has no function in Receive mode (RCVEN = 1).
- This bit has no function in Transmit mode (RCVEN = 0).

| Bit    | 15    | 14    | 13      | 12  | 11    | 10  | 9           | 8     |
|--------|-------|-------|---------|-----|-------|-----|-------------|-------|
|        | SNTEN |       | SNTSIDL |     | RCVEN | TXM | TXPOL       | CRCEN |
| Access | R/W   |       | R/W     |     | R/W   | R/W | R/W         | R/W   |
| Reset  | 0     |       | 0       |     | 0     | 0   | 0           | 0     |
|        |       |       |         |     |       |     |             |       |
| Bit    | 7     | 6     | 5       | 4   | 3     | 2   | 1           | 0     |
|        | PPP   | SPCEN |         | PS  |       |     | NIBCNT[2:0] |       |
| Access | R/W   | R/W   |         | R/W |       | R/W | R/W         | R/W   |
| Reset  | 0     | 0     |         | 0   |       | 0   | 0           | 0     |

#### Bit 15 - SNTEN SENTx Enable bit

| Value | Description       |  |  |  |  |  |
|-------|-------------------|--|--|--|--|--|
| 1     | SENTx is enabled  |  |  |  |  |  |
| 0     | SENTx is disabled |  |  |  |  |  |

#### Bit 13 - SNTSIDL SENTx Stop in Idle Mode bit

| Value | Description                                                    |
|-------|----------------------------------------------------------------|
| 1     | Discontinues module operation when the device enters Idle mode |
| 0     | Continues module operation in Idle mode                        |

#### Bit 11 - RCVEN SFNTx Receive Fnable bit

|       | THE TELL CENTRAL COOKS ENGINEE SIX       |  |  |  |  |  |  |  |
|-------|------------------------------------------|--|--|--|--|--|--|--|
| Value | Description                              |  |  |  |  |  |  |  |
| 1     | SENTx operates as a receiver             |  |  |  |  |  |  |  |
| 0     | SENTx operates as a transmitter (sensor) |  |  |  |  |  |  |  |

#### Bit 10 - TXM SENTx Transmit Mode bit(1)

| Value | Description                                                                  |
|-------|------------------------------------------------------------------------------|
| 1     | SENTx transmits data frame only when triggered using the SYNCTXEN status bit |
| 0     | SENTx transmits data frames continuously while SNTEN = 1                     |

#### Rit 9 - TYPOL SENTY Transmit Polarity hit(1)

| Dit 5 | Bit 9 - TAT GE GENTA Transmitt Glarty bit       |  |  |  |  |  |  |
|-------|-------------------------------------------------|--|--|--|--|--|--|
| Value | Description                                     |  |  |  |  |  |  |
| 1     | SENTx data output pin is low in the Idle state  |  |  |  |  |  |  |
| 0     | SENTx data output pin is high in the Idle state |  |  |  |  |  |  |

#### Bit 8 - CRCEN CRC Enable bit

#### Module in Receive Mode (RCVEN = 1):

- 1 = SENTx performs CRC verification on received data using the preferred J2716 method
- 0 = SENTx does not perform CRC verification on received data

#### Module in Transmit Mode (RCVEN = 1):

- 1 = SENTx automatically calculates CRC using the preferred J2716 method
- 0 = SENTx does not calculate CRC

### Bit 7 - PPP Pause Pulse Present bit

| Value | Description                                                               |
|-------|---------------------------------------------------------------------------|
| 1     | SENTx is configured to transmit/receive SENT messages with pause pulse    |
| 0     | SENTx is configured to transmit/receive SENT messages without pause pulse |

## **Single-Edge Nibble Transmission (SENT)**

## Bit 6 - SPCEN Short PWM Code Enable bit(2)

|   | /alue | Description                                  |
|---|-------|----------------------------------------------|
| - | L     | SPC control from external source is enabled  |
| ( | )     | SPC control from external source is disabled |

### Bit 4 - PS SENTx Module Clock Prescaler (divider) bit

| Value | Description |
|-------|-------------|
| 1     | Divide-by-4 |
| 0     | Divide-by-1 |

### Bits 2:0 - NIBCNT[2:0] Nibble Count Control bits

|       | THE OTT [2.0] THE SECOND CONTROL SEC                               |
|-------|--------------------------------------------------------------------|
| Value | Description                                                        |
| 111   | Reserved; do not use                                               |
| 110   | Module transmits/receives six data nibbles in a SENT data pocket   |
| 101   | Module transmits/receives five data nibbles in a SENT data pocket  |
| 100   | Module transmits/receives four data nibbles in a SENT data pocket  |
| 011   | Module transmits/receives three data nibbles in a SENT data pocket |
| 010   | Module transmits/receives two data nibbles in a SENT data pocket   |
| 001   | Module transmits/receives one data nibble in a SENT data pocket    |
| 000   | Reserved; do not use                                               |

Single-Edge Nibble Transmission (SENT)

## 19.3.2 SENT1 Control Register 2

Name: SENT1CON2L

**Offset:** 0x084

| Bit    | 15              | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |
|--------|-----------------|-----|-----|-----|-----|-----|-----|-----|--|
|        | SENT1CON2[15:8] |     |     |     |     |     |     |     |  |
| Access | R/W             | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0               | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |
|        |                 |     |     |     |     |     |     |     |  |
| Bit    | 7               | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|        | SENT1CON2[7:0]  |     |     |     |     |     |     |     |  |
| Access | R/W             | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0               | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |

## Bits 15:0 - SENT1CON2[15:0] SENT1 Control Register 2

The SENT1CON2L register is a 16-bit readable and writable register.

Transmit mode:

Stores the 16-bit value for TICKTIME[15:0], the period of the Tick Clock Generator.

Receive mode:

Stores the 16-bit value for SYNCMAX[15:0], the maximum time interval for a valid Sync period.

**Single-Edge Nibble Transmission (SENT)** 

## 19.3.3 SENT1 Control Register 3

Name: SENT1CON3L

**Offset:** 0x088

| Bit    | 15              | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |  |  |
|--------|-----------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|--|
|        | SENT1CON3[15:8] |     |     |     |     |     |     |     |  |  |  |  |
| Access | R/W             | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0               | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |  |
|        |                 |     |     |     |     |     |     |     |  |  |  |  |
| Bit    | 7               | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |  |
|        | SENT1CON3[7:0]  |     |     |     |     |     |     |     |  |  |  |  |
| Access | R/W             | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0               | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |  |

## Bits 15:0 - SENT1CON3[15:0] SENT1 Control Register 3

In Transmit modes:

Stores the 16-bit value of FRAMETIME[15:0], the total number of Ticks for a data frame when the Pause Pulse is used.

Receive mode:

Stores the 16-bit value for SYNCMIN[15:0], the minimum time interval for a valid Sync period.

#### 19.3.4 **SENT1 Status Register**

Name: SENT1STATL Offset: 0x08C

Note:

In Receive mode (RCVEN = 1), the SYNCTXEN bit is read-only.

Legend: C = Clearable bit; HC = Hardware Clearable bit

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|-----|----|----|----|----|----|----|---|---|
| [   |    |    |    |    |    |    |   |   |

Access

Reset

| Bit    | 7     | 6 | 5        | 4 | 3      | 2      | 1      | 0        |
|--------|-------|---|----------|---|--------|--------|--------|----------|
|        | PAUSE |   | NIB[2:0] |   | CRCERR | FRMERR | RXIDLE | SYNCTXEN |
| Access | R     | R | R        | R | R      | R/C    | R      | R/W/HC   |
| Reset  | 0     | 0 | 0        | 0 | 0      | 0      | 0      | 0        |

#### Bit 7 - PAUSE Pause Period Status bit

| Value | Description                                             |
|-------|---------------------------------------------------------|
| 1     | The module is transmitting/receiving a pause period     |
| 0     | The module is not transmitting/receiving a pause period |

#### Bits 6:4 - NIB[2:0] Nibble Status bits

#### Module in Transmit Mode (RCVEN = 0):

- 111 = Module is transmitting a CRC nibble
- 110 = Module is transmitting Data Nibble 6
- 101 = Module is transmitting Data Nibble 5
- 100 = Module is transmitting Data Nibble 4
- 011 = Module is transmitting Data Nibble 3
- 010 = Module is transmitting Data Nibble 2
- 001 = Module is transmitting Data Nibble 1
- 000 = Module is transmitting a status nibble or pause period, or is not transmitting

#### Module in Receive Mode (RCVEN = 1):

- 111 = Module is receiving a CRC nibble or was receiving this nibble when an error occurred
- 110 = Module is receiving Data Nibble 6 or was receiving this nibble when an error occurred
- 101 = Module is receiving Data Nibble 5 or was receiving this nibble when an error occurred
- 100 = Module is receiving Data Nibble 4 or was receiving this nibble when an error occurred
- 011 = Module is receiving Data Nibble 3 or was receiving this nibble when an error occurred
- 010 = Module is receiving Data Nibble 2 or was receiving this nibble when an error occurred
- 001 = Module is receiving Data Nibble 1 or was receiving this nibble when an error occurred
- 000 = Module is receiving a status nibble or waiting for Sync

#### Bit 3 - CRCERR CRC Status bit (Receive mode only)

| Value | Description                                                      |  |  |  |  |  |  |
|-------|------------------------------------------------------------------|--|--|--|--|--|--|
| 1     | A CRC error has occurred for the 1-6 data nibbles in SENT1DATL/H |  |  |  |  |  |  |
| 0     | A CRC error has not occurred                                     |  |  |  |  |  |  |

## Bit 2 - FRMERR Framing Error Status bit (Receive mode only)

| Value | Description                                                                               |
|-------|-------------------------------------------------------------------------------------------|
| 1     | A data nibble was received with less than 12 tick periods or greater than 27 tick periods |
| 0     | Framing error has not occurred                                                            |

#### Bit 1 - RXIDLE SENTx Receiver Idle Status bit (Receive mode only)

**Single-Edge Nibble Transmission (SENT)** 

| Value | Description                                                                      |
|-------|----------------------------------------------------------------------------------|
| 1     | The SENTx data bus has been Idle (high) for a period of SYNCMAX[15:0] or greater |
| 0     | The SENTx data bus is not Idle                                                   |

## Bit 0 - SYNCTXEN SENTx Synchronization Period Status/Transmit Enable bit<sup>(1)</sup>

Module in Receive Mode (RCVEN = 1):

- 1 = A valid synchronization period was detected; the module is receiving nibble data
- 0 = No synchronization period has been detected; the module is not receiving nibble data

Module in Asynchronous Transmit Mode (RCVEN = 0, TXM = 0):

The bit always reads as '1' when the module is enabled, indicating the module transmits SENTx data frames continuously. The bit reads '0' when the module is disabled.

Module in Synchronous Transmit Mode (RCVEN = 0, TXM = 1):

- 1 = The module is transmitting a SENTx data frame
- 0 = The module is not transmitting a data frame, user software may set SYNCTXEN to start another data frame transmission

**Single-Edge Nibble Transmission (SENT)** 

## 19.3.5 SENT1 Sync Period Timer Register

Name: SENT1SYNC<sup>(1)</sup>

**Offset:** 0x090

#### Note:

1. This register is not available in Transmit mode (RCVEN = 0).

| Bit    | 15             | 14 | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |
|--------|----------------|----|----|----|----|----|---|---|--|--|--|
|        | SENTSYNC[15:8] |    |    |    |    |    |   |   |  |  |  |
| Access | R              | R  | R  | R  | R  | R  | R | R |  |  |  |
| Reset  | 0              | 0  | 0  | 0  | 0  | 0  | 0 | 0 |  |  |  |
|        |                |    |    |    |    |    |   |   |  |  |  |
| Bit    | 7              | 6  | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |
|        | SENTSYNC[7:0]  |    |    |    |    |    |   |   |  |  |  |
| Access | R              | R  | R  | R  | R  | R  | R | R |  |  |  |
| Reset  | 0              | 0  | 0  | 0  | 0  | 0  | 0 | 0 |  |  |  |

## Bits 15:0 - SENTSYNC[15:0] Captured Sync Period bits

In Receive mode, the length of the synchronization time period is captured.

**Single-Edge Nibble Transmission (SENT)** 

## 19.3.6 SENT1 Receive Data Register Low

Name: SENT1DATL<sup>(1)</sup>

**Offset:** 0x094

#### Note:

1. Register bits are read-only in Receive mode (RCVEN = 1). In Transmit mode, the CRC[3:0] bits are read-only when automatic CRC calculation is enabled (RCVEN = 0, CRCEN = 1).

| Bit    | 15  | 14   | 13      | 12  | 11         | 10  | 9     | 8   |  |
|--------|-----|------|---------|-----|------------|-----|-------|-----|--|
|        |     | DATA | 4[3:0]  |     | DATA5[3:0] |     |       |     |  |
| Access | R/W | R/W  | R/W     | R/W | R/W        | R/W | R/W   | R/W |  |
| Reset  | 0   | 0    | 0       | 0   | 0          | 0   | 0     | 0   |  |
|        |     |      |         |     |            |     |       |     |  |
| Bit    | 7   | 6    | 5       | 4   | 3          | 2   | 1     | 0   |  |
|        |     | DATA | .6[3:0] |     |            | CRC | [3:0] |     |  |
| Access | R/W | R/W  | R/W     | R/W | R/W        | R/W | R/W   | R/W |  |
| Reset  | 0   | 0    | 0       | 0   | 0          | 0   | 0     | 0   |  |

Bits 15:12 - DATA4[3:0] Data Nibble 4 Data bits

Bits 11:8 - DATA5[3:0] Data Nibble 5 Data bits

Bits 7:4 - DATA6[3:0] Data Nibble 6 Data bits

Bits 3:0 - CRC[3:0] CRC Nibble Data bits

**Single-Edge Nibble Transmission (SENT)** 

## 19.3.7 SENT1 Receive Data Register High

Name: SENT1DATH<sup>(1)</sup>

**Offset:** 0x096

#### Note:

1. Register bits are read-only in Receive mode (RCVEN = 1). In Transmit mode, the CRC[3:0] bits are read-only when automatic CRC calculation is enabled (RCVEN = 0, CRCEN = 1).

| Bit    | 15  | 14   | 13     | 12  | 11  | 10   | 9      | 8   |
|--------|-----|------|--------|-----|-----|------|--------|-----|
|        |     | STA  | Γ[3:0] |     |     | DATA | 1[3:0] |     |
| Access | R/W | R/W  | R/W    | R/W | R/W | R/W  | R/W    | R/W |
| Reset  | 0   | 0    | 0      | 0   | 0   | 0    | 0      | 0   |
|        |     |      |        |     |     |      |        |     |
| Bit    | 7   | 6    | 5      | 4   | 3   | 2    | 1      | 0   |
|        |     | DATA | 2[3:0] |     |     |      |        |     |
| Access | R/W | R/W  | R/W    | R/W | R/W | R/W  | R/W    | R/W |
| Reset  | 0   | 0    | 0      | 0   | 0   | 0    | 0      | 0   |

Bits 15:12 - STAT[3:0] Status Nibble Data bits

Bits 11:8 - DATA1[3:0] Data Nibble 1 Data bits

Bits 7:4 - DATA2[3:0] Data Nibble 2 Data bits

Bits 3:0 - DATA3[3:0] Data Nibble 3 Data bits

## 20. Timer1

**Note:** This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "**Timer1 Module**" (www.microchip.com/DS70005279) in the "dsPIC33/PIC24 Family Reference Manual".

The Timer1 module is a 16-bit timer that can operate as a free-running interval timer/counter.

The Timer1 module has the following unique features over other timers:

- Can be Operated in Asynchronous Counter mode
- · Asynchronous Timer
- · Operational during CPU Sleep mode
- Software Selectable Prescalers 1:1, 1:8, 1:64 and 1:256
- External Clock Selection Control
- The Timer1 External Clock Input (T1CK) can Optionally be Synchronized to the Internal Device Clock and the Clock Synchronization is Performed after the Prescaler

If Timer1 is used for SCCP, the timer should be running in Synchronous mode.

The Timer1 module can operate in one of the following modes:

- · Timer mode
- · Gated Timer mode
- · Synchronous Counter mode
- · Asynchronous Counter mode

A block diagram of Timer1 is shown in Figure 20-1.

Figure 20-1. 16-Bit Timer1 Module Block Diagram



## 20.1 Timer1 Control Registers

| Offset | Name                | Bit Pos. | 7     | 6 | 5    | 4          | 3      | 2     | 1   | 0      |
|--------|---------------------|----------|-------|---|------|------------|--------|-------|-----|--------|
| 0x0100 | T1CON               | 15:8     | TON   |   | SIDL | TMWDIS     | TMWIP  | PRWIP | TEC | S[1:0] |
| 000100 | TICON               | 7:0      | TGATE |   | TCKP | TCKPS[1:0] |        | TSYNC | TCS |        |
| 0x0102 |                     |          |       |   |      |            |        |       |     |        |
|        | Reserved            |          |       |   |      |            |        |       |     |        |
| 0x0103 |                     |          |       |   |      |            |        |       |     |        |
| 0x0104 | TMR1 15:8 TMR[15:8] |          |       |   |      |            |        |       |     |        |
| 000104 | TIVITY              | 7:0      |       |   |      | TMF        | R[7:0] |       |     |        |
| 0x0106 |                     |          |       |   |      |            |        |       |     |        |
|        | Reserved            |          |       |   |      |            |        |       |     |        |
| 0x0107 |                     |          |       |   |      |            |        |       |     |        |
| 0x0108 | PR1                 | 15:8     |       |   |      | PR[        | 15:8]  |       |     |        |
| 000108 | FIXI                | 7:0      |       |   |      | PR         | [7:0]  |       |     |        |

## 20.1.1 Timer1 Control Register

Name: T1CON Offset: 0x100

#### Note:

1. When Timer1 is enabled in External Synchronous Counter mode (TCS = 1, TSYNC = 1, TON = 1), any attempts by user software to write to the TMR1 register are ignored.

| Bit    | 15    | 14 | 13   | 12         | 11    | 10    | 9         | 8   |
|--------|-------|----|------|------------|-------|-------|-----------|-----|
|        | TON   |    | SIDL | TMWDIS     | TMWIP | PRWIP | TECS[1:0] |     |
| Access | R/W   |    | R/W  | R/W        | R     | R     | R/W       | R/W |
| Reset  | 0     |    | 0    | 0          | 0     | 0     | 0         | 0   |
|        |       |    |      |            |       |       |           |     |
| Bit    | 7     | 6  | 5    | 4          | 3     | 2     | 1         | 0   |
|        | TGATE |    | TCKP | TCKPS[1:0] |       | TSYNC | TCS       |     |
| Access | R/W   |    | R/W  | R/W        |       | R/W   | R/W       |     |
| Reset  | 0     |    | 0    | 0          |       | 0     | 0         |     |

#### Bit 15 - TON Timer 1 On bit(1)

| Die 10 Total Timori On Die |                      |  |  |  |  |  |
|----------------------------|----------------------|--|--|--|--|--|
| Value                      | Description          |  |  |  |  |  |
| 1                          | Starts 16-bit Timer1 |  |  |  |  |  |
| 0                          | Stops 16-bit Timer1  |  |  |  |  |  |

#### Bit 13 - SIDL Timer1 Stop in Idle Mode bit

| ١ | /alue | Description                                                |
|---|-------|------------------------------------------------------------|
| 1 |       | Discontinues module operation when device enters Idle mode |
| C | )     | Continues module operation in Idle mode                    |

## Bit 12 - TMWDIS Asynchronous Timer1 Write Disable bit

| Value | Description                                                                                      |  |  |  |  |  |  |
|-------|--------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 1     | Timer writes are ignored while a posted write to TMR1 or PR1 is synchronized to the asynchronous |  |  |  |  |  |  |
|       | clock domain                                                                                     |  |  |  |  |  |  |
| 0     | Back-to-back writes are enabled in Asynchronous mode                                             |  |  |  |  |  |  |

## Bit 11 - TMWIP Asynchronous Timer1 Write in Progress bit

| Value Description |                                                     |  |  |  |  |  |
|-------------------|-----------------------------------------------------|--|--|--|--|--|
| 1                 | Write to the timer in Asynchronous mode is pending  |  |  |  |  |  |
| 0                 | Write to the timer in Asynchronous mode is complete |  |  |  |  |  |

### Bit 10 - PRWIP Asynchronous Period Write in Progress bit

| Value | Description                                                   |
|-------|---------------------------------------------------------------|
| 1     | Write to the Period register in Asynchronous mode is pending  |
| 0     | Write to the Period register in Asynchronous mode is complete |

#### Bits 9:8 - TECS[1:0] Timer1 Extended Clock Select bits

| Value | Description                            |
|-------|----------------------------------------|
| 11    | FRC                                    |
| 10    | F <sub>CY</sub>                        |
| 01    | F <sub>P</sub>                         |
| 00    | External Clock comes from the T1CK pin |

### Bit 7 - TGATE Timer1 Gated Time Accumulation Enable bit

When TCS = 1:

This bit is ignored.

When TCS = 0:

Timer1

| Value Description |                                     |  |  |  |  |  |
|-------------------|-------------------------------------|--|--|--|--|--|
| 1                 | Gated time accumulation is enabled  |  |  |  |  |  |
| 0                 | Gated time accumulation is disabled |  |  |  |  |  |

## Bits 5:4 - TCKPS[1:0] Timer1 Input Clock Prescale Select bits

| Value | Description |
|-------|-------------|
| 11    | 1:256       |
| 10    | 1:64        |
| 01    | 1:8         |
| 00    | 1:1         |

## Bit 2 - TSYNC Timer1 External Clock Input Synchronization Select bit(1)

When TCS = 0:

This bit is ignored.

When TCS = 1:

| Value | Description                                   |
|-------|-----------------------------------------------|
| 1     | Synchronizes the External Clock input         |
| 0     | Does not synchronize the External Clock input |

### Bit 1 - TCS Timer1 Clock Source Select bit(1)

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | External Clock source selected by TECS[1:0] |
| 0     | Internal peripheral clock (F <sub>P</sub> ) |

## 20.1.2 Timer1 Counter Register

Name: TMR1 Offset: 0x104

| Bit      | 15        | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
|----------|-----------|-----|-----|-----|-----|-----|-----|-----|
|          | TMR[15:8] |     |     |     |     |     |     |     |
| Access   | R/W       | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset    | 0         | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
|          |           |     |     |     |     |     |     |     |
| Bit      | 7         | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| TMR[7:0] |           |     |     |     |     |     |     |     |
| Access   | R/W       | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset    | 0         | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Bits 15:0 - TMR[15:0] Timer Value bits

Timer1

## 20.1.3 Period Register 1

Name: PR1 Offset: 0x108

| Bit     | 15       | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
|---------|----------|-----|-----|-----|-----|-----|-----|-----|
|         | PR[15:8] |     |     |     |     |     |     |     |
| Access  | R/W      | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset   | 0        | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
|         |          |     |     |     |     |     |     |     |
| Bit     | 7        | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| PR[7:0] |          |     |     |     |     |     |     |     |
| Access  | R/W      | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset   | 0        | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Bits 15:0 - PR[15:0] Period Register bits

Capture/Compare/PWM/Timer Modules (SCCP)

## 21. Capture/Compare/PWM/Timer Modules (SCCP)

**Note:** This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Capture/Compare/PWM/Timer (MCCP and SCCP)" (www.microchip.com/DS30003035) in the "dsPIC33/PIC24 Family Reference Manual".

dsPIC33CK256MC506 family devices include several Capture/Compare/PWM/Timer base modules, which provide the functionality of three different peripherals from earlier PIC24F devices. The module can operate in one of three major modes:

- · General Purpose Timer
- · Input Capture
- · Output Compare/PWM

Single Capture/Compare/PWM (SCCP) output modules provide only one PWM output.

The SCCP module can be operated only in one of the three major modes at any time. The other modes are not available unless the module is reconfigured for the new mode.

A conceptual block diagram for the module is shown in Figure 21-1. All three modes share a time base generator and a common Timer register pair (CCPxTMRH/L); other shared hardware components are added as a particular mode requires.

Each module has a total of six control and status registers:

- 21.6.1. CCPxCON1L
- 21.6.2. CCPxCON1H
- 21.6.4. CCPxCON2L
- 21.6.6. CCPxCON2H
- 21.6.7. CCPxCON3H
- 21.6.8. CCPxSTATL

Each module also includes eight buffer/counter registers that serve as Timer Value registers or data holding buffers:

- CCPxTMRH/CCPxTMRL (CCPx Timer High/Low Counters)
- CCPxPRH/CCPxPRL (CCPx Timer Period High/Low)
- · CCPxRA (CCPx Primary Output Compare Data Buffer)
- CCPxRB (CCPx Secondary Output Compare Data Buffer)
- CCPxBUFH/CCPxBUFL (CCPx Input Capture High/Low Buffers)

Figure 21-1. SCCPx Conceptual Block Diagram



## 21.1 Time Base Generator

The Timer Clock Generator (TCG) generates a clock for the module's internal time base, using one of the clock signals already available on the microcontroller. This is used as the time reference for the module in its three major modes. The internal time base is shown in Figure 21-2.

There are eight inputs available to the clock generator, which are selected using the CLKSEL[2:0] bits (CCPxCON1L[10:8]). Available sources include the FRC and LPRC, the Secondary Oscillator and the TCLKI External Clock inputs. The system clock is the default source (CLKSEL[2:0] = 000).

Figure 21-2. Timer Clock Generator



Note 1: Gating is available in Timer modes only.

## Capture/Compare/PWM/Timer Modules (SCCP)

## 21.2 General Purpose Timer

Timer mode is selected when CCSEL = 0 and MOD[3:0] = 0000. The timer can function as a 32-bit timer or a dual 16-bit timer, depending on the setting of the T32 bit (Table 21-1).

**Table 21-1. Timer Operation Mode** 

| T32 (CCPxCON1L[5]) | Operating Mode           |
|--------------------|--------------------------|
| 0                  | Dual Timer Mode (16-bit) |
| 1                  | Timer Mode (32-bit)      |

Dual 16-Bit Timer mode provides a simple timer function with two independent 16-bit timer/counters. The primary timer uses CCPxTMRL and CCPxPRL. Only the primary timer can interact with other modules on the device. It generates the SCCPx sync out signals for use by other SCCP modules. It can also use the SYNC[4:0] bits signal generated by other modules.

The secondary timer uses CCPxTMRH and CCPxPRH. It is intended to be used only as a periodic interrupt source for scheduling CPU events. It does not generate an output sync/trigger signal like the primary time base. In Dual Timer mode, the CCPx Secondary Timer Period register, CCPxPRH, generates the SCCP compare event (CCPxIF) used by many other modules on the device.

The 32-Bit Timer mode uses the CCPxTMRL and CCPxTMRH registers, together, as a single 32-bit timer. When CCPxTMRL overflows, CCPxTMRH increments by one. This mode provides a simple timer function when it is important to track long time periods. Note that the T32 bit (CCPxCON1L[5]) should be set before the CCPxTMRL or CCPxPRH registers are written to initialize the 32-bit timer.

### 21.2.1 Sync and Trigger Operation

In both 16-bit and 32-bit modes, the timer can also function in either synchronization ("sync") or trigger operation. Both use the SYNC[4:0] bits (CCPxCON1H[4:0]) to determine the input signal source. The difference is how that signal affects the timer.

In sync operation, the timer Reset or clear occurs when the input selected by SYNC[4:0] is asserted. The timer immediately begins to count again from zero unless it is held for some other reason. Sync operation is used whenever the TRIGEN bit (CCPxCON1H[7]) is cleared. SYNC[4:0] can have any value, except '11111'.

In trigger operation, the timer is held in Reset until the input selected by SYNC[4:0] is asserted; when it occurs, the timer starts counting. Trigger operation is used whenever the TRIGEN bit is set. In Trigger mode, the timer will continue running after a trigger event as long as the CCPTRIG bit (CCPxSTATL[7]) is set. To clear CCPTRIG, the TRCLR bit (CCPxSTATL[5]) must be set to clear the trigger event, reset the timer and hold it at zero until another trigger event occurs. On dsPIC33CK256MC506 family devices, trigger operation can only be used when the system clock is the time base source (CLKSEL[2:0] = 000).

Figure 21-3. Dual 16-Bit Timer Mode



Figure 21-4. 32-Bit Timer Mode



## 21.3 Output Compare Mode

Output Compare mode compares the Timer register value with the value of one or two Compare registers, depending on its mode of operation. The Output Compare x module, on compare match events, has the ability to generate a single output transition or a train of output pulses. Like most PIC MCU peripherals, the Output Compare x module can also generate interrupts on a compare match event.

Table 21-2 shows the various modes available in Output Compare modes.

Table 21-2. Output Compare x/PWMx Modes

| MOD[3:0] (CCPxCON1L[3:0]) | T32 (CCPxCON1L[5]) | Operating Mode                      |                  |
|---------------------------|--------------------|-------------------------------------|------------------|
| 0001                      | 0                  | Output High on Compare (16-bit)     | Single Edge Mode |
| 0001                      | 1                  | Output High on Compare (32-bit)     |                  |
| 0010                      | 0                  | Output Low on Compare (16-bit)      |                  |
| 0010                      | 1                  | Output Low on Compare (32-bit)      |                  |
| 0011                      | 0                  | Output Toggle on Compare (16-bit)   |                  |
| 0011                      | 1                  | Output Toggle on Compare (32-bit)   |                  |
| 0100                      | 0                  | Dual Edge Compare (16-bit)          | Dual Edge Mode   |
| 0101                      | 0                  | Dual Edge Compare (16-bit buffered) | PWM Mode         |

Figure 21-5. Output Compare x Block Diagram



## 21.4 Input Capture Mode

Input Capture mode is used to capture a timer value from an independent timer base, upon an event, on an input pin or other internal trigger source. The input capture features are useful in applications requiring frequency (time period) and pulse measurement. Figure 21-6 depicts a simplified block diagram of Input Capture mode.

Input Capture mode uses a dedicated 16/32-bit, synchronous, up counting timer for the capture function. The timer value is written to the FIFO when a capture event occurs. The internal value may be read (with a synchronization delay) using the CCPxTMRH/L registers.

To use Input Capture mode, the CCSEL bit (CCPxCON1L[4]) must be set. The T32 and the MOD[3:0] bits are used to select the proper Capture mode, as shown in Table 21-3.

Table 21-3. Input Capture x Modes

| MOD[3:0] (CCPxCON1L[3:0]) | T32 (CCPxCON1L[5]) | Operating Mode                        |
|---------------------------|--------------------|---------------------------------------|
| 0000                      | 0                  | Edge Detect (16-bit capture)          |
| 0000                      | 1                  | Edge Detect (32-bit capture)          |
| 0001                      | 0                  | Every Rising (16-bit capture)         |
| 0001                      | 1                  | Every Rising (32-bit capture)         |
| 0010                      | 0                  | Every Falling (16-bit capture)        |
| 0010                      | 1                  | Every Falling (32-bit capture)        |
| 0011                      | 0                  | Every Rising/Falling (16-bit capture) |
| 0011                      | 1                  | Every Rising/Falling (32-bit capture) |
| 0100                      | 0                  | Every 4th Rising (16-bit capture)     |
| 0100                      | 1                  | Every 4th Rising (32-bit capture)     |
| 0101                      | 0                  | Every 16th Rising (16-bit capture)    |
| 0101                      | 1                  | Every 16th Rising (32-bit capture)    |

Figure 21-6. Input Capture x Block Diagram



## Capture/Compare/PWM/Timer Modules (SCCP)

## 21.5 Auxiliary Output

The SCCPx modules have an auxiliary (secondary) output that provides other peripherals access to internal module signals. The auxiliary output is intended to connect to other SCCP modules, or other digital peripherals, to provide these types of functions:

- Time Base Synchronization
- · Peripheral Trigger and Clock Inputs
- · Signal Gating

The type of output signal is selected using the AUXOUT[1:0] control bits (CCPxCON2H[4:3]). The type of output signal is also dependent on the module operating mode.

Table 21-4. Auxiliary Output

| AUXOUT[1:0] | CCSEL | MOD[3:0]        | Comments                  | Signal Description                  |                                    |  |      |  |
|-------------|-------|-----------------|---------------------------|-------------------------------------|------------------------------------|--|------|--|
| 00          | Х     | xxxx            | Auxiliary output disabled | No Output                           |                                    |  |      |  |
| 01          | 0     | 0000            | Time Base modes           | Time Base Period Reset or Rollover  |                                    |  |      |  |
| 10          |       |                 |                           | Special Event Trigger Output        |                                    |  |      |  |
| 11          |       |                 |                           | No Output                           |                                    |  |      |  |
| 01          | 0     | 0001<br>through | through                   | Output Compare modes                | Time Base Period Reset or Rollover |  |      |  |
| 10          |       |                 |                           |                                     |                                    |  | 1111 |  |
| 11          |       | 1111            |                           | Output Compare Signal               |                                    |  |      |  |
| 01          | 1     | xxxx            | Input Capture modes       | Time Base Period Reset or Rollover  |                                    |  |      |  |
| 10          |       |                 |                           | Reflects the Value of the ICDIS bit |                                    |  |      |  |
| 11          |       |                 |                           | Input Capture Event Signal          |                                    |  |      |  |

#### 21.6 **SCCP Control/Status Registers**

| Offset     | Name             | Bit Pos.    | 7               | 6         | 5          | 4      | 3                | 2         | 1           | 0     |  |
|------------|------------------|-------------|-----------------|-----------|------------|--------|------------------|-----------|-------------|-------|--|
| 0.0050     | 000400044        | 15:8        | CCPON           |           | CCPSIDL    | CCPSLP | TMRSYNC          |           | CLKSEL[2:0] |       |  |
| 0x0950     | 0x0950 CCP1CON1L |             | TMRP            | PS[1:0]   | T32        | CCSEL  |                  | MOE       |             |       |  |
| 00050      | 00040001411      | 15:8        | 8 OPSSRC RTRGEN |           |            |        | OPS3[3:0]        |           |             |       |  |
| 0x0952     | CCP1CON1H        | 7:0         | TRIGEN          | ONESHOT   | ALTSYNC    |        |                  | SYNC[4:0] |             |       |  |
| 0,0054     | CCD4CONOL        | 15:8        | PWMRSEN         | ASDGM     |            | SSDG   |                  |           |             |       |  |
| 0x0954     | CCP1CON2L        | 7:0         |                 |           |            | ASD    | G[7:0]           |           |             |       |  |
| 0x0956     | CCP1CON2H        | 15:8        | OENSYNC         |           |            |        |                  |           |             | OCAEN |  |
| 0.0930     | COFTCONZIT       | 7:0         | ICGSI           | M[1:0]    |            | AUXO   | UT[1:0]          |           | ICS[2:0]    |       |  |
| 0x0958     |                  |             |                 |           |            |        |                  |           |             |       |  |
| <br>0x0959 | Reserved         |             |                 |           |            |        |                  |           |             |       |  |
| 0x095A     | CCP1CON3H        | 15:8        | OETRIG          |           | OSCNT[2:0] |        |                  |           |             |       |  |
| 0.0000     | COI TOONSIT      | 7:0         |                 |           | POLACE     |        | PSSAC            | CE[1:0]   |             |       |  |
| 0x095C     | CCP1STATL        | 15:8        |                 |           |            |        |                  | ICGARM    |             |       |  |
| 0x095C     | COPISIAIL        | 7:0         | CCPTRIG         | TRSET     | TRCLR      | ASEVT  | SCEVT            | ICDIS     | ICOV        | ICBNE |  |
| 0x095E     | CCP1STATH        | 15:8        |                 |           |            |        |                  |           |             |       |  |
| 0x095E     | COPISIAIN        | 7:0         |                 |           |            | PRLWIP | TMRHWIP          | TMRLWIP   | RBWIP       | RAWIP |  |
| Ovenen     | CCD4TMD          | 15:8        |                 |           |            | TMR    | [15:8]           |           |             |       |  |
| 0x0960     | CCP1TMRL         | 7:0         |                 |           |            | TMF    | R[7:0]           |           |             |       |  |
| 0,0000     | CCD4TMDU         | 15:8        |                 |           |            | TMR[   | 31:24]           |           |             |       |  |
| 0x0962     | CCP1TMRH         | 7:0         |                 |           |            | TMR[   | 23:16]           |           |             |       |  |
| 0.0004     | 0004004          | 15:8        |                 |           |            | PR[    | 15:8]            |           |             |       |  |
| 0x0964     | CCP1PRL          | 7:0         |                 |           |            |        | [7:0]            |           |             |       |  |
|            |                  | 15:8        |                 | PR[31:24] |            |        |                  |           |             |       |  |
| 0x0966     | CCP1PRH          | 7:0         |                 |           |            |        | 23:16]           |           |             |       |  |
|            |                  | 15:8        |                 |           |            |        | [15:8]           |           |             |       |  |
| 0x0968     | CCP1RAL          | 7:0         |                 |           |            |        | P[7:0]           |           |             |       |  |
| 0x096A<br> | Reserved         |             |                 |           |            |        |                  |           |             |       |  |
| 0x096B     |                  |             |                 |           |            |        |                  |           |             |       |  |
| 0x096C     | CCP1RBL          | 15:8<br>7:0 |                 |           |            |        | [15:8]<br>P[7:0] |           |             |       |  |
| 0x096E     |                  |             |                 |           |            |        |                  |           |             |       |  |
| <br>0x096F | Reserved         |             |                 |           |            |        |                  |           |             |       |  |
| 0x0970     | CCP1BUFL         | 15:8        |                 |           |            | BUF    | [15:8]           |           |             |       |  |
| 0.0370     | OUT IBUTE        | 7:0         |                 |           |            | BUF    | [7:0]            |           |             |       |  |
| 0x0972     | CCP1BUFH         | 15:8        |                 |           |            | BUF[   | 31:24]           |           |             |       |  |
| 000012     | COF IDUTH        | 7:0         |                 |           |            | BUF[   | 23:16]           |           |             |       |  |
| 0x0974     | CCP2CON1L        | 15:8        | CCPON           |           | CCPSIDL    | CCPSLP | TMRSYNC          |           | CLKSEL[2:0] |       |  |
| 0.0314     | OOI ZOONIE       | 7:0         | TMRP            |           | T32        | CCSEL  |                  |           | [3:0]       |       |  |
| 0x0976     | CCP2CON1H        | 15:8        | OPSSRC          | RTRGEN    |            |        |                  |           | 3[3:0]      |       |  |
| 0.0910     |                  | 7:0         | TRIGEN          | ONESHOT   | ALTSYNC    |        |                  | SYNC[4:0] |             |       |  |
| 0x0978     | CCP2CON2L        | 15:8        | PWMRSEN         | ASDGM     |            | SSDG   |                  |           |             |       |  |
| 016040     | OOI ZOOINZL      | 7:0         |                 |           |            | ASD    | G[7:0]           |           |             |       |  |
| 0x097A     | CCP2CON2H        | 15:8        | OENSYNC         |           |            |        |                  |           |             | OCAEN |  |
|            |                  | 7:0         | ICGSI           | M[1:0]    |            | AUXO   | UT[1:0]          |           | ICS[2:0]    |       |  |
| 0x097C     |                  |             |                 |           |            |        |                  |           |             |       |  |
| <br>0x097D | Reserved         |             |                 |           |            |        |                  |           |             |       |  |
|            | 000000:::::      | 15:8        | OETRIG          |           | OSCNT[2:0] |        |                  |           |             |       |  |
| 0x097E     | CCP2CON3H        | 7:0         |                 |           | POLACE     |        | PSSAC            | DE[1:0]   |             |       |  |
|            |                  | 15:8        |                 |           |            |        |                  | ICGARM    |             |       |  |
| 0x0980     | CCP2STATL        | 7:0         | CCPTRIG         | TRSET     | TRCLR      | ASEVT  | SCEVT            | ICDIS     | ICOV        | ICBNE |  |
|            |                  | 15:8        |                 |           | ,          |        |                  |           |             | =     |  |
| 0x0982     | CCP2STATH        | 7:0         |                 |           |            | PRLWIP | TMRHWIP          | TMRLWIP   | RBWIP       | RAWIP |  |
|            |                  | -           |                 |           |            |        |                  |           |             |       |  |

**Datasheet** 

## Capture/Compare/PWM/Timer Modules (SCCP)

| contii   | nued      |          |         |         |            |        |                    |           |             |       |
|----------|-----------|----------|---------|---------|------------|--------|--------------------|-----------|-------------|-------|
| Offset   | Name      | Bit Pos. | 7       | 6       | 5          | 4      | 3                  | 2         | 1           | 0     |
| 0x0984   | CCP2TMRL  | 15:8     |         |         | <u>'</u>   |        | [15:8]             | '         |             |       |
|          |           | 7:0      |         |         |            |        | R[7:0]             |           |             |       |
| 0x0986   | CCP2TMRH  | 15:8     |         |         |            |        | 31:24]             |           |             |       |
|          |           | 7:0      |         |         |            |        | 23:16]             |           |             |       |
| 0x0988   | CCP2PRL   | 15:8     |         |         |            |        | 15:8]              |           |             |       |
|          |           | 7:0      |         |         |            |        | [7:0]              |           |             |       |
| 0x098A   | CCP2PRH   | 15:8     |         |         |            |        | 1:24]              |           |             |       |
|          |           | 7:0      |         |         |            |        | 3:16]              |           |             |       |
| 0x098C   | CCP2RAL   | 15:8     |         |         |            |        | [15:8]             |           |             |       |
|          |           | 7:0      |         |         |            | СМЕ    | P[7:0]             |           |             |       |
| 0x098E   |           |          |         |         |            |        |                    |           |             |       |
|          | Reserved  |          |         |         |            |        |                    |           |             |       |
| 0x098F   |           | 45.0     |         |         |            | 0145   | 54.5.03            |           |             |       |
| 0x0990   | CCP2RBL   | 15:8     |         |         |            |        | [15:8]             |           |             |       |
|          |           | 7:0      |         |         |            | СМЕ    | P[7:0]             |           |             |       |
| 0x0992   | Б         |          |         |         |            |        |                    |           |             |       |
|          | Reserved  |          |         |         |            |        |                    |           |             |       |
| 0x0993   |           | 45.0     |         |         |            | DUE    | [45.0]             |           |             |       |
| 0x0994   | CCP2BUFL  | 15:8     |         |         |            |        | [15:8]             |           |             |       |
|          |           | 7:0      |         |         |            |        | [7:0]              |           |             |       |
| 0x0996   | CCP2BUFH  | 15:8     |         |         |            |        | 31:24]             |           |             |       |
|          |           | 7:0      |         |         |            |        | 23:16]             |           |             |       |
| 0x0998   | CCP3CON1L | 15:8     | CCPON   |         | CCPSIDL    | CCPSLP | TMRSYNC            |           | CLKSEL[2:0] |       |
|          |           | 7:0      | TMRP    |         | T32        | CCSEL  |                    | MOD       |             |       |
| 0x099A   | CCP3CON1H | 15:8     | OPSSRC  | RTRGEN  |            |        |                    | OPS       | 3[3:0]      |       |
|          |           | 7:0      | TRIGEN  | ONESHOT | ALTSYNC    |        |                    | SYNC[4:0] |             |       |
| 0x099C   | CCP3CON2L | 15:8     | PWMRSEN | ASDGM   |            | SSDG   |                    |           |             |       |
|          |           | 7:0      |         |         |            | ASD    | G[7:0]             |           |             |       |
| 0x099E   | CCP3CON2H | 15:8     | OENSYNC |         |            |        |                    |           |             | OCAEN |
|          |           | 7:0      | ICGSI   | M[1:0]  |            | AUXO   | KOUT[1:0] ICS[2:0] |           |             |       |
| 0x09A0   |           |          |         |         |            |        |                    |           |             |       |
|          | Reserved  |          |         |         |            |        |                    |           |             |       |
| 0x09A1   |           |          |         |         |            |        |                    |           |             |       |
| 0x09A2   | CCP3CON3H | 15:8     | OETRIG  |         | OSCNT[2:0] |        |                    |           |             |       |
|          |           | 7:0      |         |         | POLACE     |        | PSSA               | CE[1:0]   |             |       |
| 0x09A4   | CCP3STATL | 15:8     |         |         |            |        |                    | ICGARM    |             |       |
|          |           | 7:0      | CCPTRIG | TRSET   | TRCLR      | ASEVT  | SCEVT              | ICDIS     | ICOV        | ICBNE |
| 0x09A6   | CCP3STATH | 15:8     |         |         |            |        |                    |           |             |       |
|          |           | 7:0      |         |         |            | PRLWIP | TMRHWIP            | TMRLWIP   | RBWIP       | RAWIP |
| 0x09A8   | CCP3TMRL  | 15:8     |         |         |            |        | [15:8]             |           |             |       |
|          |           | 7:0      |         |         |            |        | R[7:0]             |           |             |       |
| 0x09AA   | CCP3TMRH  | 15:8     |         |         |            |        | 31:24]             |           |             |       |
|          |           | 7:0      |         |         |            |        | 23:16]             |           |             |       |
| 0x09AC   | CCP3PRL   | 15:8     |         |         |            |        | 15:8]              |           |             |       |
| 0,000,10 |           | 7:0      |         |         |            |        | [7:0]              |           |             |       |
| 0x09AE   | CCP3PRH   | 15:8     |         |         |            |        | 1:24]              |           |             |       |
| 3        |           | 7:0      |         |         |            |        | 3:16]              |           |             |       |
| 0x09B0   | CCP3RAL   | 15:8     |         |         |            |        | [15:8]             |           |             |       |
| ОЛООВО   | 001 01012 | 7:0      |         |         |            | CMF    | P[7:0]             |           |             |       |
| 0x09B2   |           |          |         |         |            |        |                    |           |             |       |
|          | Reserved  |          |         |         |            |        |                    |           |             |       |
| 0x09B3   |           |          |         |         |            |        |                    |           |             |       |
| 0x09B4   | CCP3RBL   | 15:8     |         |         |            |        | [15:8]             |           |             |       |
|          |           | 7:0      |         |         |            | CMF    | P[7:0]             |           |             |       |
| 0x09B6   |           |          |         |         |            |        |                    |           |             |       |
|          | Reserved  |          |         |         |            |        |                    |           |             |       |
| 0x09B7   |           |          |         |         |            |        |                    |           |             |       |
| 0x09B8   | CCP3BUFL  | 15:8     |         |         |            |        | [15:8]             |           |             |       |
|          |           | 7:0      | I       |         |            | BUF    | [7:0]              |           |             |       |

**Datasheet** 

## Capture/Compare/PWM/Timer Modules (SCCP)

| conti                | nued         |          |              |            |            |        |         |           |             |       |
|----------------------|--------------|----------|--------------|------------|------------|--------|---------|-----------|-------------|-------|
| Offset               | Name         | Bit Pos. | 7            | 6          | 5          | 4      | 3       | 2         | 1           | 0     |
| 0x09BA               | CCP3BUFH     | 15:8     |              | BUF[31:24] |            |        |         |           |             |       |
| UXUSDA               | ССРЗВОГП     | 7:0      |              |            |            | BUF[   | 23:16]  |           |             |       |
| 0x09BC               | CCP4CON1L    | 15:8     | CCPON        |            | CCPSIDL    | CCPSLP | TMRSYNC |           | CLKSEL[2:0] |       |
| OXUBDC               | CCF4CONTE    | 7:0      | TMRF         | PS[1:0]    | T32        | CCSEL  |         | MOD       |             |       |
| 0x09BE               | CCP4CON1H    | 15:8     | OPSSRC       | RTRGEN     |            |        |         | OPS:      | 3[3:0]      |       |
| OXOSDL               | 0014001111   | 7:0      | TRIGEN       | ONESHOT    | ALTSYNC    |        |         | SYNC[4:0] |             |       |
| 0x09C0               | CCP4CON2L    | 15:8     | PWMRSEN      | ASDGM      |            | SSDG   |         |           |             |       |
| 0,0000               | 001 400N2L   | 7:0      |              |            |            | ASD    | G[7:0]  |           |             |       |
| 0x09C2               | CCP4CON2H    | 15:8     | OENSYNC      |            |            |        |         |           |             | OCAEN |
| 000002               | 001 40011211 | 7:0      | ICGS         | M[1:0]     |            | AUXO   | UT[1:0] |           | ICS[2:0]    |       |
| 0x09C4<br><br>0x09C5 | Reserved     |          |              |            |            |        |         |           |             |       |
| 0x09C6               | CCP4CON3H    | 15:8     | OETRIG       |            | OSCNT[2:0] |        |         |           |             |       |
| 0.0300               | 0014001011   | 7:0      |              |            | POLACE     |        | PSSAC   |           |             |       |
| 0x09C8               | CCP4STATL    | 15:8     |              |            |            |        |         | ICGARM    |             |       |
| 0.0300               | CCF45TATE    | 7:0      | CCPTRIG      | TRSET      | TRCLR      | ASEVT  | SCEVT   | ICDIS     | ICOV        | ICBNE |
| 0x09CA               | CCP4STATH    | 15:8     |              |            |            |        |         |           |             |       |
| 0,000071             | 001 40171111 | 7:0      |              |            |            | PRLWIP | TMRHWIP | TMRLWIP   | RBWIP       | RAWIP |
| 0x09CC CCP4TMRL 1    |              | 15:8     | TMR[15:8]    |            |            |        |         |           |             |       |
| 0,0000               |              | 7:0      |              |            |            |        | R[7:0]  |           |             |       |
| 0x09CE               | CCP4TMRH     | 15:8     | TMR[31:24]   |            |            |        |         |           |             |       |
|                      |              | 7:0      |              |            |            |        | 23:16]  |           |             |       |
| 0x09D0               | CCP4PRL      | 15:8     | PR[15:8]     |            |            |        |         |           |             |       |
|                      |              | 7:0      |              |            |            |        | [7:0]   |           |             |       |
| 0x09D2               | CCP4PRH      | 15:8     |              |            |            |        | 31:24]  |           |             |       |
|                      |              | 7:0      |              |            |            |        | 23:16]  |           |             |       |
| 0x09D4               | CCP4RAL      | 15:8     |              |            |            |        | [15:8]  |           |             |       |
|                      |              | 7:0      |              |            |            | СМ     | P[7:0]  |           |             |       |
| 0x09D6<br><br>0x09D7 | Reserved     |          |              |            |            |        |         |           |             |       |
| 0x09D8               | CCP4RBL      | 15:8     |              |            |            | CMP    | [15:8]  |           |             |       |
| OVOSDO               | OUF 4RBL     | 7:0      | 7:0 CMP[7:0] |            |            |        |         |           |             |       |
| 0x09DA<br><br>0x09DB | Reserved     |          |              |            |            |        |         |           |             |       |
| 020000               | CCDARUE      | 15:8     |              |            |            | BUF    | [15:8]  |           |             |       |
| 0x09DC               | CCP4BUFL     | 7:0      |              |            |            |        | [7:0]   |           |             |       |
| 0,000                | CCDARUEU     | 15:8     |              |            |            |        | 31:24]  |           |             |       |
| 0x09DE               | CCP4BUFH     | 7:0      |              |            |            |        | 23:16]  |           |             |       |

## 21.6.1 CCPx Control 1 Low Register

Name: CCPxCON1L

**Offset:** 0x950, 0x974, 0x998, 0x9BC

Note:

1. Only available on the MCCP.

| Bit    | 15         | 14  | 13      | 12     | 11      | 10  | 9           | 8   |
|--------|------------|-----|---------|--------|---------|-----|-------------|-----|
|        | CCPON      |     | CCPSIDL | CCPSLP | TMRSYNC |     | CLKSEL[2:0] |     |
| Access | R/W        |     | R/W     | R/W    | R/W     | R/W | R/W         | R/W |
| Reset  | 0          |     | 0       | 0      | 0       | 0   | 0           | 0   |
| Bit    | 7          | 6   | 5       | 4      | 3       | 2   | 1           | 0   |
|        | TMRPS[1:0] |     | T32     | CCSEL  |         | MOE | D[3:0]      |     |
| Access | R/W        | R/W | R/W     | R/W    | R/W     | R/W | R/W         | R/W |
| Reset  | 0          | 0   | 0       | 0      | 0       | 0   | 0           | 0   |

#### Bit 15 - CCPON CCPx Module Enable bit

| Value | Description                                                                     |
|-------|---------------------------------------------------------------------------------|
| 1     | Module is enabled with an operating mode specified by the MOD[3:0] control bits |
| 0     | Module is disabled                                                              |

### Bit 13 - CCPSIDL CCPx Stop in Idle Mode Bit

| Value | Description                                                |
|-------|------------------------------------------------------------|
| 1     | Discontinues module operation when device enters Idle mode |
| 0     | Continues module operation in Idle mode                    |

#### Bit 12 - CCPSLP CCPx Sleep Mode Enable bit

| Value | Description                                |
|-------|--------------------------------------------|
| 1     | Module continues to operate in Sleep modes |
| 0     | Module does not operate in Sleep modes     |

#### Bit 11 - TMRSYNC Time Base Clock Synchronization bit

| Value | Description                                                                                                        |
|-------|--------------------------------------------------------------------------------------------------------------------|
| 1     | Asynchronous module time base clock is selected and synchronized to the internal system clocks (CLKSEL[2:0] ≠ 000) |
| 0     | Synchronous module time base clock is selected and does not require synchronization (CLKSEL[2:0] = 000)            |

### Bits 10:8 - CLKSEL[2:0] CCPx Time Base Clock Select bits<sup>(1)</sup>

| Value | Description               |
|-------|---------------------------|
| 111   | PPS TxCK input            |
| 110   | CLC4 out                  |
| 101   | CLC3 out                  |
| 100   | CLC2 out                  |
| 011   | CLC1 out                  |
| 010   | F <sub>CY</sub>           |
| 001   | Reference Clock (REFCLKO) |
| 000   | F <sub>P</sub>            |

### Bits 7:6 - TMRPS[1:0] Time Base Prescale Select bits

| Value | Description    |
|-------|----------------|
| 11    | 1:64 Prescaler |
| 10    | 1:16 Prescaler |
| 01    | 1:4 Prescaler  |

**Datasheet** 

## Capture/Compare/PWM/Timer Modules (SCCP)

| Value | Description   |
|-------|---------------|
| 00    | 1:1 Prescaler |

### Bit 5 - T32 32-Bit Time Base Select bit

| Value | Description                                                                           |
|-------|---------------------------------------------------------------------------------------|
| 1     | Uses 32-bit time base for timer, single edge output compare or input capture function |
| 0     | Uses 16-bit time base for timer, single edge output compare or input capture function |

### Bit 4 - CCSEL Capture/Compare Mode Select bit

| П | Value | Description                                                                           |
|---|-------|---------------------------------------------------------------------------------------|
|   | 1     | Input capture peripheral                                                              |
|   | 0     | Output Compare/PWM/Timer peripheral (exact function is selected by the MOD[3:0] bits) |

## Bits 3:0 - MOD[3:0] CCPx Mode Select bits

For CCSEL = 1 (Input Capture modes):

| Value | Description                                              |
|-------|----------------------------------------------------------|
| 1xxx  | Reserved                                                 |
| 011x  | Reserved                                                 |
| 0101  | Capture every 16th rising edge                           |
| 0100  | Capture every 4th rising edge                            |
| 0011  | Capture every rising and falling edge                    |
| 0010  | Capture every falling edge                               |
| 0001  | Capture every rising edge                                |
| 0000  | Capture every rising and falling edge (Edge Detect mode) |

## For CCSEL = 0 (Output Compare/Timer modes):

| Value | Description                                                                      |
|-------|----------------------------------------------------------------------------------|
| 1111  | External Input mode: Pulse generator is disabled, source is selected by ICS[2:0] |
| 1110  | Reserved                                                                         |
| 110x  | Reserved                                                                         |
| 10xx  | Reserved                                                                         |
| 0111  | Reserved                                                                         |
| 0110  | Reserved                                                                         |
| 0101  | Dual Edge Compare mode, buffered                                                 |
| 0100  | Dual Edge Compare mode                                                           |
| 0011  | 16-Bit/32-Bit Single Edge mode, toggles output on compare match                  |
| 0010  | 16-Bit/32-Bit Single Edge mode, drives output low on compare match               |
| 0001  | 16-Bit/32-Bit Single Edge mode, drives output high on compare match              |
| 0000  | 16-Bit/32-Bit Timer mode, output functions are disabled                          |

#### 21.6.2 **CCPx Control 1 High Register**

Name: CCPxCON1H

Offset: 0x952, 0x976, 0x99A, 0x9BE

#### Notes:

- This control bit has no function in Input Capture modes.
- This control bit has no function when TRIGEN = 0.
- Output postscale settings, from 1:5 to 1:16 (0100-1111), will result in a FIFO buffer overflow for Input Capture modes.

| Bit    | 15     | 14      | 13      | 12  | 11  | 10        | 9      | 8   |
|--------|--------|---------|---------|-----|-----|-----------|--------|-----|
|        | OPSSRC | RTRGEN  |         |     |     | OPS:      | 3[3:0] |     |
| Access | R/W    | R/W     |         |     | R/W | R/W       | R/W    | R/W |
| Reset  | 0      | 0       |         |     | 0   | 0         | 0      | 0   |
|        |        |         |         |     |     |           |        |     |
| Bit    | 7      | 6       | 5       | 4   | 3   | 2         | 1      | 0   |
|        | TRIGEN | ONESHOT | ALTSYNC |     |     | SYNC[4:0] |        |     |
| Access | R/W    | R/W     | R/W     | R/W | R/W | R/W       | R/W    | R/W |
| Reset  | 0      | 0       | 0       | 0   | 0   | 0         | 0      | 0   |

### Bit 15 - OPSSRC Output Postscaler Source Select bit(1)

| Valu | Description                                           |
|------|-------------------------------------------------------|
| 1    | Output postscaler scales module trigger output events |
| 0    | Output postscaler scales time base interrupt events   |

### Bit 14 - RTRGEN Retrigger Enable bit(2)

| Value | Description                                          |
|-------|------------------------------------------------------|
| 1     | Time base can be retriggered when TRIGEN bit = 1     |
| 0     | Time base may not be retriggered when TRIGEN bit = 1 |

### Bits 11:8 - OPS3[3:0] CCPx Interrupt Output Postscale Select bits(3)

| Value | Description                                                           |
|-------|-----------------------------------------------------------------------|
| 1111  | Interrupt every 16th time base period match                           |
| 1110  | Interrupt every 15th time base period match                           |
|       |                                                                       |
| 0100  | Interrupt every 5th time base period match                            |
| 0011  | Interrupt every 4th time base period match or 4th input capture event |
| 0010  | Interrupt every 3rd time base period match or 3rd input capture event |
| 0001  | Interrupt every 2nd time base period match or 2nd input capture event |
| 0000  | Interrupt after each time base period match or input capture event    |

#### Bit 7 - TRIGEN CCPx Trigger Enable bit

|       | -11. 11.10-11. 001 X 11.193011.11.10 E1.   |  |  |  |
|-------|--------------------------------------------|--|--|--|
| Value | Description                                |  |  |  |
| 1     | Trigger operation of time base is enabled  |  |  |  |
| 0     | Trigger operation of time base is disabled |  |  |  |

## Bit 6 - ONESHOT One-Shot Trigger Mode Enable bit

| Value | Description                                                             |
|-------|-------------------------------------------------------------------------|
| 1     | One-Shot Trigger mode is enabled; trigger duration is set by OSCNT[2:0] |
| 0     | One-Shot Trigger mode is disabled                                       |

#### Bit 5 - ALTSYNC CCPx Clock Select bits

| Value | Description                                                                    |
|-------|--------------------------------------------------------------------------------|
| 1     | An alternate signal is used as the module synchronization output signal        |
| 0     | The module synchronization output signal is the Time Base Reset/rollover event |

Bits 4:0 - SYNC[4:0] CCPx Synchronization Source Select bits

## 21.6.3 Synchronization Sources

## Table 21-5. Synchronization Sources

| SYNC[4:0]   | Synchronization Source                             |  |  |  |  |  |
|-------------|----------------------------------------------------|--|--|--|--|--|
| 00000       | None; Timer with Rollover on CCPxPR Match or FFFFh |  |  |  |  |  |
| 00001       | Module's Own Timer Sync Out                        |  |  |  |  |  |
| 00010       | Sync Output SCCP2                                  |  |  |  |  |  |
| 00011       | Sync Output SCCP3                                  |  |  |  |  |  |
| 00100       | Sync Output SCCP4                                  |  |  |  |  |  |
| 00101-01000 | Reserved                                           |  |  |  |  |  |
| 01001       | INTO                                               |  |  |  |  |  |
| 01010       | INT1                                               |  |  |  |  |  |
| 01011       | INT2                                               |  |  |  |  |  |
| 01100       | UART1 RX Edge Detect                               |  |  |  |  |  |
| 01101       | UART1 TX Edge Detect                               |  |  |  |  |  |
| 01110       | UART2 RX Edge Detect                               |  |  |  |  |  |
| 01111       | UART2 TX Edge Detect                               |  |  |  |  |  |
| 10000       | CLC1 Output                                        |  |  |  |  |  |
| 10001       | CLC2 Output                                        |  |  |  |  |  |
| 10010       | CLC3 Output                                        |  |  |  |  |  |
| 10011       | CLC4 Output                                        |  |  |  |  |  |
| 10100       | UART3 RX Edge Detect                               |  |  |  |  |  |
| 10101       | UART3 TX Edge Detect                               |  |  |  |  |  |
| 10110       | Reserved                                           |  |  |  |  |  |
| 10111       | Comparator 1 Output                                |  |  |  |  |  |
| 11000       | Comparator 2 Output                                |  |  |  |  |  |
| 11001-11110 | Reserved                                           |  |  |  |  |  |
| 11111       | None; Timer with Auto-Rollover (FFFFh → 0000h)     |  |  |  |  |  |

## 21.6.4 CCPx Control 2 Low Register

Name: CCPxCON2L

**Offset:** 0x954, 0x978, 0x99C, 0x9C0

| Bit    | 15      | 14    | 13  | 12   | 11     | 10  | 9   | 8   |
|--------|---------|-------|-----|------|--------|-----|-----|-----|
|        | PWMRSEN | ASDGM |     | SSDG |        |     |     |     |
| Access | R/W     | R/W   |     | R/W  |        |     |     |     |
| Reset  | 0       | 0     |     | 0    |        |     |     |     |
|        |         |       |     |      |        |     |     |     |
| Bit    | 7       | 6     | 5   | 4    | 3      | 2   | 1   | 0   |
|        |         |       |     | ASD  | G[7:0] |     |     |     |
| Access | R/W     | R/W   | R/W | R/W  | R/W    | R/W | R/W | R/W |
| Reset  | 0       | 0     | 0   | 0    | 0      | 0   | 0   | 0   |

### Bit 15 - PWMRSEN CCPx PWM Restart Enable bit

| Value | Description                                                                                          |
|-------|------------------------------------------------------------------------------------------------------|
| 1     | ASEVT bit clears automatically at the beginning of the next PWM period, after the shutdown input has |
|       | ended                                                                                                |
| 0     | ASEVT bit must be cleared in software to resume PWM activity on output pins                          |

### Bit 14 - ASDGM CCPx Auto-Shutdown Gate Mode Enable bit

|   | /alue | Description                                                            |
|---|-------|------------------------------------------------------------------------|
| - | L     | Waits until the next Time Base Reset or rollover for shutdown to occur |
| ( | )     | Shutdown event occurs immediately                                      |

#### Bit 12 - SSDG CCPx Software Shutdown/Gate Control bit

| Value | Description                                                                                          |
|-------|------------------------------------------------------------------------------------------------------|
| 1     | Manually forces auto-shutdown, timer clock gate or input capture signal gate event (setting of ASDGM |
|       | bit still applies)                                                                                   |
| 0     | Normal module operation                                                                              |

### Bits 7:0 - ASDG[7:0] CCPx Auto-Shutdown/Gating Source Enable bits

| Value | Description                                                                                |
|-------|--------------------------------------------------------------------------------------------|
| 1     | ASDGx Source n is enabled (see 21.6.5. Auto-Shutdown and Gating Sources for auto-shutdown/ |
|       | gating sources)                                                                            |
| 0     | ASDGx Source n is disabled                                                                 |

## 21.6.5 Auto-Shutdown and Gating Sources

## Table 21-6. Auto-Shutdown and Gating Sources

| ASDG[x] Bit |                                                             | Auto-Shutdo         | wn/Gating Source    |       |  |
|-------------|-------------------------------------------------------------|---------------------|---------------------|-------|--|
| ASDG[X] Bit | SCCP1                                                       | SCCP2               | SCCP3               | SCCP4 |  |
| 0           |                                                             | Comparator 1 Output |                     |       |  |
| 1           | Comparator 2 Output                                         |                     |                     |       |  |
| 2           | OCFC                                                        |                     |                     |       |  |
| 3           | OCFD                                                        |                     |                     |       |  |
| 4           | ICM1 <sup>(1)</sup> ICM2 <sup>(1)</sup> ICM3 <sup>(1)</sup> |                     | ICM4 <sup>(1)</sup> |       |  |
| 5           | CLC1 <sup>(1)</sup>                                         |                     |                     |       |  |
| 6           | OCFA <sup>(1)</sup>                                         |                     |                     |       |  |

Capture/Compare/PWM/Timer Modules (SCCP)

| continued                                          |                             |       |       |       |  |
|----------------------------------------------------|-----------------------------|-------|-------|-------|--|
| ASDCIVI Dit                                        | Auto-Shutdown/Gating Source |       |       |       |  |
| ASDG[x] Bit                                        | SCCP1                       | SCCP2 | SCCP3 | SCCP4 |  |
| 7                                                  | OCFB <sup>(1)</sup>         |       |       |       |  |
| Note:  1. Selected by Peripheral Pin Select (PPS). |                             |       |       |       |  |

## 21.6.6 CCPx Control 2 High Register

Name: CCPxCON2H

**Offset:** 0x956, 0x97A, 0x99E, 0x9C2

| Bit    | 15      | 14     | 13 | 12   | 11      | 10  | 9        | 8     |
|--------|---------|--------|----|------|---------|-----|----------|-------|
|        | OENSYNC |        |    |      |         |     |          | OCAEN |
| Access | R/W     |        |    |      |         |     |          | R/W   |
| Reset  | 0       |        |    |      |         |     |          | 0     |
|        |         |        |    |      |         |     |          |       |
| Bit    | 7       | 6      | 5  | 4    | 3       | 2   | 1        | 0     |
|        | ICGS    | M[1:0] |    | AUXO | UT[1:0] |     | ICS[2:0] |       |
| Access | R/W     | R/W    |    | R/W  | R/W     | R/W | R/W      | R/W   |
| Reset  | 0       | 0      |    | 0    | 0       | 0   | 0        | 0     |

## Bit 15 - OENSYNC Output Enable Synchronization bit

| Va | lue | Description                                                                 |
|----|-----|-----------------------------------------------------------------------------|
| 1  |     | Update by output enable bits occurs on the next Time Base Reset or rollover |
| 0  |     | Update by output enable bits occurs immediately                             |

#### Bit 8 - OCAEN Output Enable/Steering Control bit

| Value | Description                                                                                                                        |
|-------|------------------------------------------------------------------------------------------------------------------------------------|
| 1     | OCMA pin is controlled by the CCPx module and produces an output compare or PWM signal                                             |
| 0     | OCMA pin is not controlled by the CCPx module; the pin is available to the port logic or another peripheral multiplexed on the pin |

## Bits 7:6 - ICGSM[1:0] Input Capture Gating Source Mode Control bits

| Value | Description                                                                                               |
|-------|-----------------------------------------------------------------------------------------------------------|
| 11    | Reserved                                                                                                  |
| 10    | One-Shot mode: Falling edge from gating source disables future capture events (ICDIS = 1)                 |
| 01    | One-Shot mode: Rising edge from gating source enables future capture events (ICDIS = 0)                   |
| 00    | Level-Sensitive mode: A high level from gating source will enable future capture events; a low level will |
|       | disable future capture events                                                                             |

## Bits 4:3 - AUXOUT[1:0] Auxiliary Output Signal on Event Selection bits

| Value | Description                                                                    |
|-------|--------------------------------------------------------------------------------|
| 11    | Input capture or output compare event; no signal in Timer mode                 |
| 10    | Signal output is defined by module operating mode (see 21.5. Auxiliary Output) |
| 01    | Time base rollover event (all modes)                                           |
| 00    | Disabled                                                                       |

### Bits 2:0 - ICS[2:0] Input Capture Source Select bits

| Value | Description                          |
|-------|--------------------------------------|
| 111   | CLC4 output                          |
| 110   | CLC3 output                          |
| 101   | CLC2 output                          |
| 100   | CLC1 output                          |
| 011   | Reserved                             |
| 010   | Comparator 2 output                  |
| 001   | Comparator 1 output                  |
| 000   | SCCP Input Capture x (ICx) pin (PPS) |

## 21.6.7 CCPx Control 3 High Register

Name: CCPxCON3H

**Offset:** 0x95A, 0x97E, 0x9A2, 0x9C6

| Bit    | 15     | 14  | 13         | 12  | 11   | 10      | 9 | 8 |
|--------|--------|-----|------------|-----|------|---------|---|---|
|        | OETRIG |     | OSCNT[2:0] |     |      |         |   |   |
| Access | R/W    | R/W | R/W        | R/W |      |         |   |   |
| Reset  | 0      | 0   | 0          | 0   |      |         |   |   |
|        |        |     |            |     |      |         |   |   |
| Bit    | 7      | 6   | 5          | 4   | 3    | 2       | 1 | 0 |
|        |        |     | POLACE     |     | PSSA | CE[1:0] |   |   |
| Access |        |     | R/W        |     | R/W  | R/W     | • |   |
| Reset  |        |     | 0          |     | 0    | 0       |   |   |

### Bit 15 - OETRIG CCPx Dead-Time Select bit

| Value | Description                                                                                |
|-------|--------------------------------------------------------------------------------------------|
| 1     | For Triggered mode (TRIGEN = 1): Module does not drive enabled output pins until triggered |
| 0     | Normal output pin operation                                                                |

### Bits 14:12 - OSCNT[2:0] One-Shot Event Count bits

| Value | Description                                                                       |
|-------|-----------------------------------------------------------------------------------|
| 111   | Extends one-shot event by seven time base periods (eight time base periods total) |
| 110   | Extends one-shot event by six time base periods (seven time base periods total)   |
| 101   | Extends one-shot event by five time base periods (six time base periods total)    |
| 100   | Extends one-shot event by four time base periods (five time base periods total)   |
| 011   | Extends one-shot event by three time base periods (four time base periods total)  |
| 010   | Extends one-shot event by two time base periods (three time base periods total)   |
| 001   | Extends one-shot event by one time base period (two time base periods total)      |
| 000   | Does not extend one-shot trigger event                                            |

## Bit 5 - POLACE CCPx Output Pins, OCxA, OCxC and OCxE, Polarity Control bit

| Value | Description                        |
|-------|------------------------------------|
| 1     | Output pin polarity is active-low  |
| 0     | Output pin polarity is active-high |

### Bits 3:2 - PSSACE[1:0] PWMx Output Pins, OCxA, OCxC and OCxE, Shutdown State Control bits

| Value | Description                                                     |
|-------|-----------------------------------------------------------------|
| 11    | Pins are driven active when a shutdown event occurs             |
| 10    | Pins are driven inactive when a shutdown event occurs           |
| 0x    | Pins are in a High-Impedance state when a shutdown event occurs |

## Capture/Compare/PWM/Timer Modules (SCCP)

## 21.6.8 CCPx Status Register

Name: CCPxSTATL

**Offset:** 0x95C, 0x980, 0x9A4, 0x9C8

Legend: C = Clearable bit; W1 = Write '1' Only bit

| Bit    | 15      | 14    | 13    | 12    | 11    | 10     | 9    | 8     |
|--------|---------|-------|-------|-------|-------|--------|------|-------|
|        |         |       |       |       |       | ICGARM |      |       |
| Access |         |       |       |       |       | W1     |      |       |
| Reset  |         |       |       |       |       | 0      |      |       |
|        |         |       |       |       |       |        |      |       |
| Bit    | 7       | 6     | 5     | 4     | 3     | 2      | 1    | 0     |
|        | CCPTRIG | TRSET | TRCLR | ASEVT | SCEVT | ICDIS  | ICOV | ICBNE |
| Access | R       | W1    | W1    | R/C   | R/C   | R/C    | R/C  | R/C   |
| Reset  | 0       | 0     | 0     | 0     | 0     | 0      | 0    | 0     |

#### Bit 10 - ICGARM Input Capture Gate Arm bit

A write of '1' to this location will arm the input capture gating logic for a one-shot gate event when ICGSM[1:0] = 01 or 10. Bit always reads as '0'.

### Bit 7 - CCPTRIG CCPx Trigger Status bit

| Valu | e Description                                     |  |
|------|---------------------------------------------------|--|
| 1    | Timer has been triggered and is running           |  |
| 0    | Timer has not been triggered and is held in Reset |  |

#### Bit 6 - TRSET CCPx Trigger Set Request bit

Writes '1' to this location to trigger the timer when TRIGEN = 1 (location always reads as '0').

#### Bit 5 - TRCLR CCPx Trigger Clear Request bit

Writes '1' to this location to cancel the timer trigger when TRIGEN = 1 (location always reads as '0').

#### Bit 4 - ASEVT CCPx Auto-Shutdown Event Status/Control bit

| Value | Description                                                             |
|-------|-------------------------------------------------------------------------|
| 1     | A shutdown event is in progress; CCPx outputs are in the Shutdown state |
| 0     | CCPx outputs operate normally                                           |

#### Bit 3 - SCEVT Single Edge Compare Event Status bit

| Value | Description                                  |
|-------|----------------------------------------------|
| 1     | A single edge compare event has occurred     |
| 0     | A single edge compare event has not occurred |

### Bit 2 - ICDIS Input Capture x Disable bit

| Value | Description                                                          |
|-------|----------------------------------------------------------------------|
| 1     | Event on Input Capture x pin (ICx) does not generate a capture event |
| 0     | Event on Input Capture x pin will generate a capture event           |

#### Bit 1 - ICOV Input Capture x Buffer Overflow Status bit

| V | /alue | Description                                        |
|---|-------|----------------------------------------------------|
| 1 |       | The Input Capture x FIFO buffer has overflowed     |
| C |       | The Input Capture x FIFO buffer has not overflowed |

#### Bit 0 - ICBNE Input Capture x Buffer Status bit

| Dit V 10Dit 2 input Cupture X Burier Ctatae Sit |                                           |
|-------------------------------------------------|-------------------------------------------|
| Value                                           | Description                               |
| 1                                               | Input Capture x buffer has data available |
| 0                                               | Input Capture x buffer is empty           |

## Capture/Compare/PWM/Timer Modules (SCCP)

## 21.6.9 CCPx Status Register High

Name: CCPxSTATH

**Offset:** 0x95E, 0x982, 0x9A6, 0x9CA



Access Reset

 Bit
 7
 6
 5
 4
 3
 2
 1
 0

 PRLWIP
 TMRHWIP
 TMRLWIP
 RBWIP
 RAWIP

|        |  | PRLWIP | TMRHWIP | TMRLWIP | RBWIP | RAWIP |
|--------|--|--------|---------|---------|-------|-------|
| Access |  | R      | R       | R       | R/C   | R     |
| Reset  |  | 0      | 0       | 0       | 0     | 0     |

## Bit 4 - PRLWIP CCPxPRL Write in Progress Status bit

## Bit 3 - TMRHWIP CCPxTMRH Write in Progress Status bit

|       | <b>J</b>                                                                     |
|-------|------------------------------------------------------------------------------|
| Value | Description                                                                  |
| 1     | An update to the CCPxTMRH register with the buffered contents is in progress |
| 0     | An update to the CCPxTMRH register is not in progress                        |

### Bit 2 - TMRLWIP CCPxTMRL Write in Progress Status bit

| Value | Description                                                                  |
|-------|------------------------------------------------------------------------------|
| 1     | An update to the CCPxTMRL register with the buffered contents is in progress |
| 0     | An update to the CCPxTMRL register is not in progress                        |

## Bit 1 - RBWIP CCPxRB Write in Progress Status bit

| Value | Description                                                                |
|-------|----------------------------------------------------------------------------|
| 1     | An update to the CCPxRB register with the buffered contents is in progress |
| 0     | An update to the CCPxRB register is not in progress                        |

### Bit 0 - RAWIP CCPxRA Write in Progress Status bit

| Value | Description                                                                |
|-------|----------------------------------------------------------------------------|
| 1     | An update to the CCPxRA register with the buffered contents is in progress |
| 0     | An update to the CCPxRA register is not in progress                        |

Capture/Compare/PWM/Timer Modules (SCCP)

## 21.6.10 CCPx Time Base Register Low

Name: CCPxTMRL

**Offset:** 0x960, 0x984, 0x9A8, 0x9CC

| Bit    | 15 | 14        | 13 | 12  | 11     | 10 | 9 | 8 |  |  |
|--------|----|-----------|----|-----|--------|----|---|---|--|--|
|        |    | TMR[15:8] |    |     |        |    |   |   |  |  |
| Access | R  | R         | R  | R   | R      | R  | R | R |  |  |
| Reset  | 0  | 0         | 0  | 0   | 0      | 0  | 0 | 0 |  |  |
|        |    |           |    |     |        |    |   |   |  |  |
| Bit    | 7  | 6         | 5  | 4   | 3      | 2  | 1 | 0 |  |  |
|        |    |           |    | TMF | R[7:0] |    |   |   |  |  |
| Access | R  | R         | R  | R   | R      | R  | R | R |  |  |
| Reset  | 0  | 0         | 0  | 0   | 0      | 0  | 0 | 0 |  |  |

Bits 15:0 - TMR[15:0] 16-Bit Time Base Value bits

Capture/Compare/PWM/Timer Modules (SCCP)

## 21.6.11 CCPx Time Base High Register

Name: CCPxTMRH

**Offset:** 0x962, 0x986, 0x9AA, 0x9CE

| Bit    | 15  | 14  | 13  | 12   | 11     | 10  | 9   | 8   |
|--------|-----|-----|-----|------|--------|-----|-----|-----|
|        |     |     |     | TMR[ | 31:24] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0      | 0   | 0   | 0   |
|        |     |     |     |      |        |     |     |     |
| Bit    | 7   | 6   | 5   | 4    | 3      | 2   | 1   | 0   |
|        |     |     |     | TMR[ | 23:16] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0      | 0   | 0   | 0   |

Bits 15:0 - TMR[31:16] 16-Bit Time Base Value bits

Capture/Compare/PWM/Timer Modules (SCCP)

## 21.6.12 CCPx Period Low Register

Name: CCPxPRL

**Offset:** 0x964, 0x988, 0x9AC, 0x9D0

| Bit    | 15       | 14  | 13  | 12  | 11   | 10  | 9   | 8   |  |  |
|--------|----------|-----|-----|-----|------|-----|-----|-----|--|--|
|        | PR[15:8] |     |     |     |      |     |     |     |  |  |
| Access | R/W      | R/W | R/W | R/W | R/W  | R/W | R/W | R/W |  |  |
| Reset  | 0        | 0   | 0   | 0   | 0    | 0   | 0   | 0   |  |  |
|        |          |     |     |     |      |     |     |     |  |  |
| Bit    | 7        | 6   | 5   | 4   | 3    | 2   | 1   | 0   |  |  |
|        |          |     |     | PR[ | 7:0] |     |     |     |  |  |
| Access | R/W      | R/W | R/W | R/W | R/W  | R/W | R/W | R/W |  |  |
| Reset  | 0        | 0   | 0   | 0   | 0    | 0   | 0   | 0   |  |  |

Bits 15:0 - PR[15:0] Period Low Register bits

Capture/Compare/PWM/Timer Modules (SCCP)

## 21.6.13 CCPx Period High Register

Name: **CCPxPRH** 

Offset: 0x966, 0x98A, 0x9AE, 0x9D2

| Bit    | 15  | 14        | 13  | 12   | 11    | 10  | 9   | 8   |  |  |
|--------|-----|-----------|-----|------|-------|-----|-----|-----|--|--|
|        |     | PR[31:24] |     |      |       |     |     |     |  |  |
| Access | R/W | R/W       | R/W | R/W  | R/W   | R/W | R/W | R/W |  |  |
| Reset  | 0   | 0         | 0   | 0    | 0     | 0   | 0   | 0   |  |  |
|        |     |           |     |      |       |     |     |     |  |  |
| Bit    | 7   | 6         | 5   | 4    | 3     | 2   | 1   | 0   |  |  |
|        |     |           |     | PR[2 | 3:16] |     |     |     |  |  |
| Access | R/W | R/W       | R/W | R/W  | R/W   | R/W | R/W | R/W |  |  |
| Reset  | 0   | 0         | 0   | 0    | 0     | 0   | 0   | 0   |  |  |

Bits 15:0 - PR[31:16] Period Register bits

## Capture/Compare/PWM/Timer Modules (SCCP)

## 21.6.14 CCPx Primary Compare Register Low (Timer/Compare Modes Only)

Name: CCPxRAL

**Offset:** 0x968, 0x98C, 0x9B0, 0x9D4

| Bit    | 15        | 14  | 13  | 12  | 11     | 10  | 9   | 8   |  |  |
|--------|-----------|-----|-----|-----|--------|-----|-----|-----|--|--|
|        | CMP[15:8] |     |     |     |        |     |     |     |  |  |
| Access | R/W       | R/W | R/W | R/W | R/W    | R/W | R/W | R/W |  |  |
| Reset  | 0         | 0   | 0   | 0   | 0      | 0   | 0   | 0   |  |  |
|        |           |     |     |     |        |     |     |     |  |  |
| Bit    | 7         | 6   | 5   | 4   | 3      | 2   | 1   | 0   |  |  |
|        |           |     |     | CMF | P[7:0] |     |     |     |  |  |
| Access | R/W       | R/W | R/W | R/W | R/W    | R/W | R/W | R/W |  |  |
| Reset  | 0         | 0   | 0   | 0   | 0      | 0   | 0   | 0   |  |  |

Bits 15:0 - CMP[15:0] Primary Compare Value bits

The 16-bit value to be compared against the CCP time base.

## Capture/Compare/PWM/Timer Modules (SCCP)

## 21.6.15 CCPx Secondary Compare Register Low (Timer/Compare Modes Only)

Name: CCPxRBL

**Offset:** 0x96C, 0x990, 0x9B4, 0x9D8

| Bit    | 15  | 14        | 13  | 12  | 11     | 10  | 9   | 8   |  |  |  |
|--------|-----|-----------|-----|-----|--------|-----|-----|-----|--|--|--|
|        |     | CMP[15:8] |     |     |        |     |     |     |  |  |  |
| Access | R/W | R/W       | R/W | R/W | R/W    | R/W | R/W | R/W |  |  |  |
| Reset  | 0   | 0         | 0   | 0   | 0      | 0   | 0   | 0   |  |  |  |
|        |     |           |     |     |        |     |     |     |  |  |  |
| Bit    | 7   | 6         | 5   | 4   | 3      | 2   | 1   | 0   |  |  |  |
|        |     |           |     | CMF | P[7:0] |     |     |     |  |  |  |
| Access | R/W | R/W       | R/W | R/W | R/W    | R/W | R/W | R/W |  |  |  |
| Reset  | 0   | 0         | 0   | 0   | 0      | 0   | 0   | 0   |  |  |  |

**Bits 15:0 – CMP[15:0]** Secondary Compare Value bits The 16-bit value to be compared against the CCP time base.

Capture/Compare/PWM/Timer Modules (SCCP)

## 21.6.16 CCPx Capture Buffer Register Low (Capture Modes Only)

Name: CCPxBUFL

**Offset:** 0x970, 0x994, 0x9B8, 0x9DC

| Bit    | 15        | 14  | 13  | 12  | 11    | 10  | 9   | 8   |  |  |
|--------|-----------|-----|-----|-----|-------|-----|-----|-----|--|--|
|        | BUF[15:8] |     |     |     |       |     |     |     |  |  |
| Access | R/W       | R/W | R/W | R/W | R/W   | R/W | R/W | R/W |  |  |
| Reset  | 0         | 0   | 0   | 0   | 0     | 0   | 0   | 0   |  |  |
|        |           |     |     |     |       |     |     |     |  |  |
| Bit    | 7         | 6   | 5   | 4   | 3     | 2   | 1   | 0   |  |  |
|        |           |     |     | BUF | [7:0] |     |     |     |  |  |
| Access | R/W       | R/W | R/W | R/W | R/W   | R/W | R/W | R/W |  |  |
| Reset  | 0         | 0   | 0   | 0   | 0     | 0   | 0   | 0   |  |  |

**Bits 15:0 – BUF[15:0]** Compare Buffer Value bits Indicates the oldest captured time base value in the FIFO.

Capture/Compare/PWM/Timer Modules (SCCP)

## 21.6.17 CCPx Capture Buffer High Register (Capture Modes Only)

Name: CCPxBUFH

**Offset:** 0x972, 0x996, 0x9BA, 0x9DE

| Bit    | 15  | 14  | 13  | 12    | 11     | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|--------|-----|-----|-----|
|        |     |     |     | BUF[3 | 31:24] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0      | 0   | 0   | 0   |
|        |     |     |     |       |        |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3      | 2   | 1   | 0   |
|        |     |     |     | BUF[2 | 23:16] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0      | 0   | 0   | 0   |

Bits 15:0 - BUF[31:16] Compare Buffer Value bits

## 22. Configurable Logic Cell (CLC)

**Note:** This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. For more information, refer to "Configurable Logic Cell (CLC)" (www.microchip.com/DS70005298) in the "dsPIC33/PIC24 Family Reference Manual". The information in this data sheet supersedes the information in the FRM.

The Configurable Logic Cell (CLC) module allows the user to specify combinations of signals as inputs to a logic function and to use the logic output to control other peripherals or I/O pins. This provides greater flexibility and potential in embedded designs, since the CLC module can operate outside the limitations of software execution, and supports a vast amount of output designs.

There are four input gates to the selected logic function. These four input gates select from a pool of up to 32 signals that are selected using four data source selection multiplexers. Figure 22-1 shows an overview of the module.

Figure 22-3 shows the details of the data source multiplexers and Figure 22-2 shows the logic input gate connections.

Figure 22-1. CLCx Module



Figure 22-2. CLCx Logic Function Combinatorial Options



Figure 22-3. CLCx Input Source Selection Diagram



**Note:** All controls are undefined at power-up.

**Configurable Logic Cell (CLC)** 

## 22.1 Control Registers

The CLCx Control registers (CLCxCONL and CLCxCONH) are used to enable the module and interrupts, control the output enable bit, select output polarity and select the logic function. The CLCx Control registers also allow the user to control the logic polarity of not only the cell output, but also some intermediate variables.

The CLCx Input MUX Select register (CLCxSEL) allows the user to select up to four data input sources using the four data input selection multiplexers. Each multiplexer has a list of eight data sources available.

The CLCx Gate Logic Input Select registers (CLCxGLSL and CLCxGLSH) allow the user to select which outputs from each of the selection MUXes are used as inputs to the input gates of the logic cell. Each data source MUX outputs both a true and a negated version of its output. All of these eight signals are enabled, ORed together by the logic cell input gates. If no inputs are selected (CLCxGLS = 0x00), the output will be zero or one, depending on the GxPOL bits.

## 22.2 CLC Control Registers

| Offset        | Name       | Bit Pos.    | 7              | 6              | 5              | 4              | 3              | 2              | 1              | 0              |
|---------------|------------|-------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| 0xC0          | CLC1CONL   | 15:8        | LCEN           |                |                |                | INTP           | INTN           |                |                |
| UXCU          | CECTCONE   | 7:0         | LCOE           | LCOUT          | LCPOL          |                |                |                | MODE[2:0]      |                |
| 0xC2          | CLC1CONH   | 15:8        |                |                |                |                |                |                |                |                |
| UNUZ          | OLOTOOMIT  | 7:0         |                |                |                |                | G4POL          | G3POL          | G2POL          | G1POL          |
| 0xC4          | CLC1SEL    | 15:8        |                |                | DS4[2:0]       |                |                |                | DS3[2:0]       |                |
| 0,04          | OLOTOLL    | 7:0         |                |                | DS2[2:0]       |                |                |                | DS1[2:0]       |                |
| 0xC6          |            |             |                |                |                |                |                |                |                |                |
|               | Reserved   |             |                |                |                |                |                |                |                |                |
| 0xC7          |            | 45.0        | 00D 4T         | 000 411        | CODOT          | 00001          | CODOT          | 000001         | 00047          | 000411         |
| 0xC8          | CLC1GLSL   | 15:8<br>7:0 | G2D4T<br>G1D4T | G2D4N<br>G1D4N | G2D3T<br>G1D3T | G2D3N<br>G1D3N | G2D2T          | G2D2N          | G2D1T<br>G1D1T | G2D1N<br>G1D1N |
|               |            |             | G4D4T          |                |                |                | G1D2T          | G1D2N<br>G4D2N |                |                |
| 0xCA          | CLC1GLSH   | 15:8<br>7:0 | G3D4T          | G4D4N<br>G3D4N | G4D3T<br>G3D3T | G4D3N<br>G3D3N | G4D2T<br>G3D2T | G4D2N<br>G3D2N | G4D1T<br>G3D1T | G4D1N<br>G3D1N |
|               |            | 15:8        | LCEN           | GSD4N          | GaDaT          | GSDSN          | INTP           | INTN           | Gabii          | GSDTN          |
| 0xCC          | CLC2CONL   | 7:0         | LCOE           | LCOUT          | LCPOL          |                | INTE           | IINTIN         | MODE[2:0]      |                |
|               |            | 15:8        | LCOE           | LCCOT          | LCFOL          |                |                |                | MODE[2.0]      |                |
| 0xCE          | CLC2CONH   | 7:0         |                |                |                |                | G4POL          | G3POL          | G2POL          | G1POL          |
|               |            | 15:8        |                |                | DS4[2:0]       |                | G4FOL          | GSFOL          | DS3[2:0]       | GIFOL          |
| 0xD0          | CLC2SEL    | 7:0         |                |                | DS2[2:0]       |                |                |                | DS1[2:0]       |                |
| 0xD2          |            | 7.0         |                |                | D02[2.0]       |                |                |                | D01[2.0]       |                |
| <br>0xD3      | Reserved   |             |                |                |                |                |                |                |                |                |
| UNDO          |            | 15:8        | G2D4T          | G2D4N          | G2D3T          | G2D3N          | G2D2T          | G2D2N          | G2D1T          | G2D1N          |
| 0xD4          | CLC2GLSL   | 7:0         | G1D4T          | G1D4N          | G1D3T          | G1D3N          | G1D2T          | G1D2N          | G1D1T          | G1D1N          |
|               |            | 15:8        | G4D4T          | G4D4N          | G4D3T          | G4D3N          | G4D2T          | G4D2N          | G4D1T          | G4D1N          |
| 0xD6          | CLC2GLSH   | 7:0         | G3D4T          | G3D4N          | G3D3T          | G3D3N          | G3D2T          | G3D2N          | G3D1T          | G3D1N          |
|               |            | 15:8        | LCEN           | CODTIV         | GODOT          | CODOIT         | INTP           | INTN           | CODIT          | CODIII         |
| 0xD8          | CLC3CONL   | 7:0         | LCOE           | LCOUT          | LCPOL          |                |                |                | MODE[2:0]      |                |
|               |            | 15:8        |                | 2000.          | 20. 02         |                |                |                | 022[2:0]       |                |
| 0xDA          | CLC3CONH   | 7:0         |                |                |                |                | G4POL          | G3POL          | G2POL          | G1POL          |
|               |            | 15:8        |                |                | DS4[2:0]       |                |                |                | DS3[2:0]       |                |
| 0xDC          | CLC3SEL    | 7:0         |                |                | DS2[2:0]       |                |                |                | DS1[2:0]       |                |
| 0xDE          |            |             |                |                |                |                |                |                | ,              |                |
| <br>0xDF      | Reserved   |             |                |                |                |                |                |                |                |                |
| ٥٧٥٥          | CI C2CI CI | 15:8        | G2D4T          | G2D4N          | G2D3T          | G2D3N          | G2D2T          | G2D2N          | G2D1T          | G2D1N          |
| 0xE0          | CLC3GLSL   | 7:0         | G1D4T          | G1D4N          | G1D3T          | G1D3N          | G1D2T          | G1D2N          | G1D1T          | G1D1N          |
| 0vE3          | CLC3GLSH   | 15:8        | G4D4T          | G4D4N          | G4D3T          | G4D3N          | G4D2T          | G4D2N          | G4D1T          | G4D1N          |
| 0xE2          | CLU3GLSH   | 7:0         | G3D4T          | G3D4N          | G3D3T          | G3D3N          | G3D2T          | G3D2N          | G3D1T          | G3D1N          |
| 0vE4          | CLCACONII  | 15:8        | LCEN           |                |                |                | INTP           | INTN           |                |                |
| 0xE4          | CLC4CONL   | 7:0         | LCOE           | LCOUT          | LCPOL          |                |                |                | MODE[2:0]      |                |
| 0xE6 CLC4CONH | 15:8       |             |                |                |                |                |                |                |                |                |
|               | CLC4CONH   | 7:0         |                |                |                |                | G4POL          | G3POL          | G2POL          | G1POL          |
| 0xE8          | CLC4SEL    | 15:8        |                |                | DS4[2:0]       |                |                |                | DS3[2:0]       |                |
| UNEO          | OLU43EL    | 7:0         |                |                | DS2[2:0]       |                |                |                | DS1[2:0]       |                |
| 0xEA          |            |             |                |                |                |                |                |                |                |                |
| <br>0xEB      | Reserved   |             |                |                |                |                |                |                |                |                |
| OVEC          | CLC4GLSL   | 15:8        | G2D4T          | G2D4N          | G2D3T          | G2D3N          | G2D2T          | G2D2N          | G2D1T          | G2D1N          |
| 0xEC          | ULU4GLSL   | 7:0         | G1D4T          | G1D4N          | G1D3T          | G1D3N          | G1D2T          | G1D2N          | G1D1T          | G1D1N          |
| Ovee          | CI CACI SH | 15:8        | G4D4T          | G4D4N          | G4D3T          | G4D3N          | G4D2T          | G4D2N          | G4D1T          | G4D1N          |
| 0xEE          | CLC4GLSH   | 7:0         | G3D4T          | G3D4N          | G3D3T          | G3D3N          | G3D2T          | G3D2N          | G3D1T          | G3D1N          |

**Datasheet** 

## 22.2.1 CLCx Control Register Low

Name: CLCxCONL

**Offset:** 0x0C0, 0x0CC, 0x0D8, 0x0E4

| Bit    | 15   | 14    | 13    | 12 | 11   | 10   | 9         | 8   |
|--------|------|-------|-------|----|------|------|-----------|-----|
|        | LCEN |       |       |    | INTP | INTN |           |     |
| Access | R/W  |       |       |    | R/W  | R/W  |           |     |
| Reset  | 0    |       |       |    | 0    | 0    |           |     |
|        |      |       |       |    |      |      |           |     |
| Bit    | 7    | 6     | 5     | 4  | 3    | 2    | 1         | 0   |
|        | LCOE | LCOUT | LCPOL |    |      |      | MODE[2:0] |     |
| Access | R    | R     | R/W   |    |      | R/W  | R/W       | R/W |
| Reset  | 0    | 0     | 0     |    |      | 0    | 0         | 0   |

## Bit 15 - LCEN CLCx Enable bit

|   | Value | Description                                 |
|---|-------|---------------------------------------------|
| ĺ | 1     | CLCx is enabled and mixing input signals    |
|   | 0     | CLCx is disabled and has logic zero outputs |

## Bit 11 - INTP CLCx Positive Edge Interrupt Enable bit

| Value | Description                                                    |
|-------|----------------------------------------------------------------|
| 1     | Interrupt will be generated when a rising edge occurs on LCOUT |
| 0     | Interrupt will not be generated                                |

## Bit 10 - INTN CLCx Negative Edge Interrupt Enable bit

| Value | Description                                                     |
|-------|-----------------------------------------------------------------|
| 1     | Interrupt will be generated when a falling edge occurs on LCOUT |
| 0     | Interrupt will not be generated                                 |

### Bit 7 - LCOE CI Cx Port Fnable bit

| D.C / | SK 1 LOGE GEOX 1 OIL ENGBIO BIL  |  |  |
|-------|----------------------------------|--|--|
| Value | Description                      |  |  |
| 1     | CLCx port pin output is enabled  |  |  |
| 0     | CLCx port pin output is disabled |  |  |

## Bit 6 - LCOUT CLCx Data Output Status bit

| Value | Description      |
|-------|------------------|
| 1     | CLCx output high |
| 0     | CLCx output low  |

### Bit 5 - LCPOL CLCx Output Polarity Control bit

| Bit 6 - 201 GE GEOX Guipat Folding Goritor Bit |                                          |  |  |  |
|------------------------------------------------|------------------------------------------|--|--|--|
| Value                                          | /alue Description                        |  |  |  |
| 1                                              | The output of the module is inverted     |  |  |  |
| 0                                              | The output of the module is not inverted |  |  |  |

## Bits 2:0 - MODE[2:0] CLCx Mode bits

| Value | Description                                 |
|-------|---------------------------------------------|
| 111   | Single input transparent latch with S and R |
| 110   | JK flip-flop with R                         |
| 101   | Two-input D flip-flop with R                |
| 100   | Single input D flip-flop with S and R       |
| 011   | SR latch                                    |
| 010   | Four-input AND                              |
| 001   | Four-input OR-XOR                           |
| 000   | Four-input AND-OR                           |

**Configurable Logic Cell (CLC)** 

## 22.2.2 CLCx Control Register High

Name: CLCxCONH

**Offset:** 0x0C2, 0x0CE, 0x0DA, 0x0E6



## Bit 3 - G4POL Gate 4 Polarity Control bit

| Value | Description                                                       |
|-------|-------------------------------------------------------------------|
| 1     | Channel 4 logic output is inverted when applied to the logic cell |
| 0     | Channel 4 logic output is not inverted                            |

## Bit 2 - G3POL Gate 3 Polarity Control bit

| Value | Description                                                       |
|-------|-------------------------------------------------------------------|
| 1     | Channel 3 logic output is inverted when applied to the logic cell |
| 0     | Channel 3 logic output is not inverted                            |

## Bit 1 - G2POL Gate 2 Polarity Control bit

| Value | Description                                                       |
|-------|-------------------------------------------------------------------|
| 1     | Channel 2 logic output is inverted when applied to the logic cell |
| 0     | Channel 2 logic output is not inverted                            |

## Bit 0 - G1POL Gate 1 Polarity Control bit

| Value | Description                                                       |
|-------|-------------------------------------------------------------------|
| 1     | Channel 1 logic output is inverted when applied to the logic cell |
| 0     | Channel 1 logic output is not inverted                            |

## 22.2.3 CLCx Input MUX Select Register

Name: CLCxSEL

**Offset:** 0x0C4, 0x0D0, 0x0DC, 0x0E8

Note:

1. Valid only when SPI is used on PPS.

| Bit    | 15 | 14  | 13       | 12  | 11 | 10  | 9        | 8   |
|--------|----|-----|----------|-----|----|-----|----------|-----|
|        |    |     | DS4[2:0] |     |    |     | DS3[2:0] |     |
| Access |    | R/W | R/W      | R/W |    | R/W | R/W      | R/W |
| Reset  |    | 0   | 0        | 0   |    | 0   | 0        | 0   |
| Bit    | 7  | 6   | 5        | 4   | 3  | 2   | 1        | 0   |
|        |    |     | DS2[2:0] |     |    |     | DS1[2:0] |     |
| Access |    | R/W | R/W      | R/W |    | R/W | R/W      | R/W |
| Reset  |    | 0   | 0        | 0   |    | 0   | 0        | 0   |

### Bits 14:12 - DS4[2:0] Data Selection MUX 4 Signal Selection bits

| Value | Description                     |
|-------|---------------------------------|
| 111   | SCCP3 auxiliary out             |
| 110   | SCCP1 auxiliary out             |
| 101   | CLCIND RP pin                   |
| 100   | Reserved                        |
| 011   | SPI1 Input (SDI) <sup>(1)</sup> |
| 010   | Reserved                        |
| 001   | CLC2 output                     |
| 000   | PWM Event A                     |

## Bits 10:8 - DS3[2:0] Data Selection MUX 3 Signal Selection bits

|       | 200[2:0] Zata Colonial More Colonial State |
|-------|--------------------------------------------|
| Value | Description                                |
| 111   | SCCP4 OC output                            |
| 110   | SCCP3 OC output                            |
| 101   | CLC4 out                                   |
| 100   | UART1 RX                                   |
| 011   | SPI1 Output (SDO) <sup>(1)</sup>           |
| 010   | Comparator 2 output                        |
| 001   | CLC1 output                                |
| 000   | CLCINC I/O pin                             |

### Bits 6:4 - DS2[2:0] Data Selection MUX 2 Signal Selection bits

| Value | Description         |
|-------|---------------------|
| 111   | SCCP2 OC output     |
| 110   | SCCP1 OC output     |
| 101   | SCCP2 trigger       |
| 100   | SCCP1 trigger       |
| 011   | UART1 TX            |
| 010   | Comparator 1 output |
| 001   | Reserved            |
| 000   | CLCINB I/O pin      |

## Bits 2:0 - DS1[2:0] Data Selection MUX 1 Signal Selection bits

| Value | Description         |
|-------|---------------------|
| 111   | SCCP4 auxiliary out |
| 110   | SCCP2 auxiliary out |
| 101   | Reserved            |

Configurable Logic Cell (CLC)

| Value | Description             |
|-------|-------------------------|
| 100   | REFCLKO output          |
| 011   | INTRC/LPRC clock source |
| 010   | CLC3 out                |
| 001   | F <sub>CY</sub>         |
| 000   | CLCINA I/O pin          |

#### 22.2.4 **CLCx Gate Logic Input Select Low Register**

Name: **CLCxGLSL** 

Offset: 0x0C8, 0x0D4, 0x0E0, 0x0EC

| Bit    | 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
|        | G2D4T | G2D4N | G2D3T | G2D3N | G2D2T | G2D2N | G2D1T | G2D1N |
| Access | R/W   |
| Reset  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
|        |       |       |       |       |       |       |       |       |
| Bit    | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|        | G1D4T | G1D4N | G1D3T | G1D3N | G1D2T | G1D2N | G1D1T | G1D1N |
| Access | R/W   |
| Reset  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

## Bit 15 - G2D4T Gate 2 Data Source 4 True Enable bit

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | Data Source 4 signal is enabled for Gate 2  |
| 0     | Data Source 4 signal is disabled for Gate 2 |

### Bit 14 - G2D4N Gate 2 Data Source 4 Negated Enable bit

|       | <u> </u>                                             |
|-------|------------------------------------------------------|
| Value | Description                                          |
| 1     | Data Source 4 inverted signal is enabled for Gate 2  |
| 0     | Data Source 4 inverted signal is disabled for Gate 2 |

### Bit 13 - G2D3T Gate 2 Data Source 3 True Enable bit

| Value | Description                                 |  |  |  |
|-------|---------------------------------------------|--|--|--|
| 1     | Data Source 3 signal is enabled for Gate 2  |  |  |  |
| 0     | Data Source 3 signal is disabled for Gate 2 |  |  |  |

## Bit 12 - G2D3N Gate 2 Data Source 3 Negated Enable bit

| Value | Description                                          |
|-------|------------------------------------------------------|
| 1     | Data Source 3 inverted signal is enabled for Gate 2  |
| 0     | Data Source 3 inverted signal is disabled for Gate 2 |

## Bit 11 - G2D2T Gate 2 Data Source 2 True Enable bit

| ٧ | alue | Description                                 |
|---|------|---------------------------------------------|
| 1 |      | Data Source 2 signal is enabled for Gate 2  |
| 0 |      | Data Source 2 signal is disabled for Gate 2 |

## Bit 10 - G2D2N Gate 2 Data Source 2 Negated Enable bit

|       | Die 10 Data Cours E Pata Cours E Program Die         |  |
|-------|------------------------------------------------------|--|
| Value | Description                                          |  |
| 1     | Data Source 2 inverted signal is enabled for Gate 2  |  |
| 0     | Data Source 2 inverted signal is disabled for Gate 2 |  |

## Bit 9 - G2D1T Gate 2 Data Source 1 True Enable bit

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | Data Source 1 signal is enabled for Gate 2  |
| 0     | Data Source 1 signal is disabled for Gate 2 |

## Bit 8 - G2D1N Gate 2 Data Source 1 Negated Enable bit

|       | 3                                                    |
|-------|------------------------------------------------------|
| Value | Description                                          |
| 1     | Data Source 1 inverted signal is enabled for Gate 2  |
| 0     | Data Source 1 inverted signal is disabled for Gate 2 |

**Datasheet** 

**Configurable Logic Cell (CLC)** 

### Bit 7 - G1D4T Gate 1 Data Source 4 True Enable bit

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | Data Source 4 signal is enabled for Gate 1  |
| 0     | Data Source 4 signal is disabled for Gate 1 |

### Bit 6 - G1D4N Gate 1 Data Source 4 Negated Enable bit

| Value | Description                                          |
|-------|------------------------------------------------------|
| 1     | Data Source 4 inverted signal is enabled for Gate 1  |
| 0     | Data Source 4 inverted signal is disabled for Gate 1 |

### Bit 5 - G1D3T Gate 1 Data Source 3 True Enable bit

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | Data Source 3 signal is enabled for Gate 1  |
| 0     | Data Source 3 signal is disabled for Gate 1 |

## Bit 4 - G1D3N Gate 1 Data Source 3 Negated Enable bit

| V | alue | Description                                          |
|---|------|------------------------------------------------------|
| 1 |      | Data Source 3 inverted signal is enabled for Gate 1  |
| 0 |      | Data Source 3 inverted signal is disabled for Gate 1 |

## Bit 3 - G1D2T Gate 1 Data Source 2 True Enable bit

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | Data Source 2 signal is enabled for Gate 1  |
| 0     | Data Source 2 signal is disabled for Gate 1 |

## Bit 2 - G1D2N Gate 1 Data Source 2 Negated Enable bit

| Value | Description                                          |
|-------|------------------------------------------------------|
| 1     | Data Source 2 inverted signal is enabled for Gate 1  |
| 0     | Data Source 2 inverted signal is disabled for Gate 1 |

## Bit 1 - G1D1T Gate 1 Data Source 1 True Enable bit

|       | Dit i Gato i Bata Godioo i ilao Eliabio bit |  |
|-------|---------------------------------------------|--|
| Value | Description                                 |  |
| 1     | Data Source 1 signal is enabled for Gate 1  |  |
| 0     | Data Source 1 signal is disabled for Gate 1 |  |

## Bit 0 - G1D1N Gate 1 Data Source 1 Negated Enable bit

| Va | lue | Description                                          |
|----|-----|------------------------------------------------------|
| 1  |     | Data Source 1 inverted signal is enabled for Gate 1  |
| 0  |     | Data Source 1 inverted signal is disabled for Gate 1 |

#### 22.2.5 **CLCx Gate Logic Input Select High Register**

Name: **CLCxGLSH** 

Offset: 0x0CA, 0x0D6, 0x0E2, 0x0EE

| Bit    | 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
|        | G4D4T | G4D4N | G4D3T | G4D3N | G4D2T | G4D2N | G4D1T | G4D1N |
| Access | R/W   |
| Reset  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
|        |       |       |       |       |       |       |       |       |
| Bit    | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|        | G3D4T | G3D4N | G3D3T | G3D3N | G3D2T | G3D2N | G3D1T | G3D1N |
| Access | R/W   |
| Reset  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

### Bit 15 - G4D4T Gate 4 Data Source 4 True Enable bit

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | Data Source 4 signal is enabled for Gate 4  |
| 0     | Data Source 4 signal is disabled for Gate 4 |

### Bit 14 - G4D4N Gate 4 Data Source 4 Negated Enable bit

| Value | Description                                          |
|-------|------------------------------------------------------|
| 1     | Data Source 4 inverted signal is enabled for Gate 4  |
| 0     | Data Source 4 inverted signal is disabled for Gate 4 |

## Bit 13 - G4D3T Gate 4 Data Source 3 True Enable bit

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | Data Source 3 signal is enabled for Gate 4  |
| 0     | Data Source 3 signal is disabled for Gate 4 |

## Bit 12 - G4D3N Gate 4 Data Source 3 Negated Enable bit

| V | alue | Description                                          |
|---|------|------------------------------------------------------|
| 1 |      | Data Source 3 inverted signal is enabled for Gate 4  |
| 0 |      | Data Source 3 inverted signal is disabled for Gate 4 |

## Bit 11 - G4D2T Gate 4 Data Source 2 True Enable bit

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | Data Source 2 signal is enabled for Gate 4  |
| 0     | Data Source 2 signal is disabled for Gate 4 |

## Bit 10 - G4D2N Gate 4 Data Source 2 Negated Enable bit

| Value | Description                                          |
|-------|------------------------------------------------------|
| 1     | Data Source 2 inverted signal is enabled for Gate 4  |
| 0     | Data Source 2 inverted signal is disabled for Gate 4 |

## Bit 9 - G4D1T Gate 4 Data Source 1 True Enable bit

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | Data Source 1 signal is enabled for Gate 4  |
| 0     | Data Source 1 signal is disabled for Gate 4 |

## Bit 8 - G4D1N Gate 4 Data Source 1 Negated Enable bit

| Value | Description                                          |
|-------|------------------------------------------------------|
| 1     | Data Source 1 inverted signal is enabled for Gate 4  |
| 0     | Data Source 1 inverted signal is disabled for Gate 4 |

**Datasheet** 

**Configurable Logic Cell (CLC)** 

### Bit 7 - G3D4T Gate 3 Data Source 4 True Enable bit

| Va | alue | Description                                 |
|----|------|---------------------------------------------|
| 1  |      | Data Source 4 signal is enabled for Gate 3  |
| 0  |      | Data Source 4 signal is disabled for Gate 3 |

### Bit 6 - G3D4N Gate 3 Data Source 4 Negated Enable bit

| Value | Description                                          |
|-------|------------------------------------------------------|
| 1     | Data Source 4 inverted signal is enabled for Gate 3  |
| 0     | Data Source 4 inverted signal is disabled for Gate 3 |

### Bit 5 - G3D3T Gate 3 Data Source 3 True Enable bit

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | Data Source 3 signal is enabled for Gate 3  |
| 0     | Data Source 3 signal is disabled for Gate 3 |

## Bit 4 - G3D3N Gate 3 Data Source 3 Negated Enable bit

| Value | Description                                          |
|-------|------------------------------------------------------|
| 1     | Data Source 3 inverted signal is enabled for Gate 3  |
| 0     | Data Source 3 inverted signal is disabled for Gate 3 |

## Bit 3 - G3D2T Gate 3 Data Source 2 True Enable bit

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | Data Source 2 signal is enabled for Gate 3  |
| 0     | Data Source 2 signal is disabled for Gate 3 |

## Bit 2 - G3D2N Gate 3 Data Source 2 Negated Enable bit

| Valera |                                                      |
|--------|------------------------------------------------------|
| Value  | Description                                          |
| 1      | Data Source 2 inverted signal is enabled for Gate 3  |
| 0      | Data Source 2 inverted signal is disabled for Gate 3 |

## Bit 1 - G3D1T Gate 3 Data Source 1 True Enable bit

|       | Television of the course of th |  |  |  |  |  |  |  |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
| 1     | Data Source 1 signal is enabled for Gate 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| 0     | Data Source 1 signal is disabled for Gate 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |

## Bit 0 - G3D1N Gate 3 Data Source 1 Negated Enable bit

| Va | lue | Description                                          |
|----|-----|------------------------------------------------------|
| 1  |     | Data Source 1 inverted signal is enabled for Gate 3  |
| 0  |     | Data Source 1 inverted signal is disabled for Gate 3 |

**Datasheet** 

## 23. Peripheral Trigger Generator (PTG)

**Note:** This data sheet summarizes the features of the dsPIC33CK512MP608 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "**Peripheral Trigger Generator (PTG)**" (www.microchip.com/DS70000669) in the "dsPIC33/PIC24 Family Reference Manual".

The dsPIC33CK256MC506 family Peripheral Trigger Generator (PTG) module is a user-programmable sequencer that is capable of generating complex trigger signal sequences to coordinate the operation of other peripherals. The PTG module is designed to interface with the modules, such as an Analog-to-Digital Converter (ADC), output compare and PWM modules, timers and interrupt controllers.

## 23.1 Features

- · Behavior is Step Command Driven:
  - Step commands are eight bits wide
- Commands are Stored in a Step Queue:
  - Queue depth is up to 32 entries
  - Programmable Step execution time (Step delay)
- · Supports the Command Sequence Loop:
  - Can be nested one-level deep
  - Conditional or unconditional loop
  - Two 16-bit loop counters
- 15 Hardware Input Triggers:
  - Sensitive to either positive or negative edges, or a high or low level
- One Software Input Trigger
- · Generates up to 32 Unique Output Trigger Signals
- Generates Two Types of Trigger Outputs:
  - Individual
  - Broadcast
- · Strobed Output Port for Literal Data Values:
  - 5-bit literal write (literal part of a command)
  - 16-bit literal write (literal held in the PTGL0 register)
- · Generates up to Ten Unique Interrupt Signals
- · Two 16-Bit General Purpose Timers
- Flexible Self-Contained Watchdog Timer (WDT) to Set an Upper Limit to Trigger Wait Time
- · Single-Step Command Capability in Debug mode
- Selectable Clock (System, Pulse-Width Modulator (PWM) or ADC)
- · Programmable Clock Divider

Figure 23-1. PTG Block Diagram



Peripheral Trigger Generator (PTG)

### Notes:

- 1. Dedicated Watchdog Timer for the PTG module, independent of the device Watchdog Timer.
- Some devices support only PTGBTE[15:0] (16 outputs). 2.

## 23.2 PTG Registers

| Decision   PTGCST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Offset  | Name     | Bit Pos. | 7       | 6           | 5       | 4                 | 3          | 2           | 1           | 0       |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|----------|---------|-------------|---------|-------------------|------------|-------------|-------------|---------|
| PIGSIN   P | 00000   | DICCOI   | 15:8     | PTGEN   |             | PTGSIDL | PTGTOGL           |            | PTGSWT      | PTGSSEN     | PTGIVIS |
| Decision   Process                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0x0900  | PIGCSI   | 7:0      | PTGSTRT | PTGWTO      | PTGBUSY |                   |            |             | PTGIT       | M[1:0]  |
| PTGSPEL   15.8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0,,0000 | DTCCON   | 15:8     |         | PTGCLK[2:0] |         |                   |            | PTGDIV[4:0] |             |         |
| Description   Progress   Description   Des | 0x0902  | PIGCON   | 7:0      |         | PTGPV       | ND[3:0] |                   |            |             | PTGWDT[2:0] |         |
| 15.8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0,,0004 | DTCDTEL  | 15:8     |         |             |         | PTGBT             | E[15:8]    |             |             |         |
| Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0x0904  | PIGBIEL  | 7:0      |         |             |         | PTGB <sup>-</sup> | TE[7:0]    |             |             |         |
| Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 00000   | DTODTELL | 15:8     |         |             |         | PTGBT             | E[31:24]   |             |             |         |
| March   Marc | 0x0906  | PIGBIEH  | 7:0      |         |             |         |                   |            |             |             |         |
| Document   Process   Pro | 00000   | DTOUGLD  | 15:8     |         |             |         | PTGHO             | LD[15:8]   |             |             |         |
| No.000   No.0000   No.000   No | 0x0906  | PIGHOLD  | 7:0      |         |             |         | PTGHC             | DLD[7:0]   |             |             |         |
| 0x090B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x090A  |          |          |         |             |         |                   |            |             |             |         |
| 0x/090C         PTGTDLMM         15.8         PTGTDLMM[15.8]           0x/090E         Reserved          PTGTDLMM[15.8]           0x/090F          PTGTLIM[15.8]         PTGTLIM[15.8]           0x/0912          Reserved          PTGTLIM[7.0]           0x/0912          Reserved          PTGSDLM[7.0]           0x/0914         PTGSDLM         15.8          PTGSDLM[7.0]           0x/0916         Reserved           PTGCOLM[7.0]           0x/0918         PTGCOLM         7.0          PTGCOLM[7.0]           0x/0918         PTGCTLIM         7.0          PTGCOLM[7.0]           0x/0918         PTGCLIM         7.0          PTGCTLIM[7.0]           0x/0918         PTGCTLIM         7.0             0x/0918         PTGCTLIM         7.0             0x/0918         PTGCTLIM         7.0             0x/0919         PTGADJ         15.8              0x/0921         PTGADJ         7.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         | Reserved |          |         |             |         |                   |            |             |             |         |
| No.000   N | 0x090B  |          |          |         |             |         |                   |            |             |             |         |
| No.000   N | 0x090C  | PTGT0LIM |          |         |             |         |                   |            |             |             |         |
| Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Охоооо  | 1 10102  | 7:0      |         |             |         | PTGT0             | LIM[7:0]   |             |             |         |
| DX090F   DX0910   TGT1LIM   T5.8   PTGT1LIM[15.8]   PTGT1LIM[15.8]   PTGT1LIM[15.8]   PTGT1LIM[15.8]   PTGT1LIM[15.8]   PTGSDLIM[15.8]   PTGSDLIM[15.8]   PTGSDLIM[15.8]   PTGSDLIM[15.8]   PTGCOLIM[15.8]   PTG | 0x090E  |          |          |         |             |         |                   |            |             |             |         |
| Description    |         | Reserved |          |         |             |         |                   |            |             |             |         |
| Description    | 0x090F  |          |          |         |             |         |                   |            |             |             |         |
| 0x0912                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x0910  | PTGT1LIM |          |         |             |         |                   |            |             |             |         |
| Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |          | 7:0      |         |             | 1       | PTGT1             | LIM[7:0]   | 1           |             |         |
| 0x0913         15.8         PTGSDLIM[15:8]           0x0916         Reserved         7:0         PTGSDLIM[7:0]           0x0917         Reserved         PTGCOLIM[15:8]         PTGCOLIM[15:8]           0x0918         PTGCOLIM         7:0         PTGCOLIM[7:0]           0x091A         PTGCOLIM[7:0]         PTGCOLIM[7:0]           0x091A         PTGCOLIM[7:0]         PTGCOLIM[7:0]           0x091B         PTGCOLIM[7:0]         PTGCOLIM[7:0]           0x091E         PTGCOLIM[7:0]         PTGCOLIM[7:0]           0x091E         PTGCOLIM[7:0]         PTGCOLIM[7:0]           0x092D         PTGADJ         7:0         PTGADJ[7:0]           0x0922         PTGADJ         7:0         PTGADJ[7:0]           0x0923         PTGL0         15:8         PTGL0[7:0]           0x0926         PTGQPTR         7:0         PTGQPTR[4:0]           0x0927         PTGQPTR         7:0         PTGQPTR[4:0]           0x092A         PTGQUEO         7:0         STEPI[7:0]           0x0930         PTGQUEO         7:0         STEPI[7:0]           0x0931         PTGQUEO         7:0         STEPI[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         |          |          |         |             |         |                   |            |             |             |         |
| DX.0914   PTGSDLIM   15:8   PTGSDLIM[15:8]   PTGSDLIM[7:0]   PTGSDLIM[7:0]   PTGSDLIM[7:0]   PTGSDLIM[7:0]   PTGSDLIM[7:0]   PTGSDLIM[7:0]   PTGCOLIM   15:8   PTGCOLIM[7:0]   PTGCOLIM[7:0] |         | Reserved |          |         |             |         |                   |            |             |             |         |
| DX0916                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x0913  |          | 45.0     |         |             |         | DTOOD             | 11.45.63   |             |             |         |
| 0x0916<br>Reserved<br>0x0918         15.8         PTGC0LIM[15.8]           0x0918<br>PTGC0LIM<br>7:0         PTGC0LIM[15.8]           0x091A<br>Reserved<br>0x091B         15.8         PTGC1LIM[15.8]           0x091C<br>Reserved<br>0x091F         PTGC1LIM[7:0]           0x0920<br>Reserved<br>0x0922<br>PTGADJ[15.8]<br>7:0         PTGADJ[7:0]           0x0922<br>Reserved<br>0x0923         PTGL0         15:8<br>7:0         PTGL0[15:8]<br>PTGL0[7:0]           0x0926<br>Reserved<br>0x0927         PTGQPTR[4:0]         PTGQPTR[4:0]           0x0928<br>0x092A<br>Reserved<br>0x092F         15:8<br>7:0         STEP0[7:0]           0x0930<br>0x0930<br>0x0930<br>0x0930<br>0x0931         PTGQUE0<br>15:8<br>7:0         STEP0[7:0]           0x0923<br>0x0931         PTGQUE0<br>15:8<br>7:0         STEP0[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x0914  | PTGSDLIM |          |         |             |         |                   |            |             |             |         |
| No.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0.0040  |          | 7:0      |         |             |         | PIGSD             | LIM[7:0]   |             |             |         |
| 0x0917         15.8         PTGC0LIM[15:8]           0x091A         7:0         PTGC0LIM[7:0]           0x091A         Reserved         PTGC0LIM[7:0]           0x091B         15:8         PTGC1LIM[7:0]           0x091E         Reserved         PTGC1LIM[7:0]           0x092D         PTGADJ         15:8         PTGADJ[15:8]           0x0922         Reserved         PTGADJ[7:0]         PTGADJ[7:0]           0x0923         PTGL0         15:8         PTGL0[15:8]           0x0924         PTGL0         PTGL0[7:0]         PTGL0[7:0]           0x0928         PTGQPTR         15:8         PTGQPTR[4:0]           0x092A         PTGQPTR         15:8         STEP1[7:0]           0x092F         7:0         STEP0[7:0]           0x0930         PTGQUE0         15:8         STEP0[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         | Decembed |          |         |             |         |                   |            |             |             |         |
| Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |         | Reserved |          |         |             |         |                   |            |             |             |         |
| DX091A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 000917  |          | 15·Q     |         |             |         | PTGCOL            | IM[15:Q]   |             |             |         |
| 0x091A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x0918  | PTGC0LIM |          |         |             |         |                   |            |             |             |         |
| Novel   Nove | 0v001A  |          | 7.0      |         |             |         | FIGCO             | LIIVI[7.0] |             |             |         |
| 0x091B         15:8         PTGC1LIM[7:0]           0x091E         7:0         PTGC1LIM[7:0]           0x091F         Reserved         PTGADJ[15:8]           0x0920         PTGADJ         7:0         PTGADJ[7:0]           0x0922         Reserved         PTGADJ[7:0]         PTGADJ[7:0]           0x0923         PTGL0         7:0         PTGL0[7:0]           0x0924         PTGL0         7:0         PTGL0[7:0]           0x0927         PTGOPTR         7:0         PTGQPTR[4:0]           0x0928         PTGQPTR         7:0         STEP1[7:0]           0x092A         STEP0[7:0]         STEP0[7:0]           0x0930         PTGQUE0         7:0         STEP0[7:0]           0x0931         PTGQUE1         15:8         STEP0[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |         | Reserved |          |         |             |         |                   |            |             |             |         |
| 0x091C         PTGC1LIM         15:8         PTGC1LIM[15:8]           0x091E         Reserved         PTGC1LIM[7:0]           0x091F         Reserved         PTGADJ[15:8]           0x0920         PTGADJ         15:8         PTGADJ[7:0]           0x0922         Reserved         PTGL0[15:8]         PTGL0[15:8]           0x0924         PTGL0         PTGL0[7:0]         PTGL0[7:0]           0x0926         Reserved         PTGQPTR         PTGQPTR           0x0927         PTGQPTR         15:8         PTGQPTR[4:0]           0x0928         PTGQPTR         15:8         STEP1[7:0]           0x0929         PTGQUE0         15:8         STEP0[7:0]           0x0930         PTGQUE0         7:0         STEP0[7:0]           0x0932         PTGQUE1         15:8         STEP3[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |         | reserved |          |         |             |         |                   |            |             |             |         |
| 0X091E         PTGC1LIM[7:0]           0X091E         Reserved           0X091F         15:8           0X0920         PTGADJ           0X0921         7:0           0X0922         PTGADJ[7:0]           0X0923         PTGL0           0X0924         PTGL0           0X0926         PTGL0[15:8]           0X0927         PTGQPTR           0X0928         PTGQPTR           0X0929         PTGQPTR           0X0929         PTGQPTR           0X0929         STEP1[7:0]           0X0929         PTGQUE0           15:8         STEP1[7:0]           0X0930         PTGQUE0           15:8         STEP1[7:0]           0X0932         PTGQUE0           15:8         STEP3[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |         |          | 15:8     |         |             |         | PTGC1L            | -IM[15:8]  |             |             |         |
| 0x091E         Reserved           0x091F         15:8         PTGADJ[15:8]           0x0920         PTGADJ         7:0         PTGADJ[7:0]           0x0922         Reserved         PTGL0[15:8]         PTGL0[15:8]           0x0923         PTGL0         15:8         PTGL0[7:0]           0x0926         Reserved         PTGL0[7:0]         PTGL0[7:0]           0x0927         PTGQPTR         15:8         PTGQPTR[4:0]           0x092A         Reserved         STEP1[7:0]         STEP0[7:0]           0x0930         PTGQUE0         7:0         STEP0[7:0]           0x0931         PTGQUE1         15:8         STEP1[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0x091C  | PTGC1LIM |          |         |             |         |                   |            |             |             |         |
| Reserved       0x091F     15:8       0x0920     PTGADJ       0x0922     PTGADJ[7:0]        Reserved       0x0923     PTGL0       0x0924     PTGL0       15:8     PTGL0[15:8]       7:0     PTGL0[7:0]       0x0926     Reserved       0x0927     15:8       7:0     PTGQPTR[4:0]       0x092A     PTGQUE0       0x0930     PTGQUE0       15:8     STEP1[7:0]       7:0     STEP0[7:0]       STEP3[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x091E  |          |          |         |             |         |                   |            |             |             |         |
| 0x091F     15:8     PTGADJ[15:8]       0x0920     PTGADJ     7:0     PTGADJ[7:0]       0x0922     Reserved     PTGL0[15:8]       0x0923     PTGL0     15:8     PTGL0[15:8]       0x0926     PTGL0[7:0]     PTGL0[7:0]       0x0927     PTGQPTR     15:8     PTGQPTR[4:0]       0x092A     PTGQUE0     15:8     STEP1[7:0]       0x0930     PTGQUE0     15:8     STEP0[7:0]       0x0932     PTGQUE1     15:8     STEP3[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |         | Reserved |          |         |             |         |                   |            |             |             |         |
| NO920   PTGADJ   7:0   PTGADJ[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |         |          |          |         |             |         |                   |            |             |             |         |
| NO920   PTGADJ   7:0   PTGADJ[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0.000   | DT0404   | 15:8     |         |             |         | PTGAL             | J[15:8]    |             |             |         |
| Reserved       0x0923     15:8       0x0924     PTGL0       7:0     PTGL0[7:0]       0x0926     PTGQPTR       0x0927     15:8       0x0928     PTGQPTR       7:0     PTGQPTR[4:0]       0x092A     PTGQUE0       0x0930     PTGQUE0       15:8     STEP1[7:0]       0x0932     PTGQUE1       15:8     STEP3[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0x0920  | PTGADJ   | 7:0      |         |             |         |                   |            |             |             |         |
| 0x0923     15:8     PTGL0[15:8]       0x0926     PTGL0[7:0]     PTGL0[7:0]       0x0927     Reserved     PTGQPTR       0x0928     PTGQPTR     15:8     PTGQPTR[4:0]       0x092A     PTGQUE0     STEP1[7:0]       0x0930     PTGQUE0     15:8     STEP0[7:0]       0x0932     PTGQUE1     15:8     STEP3[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0x0922  |          |          |         |             |         |                   |            |             |             |         |
| 0x0924         PTGL0         15:8         PTGL0[15:8]           0x0926          Reserved         PTGL0[7:0]           0x0927         15:8         PTGQPTR           0x0928         PTGQPTR         15:8         PTGQPTR[4:0]           0x092A          Reserved         STEP1[7:0]           0x092F         15:8         STEP0[7:0]           0x0930         PTGQUE0         15:8         STEP0[7:0]           0x0932         PTGOUE1         15:8         STEP3[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         | Reserved |          |         |             |         |                   |            |             |             |         |
| 0x0924         PTGL0           0x0926         Reserved           0x0927         15:8           0x0928         PTGQPTR           0x092A         PTGQPTR           0x092F         15:8           0x0930         PTGQUE0           15:8         STEP1[7:0]           0x0932         PTGQUE1           15:8         STEP3[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0x0923  |          |          |         |             |         |                   |            |             |             |         |
| 0x0926     Reserved       0x0927     15:8       0x0928     PTGQPTR       0x092A     PTGQPTR[4:0]       0x092F     15:8       0x0930     PTGQUE0       15:8     STEP1[7:0]       0x0932     STEP0[7:0]       0x0932     PTGQUE1       15:8     STEP3[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0×0024  | DTCI 0   | 15:8     |         |             |         |                   |            |             |             |         |
| Reserved 0x0927  0x0928 PTGQPTR  15:8  7:0  0x092A  Reserved 0x092F  0x0930 PTGQUE0  15:8  5TEP1[7:0]  STEP0[7:0]  STEP0[7:0]  STEP3[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0x0924  | PIGLU    | 7:0      |         |             |         | PTGL              | .0[7:0]    |             |             |         |
| 0x0927     15:8       0x0928     PTGQPTR       7:0     PTGQPTR[4:0]       0x092A     PTGQPTR[4:0]       0x092F     STEP1[7:0]       0x0930     PTGQUE0       15:8     STEP0[7:0]       0x0932     PTGQUE1       15:8     STEP3[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0x0926  |          |          |         |             |         |                   |            |             |             |         |
| 0x0928         PTGQPTR         15:8         PTGQPTR[4:0]           0x092A          Reserved         PTGQPTR[4:0]           0x092F         15:8         STEP1[7:0]           0x0930         PTGQUE0         15:8         STEP0[7:0]           0x0932         PTGQUE1         15:8         STEP3[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |         | Reserved |          |         |             |         |                   |            |             |             |         |
| 0x0928 PTGQPTR 7:0 PTGQPTR[4:0]  0x092A Reserved 0x092F  0x0930 PTGQUE0 15:8 STEP1[7:0]  0x0932 PTGQUE1 15:8 STEP3[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0x0927  |          |          |         |             |         |                   |            |             |             |         |
| 0x092A Reserved 0x092F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x0928  | PTGOPTR  |          |         |             |         |                   |            |             |             |         |
| Reserved 0x092F  0x0930 PTGQUE0  15:8 STEP1[7:0]  7:0 STEP0[7:0]  0x0932 PTGQUE1  15:8 STEP3[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |         |          | 7:0      |         |             |         |                   |            | PTGQPTR[4:0 | ]           |         |
| 0x092F  0x0930 PTGQUE0  15:8 STEP1[7:0]  7:0 STEP0[7:0]  0x0932 PTGQUE1  15:8 STEP3[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         | _        |          |         |             |         |                   |            |             |             |         |
| 0x0930 PTGQUE0 15:8 STEP1[7:0] 7:0 STEP0[7:0] 0x0932 PTGQUE1 15:8 STEP3[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |         | Reserved |          |         |             |         |                   |            |             |             |         |
| 0x0930 PTGQUE0 7:0 STEP0[7:0] 0x0932 PTGQUE1 15:8 STEP3[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0x092F  |          |          |         |             |         |                   |            |             |             |         |
| 7:0 STEP0[7:0] 0v032 PTGOLIE1 15:8 STEP3[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0x0930  | PTGQUE0  |          |         |             |         |                   |            |             |             |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         |          |          |         |             |         |                   |            |             |             |         |
| 7:0 STEP2[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0x0932  | PTGQUE1  |          |         |             |         |                   |            |             |             |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         | 3 33-1   | 7:0      |         |             |         | STEP              | 2[7:0]     |             |             |         |

**Peripheral Trigger Generator (PTG)** 

| continued |                                       |          |   |   |   |      |         |   |   |   |
|-----------|---------------------------------------|----------|---|---|---|------|---------|---|---|---|
| Offset    | Name                                  | Bit Pos. | 7 | 6 | 5 | 4    | 3       | 2 | 1 | 0 |
| 0x0934    | PTGQUE2                               | 15:8     |   |   |   | STEF | P5[7:0] |   |   |   |
| UXU934    | PIGQUEZ                               | 7:0      |   |   |   | STEF | P4[7:0] |   |   |   |
| 0x0936    | PTGQUE3                               | 15:8     |   |   |   | STEF | P7[7:0] |   |   |   |
| 0x0936    | PIGQUES                               | 7:0      |   |   |   | STEF | P6[7:0] |   |   |   |
| 0x0938    | PTGQUE4                               | 15:8     |   |   |   | STEF | P9[7:0] |   |   |   |
| 0.0936    | P1GQUE4                               | 7:0      |   |   |   | STEF | P8[7:0] |   |   |   |
| 0x093A    | PTGQUE5                               | 15:8     |   |   |   | STEP | 11[7:0] |   |   |   |
| UXU93A    | FIGQUES                               | 7:0      |   |   |   | STEP | 10[7:0] |   |   |   |
| 0x093C    | PTGQUE6                               | 15:8     |   |   |   | STEP | 13[7:0] |   |   |   |
| 0x093C    | PIGQUEO                               | 7:0      |   |   |   | STEP | 12[7:0] |   |   |   |
| 0x093E    | PTGQUE7                               | 15:8     |   |   |   | STEP | 15[7:0] |   |   |   |
| 00093E    | PIGQUE                                | 7:0      |   |   |   | STEP | 14[7:0] |   |   |   |
| 0x0940    | PTGQUE8                               | 15:8     |   |   |   | STEP | 17[7:0] |   |   |   |
| 0.0940    |                                       | 7:0      |   |   |   | STEP | 16[7:0] |   |   |   |
| 0x0942    | PTGQUE9                               | 15:8     |   |   |   | STEP | 19[7:0] |   |   |   |
| 010942    |                                       | 7:0      |   |   |   | STEP | 18[7:0] |   |   |   |
| 0x0944    | PTGQUE10                              | 15:8     |   |   |   | STEP | 21[7:0] |   |   |   |
| 0.0344    |                                       | 7:0      |   |   |   | STEP | 20[7:0] |   |   |   |
| 0x0946    | PTGQUE11                              | 15:8     |   |   |   |      | 23[7:0] |   |   |   |
| 0.0340    | FIGQUETI                              | 7:0      |   |   |   | STEP | 22[7:0] |   |   |   |
| 0x0948    | PTGQUE12                              | 15:8     |   |   |   | STEP | 25[7:0] |   |   |   |
| 010940    | PIGQUEIZ                              | 7:0      |   |   |   |      | 24[7:0] |   |   |   |
| 0x094A    | PTGQUE13                              | 15:8     |   |   |   | STEP | 27[7:0] |   |   |   |
| 0,000     | i i i i i i i i i i i i i i i i i i i | 7:0      |   |   |   |      | 26[7:0] |   |   |   |
| 0x094C    | PTGQUE14                              | 15:8     |   |   |   |      | 29[7:0] |   |   |   |
| 0,0340    | 1º 1 GQUL 14                          | 7:0      |   |   |   | STEP | 28[7:0] |   |   |   |
| 0x094E    | PTGQUE15                              | 15:8     |   |   |   |      | 31[7:0] |   |   |   |
| UXU94E    | FIGQUE 15                             | 7:0      |   |   |   | STEP | 30[7:0] |   |   |   |

## 23.2.1 PTG Control/Status Low Register

Name: PTGCST Offset: 0x900

### Notes:

- 1. These bits apply to the PTGWHI and PTGWLO commands only.
- 2. This bit is only used with the PTGCTRL Step command software trigger option.
- 3. The PTGSSEN bit may only be written when in Debug mode.

| Bit    | 15      | 14     | 13      | 12      | 11 | 10     | 9       | 8       |
|--------|---------|--------|---------|---------|----|--------|---------|---------|
|        | PTGEN   |        | PTGSIDL | PTGTOGL |    | PTGSWT | PTGSSEN | PTGIVIS |
| Access | R/W     | •      | R/W     | R/W     |    | R/W    | R/W     | R/W     |
| Reset  | 0       |        | 0       | 0       |    | 0      | 0       | 0       |
|        |         |        |         |         |    |        |         |         |
| Bit    | 7       | 6      | 5       | 4       | 3  | 2      | 1       | 0       |
|        | PTGSTRT | PTGWTO | PTGBUSY |         |    |        | PTGIT   | M[1:0]  |
| Access | R/W     | R/W    | R/W     |         |    |        | R/W     | R/W     |
| Reset  | 0       | 0      | 0       |         |    |        | 0       | 0       |

## Bit 15 - PTGEN PTG Broadcast Trigger Enable bits

|   | /alue | Description     |
|---|-------|-----------------|
|   | L     | PTG is enabled  |
| ( | )     | PTG is disabled |

## Bit 13 - PTGSIDL PTG Freeze in Debug Mode bit

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | Halts PTG operation when device is Idle     |
| 0     | PTG operation continues when device is Idle |

## Bit 12 - PTGTOGL PTG Toggle Trigger Output bit

| Va | lue | Description                                                 |
|----|-----|-------------------------------------------------------------|
| 1  |     | Toggles state of TRIG output for each execution of PTGTRIG  |
| 0  |     | Generates a single TRIG pulse for each execution of PTGTRIG |

### Bit 10 - PTGSWT PTG Software Trigger bit(2)

|       | Die 10 1 1 COVIT 1 1 C Continuato 1 niggon bit                                                                                                                         |  |  |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Value | Description                                                                                                                                                            |  |  |
| 1     | If the PTG state machine is executing the "Wait for software trigger" Step command (OPTION[3:0] = 1010 or 1011), the command will complete and execution will continue |  |  |
| 0     | No action other than to clear the bit                                                                                                                                  |  |  |

## Bit 9 - PTGSSEN PTG Single-Step Command bit(3)

| Value | Description                            |
|-------|----------------------------------------|
| 1     | Enables single Step when in Debug mode |
| 0     | Disables single Step                   |

## Bit 8 - PTGIVIS PTG Counter/Timer Visibility bit

| Value | Description                                                                                     |
|-------|-------------------------------------------------------------------------------------------------|
| 1     | Reading the PTGSDLIM, PTGCxLIM or PTGTxLIM registers returns the current values of their        |
|       | corresponding Counter/Timer registers (PTGSDLIM, PTGCxLIM and PTGTxLIM)                         |
| 0     | Reading the PTGSDLIM, PTGCxLIM or PTGTxLIM registers returns the value of these Limit registers |

### Bit 7 - PTGSTRT PTG Start Sequencer bit

| Value | Description                                                   |
|-------|---------------------------------------------------------------|
| 1     | Starts to sequentially execute the commands (Continuous mode) |
| 0     | Stops executing the commands                                  |

**Peripheral Trigger Generator (PTG)** 

## Bit 6 - PTGWTO PTG Watchdog Timer Time-out Status bit

| Value | Description                          |
|-------|--------------------------------------|
| 1     | PTG Watchdog Timer has timed out     |
| 0     | PTG Watchdog Timer has not timed out |

## Bit 5 - PTGBUSY PTG State Machine Busy bit

| Value | Description                                                                                          |
|-------|------------------------------------------------------------------------------------------------------|
| 1     | PTG is running on the selected clock source; no SFR writes are allowed to PTGCLK[2:0] or PTGDIV[4:0] |
| 0     | PTG state machine is not running                                                                     |

## Bits 1:0 - PTGITM[1:0] PTG Input Trigger Operation Selection bit<sup>(1)</sup>

| Value | Description                                                                                                         |
|-------|---------------------------------------------------------------------------------------------------------------------|
| 11    | Single-level detect with Step delay not executed on exit of command (regardless of the PTGCTRL command) (Mode 3)    |
| 10    | Single-level detect with Step delay executed on exit of command (Mode 2)                                            |
| 01    | Continuous edge detect with Step delay not executed on exit of command (regardless of the PTGCTRL command) (Mode 1) |
| 00    | Continuous edge detect with Step delay executed on exit of command (Mode 0)                                         |

## 23.2.2 PTG Control/Status Register

Name: PTGCON Offset: 0x902

| Bit    | 15          | 14          | 13                     | 12  | 11  | 10  | 9           | 8   |
|--------|-------------|-------------|------------------------|-----|-----|-----|-------------|-----|
|        |             | PTGCLK[2:0] | TGCLK[2:0] PTGDIV[4:0] |     |     |     |             |     |
| Access | R/W         | R/W         | R/W                    | R/W | R/W | R/W | R/W         | R/W |
| Reset  | 0           | 0           | 0                      | 0   | 0   | 0   | 0           | 0   |
|        |             |             |                        |     |     |     |             |     |
| Bit    | 7           | 6           | 5                      | 4   | 3   | 2   | 1           | 0   |
|        | PTGPWD[3:0] |             |                        |     |     |     | PTGWDT[2:0] |     |
| Access | R/W         | R/W         | R/W                    | R/W |     | R/W | R/W         | R/W |
| Reset  | 0           | 0           | 0                      | 0   |     | 0   | 0           | 0   |

## Bits 15:13 - PTGCLK[2:0] PTG Module Clock Source Selection bits

| Value | Description                       |
|-------|-----------------------------------|
| 111   | CLC1 output                       |
| 110   | F <sub>VCO</sub> /4               |
| 101   | Reserved                          |
| 100   | Reserved                          |
| 011   | Input from Timer1 Clock pin, T1CK |
| 010   | ADC clock                         |
| 001   | F <sub>CY</sub>                   |
| 000   | F <sub>P</sub>                    |

## Bits 12:8 - PTGDIV[4:0] PTG Module Clock Prescaler (Divider) bits

| Value | Description  |
|-------|--------------|
| 11111 | Divide-by-32 |
| 11110 | Divide-by-31 |
|       |              |
| 00001 | Divide-by-2  |
| 00000 | Divide-by-1  |

## Bits 7:4 - PTGPWD[3:0] PTG Trigger Output Pulse-Width (in PTG clock cycles) bits

|       | - L- 1 / /                                       |
|-------|--------------------------------------------------|
| Value | Description                                      |
| 1111  | All trigger outputs are 16 PTG clock cycles wide |
| 1110  | All trigger outputs are 15 PTG clock cycles wide |
|       |                                                  |
| 0001  | All trigger outputs are 2 PTG clock cycles wide  |
| 0000  | All trigger outputs are 1 PTG clock cycle wide   |

## Bits 2:0 - PTGWDT[2:0] PTG Watchdog Timer Time-out Selection bits

| Bits 2:0 - 1 10 Wb 1[2:0] 1 10 Watchady Time Time-out delection bits |                                                   |  |
|----------------------------------------------------------------------|---------------------------------------------------|--|
| Value                                                                | Description                                       |  |
| 111                                                                  | Watchdog Timer will time out after 512 PTG clocks |  |
| 110                                                                  | Watchdog Timer will time out after 256 PTG clocks |  |
| 101                                                                  | Watchdog Timer will time out after 128 PTG clocks |  |
| 100                                                                  | Watchdog Timer will time out after 64 PTG clocks  |  |
| 011                                                                  | Watchdog Timer will time out after 32 PTG clocks  |  |
| 010                                                                  | Watchdog Timer will time out after 16 PTG clocks  |  |
| 001                                                                  | Watchdog Timer will time out after 8 PTG clocks   |  |
| 000                                                                  | Watchdog Timer is disabled                        |  |

**Peripheral Trigger Generator (PTG)** 

## 23.2.3 PTG Broadcast Trigger Enable Low Register

Name: PTGBTEL Offset: 0x904

| Bit    | 15           | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |
|--------|--------------|-----|-----|-----|-----|-----|-----|-----|--|--|
|        | PTGBTE[15:8] |     |     |     |     |     |     |     |  |  |
| Access | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0            | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
|        |              |     |     |     |     |     |     |     |  |  |
| Bit    | 7            | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|        | PTGBTE[7:0]  |     |     |     |     |     |     |     |  |  |
| Access | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0            | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |

## Bits 15:0 - PTGBTE[15:0] PTG Broadcast Trigger Enable bits

| Value | Description                                                      |
|-------|------------------------------------------------------------------|
| 1     | Generates trigger when the broadcast command is executed         |
| 0     | Does not generate trigger when the broadcast command is executed |

**Peripheral Trigger Generator (PTG)** 

## 23.2.4 PTG Broadcast Trigger Enable Low Register

Name: PTGBTEH 0x906

| Bit    | 15            | 14  | 13  | 12    | 11       | 10  | 9   | 8   |  |
|--------|---------------|-----|-----|-------|----------|-----|-----|-----|--|
|        |               |     |     | PTGBT | E[31:24] |     |     |     |  |
| Access | R/W           | R/W | R/W | R/W   | R/W      | R/W | R/W | R/W |  |
| Reset  | 0             | 0   | 0   | 0     | 0        | 0   | 0   | 0   |  |
|        |               |     |     |       |          |     |     |     |  |
| Bit    | 7             | 6   | 5   | 4     | 3        | 2   | 1   | 0   |  |
|        | PTGBTE[23:16] |     |     |       |          |     |     |     |  |
| Access | R/W           | R/W | R/W | R/W   | R/W      | R/W | R/W | R/W |  |
| Reset  | 0             | 0   | 0   | 0     | 0        | 0   | 0   | 0   |  |

## Bits 15:0 - PTGBTE[31:16] PTG Broadcast Trigger Enable bits

| Va | lue | Description                                                      |
|----|-----|------------------------------------------------------------------|
| 1  |     | Generates trigger when the broadcast command is executed         |
| 0  |     | Does not generate trigger when the broadcast command is executed |

**Peripheral Trigger Generator (PTG)** 

## 23.2.5 PTG Hold Register

Name: PTGHOLD 0x908

| Bit    | 15            | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |
|--------|---------------|-----|-----|-----|-----|-----|-----|-----|--|--|
|        | PTGHOLD[15:8] |     |     |     |     |     |     |     |  |  |
| Access | R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0             | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
|        |               |     |     |     |     |     |     |     |  |  |
| Bit    | 7             | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|        | PTGHOLD[7:0]  |     |     |     |     |     |     |     |  |  |
| Access | R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0             | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |

Bits 15:0 - PTGHOLD[15:0] PTG General Purpose Hold Register bits

This register holds the user-supplied data to be copied to the PTGTxLIM, PTGCxLIM, PTGSDLIM or PTGL0 register using the PTGCOPY command.

**Peripheral Trigger Generator (PTG)** 

## 23.2.6 PTG Timer0 Limit Register

Name: PTGT0LIM Offset: 0x90C

| Bit    | 15            | 14  | 13  | 12     | 11        | 10  | 9   | 8   |  |
|--------|---------------|-----|-----|--------|-----------|-----|-----|-----|--|
|        |               |     |     | PTGT0L | .IM[15:8] |     |     |     |  |
| Access | R/W           | R/W | R/W | R/W    | R/W       | R/W | R/W | R/W |  |
| Reset  | 0             | 0   | 0   | 0      | 0         | 0   | 0   | 0   |  |
|        |               |     |     |        |           |     |     |     |  |
| Bit    | 7             | 6   | 5   | 4      | 3         | 2   | 1   | 0   |  |
|        | PTGT0LIM[7:0] |     |     |        |           |     |     |     |  |
| Access | R/W           | R/W | R/W | R/W    | R/W       | R/W | R/W | R/W |  |
| Reset  | 0             | 0   | 0   | 0      | 0         | 0   | 0   | 0   |  |

**Bits 15:0 – PTGT0LIM[15:0]** PTG Timer0 Limit Register bits General Purpose Timer0 Limit register.

**Peripheral Trigger Generator (PTG)** 

#### 23.2.7 PTG Timer1 Limit Register

Name: PTGT1LIM Offset: 0x910

| Bit    | 15             | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |
|--------|----------------|-----|-----|-----|-----|-----|-----|-----|--|
|        | PTGT1LIM[15:8] |     |     |     |     |     |     |     |  |
| Access | R/W            | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0              | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |
|        |                |     |     |     |     |     |     |     |  |
| Bit    | 7              | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|        | PTGT1LIM[7:0]  |     |     |     |     |     |     |     |  |
| Access | R/W            | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset  | 0              | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |

Bits 15:0 - PTGT1LIM[15:0] PTG Timer1 Limit Register bits General Purpose Timer1 Limit register.

**Datasheet** 

**Peripheral Trigger Generator (PTG)** 

## 23.2.8 PTG Step Delay Limit Register

Name: PTGSDLIM Offset: 0x914

| Bit    | 15            | 14  | 13  | 12     | 11        | 10  | 9   | 8   |  |
|--------|---------------|-----|-----|--------|-----------|-----|-----|-----|--|
|        |               |     |     | PTGSDL | _IM[15:8] |     |     |     |  |
| Access | R/W           | R/W | R/W | R/W    | R/W       | R/W | R/W | R/W |  |
| Reset  | 0             | 0   | 0   | 0      | 0         | 0   | 0   | 0   |  |
|        |               |     |     |        |           |     |     |     |  |
| Bit    | 7             | 6   | 5   | 4      | 3         | 2   | 1   | 0   |  |
|        | PTGSDLIM[7:0] |     |     |        |           |     |     |     |  |
| Access | R/W           | R/W | R/W | R/W    | R/W       | R/W | R/W | R/W |  |
| Reset  | 0             | 0   | 0   | 0      | 0         | 0   | 0   | 0   |  |

Bits 15:0 - PTGSDLIM[15:0] PTG Step Delay Limit Register bits

This register holds a PTG Step delay value representing the number of additional PTG clocks between the start of a Step command and the completion of a Step command.

**Peripheral Trigger Generator (PTG)** 

### 23.2.9 PTG Counter 0 Limit Register

Name: PTGC0LIM Offset: 0x918

| Bit    | 15             | 14  | 13  | 12    | 11       | 10  | 9   | 8   |  |  |
|--------|----------------|-----|-----|-------|----------|-----|-----|-----|--|--|
|        | PTGC0LIM[15:8] |     |     |       |          |     |     |     |  |  |
| Access | R/W            | R/W | R/W | R/W   | R/W      | R/W | R/W | R/W |  |  |
| Reset  | 0              | 0   | 0   | 0     | 0        | 0   | 0   | 0   |  |  |
|        |                |     |     |       |          |     |     |     |  |  |
| Bit    | 7              | 6   | 5   | 4     | 3        | 2   | 1   | 0   |  |  |
|        |                |     |     | PTGC0 | LIM[7:0] |     |     |     |  |  |
| Access | R/W            | R/W | R/W | R/W   | R/W      | R/W | R/W | R/W |  |  |
| Reset  | 0              | 0   | 0   | 0     | 0        | 0   | 0   | 0   |  |  |

### Bits 15:0 - PTGC0LIM[15:0] PTG Counter 0 Limit Register bits

This register is used to specify the loop count for the PTGJMPC0 Step command or as a Limit register for the General Purpose Counter 0.

**Peripheral Trigger Generator (PTG)** 

### 23.2.10 PTG Counter 1 Limit Register

Name: PTGC1LIM Offset: 0x91C

| Bit    | 15             | 14  | 13  | 12    | 11       | 10  | 9   | 8   |  |
|--------|----------------|-----|-----|-------|----------|-----|-----|-----|--|
|        | PTGC1LIM[15:8] |     |     |       |          |     |     |     |  |
| Access | R/W            | R/W | R/W | R/W   | R/W      | R/W | R/W | R/W |  |
| Reset  | 0              | 0   | 0   | 0     | 0        | 0   | 0   | 0   |  |
|        |                |     |     |       |          |     |     |     |  |
| Bit    | 7              | 6   | 5   | 4     | 3        | 2   | 1   | 0   |  |
|        |                |     |     | PTGC1 | LIM[7:0] |     |     |     |  |
| Access | R/W            | R/W | R/W | R/W   | R/W      | R/W | R/W | R/W |  |
| Reset  | 0              | 0   | 0   | 0     | 0        | 0   | 0   | 0   |  |

### Bits 15:0 - PTGC1LIM[15:0] PTG Counter 1 Limit Register bits

This register is used to specify the loop count for the PTGJMPC1 Step command or as a Limit register for the General Purpose Counter 1.

**Peripheral Trigger Generator (PTG)** 

### 23.2.11 PTG Adjust Register

Name: PTGADJ Offset: 0x920

| Bit    | 15           | 14  | 13  | 12   | 11      | 10  | 9   | 8   |  |  |
|--------|--------------|-----|-----|------|---------|-----|-----|-----|--|--|
|        | PTGADJ[15:8] |     |     |      |         |     |     |     |  |  |
| Access | R/W          | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0            | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |  |
|        |              |     |     |      |         |     |     |     |  |  |
| Bit    | 7            | 6   | 5   | 4    | 3       | 2   | 1   | 0   |  |  |
|        |              |     |     | PTGA | DJ[7:0] |     |     |     |  |  |
| Access | R/W          | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0            | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |  |

### Bits 15:0 - PTGADJ[15:0] PTG Adjust Register bits

This register holds the user-supplied data to be added to the PTGTxLIM, PTGCxLIM, PTGSDLIM or PTGL0 register using the PTGADD command.

**Peripheral Trigger Generator (PTG)** 

### 23.2.12 PTG Literal 0 Register

Name: PTGL0 Offset: 0x924

| Bit    | 15          | 14  | 13  | 12   | 11      | 10  | 9   | 8   |  |  |
|--------|-------------|-----|-----|------|---------|-----|-----|-----|--|--|
|        | PTGL0[15:8] |     |     |      |         |     |     |     |  |  |
| Access | R/W         | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0           | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |  |
|        |             |     |     |      |         |     |     |     |  |  |
| Bit    | 7           | 6   | 5   | 4    | 3       | 2   | 1   | 0   |  |  |
|        |             |     |     | PTGL | .0[7:0] |     |     |     |  |  |
| Access | R/W         | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0           | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |  |

Bits 15:0 - PTGL0[15:0] PTG Literal 0 Register bits

This register holds the 6-bit value to be written to the CNVCHSEL[5:0] bits (ADCON3L[5:0]) with the PTGCTRL Step command.

**Peripheral Trigger Generator (PTG)** 

### 23.2.13 PTG Step Queue Pointer Register

Name: PTGQPTR Offset: 0x928



Bits 4:0 - PTGQPTR[4:0] PTG Step Queue Pointer Register bits

This register points to the currently active Step command in the Step queue.

**Peripheral Trigger Generator (PTG)** 

### 23.2.14 PTG Step Queue 0 Pointer Register

Name: PTGQUE0 Offset: 0x930

| Bit    | 15         | 14  | 13  | 12   | 11     | 10  | 9   | 8   |  |
|--------|------------|-----|-----|------|--------|-----|-----|-----|--|
|        | STEP1[7:0] |     |     |      |        |     |     |     |  |
| Access | R/W        | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |  |
| Reset  | 0          | 0   | 0   | 0    | 0      | 0   | 0   | 0   |  |
|        |            |     |     |      |        |     |     |     |  |
| Bit    | 7          | 6   | 5   | 4    | 3      | 2   | 1   | 0   |  |
|        |            |     |     | STEP | 0[7:0] |     |     |     |  |
| Access | R/W        | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |  |
| Reset  | 0          | 0   | 0   | 0    | 0      | 0   | 0   | 0   |  |

Bits 15:8 - STEP1[7:0] PTG Command 2n+1 bits(2)

A queue location for storage of the STEP(2n+1) command byte, where 'n' is from PTGQUEn.

Bits 7:0 - STEP0[7:0] PTG Command 2n bits(2)

**Peripheral Trigger Generator (PTG)** 

### 23.2.15 PTG Step Queue 1 Pointer Register

Name: PTGQUE1 Offset: 0x932

| Bit    | 15         | 14  | 13  | 12   | 11     | 10  | 9   | 8   |  |
|--------|------------|-----|-----|------|--------|-----|-----|-----|--|
|        | STEP3[7:0] |     |     |      |        |     |     |     |  |
| Access | R/W        | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |  |
| Reset  | 0          | 0   | 0   | 0    | 0      | 0   | 0   | 0   |  |
|        |            |     |     |      |        |     |     |     |  |
| Bit    | 7          | 6   | 5   | 4    | 3      | 2   | 1   | 0   |  |
|        |            |     |     | STEP | 2[7:0] |     |     |     |  |
| Access | R/W        | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |  |
| Reset  | 0          | 0   | 0   | 0    | 0      | 0   | 0   | 0   |  |

#### Bits 15:8 - STEP3[7:0] PTG Command 2n+1 bits

A queue location for storage of the STEP(2n+1) command byte, where 'n' is from PTGQUEn.

#### Bits 7:0 - STEP2[7:0] PTG Command 2n bits

**Peripheral Trigger Generator (PTG)** 

### 23.2.16 PTG Step Queue 2 Pointer Register

Name: PTGQUE2 Offset: 0x934

| Bit    | 15         | 14  | 13  | 12   | 11      | 10  | 9   | 8   |  |
|--------|------------|-----|-----|------|---------|-----|-----|-----|--|
|        | STEP5[7:0] |     |     |      |         |     |     |     |  |
| Access | R/W        | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |
| Reset  | 0          | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |
|        |            |     |     |      |         |     |     |     |  |
| Bit    | 7          | 6   | 5   | 4    | 3       | 2   | 1   | 0   |  |
|        |            |     |     | STEP | P4[7:0] |     |     |     |  |
| Access | R/W        | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |
| Reset  | 0          | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |

#### Bits 15:8 - STEP5[7:0] PTG Command 2n+1 bits

A queue location for storage of the STEP(2n+1) command byte, where 'n' is from PTGQUEn.

#### Bits 7:0 - STEP4[7:0] PTG Command 2n bits

**Peripheral Trigger Generator (PTG)** 

### 23.2.17 PTG Step Queue 3 Pointer Register

Name: PTGQUE3 Offset: 0x936

| Bit    | 15         | 14  | 13  | 12   | 11      | 10  | 9   | 8   |  |
|--------|------------|-----|-----|------|---------|-----|-----|-----|--|
|        | STEP7[7:0] |     |     |      |         |     |     |     |  |
| Access | R/W        | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |
| Reset  | 0          | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |
|        |            |     |     |      |         |     |     |     |  |
| Bit    | 7          | 6   | 5   | 4    | 3       | 2   | 1   | 0   |  |
|        |            |     |     | STEP | P6[7:0] |     |     |     |  |
| Access | R/W        | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |
| Reset  | 0          | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |

#### Bits 15:8 - STEP7[7:0] PTG Command 2n+1 bits

A queue location for storage of the STEP(2n+1) command byte, where 'n' is from PTGQUEn.

### Bits 7:0 - STEP6[7:0] PTG Command 2n bits

**Peripheral Trigger Generator (PTG)** 

### 23.2.18 PTG Step Queue 4 Pointer Register

Name: PTGQUE4 Offset: 0x938

| Bit    | 15         | 14  | 13  | 12   | 11      | 10  | 9   | 8   |  |
|--------|------------|-----|-----|------|---------|-----|-----|-----|--|
|        | STEP9[7:0] |     |     |      |         |     |     |     |  |
| Access | R/W        | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |
| Reset  | 0          | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |
|        |            |     |     |      |         |     |     |     |  |
| Bit    | 7          | 6   | 5   | 4    | 3       | 2   | 1   | 0   |  |
|        |            |     |     | STEP | P8[7:0] |     |     |     |  |
| Access | R/W        | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |
| Reset  | 0          | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |

#### Bits 15:8 - STEP9[7:0] PTG Command 2n+1 bits

A queue location for storage of the STEP(2n+1) command byte, where 'n' is from PTGQUEn.

### Bits 7:0 - STEP8[7:0] PTG Command 2n bits

**Peripheral Trigger Generator (PTG)** 

### 23.2.19 PTG Step Queue 5 Pointer Register

Name: PTGQUE5 Offset: 0x93A

| Bit    | 15          | 14  | 13  | 12   | 11      | 10  | 9   | 8   |  |
|--------|-------------|-----|-----|------|---------|-----|-----|-----|--|
|        | STEP11[7:0] |     |     |      |         |     |     |     |  |
| Access | R/W         | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |
| Reset  | 0           | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |
|        |             |     |     |      |         |     |     |     |  |
| Bit    | 7           | 6   | 5   | 4    | 3       | 2   | 1   | 0   |  |
|        |             |     |     | STEP | 10[7:0] |     |     |     |  |
| Access | R/W         | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |
| Reset  | 0           | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |

### Bits 15:8 - STEP11[7:0] PTG Command 2n+1 bits

A queue location for storage of the STEP(2n+1) command byte, where 'n' is from PTGQUEn.

#### Bits 7:0 - STEP10[7:0] PTG Command 2n bits

**Peripheral Trigger Generator (PTG)** 

### 23.2.20 PTG Step Queue 6 Pointer Register

Name: PTGQUE6 Offset: 0x93C

| Bit    | 15  | 14  | 13  | 12   | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|------|---------|-----|-----|-----|
|        |     |     |     | STEP | 13[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |
|        |     |     |     |      |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4    | 3       | 2   | 1   | 0   |
|        |     |     |     | STEP | 12[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |

### Bits 15:8 - STEP13[7:0] PTG Command 2n+1 bits

A queue location for storage of the STEP(2n+1) command byte, where 'n' is from PTGQUEn.

#### Bits 7:0 - STEP12[7:0] PTG Command 2n bits

**Peripheral Trigger Generator (PTG)** 

### 23.2.21 PTG Step Queue 7 Pointer Register

Name: PTGQUE7 Offset: 0x93E

| Bit    | 15          | 14  | 13  | 12   | 11      | 10  | 9   | 8   |  |
|--------|-------------|-----|-----|------|---------|-----|-----|-----|--|
|        | STEP15[7:0] |     |     |      |         |     |     |     |  |
| Access | R/W         | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |
| Reset  | 0           | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |
|        |             |     |     |      |         |     |     |     |  |
| Bit    | 7           | 6   | 5   | 4    | 3       | 2   | 1   | 0   |  |
|        |             |     |     | STEP | 14[7:0] |     |     |     |  |
| Access | R/W         | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |
| Reset  | 0           | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |

### Bits 15:8 - STEP15[7:0] PTG Command 2n+1 bits

A queue location for storage of the STEP(2n+1) command byte, where 'n' is from PTGQUEn.

#### Bits 7:0 - STEP14[7:0] PTG Command 2n bits

**Peripheral Trigger Generator (PTG)** 

### 23.2.22 PTG Step Queue 8 Pointer Register

Name: PTGQUE8 Offset: 0x0940

| Bit    | 15          | 14  | 13  | 12   | 11      | 10  | 9   | 8   |  |
|--------|-------------|-----|-----|------|---------|-----|-----|-----|--|
|        | STEP17[7:0] |     |     |      |         |     |     |     |  |
| Access | R/W         | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |
| Reset  | 0           | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |
|        |             |     |     |      |         |     |     |     |  |
| Bit    | 7           | 6   | 5   | 4    | 3       | 2   | 1   | 0   |  |
|        |             |     |     | STEP | 16[7:0] |     |     |     |  |
| Access | R/W         | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |
| Reset  | 0           | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |

#### Bits 15:8 - STEP17[7:0] PTG Command 2n+1 bits

A queue location for storage of the STEP(2n+1) command byte, where 'n' is from PTGQUEn.

### Bits 7:0 - STEP16[7:0] PTG Command 2n bits

**Peripheral Trigger Generator (PTG)** 

### 23.2.23 PTG Step Queue 9 Pointer Register

Name: PTGQUE9 Offset: 0x942

| Bit    | 15          | 14  | 13  | 12   | 11      | 10  | 9   | 8   |  |
|--------|-------------|-----|-----|------|---------|-----|-----|-----|--|
|        | STEP19[7:0] |     |     |      |         |     |     |     |  |
| Access | R/W         | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |
| Reset  | 0           | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |
|        |             |     |     |      |         |     |     |     |  |
| Bit    | 7           | 6   | 5   | 4    | 3       | 2   | 1   | 0   |  |
|        |             |     |     | STEP | 18[7:0] |     |     |     |  |
| Access | R/W         | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |
| Reset  | 0           | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |

### Bits 15:8 - STEP19[7:0] PTG Command 2n+1 bits

A queue location for storage of the STEP(2n+1) command byte, where 'n' is from PTGQUEn.

#### Bits 7:0 - STEP18[7:0] PTG Command 2n bits

**Peripheral Trigger Generator (PTG)** 

### 23.2.24 PTG Step Queue 10 Pointer Register

Name: PTGQUE10 Offset: 0x944

| Bit    | 15  | 14          | 13  | 12   | 11      | 10  | 9   | 8   |  |  |
|--------|-----|-------------|-----|------|---------|-----|-----|-----|--|--|
|        |     | STEP21[7:0] |     |      |         |     |     |     |  |  |
| Access | R/W | R/W         | R/W | R/W  | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0   | 0           | 0   | 0    | 0       | 0   | 0   | 0   |  |  |
|        |     |             |     |      |         |     |     |     |  |  |
| Bit    | 7   | 6           | 5   | 4    | 3       | 2   | 1   | 0   |  |  |
|        |     |             |     | STEP | 20[7:0] |     |     |     |  |  |
| Access | R/W | R/W         | R/W | R/W  | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0   | 0           | 0   | 0    | 0       | 0   | 0   | 0   |  |  |

### Bits 15:8 - STEP21[7:0] PTG Command 2n+1 bits

A queue location for storage of the STEP(2n+1) command byte, where 'n' is from PTGQUEn.

#### Bits 7:0 - STEP20[7:0] PTG Command 2n bits

**Peripheral Trigger Generator (PTG)** 

### 23.2.25 PTG Step Queue 11 Pointer Register

Name: PTGQUE11 Offset: 0x946

| Bit    | 15          | 14  | 13  | 12   | 11      | 10  | 9   | 8   |  |
|--------|-------------|-----|-----|------|---------|-----|-----|-----|--|
|        | STEP23[7:0] |     |     |      |         |     |     |     |  |
| Access | R/W         | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |
| Reset  | 0           | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |
|        |             |     |     |      |         |     |     |     |  |
| Bit    | 7           | 6   | 5   | 4    | 3       | 2   | 1   | 0   |  |
|        |             |     |     | STEP | 22[7:0] |     |     |     |  |
| Access | R/W         | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |
| Reset  | 0           | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |

#### Bits 15:8 - STEP23[7:0] PTG Command 2n+1 bits

A queue location for storage of the STEP(2n+1) command byte, where 'n' is from PTGQUEn.

#### Bits 7:0 - STEP22[7:0] PTG Command 2n bits

**Peripheral Trigger Generator (PTG)** 

### 23.2.26 PTG Step Queue 12 Pointer Register

Name: PTGQUE12 Offset: 0x948

| Bit    | 15          | 14  | 13  | 12   | 11      | 10  | 9   | 8   |  |
|--------|-------------|-----|-----|------|---------|-----|-----|-----|--|
|        | STEP25[7:0] |     |     |      |         |     |     |     |  |
| Access | R/W         | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |
| Reset  | 0           | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |
|        |             |     |     |      |         |     |     |     |  |
| Bit    | 7           | 6   | 5   | 4    | 3       | 2   | 1   | 0   |  |
|        |             |     |     | STEP | 24[7:0] |     |     |     |  |
| Access | R/W         | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |  |
| Reset  | 0           | 0   | 0   | 0    | 0       | 0   | 0   | 0   |  |

### Bits 15:8 - STEP25[7:0] PTG Command 2n+1 bits

A queue location for storage of the STEP(2n+1) command byte, where 'n' is from PTGQUEn.

#### Bits 7:0 - STEP24[7:0] PTG Command 2n bits

**Peripheral Trigger Generator (PTG)** 

### 23.2.27 PTG Step Queue 13 Pointer Register

Name: PTGQUE13 Offset: 0x94A

| Bit    | 15  | 14          | 13  | 12   | 11      | 10  | 9   | 8   |  |  |
|--------|-----|-------------|-----|------|---------|-----|-----|-----|--|--|
|        |     | STEP27[7:0] |     |      |         |     |     |     |  |  |
| Access | R/W | R/W         | R/W | R/W  | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0   | 0           | 0   | 0    | 0       | 0   | 0   | 0   |  |  |
|        |     |             |     |      |         |     |     |     |  |  |
| Bit    | 7   | 6           | 5   | 4    | 3       | 2   | 1   | 0   |  |  |
|        |     |             |     | STEP | 26[7:0] |     |     |     |  |  |
| Access | R/W | R/W         | R/W | R/W  | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0   | 0           | 0   | 0    | 0       | 0   | 0   | 0   |  |  |

### Bits 15:8 - STEP27[7:0] PTG Command 2n+1 bits

A queue location for storage of the STEP(2n+1) command byte, where 'n' is from PTGQUEn.

#### Bits 7:0 - STEP26[7:0] PTG Command 2n bits

**Peripheral Trigger Generator (PTG)** 

### 23.2.28 PTG Step Queue 14 Pointer Register

Name: PTGQUE14 Offset: 0x94C

| Bit    | 15  | 14          | 13  | 12   | 11      | 10  | 9   | 8   |  |  |
|--------|-----|-------------|-----|------|---------|-----|-----|-----|--|--|
|        |     | STEP29[7:0] |     |      |         |     |     |     |  |  |
| Access | R/W | R/W         | R/W | R/W  | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0   | 0           | 0   | 0    | 0       | 0   | 0   | 0   |  |  |
|        |     |             |     |      |         |     |     |     |  |  |
| Bit    | 7   | 6           | 5   | 4    | 3       | 2   | 1   | 0   |  |  |
|        |     |             |     | STEP | 28[7:0] |     |     |     |  |  |
| Access | R/W | R/W         | R/W | R/W  | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0   | 0           | 0   | 0    | 0       | 0   | 0   | 0   |  |  |

#### Bits 15:8 - STEP29[7:0] PTG Command 2n+1 bits

A queue location for storage of the STEP(2n+1) command byte, where 'n' is from PTGQUEn.

#### Bits 7:0 - STEP28[7:0] PTG Command 2n bits

### 23.2.29 PTG Step Queue 15 Pointer Register

Name: PTGQUE15 Offset: 0x94E

| Bit    | 15  | 14          | 13  | 12   | 11      | 10  | 9   | 8   |  |  |
|--------|-----|-------------|-----|------|---------|-----|-----|-----|--|--|
|        |     | STEP31[7:0] |     |      |         |     |     |     |  |  |
| Access | R/W | R/W         | R/W | R/W  | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0   | 0           | 0   | 0    | 0       | 0   | 0   | 0   |  |  |
|        |     |             |     |      |         |     |     |     |  |  |
| Bit    | 7   | 6           | 5   | 4    | 3       | 2   | 1   | 0   |  |  |
|        |     |             |     | STEP | 30[7:0] |     |     |     |  |  |
| Access | R/W | R/W         | R/W | R/W  | R/W     | R/W | R/W | R/W |  |  |
| Reset  | 0   | 0           | 0   | 0    | 0       | 0   | 0   | 0   |  |  |

### Bits 15:8 - STEP31[7:0] PTG Command 2n+1 bits

A queue location for storage of the STEP(2n+1) command byte, where 'n' is from PTGQUEn.

#### Bits 7:0 - STEP30[7:0] PTG Command 2n bits

A queue location for storage of the STEP(2n) command byte, where 'n' is the odd numbered Step Queue Pointers.

### 23.3 PTG Step Commands

Table 23-1. PTG Step Command Format and Description

| Step Co | Step Command Byte |        |       |             |       |       |       |
|---------|-------------------|--------|-------|-------------|-------|-------|-------|
|         | STEPx[7:0]        |        |       |             |       |       |       |
|         | CM                | D[3:0] |       | OPTION[3:0] |       |       |       |
| bit 7   | bit 6             | bit 5  | bit 4 | bit 3       | bit 2 | bit 1 | bit 0 |

| Step Command | CMD[3:0] | Command Description                                                                                                                                               |
|--------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PTGCTRL      | 0000     | Execute the control command as described by the OPTION[3:0] bits.                                                                                                 |
| PTGADD       | 0001     | Add contents of the PTGADJ register to the target register as described by the OPTION[3:0] bits.                                                                  |
| PTGCOPY      |          | Copy contents of the PTGHOLD register to the target register as described by the OPTION[3:0] bits.                                                                |
| PTGSTRB      | 001x     | Copy the values contained in the bits, CMD[0]:OPTION[3:0], to the strobe output bits[4:0].                                                                        |
| PTGWHI       | 0100     | Wait for a low-to-high edge input from a selected PTG trigger input as described by the OPTION[3:0] bits.                                                         |
| PTGWLO       | 0101     | Wait for a high-to-low edge input from a selected PTG trigger input as described by the OPTION[3:0] bits.                                                         |
| _            | 0110     | Reserved; do not use.(1)                                                                                                                                          |
| PTGIRQ       | 0111     | Generate individual interrupt request as described by the OPTION[3:0] bits.                                                                                       |
| PTGTRIG      | 100x     | Generate individual trigger output as described by the bits, CMD[0]:OPTION[3:0].                                                                                  |
| PTGJMP       | 101x     | Copy the values contained in the bits, CMD[0]:OPTION[3:0], to the PTGQPTR register and jump to that Step queue.                                                   |
| PTGJMPC0     | 110x     | PTGC0 = PTGC0LIM: Increment the PTGQPTR register.                                                                                                                 |
|              |          | PTGC0 ≠ PTGC0LIM: Increment Counter 0 (PTGC0) and copy the values contained in the bits, CMD[0]:OPTION[3:0] to the PTGQPTR register, and jump to that Step queue. |

| Step Command | CMD[3:0] | Command Description                                                                      |
|--------------|----------|------------------------------------------------------------------------------------------|
| PTGJMPC1     | 111x     | PTGC1 = PTGC1LIM: Increment the PTGQPTR register.                                        |
|              |          | PTGC1 ≠ PTGC1LIM: Increment Counter 1 (PTGC1) and copy the values contained in the bits, |
|              |          | CMD[0]:OPTION[3:0], to the PTGQPTR register, and jump to that Step queue.                |

### **Table 23-2. PTG Command Options**

| Step Command | OPTION[3:0] | Command Description                                               |
|--------------|-------------|-------------------------------------------------------------------|
| PTGCTRL(1)   | 0000        | NOP.                                                              |
|              | 0001        | Reserved; do not use.                                             |
|              | 0010        | Disable Step delay timer (PTGSD).                                 |
|              | 0011        | Reserved; do not use.                                             |
|              | 0100        | Reserved; do not use.                                             |
|              | 0101        | Reserved; do not use.                                             |
|              | 0110        | Enable Step delay timer (PTGSD).                                  |
|              | 0111        | Reserved; do not use.                                             |
|              | 1000        | Start and wait for the PTG Timer0 to match the PTGT0LIM register. |
|              | 1001        | Start and wait for the PTG Timer1 to match the PTGT1LIM register. |
|              | 1010        | Wait for the software trigger (level, PTGSWT = 1).                |
|              | 1011        | Wait for the software trigger (positive edge, PTGSWT = 0 to 1).   |
|              | 1100        | Copy the PTGC0LIM register contents to the strobe output.         |
|              | 1101        | Copy the PTGC1LIM register contents to the strobe output.         |
|              | 1110        | Copy the PTGL0 register contents to the strobe output.            |
|              | 1111        | Generate the triggers indicated in the PTGBTE register.           |
| PTGADD(1)    | 0000        | Add the PTGADJ register contents to the PTGC0LIM register.        |
|              | 0001        | Add the PTGADJ register contents to the PTGC1LIM register.        |
|              | 0010        | Add the PTGADJ register contents to the PTGT0LIM register.        |
|              | 0011        | Add the PTGADJ register contents to the PTGT1LIM register.        |
|              | 0100        | Add the PTGADJ register contents to the PTGSDLIM register.        |
|              | 0101        | Add the PTGADJ register contents to the PTGL0 register.           |
|              | 0110        | Reserved; do not use.                                             |
|              | 0111        | Reserved; do not use.                                             |

| continued              |             |                                                                                      |
|------------------------|-------------|--------------------------------------------------------------------------------------|
| Step Command           | OPTION[3:0] | Command Description                                                                  |
| PTGCOPY(1)             | 1000        | Copy the PTGHOLD register contents to the PTGC0LIM register.                         |
|                        | 1001        | Copy the PTGHOLD register contents to the PTGC1LIM register.                         |
|                        | 1010        | Copy the PTGHOLD register contents to the PTGT0LIM register.                         |
|                        | 1011        | Copy the PTGHOLD register contents to the PTGT1LIM register.                         |
|                        | 1100        | Copy the PTGHOLD register contents to the PTGSDLIM register.                         |
|                        | 1101        | Copy the PTGHOLD register contents to the PTGL0 register.                            |
|                        | 1110        | Reserved; do not use.                                                                |
|                        | 1111        | Reserved; do not use.                                                                |
| PTGWHI(1) or PTGWLO(1) | 0000        | PTGI0 (see Table 23-3 for input assignments).                                        |
|                        | •••         | •••                                                                                  |
|                        | 1111        | PTGI15 (see Table 23-3 for input assignments).                                       |
| PTGIRQ(1)              | 0000        | Generate PTG Interrupt 0.                                                            |
|                        | •••         | •••                                                                                  |
|                        | 0111        | Generate PTG Interrupt 7.                                                            |
|                        | 1000        | Reserved; do not use.                                                                |
|                        | •••         | •••                                                                                  |
|                        | 1111        | Reserved; do not use.                                                                |
| PTGTRIG                | 0000        | PTGO0 (see Table 23-4 for input assignments).                                        |
|                        | 0001        | PTGO1 (see Table 23-4 for input assignments).                                        |
|                        | •••         | •••                                                                                  |
|                        | 1110        | PTGO30 (see Table 23-4 for input assignments).                                       |
|                        | 1111        | PTGO31 (see Table 23-4 for input assignments).                                       |
| PTGWHI(1) or PTGWLO(1) | 0000        | PTGI0 (see specific device data sheet for interrupt assignments).                    |
|                        | •••         | •••                                                                                  |
|                        | 1111        | PTGI15 (see specific device data sheet for interrupt assignments).                   |
| PTGIRQ(1)              | 0000        | Generate PTG Interrupt 0 (see specific device data sheet for interrupt assignments). |
|                        | •••         | •••                                                                                  |
|                        | 0111        | Generate PTG Interrupt 7 (see specific device data sheet for interrupt assignments). |
|                        | 1000        | Reserved; do not use.                                                                |
|                        | •••         | •••                                                                                  |
|                        | 1111        | Reserved; do not use.                                                                |
| PTGTRIG                | 0000        | PTGO0 (see specific device data sheet for interrupt assignments).                    |
|                        | 0001        | PTGO1 (see specific device data sheet for interrupt assignments).                    |

| continued                                      |             |                                                                   |
|------------------------------------------------|-------------|-------------------------------------------------------------------|
| Step Command                                   | OPTION[3:0] | Command Description                                               |
| PTGCTRL <sup>(1)</sup>                         | 0000        | NOP.                                                              |
|                                                | 0001        | Reserved; do not use.                                             |
|                                                | 0010        | Disable Step delay timer (PTGSD).                                 |
|                                                | 0011        | Reserved; do not use.                                             |
|                                                | 0100        | Reserved; do not use.                                             |
|                                                | 0101        | Reserved; do not use.                                             |
|                                                | 0110        | Enable Step delay timer (PTGSD).                                  |
|                                                | 0111        | Reserved; do not use.                                             |
|                                                | 1000        | Start and wait for the PTG Timer0 to match the PTGT0LIM register. |
|                                                | 1001        | Start and wait for the PTG Timer1 to match the PTGT1LIM register. |
|                                                | 1010        | Wait for the software trigger (level, PTGSWT = 1).                |
|                                                | 1011        | Wait for the software trigger (positive edge, PTGSWT = 0 to 1).   |
|                                                | 1100        | Copy the PTGC0LIM register contents to the strobe output.         |
|                                                | 1101        | Copy the PTGC1LIM register contents to the strobe output.         |
|                                                | 1110        | Copy the PTGL0 register contents to the strobe output.            |
|                                                | 1111        | Generate the triggers indicated in the PTGBTE register.           |
| PTGADD <sup>(1)</sup>                          | 0000        | Add the PTGADJ register contents to the PTGC0LIM register.        |
|                                                | 0001        | Add the PTGADJ register contents to the PTGC1LIM register.        |
|                                                | 0010        | Add the PTGADJ register contents to the PTGT0LIM register.        |
|                                                | 0011        | Add the PTGADJ register contents to the PTGT1LIM register.        |
|                                                | 0100        | Add the PTGADJ register contents to the PTGSDLIM register.        |
|                                                | 0101        | Add the PTGADJ register contents to the PTGL0 register.           |
|                                                | 0110        | Reserved; do not use.                                             |
|                                                | 0111        | Reserved; do not use.                                             |
| PTGCOPY(1)                                     | 1000        | Copy the PTGHOLD register contents to the PTGC0LIM register.      |
|                                                | 1001        | Copy the PTGHOLD register contents to the PTGC1LIM register.      |
|                                                | 1010        | Copy the PTGHOLD register contents to the PTGT0LIM register.      |
|                                                | 1011        | Copy the PTGHOLD register contents to the PTGT1LIM register.      |
|                                                | 1100        | Copy the PTGHOLD register contents to the PTGSDLIM register.      |
|                                                | 1101        | Copy the PTGHOLD register contents to the PTGL0 register.         |
|                                                | 1110        | Reserved; do not use.                                             |
|                                                | 1111        | Reserved; do not use.                                             |
| PTGWHI <sup>(1)</sup> or PTGWLO <sup>(1)</sup> | 0000        | PTGI0 (see Table 23-3 for input assignments).                     |
|                                                | •••         | •••                                                               |
|                                                | 1111        | PTGI15 (see Table 23-3 for input assignments).                    |

| continued              |             |                                                                                      |
|------------------------|-------------|--------------------------------------------------------------------------------------|
| Step Command           | OPTION[3:0] | Command Description                                                                  |
| PTGIRQ(1)              | 0000        | Generate PTG Interrupt 0.                                                            |
|                        | •••         | •••                                                                                  |
|                        | 0111        | Generate PTG Interrupt 7.                                                            |
|                        | 1000        | Reserved; do not use.                                                                |
|                        | •••         |                                                                                      |
|                        | 1111        | Reserved; do not use.                                                                |
| PTGTRIG                | 0000        | PTGO0 (see Table 23-4 for input assignments).                                        |
|                        | 0001        | PTGO1 (see Table 23-4 for input assignments).                                        |
|                        | •••         | •••                                                                                  |
|                        | 1110        | PTGO30 (see Table 23-4 for input assignments).                                       |
|                        | 1111        | PTGO31 (see Table 23-4 for input assignments).                                       |
| PTGWHI(1) or PTGWLO(1) | 0000        | PTGI0 (see specific device data sheet for interrupt assignments).                    |
|                        | •••         | •••                                                                                  |
|                        | 1111        | PTGI15 (see specific device data sheet for interrupt assignments).                   |
| PTGIRQ(1)              | 0000        | Generate PTG Interrupt 0 (see specific device data sheet for interrupt assignments). |
|                        | •••         | •••                                                                                  |
|                        | 0111        | Generate PTG Interrupt 7 (see specific device data sheet for interrupt assignments). |
|                        | 1000        | Reserved; do not use.                                                                |
|                        | •••         | •••                                                                                  |
|                        | 1111        | Reserved; do not use.                                                                |
| PTGTRIG                | 0000        | PTGO0 (see specific device data sheet for interrupt assignments).                    |
|                        | 0001        | PTGO1 (see specific device data sheet for interrupt assignments).                    |

#### Note:

1. All reserved commands or options will execute, but they do not have any affect (i.e., execute as a NOP instruction).

**Table 23-3. PTG Input Descriptions** 

| PTG Input Number | PTG Input Description                 |
|------------------|---------------------------------------|
| PTGI 0           | Trigger Input from PWM1 ADC Trigger 2 |
| PTGI 1           | Trigger Input from PWM2 ADC Trigger 2 |
| PTGI 2           | Trigger Input from PWM3 ADC Trigger 2 |
| PTGI 3           | Trigger Input from PWM4 ADC Trigger 2 |
| PTGI 4-6         | Reserved                              |
| PTGI 7           | Trigger Input from SCCP4              |

**Peripheral Trigger Generator (PTG)** 

| continued        |                                        |
|------------------|----------------------------------------|
| PTG Input Number | PTG Input Description                  |
| PTGI 8           | Reserved                               |
| PTGI 9           | Trigger Input from Comparator 1        |
| PTGI 10          | Trigger Input from Comparator 2        |
| PTGI 11          | Reserved                               |
| PTGI 12          | Trigger Input from CLC1                |
| PTGI 13          | Trigger Input ADC Done Group Interrupt |
| PTGI 14          | Reserved                               |
| PTGI 15          | Trigger Input from INT2 PPS            |

### **Table 23-4. PTG Output Descriptions**

| PTG Output Number | PTG Output Description |
|-------------------|------------------------|
| PTGO0 to PTGO11   | Reserved               |
| PTGO12            | ADC TRGSRC             |
| PTGO13 to PTGO23  | Reserved               |
| PTGO24            | PPS Output RP46        |
| PTGO25            | PPS Output RP47        |
| PTGO26            | PPS Input RP6          |
| PTGO27            | PPS Input RP7          |
| PTGO28 to PTGO31  | Reserved               |

### 24. 32-Bit Programmable Cyclic Redundancy Check (CRC) Generator

**Note:** This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. For more information, refer to "32-Bit Programmable Cyclic Redundancy Check (CRC)" (www.microchip.com/ DS30009729) in the "dsPIC33/PIC24 Family Reference Manual".

The 32-bit programmable CRC generator provides a hardware implemented method of quickly generating checksums for various networking and security applications. It offers the following features:

- · User-Programmable CRC Polynomial Equation, Up to 32 Bits
- · Programmable Shift Direction (little or big-endian)
- · Independent Data and Polynomial Lengths
- · Configurable Interrupt Output
- Data FIFO

A simple version of the CRC shift engine is displayed in Figure 24-1.

Figure 24-1. CRC Module Block Diagram



32-Bit Programmable Cyclic Redundancy Check ...

### 24.1 CRC Control Registers

| Offset | Name     | Bit Pos. | 7             | 6            | 5       | 4      | 3         | 2           | 1 | 0 |
|--------|----------|----------|---------------|--------------|---------|--------|-----------|-------------|---|---|
| 0xB0   | CRCCONL  | 15:8     | CRCEN         |              | CSIDL   |        |           | VWORD[4:0]  |   |   |
| UXDU   |          | 7:0      | CRCFUL        | CRCMPT       | CRCISEL | CRCGO  | LENDIAN   | MOD         |   |   |
| 0xB2   | CRCCONH  | 15:8     |               |              |         |        |           | DWIDTH[4:0] |   |   |
| UXDZ   | CRCCONH  | 7:0      |               |              |         |        |           | PLEN[4:0]   |   |   |
| 0xB4   | CRCXORL  | 15:8     |               |              |         | X[1    | 4:7]      |             |   |   |
| UXD4   | CRUXURL  | 7:0      |               |              |         | X[6:0] |           |             |   |   |
| 0xB6   | CRCXORH  | 15:8     |               | X[31:24]     |         |        |           |             |   |   |
| UXDO   |          | 7:0      |               |              |         | X[23   | 3:16]     |             |   |   |
| 0xB8   | CRCDATL  | 15:8     |               | CRCDAT[15:8] |         |        |           |             |   |   |
| UXDO   |          | 7:0      |               |              |         | CRCD   | AT[7:0]   |             |   |   |
| 0xBA   | CRCDATH  | 15:8     |               |              |         | CRCDA  | T[31:24]  |             |   |   |
| UXDA   | CRODAITI | 7:0      | CRCDAT[23:16] |              |         |        |           |             |   |   |
| 0xBC   | CRCWDATL | 15:8     |               |              |         | CRCWD  | OAT[15:8] |             |   |   |
| UABC   |          | 7:0      |               |              |         | CRCWI  | DAT[7:0]  |             |   |   |
| 0xBE   | CRCWDATH | 15:8     |               |              |         | CRCWD  | AT[31:24] |             |   |   |
| UNDE   | CROWDAIN | 7:0      |               |              |         | CRCWD  | AT[23:16] |             |   |   |

### 32-Bit Programmable Cyclic Redundancy Check ...

#### 24.1.1 **CRC Control Register Low**

**CRCCONL** Name: Offset: 0x0B0

Legend: HSC = Hardware Settable/Clearable bit; HC = Hardware Clearable bit

| Bit    | 15     | 14     | 13      | 12     | 11      | 10         | 9     | 8     |
|--------|--------|--------|---------|--------|---------|------------|-------|-------|
|        | CRCEN  |        | CSIDL   |        |         | VWORD[4:0] |       |       |
| Access | R/W    |        | R/W     | HSC/R  | HSC/R   | HSC/R      | HSC/R | HSC/R |
| Reset  | 0      |        | 0       | 0      | 0       | 0          | 0     | 0     |
|        |        |        |         |        |         |            |       |       |
| Bit    | 7      | 6      | 5       | 4      | 3       | 2          | 1     | 0     |
|        | CRCFUL | CRCMPT | CRCISEL | CRCGO  | LENDIAN | MOD        |       |       |
| Access | HSC/R  | HSC/R  | R/W     | HC/R/W | R/W     | R/W        |       |       |
| Reset  | 0      | 1      | 0       | 0      | 0       | 0          |       |       |

#### Bit 15 - CRCEN CRC Enable bit

| Value | Description     |
|-------|-----------------|
| 1     | Enables module  |
| 0     | Disables module |

#### Bit 13 - CSIDL CRC Stop in Idle Mode bit

| Value | Description                                                |
|-------|------------------------------------------------------------|
| 1     | Discontinues module operation when device enters Idle mode |
| 0     | Continues module operation in Idle mode                    |

#### Bits 12:8 - VWORD[4:0] Pointer Value bits

Indicates the number of valid words in the FIFO. Has a maximum value of 8 when PLEN[4:0] ≥ 7 or 16 when  $PLEN[4:0] \le 7$ .

#### Bit 7 - CRCFUL CRC FIFO Full bit

| Value | Description      |
|-------|------------------|
| 1     | FIFO is full     |
| 0     | FIFO is not full |

| DIL 0 - | bit 6 - CROWFT CRO FIFO Empty bit |  |  |  |  |  |
|---------|-----------------------------------|--|--|--|--|--|
| Value   | Description                       |  |  |  |  |  |
| 1       | FIFO is empty                     |  |  |  |  |  |
| 0       | FIFO is not empty                 |  |  |  |  |  |

#### Bit 5 - CRCISEL CRC Interrupt Selection bit

| Value | Description                                                                          |
|-------|--------------------------------------------------------------------------------------|
| 1     | Interrupt on FIFO is empty; the final word of data is still shifting through the CRC |
| 0     | Interrupt on shift is complete and results are ready                                 |

#### Bit 4 - CRCGO CRC Start bit

|       | Die 1 Orto Gart Bit              |  |  |  |  |  |  |  |  |
|-------|----------------------------------|--|--|--|--|--|--|--|--|
| Value | Description                      |  |  |  |  |  |  |  |  |
| 1     | Starts CRC serial shifter        |  |  |  |  |  |  |  |  |
| 0     | CRC serial shifter is turned off |  |  |  |  |  |  |  |  |

### Bit 3 - LENDIAN Data Shift Direction Select bit

|   | Value | Description                                                               |
|---|-------|---------------------------------------------------------------------------|
| [ | 1     | Data word is shifted into the FIFO, starting with the LSb (little-endian) |
| ( | 0     | Data word is shifted into the FIFO, starting with the MSb (big-endian)    |

32-Bit Programmable Cyclic Redundancy Check ...

### Bit 2 - MOD CRC Calculation Mode bit

| Value | Description     |
|-------|-----------------|
| 1     | Alternate mode  |
| 0     | Legacy mode bit |

### 32-Bit Programmable Cyclic Redundancy Check ...

### 24.1.2 CRC Control Register High

Name: CRCCONH Offset: 0x0B2

| Bit    | 15 | 14 | 13 | 12          | 11  | 10  | 9   | 8   |  |  |
|--------|----|----|----|-------------|-----|-----|-----|-----|--|--|
|        |    |    |    | DWIDTH[4:0] |     |     |     |     |  |  |
| Access |    |    |    | R/W         | R/W | R/W | R/W | R/W |  |  |
| Reset  |    |    |    | 0           | 0   | 0   | 0   | 0   |  |  |
|        |    |    |    |             |     |     |     |     |  |  |
| Bit    | 7  | 6  | 5  | 4           | 3   | 2   | 1   | 0   |  |  |
|        |    |    |    | PLEN[4:0]   |     |     |     |     |  |  |
| Access |    |    |    | R/W         | R/W | R/W | R/W | R/W |  |  |
| Reset  |    |    |    | 0           | 0   | 0   | 0   | 0   |  |  |

**Bits 12:8 – DWIDTH[4:0]** Data Word Width Configuration bits Configures the width of the data word (Data Word Width -1).

**Bits 4:0 – PLEN[4:0]** Polynomial Length Configuration bits Configures the length of the polynomial (Polynomial Length -1).

### 32-Bit Programmable Cyclic Redundancy Check ...

### 24.1.3 CRC XOR Polynomial Register, Low Byte

Name: CRCXORL Offset: 0x0B4

| Bit    | 15  | 14      | 13  | 12     | 11  | 10  | 9   | 8   |  |  |
|--------|-----|---------|-----|--------|-----|-----|-----|-----|--|--|
|        |     | X[14:7] |     |        |     |     |     |     |  |  |
| Access | R/W | R/W     | R/W | R/W    | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0   | 0       | 0   | 0      | 0   | 0   | 0   | 0   |  |  |
|        |     |         |     |        |     |     |     |     |  |  |
| Bit    | 7   | 6       | 5   | 4      | 3   | 2   | 1   | 0   |  |  |
|        |     |         |     | X[6:0] |     |     |     |     |  |  |
| Access | R/W | R/W     | R/W | R/W    | R/W | R/W | R/W |     |  |  |
| Reset  | 0   | 0       | 0   | 0      | 0   | 0   | 0   |     |  |  |

Bits 15:8 - X[14:7] XOR of Polynomial Term x<sup>n</sup> Enable bits

Bits 7:1 - X[6:0] XOR of Polynomial Term x<sup>n</sup> Enable bits

32-Bit Programmable Cyclic Redundancy Check ...

### 24.1.4 CRC XOR Polynomial Register, High Byte

Name: CRCXORH Offset: 0x0B6

| Bit    | 15       | 14       | 13  | 12  | 11  | 10  | 9   | 8   |  |  |  |
|--------|----------|----------|-----|-----|-----|-----|-----|-----|--|--|--|
|        |          | X[31:24] |     |     |     |     |     |     |  |  |  |
| Access | R/W      | R/W      | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | 0        | 0        | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |
|        |          |          |     |     |     |     |     |     |  |  |  |
| Bit    | 7        | 6        | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |
|        | X[23:16] |          |     |     |     |     |     |     |  |  |  |
| Access | R/W      | R/W      | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | 0        | 0        | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |

Bits 15:0 - X[31:16] XOR of Polynomial Term x<sup>n</sup> Enable bits

32-Bit Programmable Cyclic Redundancy Check ...

### 24.1.5 CRC Data Register Low

Name: CRCDATL Offset: 0x0B8

| Bit    | 15           | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |
|--------|--------------|-----|-----|-----|-----|-----|-----|-----|--|--|
|        | CRCDAT[15:8] |     |     |     |     |     |     |     |  |  |
| Access | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0            | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
|        |              |     |     |     |     |     |     |     |  |  |
| Bit    | 7            | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|        | CRCDAT[7:0]  |     |     |     |     |     |     |     |  |  |
| Access | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0            | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |

Bits 15:0 - CRCDAT[15:0] CRC Data Low bits

32-Bit Programmable Cyclic Redundancy Check ...

### 24.1.6 CRC Data Register High

Name: CRCDATH Ox0BA

| Bit    | 15            | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |
|--------|---------------|-----|-----|-----|-----|-----|-----|-----|--|--|
|        | CRCDAT[31:24] |     |     |     |     |     |     |     |  |  |
| Access | R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0             | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
|        |               |     |     |     |     |     |     |     |  |  |
| Bit    | 7             | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|        | CRCDAT[23:16] |     |     |     |     |     |     |     |  |  |
| Access | R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0             | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |

Bits 15:0 - CRCDAT[31:16] CRC Data High bits

32-Bit Programmable Cyclic Redundancy Check ...

### 24.1.7 CRC Result Register Low

Name: CRCWDATL Offset: 0x0BC

| Bit    | 15            | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |
|--------|---------------|-----|-----|-----|-----|-----|-----|-----|--|--|
|        | CRCWDAT[15:8] |     |     |     |     |     |     |     |  |  |
| Access | R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0             | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
|        |               |     |     |     |     |     |     |     |  |  |
| Bit    | 7             | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|        | CRCWDAT[7:0]  |     |     |     |     |     |     |     |  |  |
| Access | R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0             | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |

Bits 15:0 - CRCWDAT[15:0] CRC Result Low bits

32-Bit Programmable Cyclic Redundancy Check ...

## 24.1.8 CRC Result Register High

Name: CRCWDATH Offset: 0x0BE

| Bit    | 15  | 14  | 13  | 12    | 11        | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|-----------|-----|-----|-----|
|        |     |     |     | CRCWD | AT[31:24] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W       | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0         | 0   | 0   | 0   |
|        |     |     |     |       |           |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3         | 2   | 1   | 0   |
|        |     |     |     | CRCWD | AT[23:16] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W       | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0         | 0   | 0   | 0   |

Bits 15:0 - CRCWDAT[31:16] CRC Result High bits

**Current Bias Generator (CBG)** 

## 25. Current Bias Generator (CBG)

#### Notes:

- This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not
  intended to be a comprehensive reference source. To complement the information in this data sheet,
  refer to "Current Bias Generator (CBG)" (www.microchip.com/DS70005253) in the "dsPIC33/PIC24 Family
  Reference Manual".
- Some registers and associated bits described in this section may not be available on all devices. Refer to
   Memory Organization in this data sheet for device-specific register and bit information.

The Current Bias Generator (CBG) consists of two classes of current sources: 10  $\mu$ A and 50  $\mu$ A sources. The major features of each current source are:

- 10 µA Current Sources:
  - Current sourcing only
  - Up to four independent sources
- 50 µA Current Sources:
  - Selectable current sourcing or sinking
  - Selectable current mirroring for sourcing and sinking

Table 25-1. CBG Channel Availability

| Package Type | ISRCx      | IBIASx     |
|--------------|------------|------------|
| 28-pin       | _          | 0, 3       |
| 36-pin       | 0, 1       | 0, 2, 3    |
| 48-pin       | 0, 1, 2, 3 | 0, 1, 2, 3 |
| 64-pin       | 0, 1, 2, 3 | 0, 1, 2, 3 |

**Current Bias Generator (CBG)** 

A simplified block diagram of the CBG module is shown in Figure 25-1.

Figure 25-1. Constant-Current Source Module Block Diagram<sup>(2)</sup>



#### Notes:

- 1. R<sub>ESD</sub> is typically 350 Ohms.
- 2. The ADC analog input is shown only for clarity. Each analog peripheral connected to the pin has a separate Electrostatic Discharge (ESD) resistor.

**Current Bias Generator (CBG)** 

## 25.1 Current Bias Generator Control Registers

| Offset   | Name        | Bit Pos. | 7  | 6 | 5         | 4         | 3         | 2         | 1      | 0      |
|----------|-------------|----------|----|---|-----------|-----------|-----------|-----------|--------|--------|
| 0x08F0   | BIASCON     | 15:8     | ON |   |           |           |           |           |        |        |
| UXUOFU   | BIAGCON     | 7:0      |    |   |           |           | I10EN3    | I10EN2    | I10EN1 | I10EN0 |
| 0x08F2   |             |          |    |   |           |           |           |           |        |        |
|          | Reserved    |          |    |   |           |           |           |           |        |        |
| 0x08F3   |             |          |    |   |           |           |           |           |        |        |
| 0x08F4   | IBIASCON0L  | 15:8     |    |   | SHRSRCEN1 | SHRSNKEN1 | GENSRCEN1 | GENSNKEN1 | SRCEN1 | SNKEN1 |
| 0,0001 4 | IDIAGCONOL  | 7:0      |    |   | SHRSRCEN0 | SHRSNKEN0 | GENSRCEN0 | GENSNKEN0 | SRCEN0 | SNKEN0 |
| 0x08F6   | IBIASCON0H  | 15:8     |    |   | SHRSRCEN3 | SHRSNKEN3 | GENSRCEN3 | GENSNKEN3 | SRCEN3 | SNKEN3 |
| 0,0001 0 | IDIAGGONOTI | 7:0      |    |   | SHRSRCEN2 | SHRSNKEN2 | GENSRCEN2 | GENSNKEN2 | SRCEN2 | SNKEN2 |

**Current Bias Generator (CBG)** 

#### 25.1.1 **Current Bias Generator Control Register**

Name: **BIASCON** Offset: 0x8F0

| Bit    | 15  | 14 | 13 | 12 | 11     | 10     | 9      | 8      |
|--------|-----|----|----|----|--------|--------|--------|--------|
|        | ON  |    |    |    |        |        |        |        |
| Access | R/W |    |    |    |        |        |        |        |
| Reset  | 0   |    |    |    |        |        |        |        |
|        |     |    |    |    |        |        |        |        |
| Bit    | 7   | 6  | 5  | 4  | 3      | 2      | 1      | 0      |
|        |     |    |    |    | I10EN3 | I10EN2 | I10EN1 | I10EN0 |
| Access |     |    |    |    | R/W    | R/W    | R/W    | R/W    |
| Reset  |     |    |    |    | 0      | 0      | 0      | 0      |

#### Bit 15 - ON Current Bias Module Enable bit

| Value | Description        |
|-------|--------------------|
| 1     | Module is enabled  |
| 0     | Module is disabled |

#### Bit 3 - I10EN3 10 uA Enable for Output 3 bit

| Value | Description              |
|-------|--------------------------|
| 1     | 10 μA output is enabled  |
| 0     | 10 μA output is disabled |

#### Bit 2 - I10EN2 10 µA Enable for Output 2 bit

| Value | Description              |
|-------|--------------------------|
| 1     | 10 μA output is enabled  |
| 0     | 10 μA output is disabled |

#### Bit 1 - I10EN1 10 uA Fnable for Output 1 bit

|       | of 1 - 110 Ent 10 pr Enable for Output 1 bit |  |  |  |  |  |
|-------|----------------------------------------------|--|--|--|--|--|
| Value | Description                                  |  |  |  |  |  |
| 1     | 10 μA output is enabled                      |  |  |  |  |  |
| 0     | 10 µA output is disabled                     |  |  |  |  |  |

### Bit 0 - I10EN0 10 μA Enable for Output 0 bit

| Value | Description              |
|-------|--------------------------|
| 1     | 10 μA output is enabled  |
| 0     | 10 μA output is disabled |

**Datasheet** 

#### 25.1.2 Current Bias Generator 50 µA Current Source Control Low Register

IBIASCON0L Name: Offset: 0x8F4

| Bit    | 15 | 14 | 13        | 12        | 11        | 10        | 9      | 8      |
|--------|----|----|-----------|-----------|-----------|-----------|--------|--------|
|        |    |    | SHRSRCEN1 | SHRSNKEN1 | GENSRCEN1 | GENSNKEN1 | SRCEN1 | SNKEN1 |
| Access |    |    | R/W       | R/W       | R/W       | R/W       | R/W    | R/W    |
| Reset  |    |    | 0         | 0         | 0         | 0         | 0      | 0      |
|        |    |    |           |           |           |           |        |        |
| Bit    | 7  | 6  | 5         | 4         | 3         | 2         | 1      | 0      |
|        |    |    | SHRSRCEN0 | SHRSNKEN0 | GENSRCEN0 | GENSNKEN0 | SRCEN0 | SNKEN0 |
| Access |    |    | R/W       | R/W       | R/W       | R/W       | R/W    | R/W    |
| Reset  |    |    | 0         | 0         | 0         | 0         | 0      | 0      |

#### Bit 13 - SHRSRCEN1 Share Source Enable for Output #1 bit

| Value | Description                                                                  |
|-------|------------------------------------------------------------------------------|
| 1     | Sourcing Current Mirror mode is enabled (uses reference from another source) |
| 0     | Sourcing Current Mirror mode is disabled                                     |

#### Bit 12 - SHRSNKEN1 Share Sink Enable for Output #1 bit

| Value | Description                                                                 |
|-------|-----------------------------------------------------------------------------|
| 1     | Sinking Current Mirror mode is enabled (uses reference from another source) |
| 0     | Sinking Current Mirror mode is disabled                                     |

#### Bit 11 - GENSRCEN1 Generated Source Enable for Output #1 bit

| Value | Description                                                  |  |  |  |  |  |
|-------|--------------------------------------------------------------|--|--|--|--|--|
| 1     | Source generates the current source mirror reference         |  |  |  |  |  |
| 0     | Source does not generate the current source mirror reference |  |  |  |  |  |

#### Bit 10 - GENSNKEN1 Generated Sink Enable for Output #1 bit

| Value | Description                                                |  |  |  |  |  |
|-------|------------------------------------------------------------|--|--|--|--|--|
| 1     | Source generates the current sink mirror reference         |  |  |  |  |  |
| 0     | Source does not generate the current sink mirror reference |  |  |  |  |  |

#### Bit 9 - SRCEN1 Source Enable for Output #1 bit

| Value | Description                |  |  |  |  |  |
|-------|----------------------------|--|--|--|--|--|
| 1     | Current source is enabled  |  |  |  |  |  |
| 0     | Current source is disabled |  |  |  |  |  |

#### Bit 8 - SNKEN1 Sink Fnable for Output #1 bit

| Bit 0 - Chitch of the Chapter of Calpat #1 bit |                          |  |  |  |  |
|------------------------------------------------|--------------------------|--|--|--|--|
| Value                                          | Description              |  |  |  |  |
| 1                                              | Current sink is enabled  |  |  |  |  |
| 0                                              | Current sink is disabled |  |  |  |  |

#### Bit 5 - SHRSRCEN0 Share Source Enable for Output #0 bit

| Value | Description                                                                  |  |  |  |  |  |
|-------|------------------------------------------------------------------------------|--|--|--|--|--|
| 1     | Sourcing Current Mirror mode is enabled (uses reference from another source) |  |  |  |  |  |
| 0     | Sourcing Current Mirror mode is disabled                                     |  |  |  |  |  |

#### Bit 4 - SHRSNKEN0 Share Sink Enable for Output #0 bit

| Value | Description                                                                 |
|-------|-----------------------------------------------------------------------------|
| 1     | Sinking Current Mirror mode is enabled (uses reference from another source) |
| 0     | Sinking Current Mirror mode is disabled                                     |

**Current Bias Generator (CBG)** 

#### Bit 3 - GENSRCENO Generated Source Enable for Output #0 bit

| Value | Description                                                  |  |  |  |  |  |
|-------|--------------------------------------------------------------|--|--|--|--|--|
| 1     | Source generates the current source mirror reference         |  |  |  |  |  |
| 0     | Source does not generate the current source mirror reference |  |  |  |  |  |

#### Bit 2 - GENSNKEN0 Generated Sink Enable for Output #0 bit

| Value | Description                                                |  |  |  |  |  |
|-------|------------------------------------------------------------|--|--|--|--|--|
| 1     | Source generates the current sink mirror reference         |  |  |  |  |  |
| 0     | Source does not generate the current sink mirror reference |  |  |  |  |  |

#### Bit 1 - SRCEN0 Source Enable for Output #0 bit

| Value | Description                |  |  |  |  |  |
|-------|----------------------------|--|--|--|--|--|
| 1     | Current source is enabled  |  |  |  |  |  |
| 0     | Current source is disabled |  |  |  |  |  |

#### Bit 0 - SNKEN0 Sink Enable for Output #0 bit

| Value | Description              |  |  |  |  |
|-------|--------------------------|--|--|--|--|
| 1     | Current sink is enabled  |  |  |  |  |
| 0     | Current sink is disabled |  |  |  |  |

### 25.1.3 Current Bias Generator 50 µA Current Source Control High Register

Name: IBIASCON0H Offset: 0x8F6

| Bit    | 15 | 14 | 13        | 12        | 11        | 10        | 9      | 8      |
|--------|----|----|-----------|-----------|-----------|-----------|--------|--------|
|        |    |    | SHRSRCEN3 | SHRSNKEN3 | GENSRCEN3 | GENSNKEN3 | SRCEN3 | SNKEN3 |
| Access |    |    | R/W       | R/W       | R/W       | R/W       | R/W    | R/W    |
| Reset  |    |    | 0         | 0         | 0         | 0         | 0      | 0      |
|        |    |    |           |           |           |           |        |        |
| Bit    | 7  | 6  | 5         | 4         | 3         | 2         | 1      | 0      |
|        |    |    | SHRSRCEN2 | SHRSNKEN2 | GENSRCEN2 | GENSNKEN2 | SRCEN2 | SNKEN2 |
| Access |    |    | R/W       | R/W       | R/W       | R/W       | R/W    | R/W    |
| Reset  |    |    | 0         | 0         | 0         | 0         | 0      | 0      |

#### Bit 13 - SHRSRCEN3 Share Source Enable for Output #3 bit

| Value | Description                                                                  |  |  |  |  |
|-------|------------------------------------------------------------------------------|--|--|--|--|
| 1     | Sourcing Current Mirror mode is enabled (uses reference from another source) |  |  |  |  |
| 0     | Sourcing Current Mirror mode is disabled                                     |  |  |  |  |

#### Bit 12 - SHRSNKEN3 Share Sink Enable for Output #3 bit

| Value | Description                                                                 |  |
|-------|-----------------------------------------------------------------------------|--|
| 1     | Sinking Current Mirror mode is enabled (uses reference from another source) |  |
| 0     | Sinking Current Mirror mode is disabled                                     |  |

#### Bit 11 - GENSRCEN3 Generated Source Enable for Output #3 bit

| Value | Description                                                 |  |
|-------|-------------------------------------------------------------|--|
| 1     | Source generates the current source mirror reference        |  |
| 0     | Source does not generate the source source mirror reference |  |

#### Bit 10 - GENSNKEN3 Generated Sink Enable for Output #3 bit

| Value | Description                                                |  |
|-------|------------------------------------------------------------|--|
| 1     | Source generates the current sink mirror reference         |  |
| 0     | Source does not generate the current sink mirror reference |  |

#### Bit 9 - SRCEN3 Source Enable for Output #3 bit

| Value | Description                |
|-------|----------------------------|
| 1     | Current source is enabled  |
| 0     | Current source is disabled |

#### Bit 8 - SNKEN3 Sink Enable for Output #3 bit

| Bit 0 - Office to Office and Office of Output #0 bit |                          |
|------------------------------------------------------|--------------------------|
| Value                                                | Description              |
| 1                                                    | Current sink is enabled  |
| 0                                                    | Current sink is disabled |

#### Bit 5 - SHRSRCEN2 Share Source Enable for Output #2 bit

| Value | Description                                                                  |  |
|-------|------------------------------------------------------------------------------|--|
| 1     | Sourcing Current Mirror mode is enabled (uses reference from another source) |  |
| 0     | Sourcing Current Mirror mode is disabled                                     |  |

#### Bit 4 - SHRSNKEN2 Share Sink Enable for Output #2 bit

| Value | Description                                                                 |
|-------|-----------------------------------------------------------------------------|
| 1     | Sinking Current Mirror mode is enabled (uses reference from another source) |
| 0     | Sinking Current Mirror mode is disabled                                     |

**Current Bias Generator (CBG)** 

### Bit 3 - GENSRCEN2 Generated Source Enable for Output #2 bit

| Value | Description                                                  |  |
|-------|--------------------------------------------------------------|--|
| 1     | Source generates the current source mirror reference         |  |
| 0     | Source does not generate the current source mirror reference |  |

#### Bit 2 - GENSNKEN2 Generated Sink Enable for Output #2 bit

| Value | Description                                                  |  |
|-------|--------------------------------------------------------------|--|
| 1     | Source generates the current sink mirror reference           |  |
| 0     | O Source does not generate the current sink mirror reference |  |

#### Bit 1 - SRCEN2 Source Enable for Output #2 bit

| Value | Description                |
|-------|----------------------------|
| 1     | Current source is enabled  |
| 0     | Current source is disabled |

#### Bit 0 - SNKEN2 Sink Enable for Output #2 bit

| Value | Description              |
|-------|--------------------------|
| 1     | Current sink is enabled  |
| 0     | Current sink is disabled |

## 26. Operational Amplifier

**Note:** Some device variants support only two op amp instances. Refer to dsPIC33CK256MC506 Product Families and Table 26-1 for availability.

Table 26-1. Op Amp Availability

| Package Type | Op Amps |
|--------------|---------|
| 28-pin       | 1, 2    |
| 36-pin       | 1, 2, 3 |
| 48-pin       | 1, 2, 3 |
| 64-pin       | 1, 2, 3 |

The dsPIC33CK256MC506 family implements three instances of operational amplifiers (op amps). The op amps can be used for a wide variety of purposes, including signal conditioning and filtering. The three op amps are functionally identical. The block diagram for a single amplifier is shown in Figure 26-1.

Figure 26-1. Single Operational Amplifier Block Diagram



The op amps are controlled by two SFR registers: AMPCON1L and AMPCON1H. They remain in a Low-Power state until the AMPON bit is set. Each op amp can then be enabled independently by setting the corresponding AMPENx bit (x = 1, 2, 3).

The NCHDISx bit provides some flexibility regarding input range versus Integral Nonlinearity (INL). When NCHDISx = 0 (default), the op amps have a wider input voltage range (see 32.2. AC Characteristics and Timing Parameters). When NCHDISx = 1, the wider input range is traded for improved INL performance (lower INL).

**Operational Amplifier** 

## 26.1 Operational Amplifier Control Registers

| Offset | Name       | Bit Pos. | 7     | 6 | 5 | 4 | 3 | 2       | 1       | 0       |
|--------|------------|----------|-------|---|---|---|---|---------|---------|---------|
| 0x08DC | AMPCON1L   | 15:8     | AMPON |   |   |   |   |         |         |         |
| UXUODC |            | 7:0      |       |   |   |   |   | AMPEN3  | AMPEN2  | AMPEN1  |
| 0x08DE | E AMPCON1H | 15:8     |       |   |   |   |   |         |         |         |
| UNUODE |            | 7:0      |       |   |   |   |   | NCHDIS3 | NCHDIS2 | NCHDIS1 |

## **Operational Amplifier**

### 26.1.1 Op Amp Control Register Low

Name: AMPCON1L Offset: 0x8DC

| Bit    | 15    | 14 | 13 | 12 | 11 | 10     | 9      | 8      |
|--------|-------|----|----|----|----|--------|--------|--------|
|        | AMPON |    |    |    |    |        |        |        |
| Access | R/W   |    |    |    |    |        |        |        |
| Reset  | 0     |    |    |    |    |        |        |        |
| D.;    | -     |    | _  |    |    | •      |        | •      |
| Bit    | 1     | 6  | 5  | 4  | 3  | 2      | 1      | 0      |
|        |       |    |    |    |    | AMPEN3 | AMPEN2 | AMPEN1 |
| Access |       |    |    |    |    | R/W    | R/W    | R/W    |
| Reset  |       |    |    |    |    | 0      | 0      | 0      |

#### Bit 15 - AMPON Op Amp Enable/On bit

| Valu | Description                                                              |
|------|--------------------------------------------------------------------------|
| 1    | Enables op amp modules if their respective AMPENx bits are also asserted |
| 0    | Disables all op amp modules                                              |

### Bit 2 - AMPEN3 Op Amp #3 Enable bit

| Value | Description                                         |
|-------|-----------------------------------------------------|
| 1     | Enables Op Amp #3 if the AMPON bit is also asserted |
| 0     | Disables Op Amp #3                                  |

#### Bit 1 - AMPEN2 Op Amp #2 Enable bit

| Value | Description                                         |
|-------|-----------------------------------------------------|
| 1     | Enables Op Amp #2 if the AMPON bit is also asserted |
| 0     | Disables Op Amp #2                                  |

### Bit 0 - AMPEN1 Op Amp #1 Enable bit

| Value | Description                                         |
|-------|-----------------------------------------------------|
| 1     | Enables Op Amp #1 if the AMPON bit is also asserted |
| 0     | Disables Op Amp #1                                  |

**Operational Amplifier** 

### 26.1.2 Op Amp Control Register High

Name: AMPCON1H Offset: 0x8DE



### Bit 2 - NCHDIS3 Op Amp #3 N Channel Disable bit

| Value | Description                                                                             |
|-------|-----------------------------------------------------------------------------------------|
| 1     | Disables Op Amp #3 N channels input stage; reduced INL, but lowered input voltage range |
| 0     | Wide input range for Op Amp #3                                                          |

#### Bit 1 - NCHDIS2 Op Amp #2 N Channel Disable bit

| Value | Description                                                                             |
|-------|-----------------------------------------------------------------------------------------|
| 1     | Disables Op Amp #2 N channels input stage; reduced INL, but lowered input voltage range |
| 0     | Wide input range for Op Amp #2                                                          |

### Bit 0 - NCHDIS1 Op Amp #1 N Channel Disable bit

| Va | alue | Description                                                                             |
|----|------|-----------------------------------------------------------------------------------------|
| 1  |      | Disables Op Amp #1 N channels input stage; reduced INL, but lowered input voltage range |
| 0  |      | Wide input range for Op Amp #1                                                          |

## 27. Deadman Timer (DMT)

**Note:** This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "**Deadman Timer** (**DMT**)" (www.microchip.com/DS70005155) in the "dsPIC33/PIC24 Family Reference Manual".

The primary function of the Deadman Timer (DMT) is to interrupt the processor in the event of a software malfunction. The DMT, which works on the system clock, is a free-running instruction fetch timer, which is clocked whenever an instruction fetch occurs until a count match occurs. Instructions are not fetched when the processor is in Sleep mode.

DMT can be enabled in the Configuration fuse or by software in the DMTCON register by setting the ON bit. The DMT consists of a 32-bit counter with a time-out count match value, as specified by the two 16-bit Configuration Fuse registers: FDMTCNTL and FDMTCNTH.

A DMT is typically used in mission-critical and safety-critical applications, where any single failure of the software functionality and sequencing must be detected.

Figure 27-1 shows a block diagram of the Deadman Timer module.

Figure 27-1. Deadman Timer Block Diagram



#### Notes:

- 1. DMT Max Count is controlled by the initial value of the FDMTCNTL and FDMTCNTH Configuration registers.
- 2. DMT window interval is controlled by the value of the FDMTIVTL and FDMTIVTH Configuration registers.

## 27.1 Deadman Timer Control/Status Registers

| Offset   | Name           | Bit Pos.    | 7       | 6    | 5            | 4       | 3                   | 2 | 1 | 0        |
|----------|----------------|-------------|---------|------|--------------|---------|---------------------|---|---|----------|
| 0x5C     | DMTCON         | 15:8        | ON      |      |              |         |                     |   |   |          |
| UXSC     | DMTCON         | 7:0         |         |      |              |         |                     |   |   |          |
| 0x5E     |                |             |         |      |              |         |                     |   |   |          |
|          | Reserved       |             |         |      |              |         |                     |   |   |          |
| 0x5F     | 0x5F           |             |         |      |              |         |                     |   |   |          |
| 0x60     | DMTPRECLR      | 15:8        |         |      |              | STEF    | 21[7:0]             |   |   |          |
|          | DIMITITE OF IT | 7:0         |         |      |              |         |                     |   |   |          |
| 0x62     |                |             |         |      |              |         |                     |   |   |          |
|          | Reserved       |             |         |      |              |         |                     |   |   |          |
| 0x63     |                |             |         |      |              |         |                     |   |   |          |
| 0x64     | DMTCLR         | 15:8        |         |      |              |         |                     |   |   |          |
|          |                | 7:0         |         |      |              | STEF    | 2[7:0]              |   |   |          |
| 0x66     |                |             |         |      |              |         |                     |   |   |          |
|          | Reserved       |             |         |      |              |         |                     |   |   |          |
| 0x67     |                |             |         |      |              |         |                     |   |   |          |
| 0x68     | DMTSTAT        | 15:8        | D.4.D.4 | 5450 | D14TE\ (E1)T |         |                     |   |   | 14//1001 |
|          |                | 7:0         | BAD1    | BAD2 | DMTEVENT     |         |                     |   |   | WINOPN   |
| 0x6A     | Danamad        |             |         |      |              |         |                     |   |   |          |
| <br>0CD  | Reserved       |             |         |      |              |         |                     |   |   |          |
| 0x6B     |                | 45.0        |         |      |              | COLINIT | ED[45:0]            |   |   |          |
| 0x6C     | DMTCNTL        | 15:8<br>7:0 |         |      |              |         | ER[15:8]            |   |   |          |
|          |                |             |         |      |              |         | TER[7:0]            |   |   |          |
| 0x6E     | DMTCNTH        | 15:8        |         |      |              |         | ER[31:24]           |   |   |          |
|          |                | 7:0         |         |      |              |         | ER[23:16]           |   |   |          |
| 0x70     | DMTHOLDREG(1)  | 15:8        |         |      |              |         | NT[15:8]            |   |   |          |
| 0.70     | , ,            | 7:0         |         |      |              | UPRC    | NT[7:0]             |   |   |          |
| 0x72     |                |             |         |      |              |         |                     |   |   |          |
| <br>0v72 | Reserved       |             |         |      |              |         |                     |   |   |          |
| 0x73     |                | 15:8        |         |      |              | Deck    | T[15:8]             |   |   |          |
| 0x74     | DMTPSCNTL      | 7:0         |         |      |              |         |                     |   |   |          |
|          |                | 15:8        |         |      |              |         | IT[7:0]<br>Γ[31:24] |   |   |          |
| 0x76     | 0x76 DMTPSCNTH |             |         |      |              |         | Γ[23:16]            |   |   |          |
|          |                | 7:0<br>15:8 |         |      |              |         | V[15:8]             |   |   |          |
| 0x78     | DMTPSINTVL     |             |         |      |              |         |                     |   |   |          |
|          |                | 7:0         |         |      |              |         | ΓV[7:0]             |   |   |          |
| 0x7A     | DMTPSINTVH     | 15:8        |         |      |              |         | V[31:24]            |   |   |          |
|          |                | 7:0         |         |      |              | PSINT   | V[23:16]            |   |   |          |

**Deadman Timer (DMT)** 

## 27.1.1 Deadman Timer Control Register

Name: DMTCON Offset: 0x05C

Note:

1. This bit has control only when DMTDIS = 0 in the FDMT register.

| Bit             | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|-----------------|-----|----|----|----|----|----|---|---|
|                 | ON  |    |    |    |    |    |   |   |
| Access          | R/W |    |    |    |    |    | • |   |
| Access<br>Reset | 0   |    |    |    |    |    |   |   |
| Bit             | 7   | 6  | 5  | 4  | 3  | 2  | 1 | 0 |
|                 |     |    |    |    |    | _  |   |   |

Access Reset

### Bit 15 - ON DMT Enable bit(1)

| Value | Description                         |
|-------|-------------------------------------|
| 1     | Deadman Timer module is enabled     |
| 0     | Deadman Timer module is not enabled |

**Deadman Timer (DMT)** 

## 27.1.2 Deadman Timer Preclear Register

Name: DMTPRECLR Offset: 0x060

| Bit    | 15  | 14  | 13  | 12   | 11     | 10  | 9   | 8   |
|--------|-----|-----|-----|------|--------|-----|-----|-----|
|        |     |     |     | STEP | 1[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0      | 0   | 0   | 0   |
| Bit    | 7   | 6   | 5   | 4    | 3      | 2   | 1   | 0   |
|        |     |     |     |      |        |     |     |     |

Access Reset

### Bits 15:8 - STEP1[7:0] DMT Preclear Enable bits

| Value           | Description                                                                                   |
|-----------------|-----------------------------------------------------------------------------------------------|
| 01000000        | Enables the Deadman Timer preclear (Step 1)                                                   |
| All Other Write | Sets the BAD1 flag; these bits are cleared when a DMT Reset event occurs. STEP1[7:0]          |
| Patterns        | bits are also cleared if the STEP2[7:0] bits are loaded with the correct value in the correct |
|                 | sequence.                                                                                     |

**Deadman Timer (DMT)** 

## 27.1.3 Deadman Timer Clear Register

Name: DMTCLR Offset: 0x064

0

Reset

| Bit             | 15         | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |
|-----------------|------------|-----|-----|-----|-----|-----|-----|-----|--|
|                 |            |     |     |     |     |     |     |     |  |
| Access<br>Reset |            |     |     |     |     |     |     |     |  |
| Reset           |            |     |     |     |     |     |     |     |  |
|                 |            |     |     |     |     |     |     |     |  |
| Bit             | 7          | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|                 | STEP2[7:0] |     |     |     |     |     |     |     |  |
| Access          | R/W        | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |

0

### Bits 7:0 - STEP2[7:0] DMT Clear Timer bits

0

0

| Value     | Description                                                                                                                                                                                                                                              |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00001000  | Clears STEP1[7:0], STEP2[7:0] and the Deadman Timer if preceded by the correct loading of the STEP1[7:0] bits in the correct sequence. The write to these bits may be verified by reading the DMTCNTL/H registers and observing the counter being reset. |
| All Other | Sets the BAD2 bit; the value of STEP1[7:0] will remain unchanged and the new value being                                                                                                                                                                 |
| Write     | written to STEP2[7:0] will be captured. These bits are cleared when a DMT Reset event occurs.                                                                                                                                                            |
| Patterns  |                                                                                                                                                                                                                                                          |

**Deadman Timer (DMT)** 

### 27.1.4 Deadman Timer Status Register

Name: DMTSTAT Offset: 0x068



Access Reset

| Bit    | 7    | 6    | 5        | 4 | 3 | 2 | 1 | 0      |
|--------|------|------|----------|---|---|---|---|--------|
|        | BAD1 | BAD2 | DMTEVENT |   |   |   |   | WINOPN |
| Access | R/W  | R/W  | R/W      |   |   |   |   | R/W    |
| Reset  | 0    | 0    | 0        |   |   |   |   | 0      |

### Bit 7 - BAD1 Deadman Timer BAD STEP1[7:0] Value Detect bit

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | Incorrect STEP1[7:0] value was detected     |
| 0     | Incorrect STEP1[7:0] value was not detected |

#### Bit 6 - BAD2 Deadman Timer BAD STEP2[7:0] Value Detect bit

| 1 | Value | Description                                 |
|---|-------|---------------------------------------------|
|   | 1     | Incorrect STEP2[7:0] value was detected     |
|   | 0     | Incorrect STEP2[7:0] value was not detected |

#### Bit 5 - DMTEVENT Deadman Timer Event bit

| Value | Description                                                                                  |
|-------|----------------------------------------------------------------------------------------------|
| 1     | Deadman Timer event was detected (counter expired, or BAD STEP1[7:0] or STEP2[7:0] value was |
|       | entered prior to counter increment)                                                          |
| 0     | Deadman Timer event was not detected                                                         |

#### Bit 0 - WINOPN Deadman Timer Clear Window bit

| Value | Description                            |
|-------|----------------------------------------|
| 1     | Deadman Timer clear window is open     |
| 0     | Deadman Timer clear window is not open |

**Deadman Timer (DMT)** 

### 27.1.5 Deadman Timer Count Register Low

Name: DMTCNTL Offset: 0x06C

| Bit    | 15            | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |
|--------|---------------|-----|-----|-----|-----|-----|-----|-----|--|--|
|        | COUNTER[15:8] |     |     |     |     |     |     |     |  |  |
| Access | R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0             | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
|        |               |     |     |     |     |     |     |     |  |  |
| Bit    | 7             | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|        | COUNTER[7:0]  |     |     |     |     |     |     |     |  |  |
| Access | R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0             | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |

Bits 15:0 - COUNTER[15:0] Read Current Contents of Lower DMT Counter bits

Deadman Timer (DMT)

## 27.1.6 Deadman Timer Count Register High

Name: DMTCNTH Offset: 0x06E

| Bit    | 15             | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |
|--------|----------------|-----|-----|-----|-----|-----|-----|-----|--|--|
|        | COUNTER[31:24] |     |     |     |     |     |     |     |  |  |
| Access | R/W            | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0              | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
|        |                |     |     |     |     |     |     |     |  |  |
| Bit    | 7              | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|        | COUNTER[23:16] |     |     |     |     |     |     |     |  |  |
| Access | R/W            | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Reset  | 0              | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |

Bits 15:0 - COUNTER[31:16] Read Current Contents of Lower DMT Counter bits

**Deadman Timer (DMT)** 

### 27.1.7 DMT Hold Register

Name: DMTHOLDREG<sup>(1)</sup>

**Offset:** 0x070

#### Note:

1. The DMTHOLDREG register is initialized to '0' on Reset, and is only loaded when the DMTCNTL and DMTCNTH registers are read.

| Bit    | 15           | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |  |
|--------|--------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|
|        | UPRCNT[15:8] |     |     |     |     |     |     |     |  |  |  |
| Access | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | 0            | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |
|        |              |     |     |     |     |     |     |     |  |  |  |
| Bit    | 7            | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |
|        | UPRCNT[7:0]  |     |     |     |     |     |     |     |  |  |  |
| Access | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Reset  | 0            | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |

Bits 15:0 - UPRCNT[15:0] DMTCNTH Register Value when DMTCNTL and DMTCNTH were Last Read bits

**Deadman Timer (DMT)** 

#### 27.1.8 **DMT Post-Configure Count Status Register Low**

Name: DMTPSCNTL Offset: 0x074

| Bit    | 15  | 14  | 13  | 12                | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|-------------------|---------|-----|-----|-----|
|        |     |     |     | PSCN <sup>-</sup> | T[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W               | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0                 | 0       | 0   | 0   | 0   |
|        |     |     |     |                   |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4                 | 3       | 2   | 1   | 0   |
|        |     |     |     | PSCN              | IT[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W               | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0                 | 0       | 0   | 0   | 0   |

Bits 15:0 - PSCNT[15:0] Lower DMT Instruction Count Value Configuration Status bits This is always the value of the FDMTCNTL Configuration register.

**Deadman Timer (DMT)** 

## 27.1.9 DMT Post-Configure Count Status Register High

Name: DMTPSCNTH

**Offset:** 0x076

| Bit    | 15  | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|---------|-----|-----|-----|
|        |     |     |     | PSCNT | [31:24] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |
|        |     |     |     |       |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        |     |     |     | PSCNT | [23:16] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |

**Bits 15:0 – PSCNT[31:16]** Higher DMT Instruction Count Value Configuration Status bits This is always the value of the FDMTCNTH Configuration register.

**Deadman Timer (DMT)** 

### 27.1.10 DMT Post-Configure Interval Status Register Low

Name: DMTPSINTVL

**Offset:** 0x078

| Bit    | 15  | 14  | 13  | 12    | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|-------|---------|-----|-----|-----|
|        |     |     |     | PSINT | V[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |
|        |     |     |     |       |         |     |     |     |
| Bit    | 7   | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|        |     |     |     | PSINT | V[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0       | 0   | 0   | 0   |

**Bits 15:0 – PSINTV[15:0]** Lower DMT Window Interval Configuration Status bits This is always the value of the FDMTIVTL Configuration register.

**Deadman Timer (DMT)** 

### 27.1.11 DMT Post-Configure Interval Status Register High

Name: **DMTPSINTVH** 

Offset: 0x07A

| Bit    | 15  | 14  | 13  | 12     | 11       | 10  | 9   | 8   |
|--------|-----|-----|-----|--------|----------|-----|-----|-----|
|        |     |     |     | PSINT\ | /[31:24] |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0        | 0   | 0   | 0   |
|        |     |     |     |        |          |     |     |     |
| Bit    | 7   | 6   | 5   | 4      | 3        | 2   | 1   | 0   |
|        |     |     |     | PSINT\ | /[23:16] |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W      | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0        | 0   | 0   | 0   |

Bits 15:0 - PSINTV[31:16] Higher DMT Window Interval Configuration Status bits This is always the value of the FDMTIVTH Configuration register.

## 28. Power-Saving Features

**Note:** This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Watchdog Timer and Power-Saving Modes" (www.microchip.com/DS70615) in the "dsPIC33/PIC24 Family Reference Manual".

The dsPIC33CK256MC506 family devices provide the ability to manage power consumption by selectively managing clocking to the CPU and the peripherals. In general, a lower clock frequency and a reduction in the number of peripherals being clocked constitutes lower consumed power.

dsPIC33CK256MC506 family devices can manage power consumption in four ways:

- · Clock Frequency
- · Instruction-Based Sleep and Idle modes
- · Software-Controlled Doze mode
- · Selective Peripheral Control in Software

Combinations of these methods can be used to selectively tailor an application's power consumption while still maintaining critical application features, such as timing-sensitive communications.

### 28.1 Clock Frequency and Clock Switching

The dsPIC33CK256MC506 family devices allow a wide range of clock frequencies to be selected under application control. If the system clock configuration is not locked, users can choose low-power or high-precision oscillators by simply changing the NOSCx bits (OSCCON[10:8]). The process of changing a system clock during operation, as well as limitations to the process, are discussed in more detail in 9. Oscillator with High-Frequency PLL.

### 28.2 Instruction-Based Power-Saving Modes

The dsPIC33CK256MC506 family devices have two special power-saving modes that are entered through the execution of a special PWRSAV instruction. Sleep mode stops clock operation and halts all code execution. Idle mode halts the CPU and code execution, but allows peripheral modules to continue operation. The assembler syntax of the PWRSAV instruction is shown in Example 28-1 and Example 28-2.

Note: SLEEP MODE and IDLE MODE are constants defined in the assembler include file for the selected device.

Sleep and Idle modes can be exited as a result of an enabled interrupt, WDT time-out or a device Reset. When the device exits these modes, it is said to "wake-up".

```
Example 28-1. PWRSAV Instruction Syntax in Assembly

PWRSAV #SLEEP_MODE ; Put the device into Sleep mode
PWRSAV #IDLE_MODE ; Put the device into Idle mode
```

```
Example 28-2. PWRSAV Instruction Syntax in C Language

Sleep () ; Put the device into Sleep mode
Idle () ; Put the device into Idle mode
```

#### 28.2.1 Sleep Mode

The following occurs in Sleep mode:

- The system clock source is shut down. If an on-chip oscillator is used, it is turned off.
- · The device current consumption is reduced to a minimum, provided that no I/O pin is sourcing current.
- The Fail-Safe Clock Monitor does not operate, since the system clock source is disabled.
- · The LPRC clock continues to run in Sleep mode if the WDT is enabled.
- The WDT, if enabled, is automatically cleared prior to entering Sleep mode.
- Some device features or peripherals can continue to operate. This includes items such as the Input Change Notification on the I/O ports or peripherals that use an External Clock input.
- · Any peripheral that requires the system clock source for its operation is disabled.

The device wakes up from Sleep mode on any of these events:

- · Any interrupt source that is individually enabled
- · Any form of device Reset
- · A WDT time-out

On wake-up from Sleep mode, the processor restarts with the same clock source that was active when Sleep mode was entered.

For optimal power savings, the internal regulator and the Flash regulator can be configured to go into standby when Sleep mode is entered by clearing the VREGS (RCON[8]) bit (default configuration).

If the application requires a faster wake-up time and can accept higher current requirements, the VREGS (RCON[8]) bit can be set to keep the internal regulator and the Flash regulator active during Sleep mode. The available Low-Power Sleep modes are shown in Table 28-1. Additional regulator information is available in 29.5. On-Chip Voltage Regulator

Table 28-1. Low-Power Sleep Modes

| Relative Power | LPWREN | VREGS | MODE                |
|----------------|--------|-------|---------------------|
| Highest        | 0      | 1     | Full power, active  |
| _              | 0      | 0     | Full power, standby |
| _              | 1(1)   | 1     | Low power, active   |
| Lowest         | 1(1)   | 0     | Low power, standby  |

#### Note:

1. Low-Power modes, when LPWREN = 1, can only be used in the industrial temperature range.

#### 28.2.2 Idle Mode

The following occurs in Idle mode:

- · The CPU stops executing instructions.
- The WDT is automatically cleared.
- The system clock source remains active. By default, all peripheral modules continue to operate normally from the system clock source, but can also be selectively disabled (see 28.5. Peripheral Module Disable).
- · If the WDT or FSCM is enabled, the LPRC also remains active.

The device wakes up from Idle mode on any of these events:

- · Any interrupt that is individually enabled
- · Any device Reset
- A WDT time-out

On wake-up from Idle mode, the clock is reapplied to the CPU and instruction execution will begin (two to four clock cycles later), starting with the instruction following the PWRSAV instruction or the first instruction in the ISR.

**Power-Saving Features** 

All peripherals also have the option to discontinue operation when Idle mode is entered to allow for increased power savings. This option is selectable in the control register of each peripheral; for example, the SIDL bit in the Timer1 Control register (T1CON[13]).

### 28.3 Interrupts Coincident with Power Save Instructions

Any interrupt that coincides with the execution of a PWRSAV instruction is held off until entry into Sleep or Idle mode has completed. The device then wakes up from Sleep or Idle mode.

#### 28.4 Doze Mode

The preferred strategies for reducing power consumption are changing clock speed and invoking one of the power-saving modes. In some circumstances, this cannot be practical. For example, it may be necessary for an application to maintain uninterrupted synchronous communication, even while it is doing nothing else. Reducing system clock speed can introduce communication errors, while using a power-saving mode can stop communications completely.

Doze mode is a simple and effective alternative method to reduce power consumption while the device is still executing code. In this mode, the system clock continues to operate from the same source and at the same speed. Peripheral modules continue to be clocked at the same speed, while the CPU clock speed is reduced. Synchronization between the two clock domains is maintained, allowing the peripherals to access the SFRs while the CPU executes code at a slower rate.

Doze mode is enabled by setting the DOZEN bit (CLKDIV[11]). The ratio between peripheral and core clock speed is determined by the DOZE[2:0] bits (CLKDIV[14:12]). There are eight possible configurations, from 1:1 to 1:128, with 1:1 being the default setting.

Programs can use Doze mode to selectively reduce power consumption in event-driven applications. This allows clock-sensitive functions, such as synchronous communications, to continue without interruption while the CPU Idles, waiting for something to invoke an interrupt routine. An automatic return to full-speed CPU operation on interrupts can be enabled by setting the ROI bit (CLKDIV[15]). By default, interrupt events have no effect on Doze mode operation.

### 28.5 Peripheral Module Disable

The Peripheral Module Disable (PMD) registers provide a method to disable a peripheral module by stopping all clock sources supplied to that module. When a peripheral is disabled using the appropriate PMD control bit, the peripheral is in a minimum power consumption state. The control and status registers associated with the peripheral are also disabled, so writes to those registers do not have any effect and read values are invalid.

A peripheral module is enabled only if both the associated bit in the PMD register is cleared and the peripheral is supported by the specific dsPIC<sup>®</sup> DSC variant. If the peripheral is present in the device, it is enabled in the PMD register by default.

**Note:** If a PMD bit is set, the corresponding module is disabled after a delay of one instruction cycle. Similarly, if a PMD bit is cleared, the corresponding module is enabled after a delay of one instruction cycle (assuming the module control registers are already configured to enable module operation).

## 28.6 Power-Saving Control Registers

| Offset               | Name         | Bit Pos. | 7      | 6    | 5       | 4      | 3       | 2      | 1      | 0      |
|----------------------|--------------|----------|--------|------|---------|--------|---------|--------|--------|--------|
| 0x0FA0               | PMDCON       | 15:8     |        |      |         |        | PMDLOCK |        |        |        |
| UXUFAU               | PIVIDCON     | 7:0      |        |      |         |        |         |        |        |        |
| 0x0FA2               |              |          |        |      |         |        |         |        |        |        |
| <br>0x0FA3           | Reserved     |          |        |      |         |        |         |        |        |        |
|                      | DMD4(4.0)    | 15:8     |        |      |         |        | T1MD    | QEIMD  | PWMMD  |        |
| 0x0FA4               | PMD1(1,2)    | 7:0      | I2C1MD | U2MD | U1MD    | SPI2MD | SPI1MD  |        | C1MD   | ADC1MD |
| 0,0546               | DMD2(4.2)    | 15:8     |        |      |         |        |         |        |        |        |
| 0x0FA6               | PMD2(1,2)    | 7:0      |        |      |         |        | CCP4MD  | CCP3MD | CCP2MD | CCP1MD |
| 0x0FA8               | PMD3(1,2)    | 15:8     |        |      |         |        |         |        |        |        |
| UXUI AO              | FIVIDS(1,2)  | 7:0      | CRCMD  |      |         |        | U3MD    |        |        |        |
| 0x0FAA               | PMD4(1,2)    | 15:8     |        |      |         |        |         |        |        |        |
| UXUI AA              | 1 MD4(1,2)   | 7:0      |        |      |         |        | REFOMD  |        |        |        |
| 0x0FAC<br><br>0x0FAD | Reserved     |          |        |      |         |        |         |        |        |        |
| 0x0FAE               | PMD6(1,2)    | 15:8     |        |      |         |        | DMA3MD  | DMA2MD | DMA1MD | DMA0MD |
| OXOI AL              | 1 MD0(1,2)   | 7:0      |        |      |         |        |         |        |        |        |
| 0x0FB0               | PMD7(1,2)    | 15:8     |        |      |         |        |         |        | CMP2MD | CMP1MD |
| OXOI DO              | 1 WD7 (1,2)  | 7:0      |        |      |         |        | PTGMD   |        |        |        |
| 0x0FB2               | PMD8(1,2)    | 15:8     |        |      | OPAMPMD |        | SENT1MD |        |        |        |
| ONOT DE              | 1 11120(1,2) | 7:0      |        |      | CLC4MD  | CLC3MD | CLC2MD  | CLC1MD | BIASMD |        |

**Power-Saving Features** 

## 28.6.1 PMD Control Register

Name: PMDCON Offset: 0xFA0

| Bit             | 15 | 14 | 13 | 12 | 11      | 10 | 9 | 8 |
|-----------------|----|----|----|----|---------|----|---|---|
|                 |    |    |    |    | PMDLOCK |    |   |   |
| Access<br>Reset |    |    |    |    | R/W     |    |   |   |
| Reset           |    |    |    |    | 0       |    |   |   |
|                 |    |    |    |    |         |    |   |   |
| Bit             | 7  | 6  | 5  | 4  | 3       | 2  | 1 | 0 |
|                 |    |    |    |    |         |    |   |   |

Access Reset

### Bit 11 - PMDLOCK Peripheral Remapping Register Lock bit

| Value | Description                                        |
|-------|----------------------------------------------------|
| 1     | All PMD registers are locked and cannot be written |
| 0     | All PMD registers are unlocked and can be written  |

### 28.6.2 Peripheral Module Disable 1 Control Register

Name: PMD1<sup>(1,2)</sup> Offset: 0xFA4

#### Notes:

- 1. When a peripheral is disabled (PMD = 1), its clocks are gated off and its Reset is asserted, providing a reduced power consumption.
- 2. Since the Reset to the peripheral is asserted when PMD = 1, the module's registers must be reinitialized to their desired values whenever the corresponding PMD bit is cleared.

| TAME       |                                 |                              |                                                                                                                                                   |
|------------|---------------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| I1MD       | QEIMD                           | PWMMD                        |                                                                                                                                                   |
| R/W        | R/W                             | R/W                          |                                                                                                                                                   |
| 0          | 0                               | 0                            |                                                                                                                                                   |
|            |                                 |                              |                                                                                                                                                   |
| 4 3        | 2                               | 1                            | 0                                                                                                                                                 |
| 2MD SPI1MD |                                 | C1MD                         | ADC1MD                                                                                                                                            |
| /W R/W     |                                 | R/W                          | R/W                                                                                                                                               |
| 0 0        |                                 | 0                            | 0                                                                                                                                                 |
| 'n         | R/W<br>0<br>4 3<br>PI2MD SPI1MD | 0 0<br>4 3 2<br>PI2MD SPI1MD | R/W         R/W         R/W           0         0         0           4         3         2         1           PI2MD         SPI1MD         C1MD |

#### Bit 11 - T1MD Timer1 Module Disable bit

| П | Value | Description               |
|---|-------|---------------------------|
|   | 1     | Timer1 module is disabled |
|   | 0     | Timer1 module is enabled  |

#### Bit 10 - QEIMD QEI Module Disable bit

| Value | Description            |
|-------|------------------------|
| 1     | QEI module is disabled |
| 0     | QEI module is enabled  |

#### Bit 9 - PWMMD PWM Module Disable bit

| Value | Description            |
|-------|------------------------|
| 1     | PWM module is disabled |
| 0     | PWM module is enabled  |

#### Bit 7 - I2C1MD I2C1 Module Disable bit

| Value | Description             |
|-------|-------------------------|
| 1     | I2C1 module is disabled |
| 0     | I2C1 module is enabled  |

#### Bit 6 - U2MD UART2 Module Disable bit

| Value | Description              |
|-------|--------------------------|
| 1     | UART2 module is disabled |
| 0     | UART2 module is enabled  |

### Bit 5 - U1MD UART1 Module Disable bit

| Value | Description              |
|-------|--------------------------|
| 1     | UART1 module is disabled |
| 0     | UART1 module is enabled  |

#### Bit 4 - SPI2MD SPI2 Module Disable bit

| Value | Description             |
|-------|-------------------------|
| 1     | SPI2 module is disabled |
| 0     | SPI2 module is enabled  |

**Datasheet** 

**Power-Saving Features** 

### Bit 3 - SPI1MD SPI1 Module Disable bit

| Value | Description             |  |
|-------|-------------------------|--|
| 1     | SPI1 module is disabled |  |
| 0     | SPI1 module is enabled  |  |

#### Bit 1 - C1MD CAN1 Module Disable bit

| Value | Description             |
|-------|-------------------------|
| 1     | CAN1 module is disabled |
| 0     | CAN1 module is enabled  |

#### Bit 0 - ADC1MD ADC Module Disable bit

| Value | Description            |
|-------|------------------------|
| 1     | ADC module is disabled |
| 0     | ADC module is enabled  |

## **Power-Saving Features**

#### 28.6.3 **Peripheral Module Disable 2 Control Register**

Name: PMD2<sup>(1,2)</sup> Offset: 0xFA6

#### Notes:

- When a peripheral is disabled (PMD = 1), its clocks are gated off and its Reset is asserted, providing a reduced power consumption.
- 2. Since the Reset to the peripheral is asserted when PMD = 1, the module's registers must be reinitialized to their desired values whenever the corresponding PMD bit is cleared.

| Bit    | 15 | 14 | 13 | 12 | 11     | 10     | 9      | 8      |
|--------|----|----|----|----|--------|--------|--------|--------|
|        |    |    |    |    |        |        |        |        |
| Access |    |    |    |    |        |        |        |        |
| Reset  |    |    |    |    |        |        |        |        |
|        |    |    |    |    |        |        |        |        |
| Bit    | 7  | 6  | 5  | 4  | 3      | 2      | 1      | 0      |
|        |    |    |    |    | CCP4MD | CCP3MD | CCP2MD | CCP1MD |
| Access |    |    |    |    | R/W    | R/W    | R/W    | R/W    |
| Reset  |    |    |    |    |        |        |        |        |

#### Bit 3 - CCP4MD SCCP4 Module Disable bit

| Value | Description              |
|-------|--------------------------|
| 1     | SCCP4 module is disabled |
| 0     | SCCP4 module is enabled  |

#### Bit 2 - CCP3MD SCCP3 Module Disable bit

| Val | lue | Description              |
|-----|-----|--------------------------|
| 1   |     | SCCP3 module is disabled |
| 0   |     | SCCP3 module is enabled  |

#### Bit 1 - CCP2MD SCCP2 Module Disable bit

| D.C. 0 | Dit i GGI Zimb GGGI Z MGGGIG BIC |  |  |
|--------|----------------------------------|--|--|
| Value  | Description                      |  |  |
| 1      | SCCP2 module is disabled         |  |  |
| 0      | SCCP2 module is enabled          |  |  |

#### Bit 0 - CCP1MD SCCP1 Module Disable bit

| V | alue | Description              |
|---|------|--------------------------|
| 1 |      | SCCP1 module is disabled |
| 0 |      | SCCP1 module is enabled  |

## **Power-Saving Features**

### 28.6.4 Peripheral Module Disable 3 Control Register

Name: PMD3<sup>(1,2)</sup> Offset: 0xFA8

#### Notes:

- 1. When a peripheral is disabled (PMD = 1), its clocks are gated off and its Reset is asserted, providing a reduced power consumption.
- 2. Since the Reset to the peripheral is asserted when PMD = 1, the module's registers must be reinitialized to their desired values whenever the corresponding PMD bit is cleared.

| Bit             | 15    | 14 | 13 | 12 | 11   | 10 | 9 | 8 |
|-----------------|-------|----|----|----|------|----|---|---|
|                 |       |    |    |    |      |    |   |   |
| Access          |       |    |    |    |      |    |   |   |
| Access<br>Reset |       |    |    |    |      |    |   |   |
|                 |       |    |    |    |      |    |   |   |
| Bit             | 7     | 6  | 5  | 4  | 3    | 2  | 1 | 0 |
|                 | CRCMD |    |    |    | U3MD |    |   |   |
| Access          | R/W   |    |    |    | R/W  |    |   |   |
| Reset           | 0     |    |    |    | 0    |    |   |   |

#### Bit 7 - CRCMD CRC Module Disable bit

|   | Value | Description            |
|---|-------|------------------------|
| ſ | 1     | CRC module is disabled |
|   | 0     | CRC module is enabled  |

#### Bit 3 - U3MD UART3 Module Disable bit

| Value | Description              |
|-------|--------------------------|
| 1     | UART3 module is disabled |
| 0     | UART3 module is enabled  |

**Power-Saving Features** 

### 28.6.5 Peripheral Module Disable 4 Control Register

Name: PMD4<sup>(1,2)</sup> Offset: 0xFAA

#### Notes:

- 1. When a peripheral is disabled (PMD = 1), its clocks are gated off and its Reset is asserted, providing a reduced power consumption.
- 2. Since the Reset to the peripheral is asserted when PMD = 1, the module's registers must be reinitialized to their desired values whenever the corresponding PMD bit is cleared.



### Bit 3 - REFOMD Reference Clock Module Disable bit

| Value | Description                        |
|-------|------------------------------------|
| 1     | Reference clock module is disabled |
| 0     | Reference clock module is enabled  |

## **Power-Saving Features**

## 28.6.6 Peripheral Module Disable 6 Control Register

Name: PMD6<sup>(1,2)</sup> Offset: 0xFAE

#### Notes:

- 1. When a peripheral is disabled (PMD = 1), its clocks are gated off and its Reset is asserted, providing a reduced power consumption.
- 2. Since the Reset to the peripheral is asserted when PMD = 1, the module's registers must be reinitialized to their desired values whenever the corresponding PMD bit is cleared.

| Bit    | 15 | 14 | 13 | 12 | 11     | 10     | 9      | 8      |
|--------|----|----|----|----|--------|--------|--------|--------|
|        |    |    |    |    | DMA3MD | DMA2MD | DMA1MD | DMA0MD |
| Access |    |    |    |    | R/W    | R/W    | R/W    | R/W    |
| Reset  |    |    |    |    | 0      | 0      | 0      | 0      |
|        |    |    |    |    |        |        |        |        |
| Bit    | 7  | 6  | 5  | 4  | 3      | 2      | 1      | 0      |
|        |    |    |    |    |        |        |        |        |

Access Reset

#### Bit 11 - DMA3MD DMA3 Module Disable bit

| Value | Description             |
|-------|-------------------------|
| 1     | DMA3 module is disabled |
| 0     | DMA3 module is enabled  |

#### Bit 10 - DMA2MD DMA2 Module Disable bit

| Value | Description             |
|-------|-------------------------|
| 1     | DMA2 module is disabled |
| 0     | DMA2 module is enabled  |

## Bit 9 - DMA1MD DMA1 Module Disable bit

| Value | Description             |
|-------|-------------------------|
| 1     | DMA1 module is disabled |
| 0     | DMA1 module is enabled  |

### Bit 8 - DMA0MD DMA0 Module Disable bit

| ٧ | alue | Description             |
|---|------|-------------------------|
| 1 |      | DMA0 module is disabled |
| 0 |      | DMA0 module is enabled  |

## 28.6.7 Peripheral Module Disable 7 Control Register

Name: PMD7<sup>(1,2)</sup> Offset: 0xFB0

#### Notes:

- 1. When a peripheral is disabled (PMD = 1), its clocks are gated off and its Reset is asserted, providing a reduced power consumption.
- 2. Since the Reset to the peripheral is asserted when PMD = 1, the module's registers must be reinitialized to their desired values whenever the corresponding PMD bit is cleared.

| Bit    | 15 | 14 | 13 | 12 | 11    | 10 | 9      | 8      |
|--------|----|----|----|----|-------|----|--------|--------|
|        |    |    |    |    |       |    | CMP2MD | CMP1MD |
| Access |    |    |    |    |       |    | R/W    | R/W    |
| Reset  |    |    |    |    |       |    | 0      | 0      |
|        |    |    |    |    |       |    |        |        |
| Bit    | 7  | 6  | 5  | 4  | 3     | 2  | 1      | 0      |
|        |    |    |    |    | PTGMD |    |        |        |
| Access |    |    |    |    | R/W   |    |        |        |
| Reset  |    |    |    |    | 0     |    |        |        |

## Bit 9 - CMP2MD Comparator 2 Disable bit

| Value | Description                     |
|-------|---------------------------------|
| 1     | Comparator 2 module is disabled |
| 0     | Comparator 2 module is enabled  |

#### Bit 8 - CMP1MD Comparator 1 Disable bit

| Value | Description                     |
|-------|---------------------------------|
| 1     | Comparator 1 module is disabled |
| 0     | Comparator 1 module is enabled  |

## Bit 3 - PTGMD PTG Module Disable bit

| Value | Description            |
|-------|------------------------|
| 1     | PTG module is disabled |
| 0     | PTG module is enabled  |

#### Peripheral Module Disable 8 Control Register 28.6.8

PMD8<sup>(1,2)</sup> Name: Offset: 0xFB2

#### Notes:

- When a peripheral is disabled (PMD = 1), its clocks are gated off and its Reset is asserted, providing a reduced power consumption.
- 2. Since the Reset to the peripheral is asserted when PMD = 1, the module's registers must be reinitialized to their desired values whenever the corresponding PMD bit is cleared.

| Bit    | 15 | 14  | 13      | 12            | 11            | 10     | 9             | 8 |
|--------|----|-----|---------|---------------|---------------|--------|---------------|---|
|        |    |     | OPAMPMD |               | SENT1MD       |        |               |   |
| Access |    |     | R/W     |               | R/W           |        |               |   |
| Reset  |    |     | 0       |               | 0             |        |               |   |
|        |    |     |         |               |               |        |               |   |
| Bit    | 7  | 6   | 5       | 4             | 2             | 2      | 4             | 0 |
|        | ,  | O   | 5       | 4             | 3             | 2      | 7             | 0 |
|        | 1  | · · | CLC4MD  | CLC3MD        | CLC2MD        | CLC1MD | BIASMD        | 0 |
| Access |    | 0   |         | CLC3MD<br>R/W | CLC2MD<br>R/W |        | BIASMD<br>R/W | U |

#### Bit 13 - OPAMPMD Op Amp Module Disable bit

| Value | Description               |
|-------|---------------------------|
| 1     | Op Amp module is disabled |
| 0     | Op Amp module is enabled  |

#### Bit 11 - SENT1MD SENT1 Module Disable bit

| Value | Description              |
|-------|--------------------------|
| 1     | SENT1 module is disabled |
| 0     | SENT1 module is enabled  |

## Bit 5 - CLC4MD CLC4 Module Disable bit

| Value | Description             |
|-------|-------------------------|
| 1     | CLC4 module is disabled |
| 0     | CLC4 module is enabled  |

#### Bit 4 - CLC3MD CLC3 Module Disable bit

| ١ | /alue | Description             |
|---|-------|-------------------------|
| 1 | -     | CLC3 module is disabled |
| C | )     | CLC3 module is enabled  |

#### Bit 3 - CL C2MD CL C2 Module Disable bit

| D.( 0 CL | GENE GEGE Middalo Biodalo Bit |  |  |  |  |  |  |  |
|----------|-------------------------------|--|--|--|--|--|--|--|
| Value    | Description                   |  |  |  |  |  |  |  |
| 1        | CLC2 module is disabled       |  |  |  |  |  |  |  |
| 0        | CLC2 module is enabled        |  |  |  |  |  |  |  |

## Bit 2 - CLC1MD CLC1 Module Disable bit

| 1 | /alue | Description             |
|---|-------|-------------------------|
| - | -     | CLC1 module is disabled |
| ( | )     | CLC1 module is enabled  |

#### Bit 1 - BIASMD Current Bias Module Disable bit

| Value | Description                     |
|-------|---------------------------------|
| 1     | Current bias module is disabled |
| 0     | Current bias module is enabled  |

**Power-Saving Features** 

## 28.7 Power-Saving Resources

Many useful resources are provided on the main product page of the Microchip website for the devices listed in this data sheet. This product page contains the latest updates and additional information.

### 28.7.1 Key Resources

- "Watchdog Timer and Power-Saving Modes" (www.microchip.com/DS70615) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- · Application Notes
- · Software Libraries
- Webinars
- All related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

## 29. Special Features

**Note:** This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the related section of the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip website (www.microchip.com).

The dsPIC33CK256MC506 family devices include several features intended to maximize application flexibility and reliability, and minimize cost through elimination of external components. These are:

- Flexible Configuration
- · Watchdog Timer (WDT)
- Code Protection and CodeGuard<sup>™</sup> Security
- JTAG Boundary Scan Interface
- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>)
- In-Circuit Emulation
- Brown-out Reset (BOR)

## 29.1 Configuration Bits

In dsPIC33CK256MC506 family devices, the Configuration Words are implemented as volatile memory. This means that configuration data will get loaded to volatile memory (from the Flash Configuration Words) each time the device is powered up. Configuration data are stored at the end of the on-chip program memory space, known as the Flash Configuration Words. Their specific locations are shown in Table 29-1. The configuration data are automatically loaded from the Flash Configuration Words to the proper Configuration Shadow registers during device Resets.

When creating applications for these devices, users should always specifically allocate the location of the Flash Configuration Words for configuration data in their code for the compiler. This is to make certain that program code is not stored in this address when the code is compiled. Program code executing out of configuration space will cause a device Reset.

**Note:** Performing a page erase operation on the last page of program memory clears the Flash Configuration Words.

Table 29-1. dsPIC33CKXXXMCX0X Configuration Addresses

| Register Name | 128k Address | 256k Address |
|---------------|--------------|--------------|
| FSEC          | 0x015F00     | 0x02BF00     |
| FBSLIM        | 0x015F10     | 0x02BF10     |
| FSIGN         | 0x015F14     | 0x02BF14     |
| FOSCSEL       | 0x015F18     | 0x02BF18     |
| FOSC          | 0x015F1C     | 0x02BF1C     |
| FWDT          | 0x015F20     | 0x02BF20     |
| FPOR          | 0x015F24     | 0x02BF24     |
| FICD          | 0x015F28     | 0x02BF28     |
| FDMTIVTL      | 0x015F2C     | 0x02BF2C     |
| FDMTIVTH      | 0x015F30     | 0x02BF30     |
| FDMTCNTL      | 0x015F34     | 0x02BF34     |
| FDMTCNTH      | 0x015F38     | 0x02BF38     |
| FDMT          | 0x015F3C     | 0x02BF3C     |

**Special Features** 

| continued     |              |              |  |  |  |  |  |
|---------------|--------------|--------------|--|--|--|--|--|
| Register Name | 128k Address | 256k Address |  |  |  |  |  |
| FDEVOPT       | 0x015F40     | 0x02BF40     |  |  |  |  |  |
| FALTREG       | 0x015F44     | 0x02BF44     |  |  |  |  |  |

# 29.2 Configuration Registers

| 0.00F00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Offset   | Name      | Bit Pos. | 7       | 6       | 5         | 4           | 3             | 2           | 1                                       | 0        |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------|----------|---------|---------|-----------|-------------|---------------|-------------|-----------------------------------------|----------|
| No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |          |           | 23:16    |         |         |           |             |               |             |                                         |          |
| 0.00F00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0x0F00   | FSEC      | 15:8     | AIVTDIS |         |           |             |               | CSS[2:0]    |                                         | CWRP     |
| No.000F0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |           | 7:0      | GSS     | [1:0]   | GWRP      |             | BSEN          | BSS         | [1:0]                                   | BWRP     |
| DADIFICE   POSE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x0F03   |           |          |         |         |           |             |               |             |                                         |          |
| NAP   NAP  |          | Reserved  |          |         |         |           |             |               |             |                                         |          |
| 0x0F10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x0F0F   |           |          |         |         |           |             |               |             |                                         |          |
| No.0F13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          |           |          |         |         |           |             |               |             |                                         |          |
| Reserved   23.16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0x0F10   | FBSLIM    | 15:8     |         |         |           |             |               | BSLIM[12:8] |                                         |          |
| Date                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |           | 7:0      |         |         |           | BSLI        | M[7:0]        |             |                                         |          |
| 0x0F14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x0F13   | Reserved  |          |         |         |           |             |               |             |                                         |          |
| No.0F17   Reserved   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8    |          |           | 23:16    |         |         |           |             |               |             |                                         |          |
| 0x0F17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x0F14   | FSIGN     | 15:8     | SIGN    |         |           |             |               |             |                                         |          |
| No.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |           | 7:0      |         |         |           |             |               |             |                                         |          |
| 0x0F18         FOSCSEL         15.8         ISO         ISO         ISO         FNOS(2:0)         FNOS(2:0)         FNOS(2:0)         FNOS(2:0)         FNOS(2:0)         FNOS(2:0)         FNOS(2:0)         FNOS(2:0)         FNOS(2:0)         PLIKEN         PLIKEN         OSCIOFNC         POSCMIDIT:0)         POSCMIDIT:0         POSCMIDIT:0)         POSCMIDIT:0         POSCMIDIT:0         POSCMIDIT:0         POSCMIDIT:0         POSCMIDIT:0         POSCMIDIT:0         POSCMIDIT:0         POSCMIDIT:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0x0F17   | Reserved  |          |         |         |           |             |               |             |                                         |          |
| No.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |           | 23:16    |         |         |           |             |               |             |                                         |          |
| No File   Reserved   | 0x0F18   | FOSCSEL   | 15:8     |         |         |           |             |               |             |                                         |          |
| No File   Reserved   |          |           | 7:0      | IESO    |         |           |             |               |             | FNOSC[2:0]                              |          |
| 0x0F1C         FOSC         15:8         math and the part of t                                                  | 0x0F1B   | Reserved  |          |         |         |           |             |               |             |                                         |          |
| 0x0F1C         FOSC         15:8         math and the part of t                                                  |          |           | 23:16    |         |         |           |             |               |             |                                         |          |
| No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0x0F1C   | FOSC      |          |         |         |           | XTBST       | XTCF          | G[1:0]      |                                         | PLLKEN   |
| Ox0F1F   Reserved   Reserved   Reserved   Reserved   RWDT   15.8   FWDTEN   SWDTPS[4:0]   RWDTPS[4:0]   WDTWN[1:0]     Ox0F23   Reserved   23.16   Reserved   15.8   RCLK=L[1:0]   RWDTPS[4:0]   RWDTPS[4:0]     Ox0F27   Reserved   23.16   Reserved   Re  |          |           |          | FCKS    | M[1:0]  |           |             |               |             | POSCI                                   | MD[1:0]  |
| No.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0x0F1F   | Reserved  |          |         |         |           |             |               |             |                                         |          |
| 0x0F20         FWDT         15.8         FWDTEN         SWDTPS(4:0)         RWDTPS(4:0)         WDTWI[1:0]         RWDTPS(4:0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0.101 11 | 1,000,100 | 23:16    |         |         |           |             |               |             |                                         |          |
| 0x0F23         Reserved         7:0         WINDIS         RCLKSEL[1:0]         RWDTPS[4:0]         GRUNDIS         RCLKSEL[1:0]         RWDTPS[4:0]         GRUNDIS         RCLKSEL[1:0]         GRUNDIS         GRUN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x0F20   | FWDT      |          | FWDTEN  |         |           | SWDTPS[4:0] |               |             | WDTW                                    | /IN[1·0] |
| DX0F23   Reserved   FPOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | OXOT ZO  | 11101     |          |         | RCI KS  | SEI [1:0] |             |               | RWDTPS[4:0] | *************************************** |          |
| NO NO FEATURE   FRONE   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.8   15.  | 0×0E23   | Reserved  | 7.0      | WINDIO  | TOLING  | JEE[1.0]  |             |               | 10.4.0]     |                                         |          |
| 0x0F24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0.01.20  | reserved  | 22:16    |         |         |           |             |               |             |                                         |          |
| Note                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0×0E24   | EDOD      |          |         |         |           |             |               |             |                                         |          |
| No No Figure   No No Figure   No No Figure   No No Figure   No F | 0.001.24 | TFOR      |          |         | DISTRIC | Popper    | vod[1:0]    |               |             |                                         |          |
| Date                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0v0E27   | Posserved | 7.0      |         | ВІЗТИЗ  | Reserv    | veu[1.0]    |               |             |                                         |          |
| DXOF28   FICD   15:8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | UXUFZI   | Reserveu  | 22.46    |         |         |           |             |               |             |                                         |          |
| Note                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0,0500   | FICD      |          |         |         |           |             |               |             |                                         |          |
| None   Company                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | UXUFZ6   | FICD      |          |         |         | ITACENI   |             |               |             | 100                                     | [4.0]    |
| Note                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0.0500   | D 1       | 7:0      |         |         | JIAGEN    |             |               |             | ICS                                     | [1:0]    |
| Ox0F2C         FDMTIVTL         15:8         DMTIVT[15:8]           0x0F2F         Reserved         23:16         DMTIVT[7:0]           0x0F30         FDMTIVTH         15:8         DMTIVT[31:24]           0x0F33         Reserved         DMTIVT[23:16]           0x0F34         FDMTCNTL         15:8         DMTCNT[15:8]           0x0F37         Reserved         DMTCNT[7:0]           0x0F38         FDMTCNTH         15:8         DMTCNT[31:24]           7:0         DMTCNT[23:16]           0x0F3B         Reserved         DMTCNT[23:16]           0x0F3C         FDMT         15:8         DMTCNT[23:16]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0X0F2B   | Reserved  | 00.40    |         |         |           |             |               |             |                                         |          |
| Note                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |           |          |         |         |           | D. IT.      | T14 = 01      |             |                                         |          |
| 0x0F2F         Reserved         23:16         DMTIVTH         DMTIVTH         DMTIVT[31:24]         DMTIVT[31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0x0F2C   | FDMIIVIL  |          |         |         |           |             |               |             |                                         |          |
| DXOF30   FDMTIVTH   15:8   DMTIVT[31:24]   DMTIVT[23:16]   DMTIVT[23:16]   DMTIVT[31:24]   DMTIVT[31:24]   DMTIVT[31:24]   DMTIVT[31:24]   DMTIVT[31:24]   DMTIVT[31:24]   DMTIVT[31:24]   DMTIVT[15:8]   DMTIVT[15:8]   DMTIVT[15:8]   DMTIVT[17:0]   DMTIVT[17:0]   DMTIVT[17:0]   DMTIVT[31:24]   DMTIVT[ | 0.0505   |           | 7:0      |         | I       |           | DMTN        | /1[/:0]       |             |                                         |          |
| 0x0F30         FDMTIVTH         15:8         DMTIVT[31:24]           0x0F33         Reserved         DMTIVT[23:16]           0x0F34         FDMTCNTL         23:16         DMTCNT[15:8]           0x0F37         Reserved         DMTCNT[7:0]           0x0F38         FDMTCNTH         15:8         DMTCNT[31:24]           0x0F3B         Reserved         DMTCNT[23:16]           0x0F3B         Reserved         DMTCNT[23:16]           0x0F3C         FDMT         15:8           7:0         DMTCNT[31:24]           0x0F3C         FDMT         DMTCNT[31:24]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0x0F2F   | Reserved  | 00.10    |         |         |           |             |               |             |                                         |          |
| DX0F33   Reserved    |          |           |          |         |         |           |             | Fro. 4. 0. 45 |             |                                         |          |
| 0x0F33         Reserved         23:16         6         6         6         6         6         6         6         6         6         6         6         6         6         6         6         6         6         6         6         6         6         6         6         6         6         7         7         7         7         7         7         7         7         7         7         7         8         8         8         8         8         8         9         8         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0x0F30   | FDMTIVTH  |          |         |         |           |             |               |             |                                         |          |
| DX0F34   FDMTCNTL   15:8   DMTCNT[15:8]   DMTCNT[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0.77     |           | 7:0      |         |         |           | DMTIV       | 1[23:16]      |             |                                         |          |
| 0x0F34         FDMTCNTL         15:8         DMTCNT[15:8]           0x0F37         Reserved         DMTCNT[7:0]           0x0F38         23:16         DMTCNT[31:24]           0x0F38         FDMTCNTH         15:8         DMTCNT[23:16]           0x0F3B         Reserved         DMTCNT[23:16]         DMTCNT[23:16]           0x0F3C         FDMT         15:8         DMTCNT[23:16]           0x0F3C         FDMT         DMTCNT[23:16]         DMTCNT[23:16]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0x0F33   | Reserved  |          |         |         |           |             |               |             |                                         |          |
| To   DMTCNT[7:0]   To   DMTCNT[7:0]   To   DMTCNT[7:0]   To   DMTCNT[31:24]   To   DMTCNT[3 |          |           |          |         |         |           |             |               |             |                                         |          |
| 0x0F37         Reserved         23:16         6         6         6         6         6         6         6         6         6         6         6         6         6         6         6         6         6         6         6         6         6         6         6         6         6         7         7         7         7         7         7         8         8         8         8         9         8         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9         9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0x0F34   | FDMTCNTL  |          |         |         |           |             |               |             |                                         |          |
| 0x0F38         FDMTCNTH         15:8         DMTCNT[31:24]           0x0F3B         Reserved         DMTCNT[23:16]           0x0F3C         FDMT         S:16         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         DMTDIS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |          | _         | 7:0      |         |         |           | DMTCI       | NT[7:0]       |             |                                         |          |
| 0x0F38         FDMTCNTH         15:8         DMTCNT[31:24]           0x0F3B         Reserved         DMTCNT[23:16]           0x0F3C         FDMT         23:16         SMTCNT[23:16]           15:8         SMTCNT[23:16]         SMTCNT[23:16]           0x0F3C         FDMT         SMTCNT[23:16]           15:8         SMTCNT[23:16]           7:0         SMTCNT[23:16]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0x0F37   | Reserved  |          |         |         |           |             |               |             |                                         |          |
| 0x0F3B         Reserved         23:16         Secondary         Second                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |           |          |         |         |           |             |               |             |                                         |          |
| 0x0F3B         Reserved         Second         Secon                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0x0F38   | FDMTCNTH  |          |         |         |           |             |               |             |                                         |          |
| 0x0F3C FDMT 23:16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          |           | 7:0      |         |         |           | DMTCN       | T[23:16]      |             |                                         |          |
| 0x0F3C         FDMT         15:8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0x0F3B   | Reserved  |          |         |         |           |             |               |             |                                         |          |
| 7:0 DMTDIS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          |           |          |         |         |           |             |               |             |                                         |          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x0F3C   | FDMT      |          |         |         |           |             |               |             |                                         |          |
| 0x0F3F Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |           | 7:0      |         |         |           |             |               |             |                                         | DMTDIS   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x0F3F   | Reserved  |          |         |         |           |             |               |             |                                         |          |

**Datasheet** 

# **Special Features**

| continued |          |          |          |   |            |         |         |          |            |         |
|-----------|----------|----------|----------|---|------------|---------|---------|----------|------------|---------|
| Offset    | Name     | Bit Pos. | 7        | 6 | 5          | 4       | 3       | 2        | 1          | 0       |
|           |          | 23:16    |          |   |            |         |         |          |            |         |
| 0x0F40    | FDEVOPT  | 15:8     |          |   | SPI2PIN    |         |         | SMBEN    | Reserv     | ed[1:0] |
|           |          | 7:0      | Reserved |   | ALTI2C3    | ALTI2C2 | ALTI2C1 | Reserved |            |         |
| 0x0F43    | Reserved |          |          |   |            |         |         |          |            |         |
|           |          | 23:16    |          |   |            |         |         |          |            |         |
| 0x0F44    | FALTREG  | 15:8     |          |   | CTXT4[2:0] |         |         |          | CTXT3[2:0] |         |
|           |          | 7:0      |          |   | CTXT2[2:0] |         |         |          | CTXT1[2:0] |         |

## 29.2.1 FSEC Configuration Register

Name: FSEC Offset: 0xF00

Legend: PO = Program Once bit

| Bit    | 23      | 22    | 21   | 20 | 19   | 18       | 17    | 16   |
|--------|---------|-------|------|----|------|----------|-------|------|
|        |         |       |      |    |      |          |       |      |
| Access |         |       |      |    |      |          |       |      |
| Reset  |         |       |      |    |      |          |       |      |
|        |         |       |      |    |      |          |       |      |
| Bit    | 15      | 14    | 13   | 12 | 11   | 10       | 9     | 8    |
|        | AIVTDIS |       |      |    |      | CSS[2:0] |       | CWRP |
| Access | R/PO    | •     | •    |    | R/PO | R/PO     | R/PO  | R/PO |
| Reset  | 1       |       |      |    | 1    | 1        | 1     | 1    |
|        |         |       |      |    |      |          |       |      |
| Bit    | 7       | 6     | 5    | 4  | 3    | 2        | 1     | 0    |
|        | GSS     | [1:0] | GWRP |    | BSEN | BSS      | [1:0] | BWRP |
| Access | R/PO    | R/PO  | R/PO |    | R/PO | R/PO     | R/PO  | R/PO |
| Reset  | 1       | 1     | 1    |    | 1    | 0        | 1     | 1    |

### Bit 15 - AIVTDIS Alternate Interrupt Vector Table Disable bit

| Value | Description   |
|-------|---------------|
| 1     | Disables AIVT |
| 0     | Enables AIVT  |

## Bits 11:9 - CSS[2:0] Configuration Segment Code Flash Protection Level bits

| Value | Description                                      |
|-------|--------------------------------------------------|
| 111   | No protection (other than CWRP write protection) |
| 110   | Standard security                                |
| 10x   | Enhanced security                                |
| 0xx   | High security                                    |

## Bit 8 - CWRP Configuration Segment Write-Protect bit

| D.1. 0 | The Configuration Cognicity White I retent by |
|--------|-----------------------------------------------|
| Value  | Description                                   |
| 1      | Configuration Segment is not write-protected  |
| 0      | Configuration Segment is write-protected      |

### Bits 7:6 - GSS[1:0] General Segment Code Flash Protection Level bits

| Value | Description                                      |
|-------|--------------------------------------------------|
| 11    | No protection (other than GWRP write protection) |
| 10    | Standard security                                |
| 0x    | High security                                    |

### Bit 5 - GWRP General Segment Write-Protect bit

| Value | Description                                |
|-------|--------------------------------------------|
| 1     | User program memory is not write-protected |
| 0     | User program memory is write-protected     |

## Bit 3 - BSEN Boot Segment Control bit

| Value | Description                                    |
|-------|------------------------------------------------|
| 1     | No Boot Segment                                |
| 0     | Boot Segment size is determined by BSLIM[12:0] |

## Bits 2:1 - BSS[1:0] Boot Segment Code Flash Protection Level bits

**Special Features** 

| Value | Description                                      |
|-------|--------------------------------------------------|
| 11    | No protection (other than BWRP write protection) |
| 10    | Standard security                                |
| 0 x   | High security                                    |

## Bit 0 - BWRP Boot Segment Write-Protect bit

| Value | Description                                |
|-------|--------------------------------------------|
| 1     | User program memory is not write-protected |
| 0     | User program memory is write-protected     |

**Special Features** 

## 29.2.2 FBSLIM Configuration Register

Name: FBSLIM 0xF10

Legend: PO = Program Once bit

| Bit    | 23   | 22   | 21   | 20   | 19     | 18          | 17   | 16   |
|--------|------|------|------|------|--------|-------------|------|------|
|        |      |      |      |      |        |             |      |      |
| Access |      |      |      |      |        |             |      |      |
| Reset  |      |      |      |      |        |             |      |      |
|        |      |      |      |      |        |             |      |      |
| Bit    | 15   | 14   | 13   | 12   | 11     | 10          | 9    | 8    |
|        |      |      |      |      |        | BSLIM[12:8] |      |      |
| Access |      |      | •    | R/PO | R/PO   | R/PO        | R/PO | R/PO |
| Reset  |      |      |      | 1    | 1      | 1           | 1    | 1    |
|        |      |      |      |      |        |             |      |      |
| Bit    | 7    | 6    | 5    | 4    | 3      | 2           | 1    | 0    |
|        |      |      |      | BSLI | M[7:0] |             |      |      |
| Access | R/PO | R/PO | R/PO | R/PO | R/PO   | R/PO        | R/PO | R/PO |
| Reset  | 1    | 1    | 1    | 1    | 1      | 1           | 1    | 1    |

Bits 12:0 - BSLIM[12:0] Boot Segment Code Flash Page Address Limit bits

Contains the page address of the first active General Segment page. The value to be programmed is the inverted page address, such that programming additional '0's can only increase the Boot Segment size.

## 29.2.3 FSIGN Configuration Register

Name: FSIGN OxF14

**Legend:** r = Reserved bit; PO = Program Once bit

| Bit    | 23   | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|--------|------|----|----|----|----|----|----|----|
|        |      |    |    |    |    |    |    |    |
| Access | r    | r  | r  | r  | r  | r  | r  | r  |
| Reset  | 1    | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
|        |      |    |    |    |    |    |    |    |
| Bit    | 15   | 14 | 13 | 12 | 11 | 10 | 9  | 8  |
|        | SIGN |    |    |    |    |    |    |    |
| Access | PO   | r  | r  | r  | r  | r  | r  | r  |
| Reset  | 1    | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
|        |      |    |    |    |    |    |    |    |
| Bit    | 7    | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|        |      |    |    |    |    |    |    |    |
| Access | r    | r  | r  | r  | r  | r  | r  | r  |
| Reset  | 1    | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

#### Bit 15 - SIGN Active Panel Signature bit

| Value | Description                                                  |
|-------|--------------------------------------------------------------|
| 1     | Active Panel Signature bit is erased (CP data are not valid) |
| 0     | Active Panel Signature bit is programmed (CP data are valid) |

## 29.2.4 FOSCSEL Configuration Register

Name: FOSCSEL Offset: 0xF18

Legend: PO = Program Once bit

| Bit    | 23   | 22 | 21 | 20 | 19 | 18   | 17         | 16   |
|--------|------|----|----|----|----|------|------------|------|
|        |      |    |    |    |    |      |            |      |
| Access |      |    |    |    |    |      |            |      |
| Reset  |      |    |    |    |    |      |            |      |
|        |      |    |    |    |    |      |            |      |
| Bit    | 15   | 14 | 13 | 12 | 11 | 10   | 9          | 8    |
|        |      |    |    |    |    |      |            |      |
| Access |      |    |    |    |    |      |            |      |
| Reset  |      |    |    |    |    |      |            |      |
|        |      |    |    |    |    |      |            |      |
| Bit    | 7    | 6  | 5  | 4  | 3  | 2    | 1          | 0    |
|        | IESO |    |    |    |    |      | FNOSC[2:0] |      |
| Access | R/PO |    |    |    |    | R/PO | R/PO       | R/PO |
| Reset  | 1    |    |    |    |    | 1    | 1          | 1    |

#### Bit 7 - IESO Internal External Switchover bit

| Value | Description                                                                    |
|-------|--------------------------------------------------------------------------------|
| 1     | Internal External Switchover mode is enabled (Two-Speed Start-up is enabled)   |
| 0     | Internal External Switchover mode is disabled (Two-Speed Start-up is disabled) |

## Bits 2:0 - FNOSC[2:0] Initial Oscillator Source Selection bits

| Value | Description                                       |
|-------|---------------------------------------------------|
| 111   | Internal Fast RC (FRC) Oscillator with Postscaler |
| 110   | Backup Fast RC (BFRC)                             |
| 101   | LPRC Oscillator                                   |
| 100   | Reserved                                          |
| 011   | Primary Oscillator with PLL (XTPLL, HSPLL, ECPLL) |
| 010   | Primary (XT, HS, EC) Oscillator                   |
| 001   | Internal Fast RC Oscillator with PLL (FRCPLL)     |
| 000   | Fast RC (FRC) Oscillator                          |

## 29.2.5 FOSC Configuration Register

Name: FOSC Offset: 0xF1C

#### Note:

1. A time-out period will occur when the system clock switching logic requests the PLL clock source and the PLL is not already enabled.

Legend: PO = Program Once bit

| Bit    | 23         | 22   | 21 | 20    | 19   | 18       | 17   | 16      |
|--------|------------|------|----|-------|------|----------|------|---------|
|        |            |      |    |       |      |          |      |         |
| Access |            |      |    |       |      |          |      |         |
| Reset  |            |      |    |       |      |          |      |         |
|        |            |      |    |       |      |          |      |         |
| Bit    | 15         | 14   | 13 | 12    | 11   | 10       | 9    | 8       |
|        |            |      |    | XTBST | XTCF | G[1:0]   |      | PLLKEN  |
| Access |            |      |    | R/PO  | R/PO | R/PO     |      | R/PO    |
| Reset  |            |      |    | 1     | 1    | 1        |      | 1       |
|        |            |      |    |       |      |          |      |         |
| Bit    | 7          | 6    | 5  | 4     | 3    | 2        | 1    | 0       |
|        | FCKSM[1:0] |      |    |       |      | OSCIOFNC | POSC | ИD[1:0] |
| Access | R/PO       | R/PO |    |       |      | R/PO     | R/PO | R/PO    |
| Reset  | 1          | 1    |    |       |      | 1        | 1    | 1       |

### Bit 12 - XTBST Oscillator Kick-Start Programmability bit

| Value | Description           |
|-------|-----------------------|
| 1     | Boosts the kick-start |
| 0     | Default kick-start    |

## Bits 11:10 - XTCFG[1:0] Crystal Oscillator Drive Select bits

Current gain programmability for oscillator (output drive).

| Value | Description                        |
|-------|------------------------------------|
| 11    | Gain3 (use for 24-32 MHz crystals) |
| 10    | Gain2 (use for 16-24 MHz crystals) |
| 01    | Gain1 (use for 8-16 MHz crystals)  |
| 00    | Gain0 (use for 4-8 MHz crystals)   |

### Bit 8 - PLLKEN PLL Lock Status Control bit(1)

| Value | Description                                                                            |
|-------|----------------------------------------------------------------------------------------|
| 1     | PLL lock signal will be used to disable PLL clock output if lock is lost               |
| 0     | PLL lock signal is not used; the PLL clock output will not be disabled if lock is lost |

## Bits 7:6 - FCKSM[1:0] Clock Switching Mode bits

| Value | Description                                                      |
|-------|------------------------------------------------------------------|
| 1x    | Clock switching is disabled, Fail-Safe Clock Monitor is disabled |
| 01    | Clock switching is enabled, Fail-Safe Clock Monitor is disabled  |
| 00    | Clock switching is enabled, Fail-Safe Clock Monitor is enabled   |

## Bit 2 - OSCIOFNC OSCO Pin Function bit (except in XT and HS modes)(1)

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | OSCO is the clock output                    |
| 0     | OSCO is the general purpose digital I/O pin |

### Bits 1:0 - POSCMD[1:0] Primary Oscillator Mode Select bits

# **Special Features**

| Value | Description                                 |
|-------|---------------------------------------------|
| 11    | Primary Oscillator is disabled              |
| 10    | HS Crystal Oscillator mode (10 MHz-32 MHz)  |
| 01    | XT Crystal Oscillator mode (3.5 MHz-10 MHz) |
| 00    | EC (External Clock) mode                    |

## 29.2.6 FWDT Configuration Register

Name: FWDT Offset: 0xF20

Legend: PO = Program Once bit

| Bit  | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|------|----|----|----|----|----|----|----|----|
|      |    |    |    |    |    |    |    |    |
| cess |    |    |    |    |    |    |    |    |

Access Reset

| Bit    | 15     | 14    | 13      | 12          | 11   | 10          | 9    | 8        |
|--------|--------|-------|---------|-------------|------|-------------|------|----------|
|        | FWDTEN |       |         | SWDTPS[4:0] |      |             | WDTW | /IN[1:0] |
| Access | R/PO   | R/PO  | R/PO    | R/PO        | R/PO | R/PO        | R/PO | R/PO     |
| Reset  | 1      | 1     | 1       | 1           | 1    | 1           | 1    | 1        |
|        |        |       |         |             |      |             |      |          |
| Bit    | 7      | 6     | 5       | 4           | 3    | 2           | 1    | 0        |
|        | WINDIS | RCLKS | EL[1:0] |             |      | RWDTPS[4:0] |      |          |
| Access | R/PO   | R/PO  | R/PO    | R/PO        | R/PO | R/PO        | R/PO | R/PO     |
| Reset  | 1      | 1     | 1       | 1           | 1    | 1           | 1    | 1        |

### Bit 15 - FWDTEN Watchdog Timer Enable bit

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | WDT is enabled in hardware                  |
| 0     | WDT controller via the ON bit (WDTCONL[15]) |

## Bits 14:10 - SWDTPS[4:0] Sleep Mode Watchdog Timer Period Select bits

| Value | Description                      |
|-------|----------------------------------|
| 11111 | Divide by 2 ^ 31 = 2,147,483,648 |
| 11110 | Divide by 2 ^ 30 = 1,073,741,824 |
|       |                                  |
| 00001 | Divide by 2 ^ 1, 2               |
| 00000 | Divide by 2 ^ 0, 1               |

#### Bits 9:8 - WDTWIN[1:0] Watchdog Timer Window Select bits

|       | <u> </u>                              |
|-------|---------------------------------------|
| Value | Description                           |
| 11    | WDT window is 25% of the WDT period   |
| 10    | WDT window is 37.5% of the WDT period |
| 01    | WDT window is 50% of the WDT period   |
| 00    | WDT Window is 75% of the WDT period   |

## Bit 7 - WINDIS Watchdog Timer Window Enable bit

| Value | Description                          |
|-------|--------------------------------------|
| 1     | Watchdog Timer is in Non-Window mode |
| 0     | Watchdog Timer is in Window mode     |

## Bits 6:5 - RCLKSEL[1:0] Watchdog Timer Clock Select bits

| Value | Description                                                                                                        |
|-------|--------------------------------------------------------------------------------------------------------------------|
| 11    | LPRC clock                                                                                                         |
| 10    | Uses FRC when WINDIS = 0, system clock is not INTOSC/LPRC and device is not in Sleep; otherwise, uses INTOSC/LPRC  |
| 01    | Uses peripheral clock when system clock is not INTOSC/LPRC and device is not in Sleep; otherwise, uses INTOSC/LPRC |
| 00    | Reserved                                                                                                           |

**Special Features** 

## Bits 4:0 - RWDTPS[4:0] Run Mode Watchdog Timer Period Select bits

| Value | Description                      |
|-------|----------------------------------|
| 11111 | Divide by 2 ^ 31 = 2,147,483,648 |
| 11110 | Divide by 2 ^ 30 = 1,073,741,824 |
|       |                                  |
| 00001 | Divide by 2 ^ 1, 2               |
| 00000 | Divide by 2 ^ 0, 1               |

## 29.2.7 FPOR Configuration Register

Name: FPOR Offset: 0xF24

**Legend:** PO = Program Once bit, r = Reserved bit

| Bit    | 23 | 22      | 21            | 20 | 19 | 18 | 17 | 16 |
|--------|----|---------|---------------|----|----|----|----|----|
|        |    |         |               |    |    |    |    |    |
| Access |    |         |               |    |    |    |    | _  |
| Reset  |    |         |               |    |    |    |    |    |
|        |    |         |               |    |    |    |    |    |
| Bit    | 15 | 14      | 13            | 12 | 11 | 10 | 9  | 8  |
|        |    |         |               |    |    |    |    |    |
| Access |    |         | •             |    | •  |    |    |    |
| Reset  |    |         |               |    |    |    |    |    |
|        |    |         |               |    |    |    |    |    |
| Bit    | 7  | 6       | 5             | 4  | 3  | 2  | 1  | 0  |
|        |    | BISTDIS | Reserved[1:0] |    |    |    |    |    |
| Access |    | R/PO    | r             | r  |    |    |    |    |
| Reset  |    | 1       | 1             | 1  |    |    |    |    |

Bit 6 - BISTDIS Memory BIST Feature Disable bit

| Value | Description                                                                          |
|-------|--------------------------------------------------------------------------------------|
| 1     | Normal start-up operation after Reset; executes instruction at 0x000000              |
| 0     | Optional start-up operation after Reset; executes instruction at start of boot space |

Bits 5:4 - Reserved[1:0] Maintain as '1'.

**Special Features** 

## 29.2.8 FICD Configuration Register

Name: FICD Offset: 0xF28

Legend: PO = Program Once bit

| Bit    | 23 | 22 | 21     | 20 | 19 | 18 | 17   | 16    |
|--------|----|----|--------|----|----|----|------|-------|
|        |    |    |        |    |    |    |      |       |
| Access |    |    |        |    |    |    |      |       |
| Reset  |    |    |        |    |    |    |      |       |
|        |    |    |        |    |    |    |      |       |
| Bit    | 15 | 14 | 13     | 12 | 11 | 10 | 9    | 8     |
|        |    |    |        |    |    |    |      |       |
| Access |    |    |        |    |    |    |      |       |
| Reset  |    |    |        |    |    |    |      |       |
|        |    |    |        |    |    |    |      |       |
| Bit    | 7  | 6  | 5      | 4  | 3  | 2  | 1    | 0     |
|        |    |    | JTAGEN |    |    |    | ICS  | [1:0] |
| Access |    |    | R/PO   |    |    |    | R/PO | R/PO  |
| Reset  |    |    | 1      |    |    |    | 1    | 1     |

### Bit 5 - JTAGEN JTAG Enable bit

| Value | Description           |
|-------|-----------------------|
| 1     | JTAG port is enabled  |
| 0     | JTAG port is disabled |

## Bits 1:0 - ICS[1:0] ICD Communication Channel Select bits

| Value | Description                        |
|-------|------------------------------------|
| 11    | Host communicates on PGC1 and PGD1 |
| 10    | Host communicates on PGC2 and PGD2 |
| 01    | Host communicates on PGC3 and PGD3 |
| 00    | Reserved, do not use               |

## 29.2.9 FDMTIVTL Configuration Register

Name: FDMTIVTL Offset: 0xF2C

| Bit    | 23          | 22   | 21   | 20    | 19      | 18   | 17   | 16   |  |
|--------|-------------|------|------|-------|---------|------|------|------|--|
|        |             |      |      |       |         |      |      |      |  |
| Access |             |      |      |       |         |      |      |      |  |
| Reset  |             |      |      |       |         |      |      |      |  |
|        |             |      |      |       |         |      |      |      |  |
| Bit    | 15          | 14   | 13   | 12    | 11      | 10   | 9    | 8    |  |
|        |             |      |      | DMTIV | T[15:8] |      |      |      |  |
| Access | R/PO        | R/PO | R/PO | R/PO  | R/PO    | R/PO | R/PO | R/PO |  |
| Reset  | 1           | 1    | 1    | 1     | 1       | 1    | 1    | 1    |  |
|        |             |      |      |       |         |      |      |      |  |
| Bit    | 7           | 6    | 5    | 4     | 3       | 2    | 1    | 0    |  |
|        | DMTIVT[7:0] |      |      |       |         |      |      |      |  |
| Access | R/PO        | R/PO | R/PO | R/PO  | R/PO    | R/PO | R/PO | R/PO |  |
| Reset  | 1           | 1    | 1    | 1     | 1       | 1    | 1    | 1    |  |

Bits 15:0 - DMTIVT[15:0] DMT Window Interval Lower 16 bits

**Special Features** 

## 29.2.10 FDMTIVTH Configuration Register

Name: FDMTIVTH 0xF30

| Bit    | 23            | 22   | 21   | 20    | 19       | 18   | 17   | 16   |  |  |
|--------|---------------|------|------|-------|----------|------|------|------|--|--|
|        |               |      |      |       |          |      |      |      |  |  |
| Access |               |      |      |       |          |      |      |      |  |  |
| Reset  |               |      |      |       |          |      |      |      |  |  |
|        |               |      |      |       |          |      |      |      |  |  |
| Bit    | 15            | 14   | 13   | 12    | 11       | 10   | 9    | 8    |  |  |
|        |               |      |      | DMTIV | T[31:24] |      |      |      |  |  |
| Access | R/PO          | R/PO | R/PO | R/PO  | R/PO     | R/PO | R/PO | R/PO |  |  |
| Reset  | 0             | 0    | 0    | 0     | 0        | 0    | 0    | 0    |  |  |
|        |               |      |      |       |          |      |      |      |  |  |
| Bit    | 7             | 6    | 5    | 4     | 3        | 2    | 1    | 0    |  |  |
|        | DMTIVT[23:16] |      |      |       |          |      |      |      |  |  |
| Access | R/PO          | R/PO | R/PO | R/PO  | R/PO     | R/PO | R/PO | R/PO |  |  |
| Reset  | 1             | 1    | 1    | 1     | 1        | 1    | 1    | 1    |  |  |

Bits 15:0 - DMTIVT[31:16] DMT Window Interval Higher 16 bits

## 29.2.11 FDMTCNTL Configuration Register

Name: FDMTCNTL Offset: 0xF34

| Bit    | 23          | 22   | 21   | 20    | 19       | 18   | 17   | 16   |  |  |
|--------|-------------|------|------|-------|----------|------|------|------|--|--|
|        |             |      |      |       |          |      |      |      |  |  |
| Access |             |      |      |       |          |      |      |      |  |  |
| Reset  |             |      |      |       |          |      |      |      |  |  |
|        |             |      |      |       |          |      |      |      |  |  |
| Bit    | 15          | 14   | 13   | 12    | 11       | 10   | 9    | 8    |  |  |
|        |             |      |      | DMTCN | NT[15:8] |      |      |      |  |  |
| Access | R/PO        | R/PO | R/PO | R/PO  | R/PO     | R/PO | R/PO | R/PO |  |  |
| Reset  | 1           | 1    | 1    | 1     | 1        | 1    | 1    | 1    |  |  |
|        |             |      |      |       |          |      |      |      |  |  |
| Bit    | 7           | 6    | 5    | 4     | 3        | 2    | 1    | 0    |  |  |
|        | DMTCNT[7:0] |      |      |       |          |      |      |      |  |  |
| Access | R/PO        | R/PO | R/PO | R/PO  | R/PO     | R/PO | R/PO | R/PO |  |  |
| Reset  | 1           | 1    | 1    | 1     | 1        | 1    | 1    | 1    |  |  |

Bits 15:0 - DMTCNT[15:0] DMT Instruction Count Time-out Value Lower 16 bits

## 29.2.12 FDMTCNTH Configuration Register

Name: FDMTCNTH Offset: 0xF38

| Bit    | 23   | 22   | 21   | 20    | 19       | 18   | 17   | 16   |
|--------|------|------|------|-------|----------|------|------|------|
|        |      |      |      |       |          |      |      |      |
| Access |      |      |      |       |          |      |      |      |
| Reset  |      |      |      |       |          |      |      |      |
|        |      |      |      |       |          |      |      |      |
| Bit    | 15   | 14   | 13   | 12    | 11       | 10   | 9    | 8    |
|        |      |      |      | DMTCN | T[31:24] |      |      |      |
| Access | R/PO | R/PO | R/PO | R/PO  | R/PO     | R/PO | R/PO | R/PO |
| Reset  | 0    | 0    | 0    | 0     | 0        | 0    | 0    | 0    |
|        |      |      |      |       |          |      |      |      |
| Bit    | 7    | 6    | 5    | 4     | 3        | 2    | 1    | 0    |
|        |      |      |      | DMTCN | T[23:16] |      |      |      |
| Access | R/PO | R/PO | R/PO | R/PO  | R/PO     | R/PO | R/PO | R/PO |
| Reset  | 1    | 1    | 1    | 1     | 1        | 1    | 1    | 1    |

Bits 15:0 - DMTCNT[31:16] DMT Instruction Count Time-out Value Upper 16 bits

**Special Features** 

## 29.2.13 FDMT Configuration Register

Name: FDMT Offset: 0xF3C

Legend: PO = Program Once bit

| Bit    | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16     |
|--------|----|----|----|----|----|----|----|--------|
|        |    |    |    |    |    |    |    |        |
| Access |    |    |    |    |    |    |    |        |
| Reset  |    |    |    |    |    |    |    |        |
|        |    |    |    |    |    |    |    |        |
| Bit    | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8      |
|        |    |    |    |    |    |    |    |        |
| Access |    |    |    |    |    |    |    |        |
| Reset  |    |    |    |    |    |    |    |        |
|        |    |    |    |    |    |    |    |        |
| Bit    | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0      |
|        |    |    |    |    |    |    |    | DMTDIS |
| Access |    |    |    |    |    |    |    | R/PO   |
| Reset  |    |    |    |    |    |    |    | 1      |

## Bit 0 - DMTDIS DMT Disable bit

| Value | Description                                                                            |
|-------|----------------------------------------------------------------------------------------|
| 1     | Deadman Timer is disabled and can be enabled by software using the ON bit (DMTCON[15]) |
| 0     | Deadman Timer is enabled and cannot be disabled by software                            |

## 29.2.14 FDEVOPT Configuration Register

Name: FDEVOPT Offset: 0xF40

Note:

1. Fixed pin option is only available for higher pin packages (48-pin, 64-pin and 80-pin).

**Legend:** PO = Program Once bit; r = Reserved bit

| Bit    | 23       | 22 | 21      | 20      | 19      | 18       | 17     | 16       |
|--------|----------|----|---------|---------|---------|----------|--------|----------|
|        |          |    |         |         |         |          |        |          |
| Access |          |    |         |         |         |          |        |          |
| Reset  |          |    |         |         |         |          |        |          |
|        |          |    |         |         |         |          |        |          |
| Bit    | 15       | 14 | 13      | 12      | 11      | 10       | 9      | 8        |
|        |          |    | SPI2PIN |         |         | SMBEN    | Reserv | red[1:0] |
| Access |          |    | R/PO    |         |         | R/PO     | r      | r        |
| Reset  |          |    | 1       |         |         | 1        | 0      | 0        |
|        |          |    |         |         |         |          |        |          |
| Bit    | 7        | 6  | 5       | 4       | 3       | 2        | 1      | 0        |
|        | Reserved |    | ALTI2C3 | ALTI2C2 | ALTI2C1 | Reserved |        |          |
| Access | r        |    | R/PO    | R/PO    | R/PO    | r        |        |          |
| Reset  | 1        |    | 1       | 1       | 1       | 1        |        |          |

## Bit 13 - SPI2PIN Main SPI #2 Fast I/O Pad Disable bit(1)

| Value | Description                                                           |
|-------|-----------------------------------------------------------------------|
| 1     | Master SPI2 uses PPS (I/O remap) to make connections with device pins |
| 0     | Master SPI2 uses direct connections with specified device pins        |

### Bit 10 – SMBEN Select Input Voltage Threshold for I<sup>2</sup>C Pads to be SMBus 3.0 Compliant bit

| Value | Description                                 |
|-------|---------------------------------------------|
| 1     | Enables SMBus 3.0 input threshold voltage   |
| 0     | I <sup>2</sup> C pad input buffer operation |

Bits 9:8 - Reserved[1:0] Maintain as '0'

Bit 7 - Reserved Maintain as '1'

## Bit 5 - ALTI2C3 Alternate I2C3 Pin Mapping bit

| Value | Description                                         |
|-------|-----------------------------------------------------|
| 1     | Default location for SCL3/SDA3 pins                 |
| 0     | Alternate location for SCL3/SDA3 pins (ASCL3/ASDA3) |

### Bit 4 – ALTI2C2 Alternate I2C2 Pin Mapping bit

| Value | Description                                         |
|-------|-----------------------------------------------------|
| 1     | Default location for SCL2/SDA2 pins                 |
| 0     | Alternate location for SCL2/SDA2 pins (ASCL2/ASDA2) |

#### Bit 3 - ALTI2C1 Alternate I2C1 Pin Mapping bit

| DIL 3 - AI | Bit 3 - ALTIZOT Alternate 12011 in Mapping bit      |  |  |  |  |
|------------|-----------------------------------------------------|--|--|--|--|
| Value      | Description                                         |  |  |  |  |
| 1          | Default location for SCL1/SDA1 pins                 |  |  |  |  |
| 0          | Alternate location for SCL1/SDA1 pins (ASCL1/ASDA1) |  |  |  |  |

#### Bit 2 - Reserved Maintain as '1'.

## 29.2.15 FALTREG Configuration Register

Name: FALTREG Offset: 0xF44

**Legend:** PO = Program Once bit

| Bit    | 23 | 22   | 21         | 20   | 19 | 18   | 17         | 16   |
|--------|----|------|------------|------|----|------|------------|------|
|        |    |      |            |      |    |      |            |      |
| Access |    |      |            |      |    |      |            |      |
| Reset  |    |      |            |      |    |      |            |      |
|        |    |      |            |      |    |      |            |      |
| Bit    | 15 | 14   | 13         | 12   | 11 | 10   | 9          | 8    |
|        |    |      | CTXT4[2:0] |      |    |      | CTXT3[2:0] |      |
| Access |    | R/PO | R/PO       | R/PO |    | R/PO | R/PO       | R/PO |
| Reset  |    | 1    | 1          | 1    |    | 1    | 1          | 1    |
|        |    |      |            |      |    |      |            |      |
| Bit    | 7  | 6    | 5          | 4    | 3  | 2    | 1          | 0    |
|        |    |      | CTXT2[2:0] |      |    |      | CTXT1[2:0] |      |
| Access |    | R/PO | R/PO       | R/PO |    | R/PO | R/PO       | R/PO |
| Reset  |    | 1    | 1          | 1    |    | 1    | 1          | 1    |

Bits 14:12 - CTXT4[2:0] Specifies Alternate Working Register Set #4 with IPLs bits

| Value | Description                                          |
|-------|------------------------------------------------------|
| 111   | Not assigned                                         |
| 110   | Alternate Register Set #4 is assigned to IPL Level 7 |
| 101   | Alternate Register Set #4 is assigned to IPL Level 6 |
| 100   | Alternate Register Set #4 is assigned to IPL Level 5 |
| 011   | Alternate Register Set #4 is assigned to IPL Level 4 |
| 010   | Alternate Register Set #4 is assigned to IPL Level 3 |
| 001   | Alternate Register Set #4 is assigned to IPL Level 2 |
| 000   | Alternate Register Set #4 is assigned to IPL Level 1 |
|       |                                                      |

Bits 10:8 - CTXT3[2:0] Specifies Alternate Working Register Set #3 with IPLs bits

|       | - 121.161 - Parameter Manager 1. 121.11.11.11.11.11.11.11.11.11.11.11.11. |
|-------|---------------------------------------------------------------------------|
| Value | Description                                                               |
| 111   | Not assigned                                                              |
| 110   | Alternate Register Set #3 is assigned to IPL Level 7                      |
| 101   | Alternate Register Set #3 is assigned to IPL Level 6                      |
| 100   | Alternate Register Set #3 is assigned to IPL Level 5                      |
| 011   | Alternate Register Set #3 is assigned to IPL Level 4                      |
| 010   | Alternate Register Set #3 is assigned to IPL Level 3                      |
| 001   | Alternate Register Set #3 is assigned to IPL Level 2                      |
| 000   | Alternate Register Set #3 is assigned to IPL Level 1                      |

Bits 6:4 - CTXT2[2:0] Specifies Alternate Working Register Set #2 with IPLs bits

| Value | Description                                          |
|-------|------------------------------------------------------|
| 111   | Not assigned                                         |
| 110   | Alternate Register Set #2 is assigned to IPL Level 7 |
| 101   | Alternate Register Set #2 is assigned to IPL Level 6 |
| 100   | Alternate Register Set #2 is assigned to IPL Level 5 |
| 011   | Alternate Register Set #2 is assigned to IPL Level 4 |
| 010   | Alternate Register Set #2 is assigned to IPL Level 3 |
| 001   | Alternate Register Set #2 is assigned to IPL Level 2 |
| 000   | Alternate Register Set #2 is assigned to IPL Level 1 |

Bits 2:0 - CTXT1[2:0] Specifies Alternate Working Register Set #1 with IPLs bits

**Special Features** 

| Value | Description                                          |
|-------|------------------------------------------------------|
| 111   | Not assigned                                         |
| 110   | Alternate Register Set #1 is assigned to IPL Level 7 |
| 101   | Alternate Register Set #1 is assigned to IPL Level 6 |
| 100   | Alternate Register Set #1 is assigned to IPL Level 5 |
| 011   | Alternate Register Set #1 is assigned to IPL Level 4 |
| 010   | Alternate Register Set #1 is assigned to IPL Level 3 |
| 001   | Alternate Register Set #1 is assigned to IPL Level 2 |
| 000   | Alternate Register Set #1 is assigned to IPL Level 1 |

## 29.3 Device Calibration and Identification

The dsPIC33CK256MC506 devices have two Identification registers, near the end of configuration memory space, that store the Device ID (DEVID) and Device Revision (DEVREV). These registers are used to determine the mask, variant and manufacturing information about the device. These registers are read-only and are shown in 29.3.1. DEVREV and 29.3.2. DEVID.

**Special Features** 

#### 29.3.1 **Device Revision Register** Name: **DEVREV** Legend: R = Read-only bit Bit 23 22 21 20 19 18 17 16 Access Reset Bit 15 14 13 12 10 Access Reset Bit 6 5 4 3 0 DEVREV[3:0] R Access R R Reset

Bits 3:0 - DEVREV[3:0] Device Revision bits

#### 29.3.2 **Device ID Register**

Name: **DEVID** 

Note:

See 29.3.3. Device IDs for the list of Device Identifier bits.

Legend: R = Read-only bit

| Bit    | 23 | 22 | 21 | 20    | 19     | 18 | 17 | 16 |
|--------|----|----|----|-------|--------|----|----|----|
|        |    |    |    |       |        |    |    |    |
| Access |    |    |    |       |        |    |    |    |
| Reset  |    |    |    |       |        |    |    |    |
|        |    |    |    |       |        |    |    |    |
| Bit    | 15 | 14 | 13 | 12    | 11     | 10 | 9  | 8  |
|        |    |    |    | FAMII | D[7:0] |    |    |    |
| Access | R  | R  | R  | R     | R      | R  | R  | R  |
| Reset  |    |    |    |       |        |    |    |    |
|        |    |    |    |       |        |    |    |    |
| Bit    | 7  | 6  | 5  | 4     | 3      | 2  | 1  | 0  |
|        |    |    |    | DEV   | [7:0]  |    |    |    |
| Access | R  | R  | R  | R     | R      | R  | R  | R  |
| Reset  |    |    |    |       |        |    |    |    |

Bits 15:8 - FAMID[7:0] Device Family Identifier bits

| Value     | Description              |
|-----------|--------------------------|
| 1000 0111 | dsPIC33CK256MC506 family |

Bits 7:0 - DEV[7:0] Individual Device Identifier bits<sup>(1)</sup>

#### 29.3.3 **Device IDs**

Table 29-2. Device IDs for the dsPIC33CK256MC506 Family

| Device            | DEVID  |
|-------------------|--------|
| dsPIC33CK128MC102 | 0xA200 |
| dsPIC33CK128MC103 | 0xA201 |
| dsPIC33CK128MC105 | 0xA202 |
| dsPIC33CK128MC106 | 0xA203 |
| dsPIC33CK128MC502 | 0xA240 |
| dsPIC33CK128MC503 | 0xA241 |
| dsPIC33CK128MC505 | 0xA242 |
| dsPIC33CK128MC506 | 0xA243 |
| dsPIC33CK256MC102 | 0xA210 |
| dsPIC33CK256MC103 | 0xA211 |
| dsPIC33CK256MC105 | 0xA212 |
| dsPIC33CK256MC106 | 0xA213 |
| dsPIC33CK256MC502 | 0xA250 |
| dsPIC33CK256MC503 | 0xA251 |

**Datasheet** 

| continued         |        |  |
|-------------------|--------|--|
| Device            | DEVID  |  |
| dsPIC33CK256MC505 | 0xA252 |  |
| dsPIC33CK256MC506 | 0xA253 |  |

## 29.4 User OTP Memory

The dsPIC33CK256MC506 family devices contain 64 One-Time-Programmable (OTP) double words, located at addresses, 801700h through 8017FEh. Each 48-bit OTP double word can only be written one time. The OTP Words can be used for storing checksums, code revisions, manufacturing dates, manufacturing lot numbers or any other application-specific information.

The OTP area is not cleared by any erase command. This memory can be written only once.

## 29.5 On-Chip Voltage Regulator

All of the dsPIC33CK256MC506 family devices have an internal voltage regulator to supply power to the core at 1.2V (typical).

The voltage regulator power can be controlled by the LPWREN bit in the VREGCON register when LPWREN (VREGCON[15]) = 1. Then, the regulators are put in a lower power mode.

The regulators have Low-Power and Standby modes for use in Sleep modes. For additional information about Sleep, see 28.2.1. Sleep Mode. When the regulators are in Low-Power mode (LPWREN = 1), the power available to the core is limited.

Before the LPWREN bit is set, the device should be placed into a Lower Power state by disabling peripherals and lowering CPU frequency (e.g., 8 MHz FRC without PLL). The output voltages of the three regulators can be controlled independently by the user, which gives the capability to save additional power during Sleep mode.

### 29.5.1 Voltage Regulator Control Register

Name: VREGCON

#### Note:

1. Low-Power mode can only be used within the industrial temperature range. The CPU should be run at slow speed (8 MHz or less) before setting this bit.

Legend: r = Reserved bit

| Bit    | 15     | 14 | 13 | 12     | 11             | 10 | 9 | 8 |
|--------|--------|----|----|--------|----------------|----|---|---|
|        | LPWREN |    |    |        | Reserved[14:8] |    |   |   |
| Access | R/W    | r  | r  | r      | r              | r  | r | r |
| Reset  | 0      | 0  | 0  | 0      | 0              | 0  | 0 | 0 |
|        |        |    |    |        |                |    |   |   |
| Bit    | 7      | 6  | 5  | 4      | 3              | 2  | 1 | 0 |
|        |        |    |    | Reserv | /ed[7:0]       |    |   |   |
| Access | r      | r  | r  | r      | r              | r  | r | r |
| Reset  | 0      | 0  | 0  | 0      | 0              | 0  | 0 | 0 |

Bit 15 - LPWREN Low-Power Mode Enable bits(1)

| Value | Description                               |
|-------|-------------------------------------------|
| 1     | Voltage regulators are in Low-Power mode  |
| 0     | Voltage regulators are in Full Power mode |

Bits 14:0 - Reserved[14:0] Maintain as '0'

## 29.6 Brown-out Reset (BOR)

The Brown-out Reset (BOR) module is based on an internal voltage reference circuit that monitors the regulated supply voltage. The main purpose of the BOR module is to generate a device Reset when a brown-out condition occurs. Brown-out conditions are generally caused by glitches on the AC mains (for example, missing portions of the AC cycle waveform due to bad power transmission lines or voltage sags due to excessive current draw when a large inductive load is turned on).

A BOR generates a Reset pulse which resets the device. The BOR selects the clock source based on the device Configuration bit selections.

If an Oscillator mode is selected, the BOR activates the Oscillator Start-up Timer (OST). The system clock is held until OST expires. If the PLL is used, the clock is held until the LOCK bit (OSCCON[5]) is '1'.

The BOR status bit (RCON[1]) is set to indicate that a BOR has occurred. The BOR circuit continues to operate while in Sleep or Idle mode and resets the device should  $V_{DD}$  fall below the BOR threshold voltage.

## 29.7 Dual Watchdog Timer (WDT)

**Note:** This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "**Dual Watchdog Timer**", (www.microchip.com/DS70005250) in the "dsPIC33/PIC24 Family Reference Manual".

The dsPIC33 dual Watchdog Timer (WDT) is described in this section. Refer to Figure 29-1 for a block diagram of the WDT.

The WDT, when enabled, operates from the internal Low-Power RC (LPRC) Oscillator clock source or a selectable clock source in Run mode. The WDT can be used to detect system software malfunctions by resetting the device if the WDT is not cleared periodically in software. The WDT can be configured in Windowed mode or Non-Windowed mode. Various WDT time-out periods can be selected using the WDT postscaler. The WDT can also be used to wake the device from Sleep or Idle mode (Power Save mode). If the WDT expires and issues a device Reset, the WTDO bit in the RCON register will be set.

**Special Features** 

The following are some of the key features of the WDT modules:

- · Configuration or Software Controlled
- Separate User-Configurable Time-out Periods for Run and Sleep/Idle
- · Can Wake the Device from Sleep or Idle
- User-Selectable Clock Source in Run mode
- · Operates from LPRC in Sleep/Idle mode

Figure 29-1. Watchdog Timer Block Diagram



## 29.7.1 Watchdog Timer Control Register Low

Name: WDTCONL

#### Notes:

- 1. A read of this bit will result in a '1' if the WDT is enabled by the device configuration or by software. The user's software should not read or write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.
- 2. The user's software should not read or write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.
- 3. These bits reflect the value of the Configuration bits.
- 4. The WDTWINEN bit reflects the status of the Configuration bit if the bit is set. If the bit is cleared, the value is controlled by software.
- 5. The available clock sources are device-dependent.

Legend: y = Value from Configuration bit on POR; HS = Hardware Settable bit

| Bit    | 15   | 14      | 13 | 12 | 11          | 10          | 9 | 8        |
|--------|------|---------|----|----|-------------|-------------|---|----------|
|        | ON   |         |    |    |             | RUNDIV[4:0] |   |          |
| Access | R/W  | •       |    | R  | R           | R           | R | R        |
| Reset  | 0    |         |    | 0  | 0           | 0           | 0 | у        |
|        |      |         |    |    |             |             |   |          |
| Bit    | 7    | 6       | 5  | 4  | 3           | 2           | 1 | 0        |
|        | CLKS | EL[1:0] |    |    | SLPDIV[4:0] |             |   | WDTWINEN |
| Access | R    | R       | R  | R  | R           | R           | R | HS/R/W   |
| Reset  | 0    | 0       | 0  | 0  | 0           | 0           | У | 0        |

## Bit 15 - ON Watchdog Timer Enable bit(1,2)

| Value | Description                                                                 |
|-------|-----------------------------------------------------------------------------|
| 1     | Enables the Watchdog Timer if it is not enabled by the device configuration |
| 0     | Disables the Watchdog Timer if it was enabled in software                   |

#### Bits 12:8 - RUNDIVI4:01 WDT Run Mode Postscaler Status bits<sup>(3)</sup>

| Value | Description                      |
|-------|----------------------------------|
| 11111 | Divide by 2 ^ 31 = 2,147,483,648 |
| 11110 | Divide by 2 ^ 30 = 1,073,741,824 |
| 00001 | Divide by 2 ^ 1, 2               |
| 00000 | Divide by 2 ^ 0, 1               |

### Bits 7:6 - CLKSEL[1:0] WDT Run Mode Clock Select Status bits(3,5)

| Value | Description     |
|-------|-----------------|
| 11    | LPRC Oscillator |
| 10    | FRC Oscillator  |
| 01    | Reserved        |
| 00    | SYSCLK          |

### Bits 5:1 - SLPDIV[4:0] Sleep and Idle Mode WDT Postscaler Status bits(3)

| Value | Description                      |
|-------|----------------------------------|
| 11111 | Divide by 2 ^ 31 = 2,147,483,648 |
| 11110 | Divide by 2 ^ 30 = 1,073,741,824 |
| 00001 | Divide by 2 ^ 1, 2               |
|       | Divide by 2 ^ 0, 1               |

**Special Features** 

## Bit 0 – WDTWINEN Watchdog Timer Window Enable bit<sup>(4)</sup>

| Value | Description          |
|-------|----------------------|
| 1     | Enables Window mode  |
| 0     | Disables Window mode |

## 29.7.2 Watchdog Timer Control Register High

Name: WDTCONH

| 15              | 14          | 13          | 12                | 11                                    | 10                                                                | 9                                                                       | 8                                                                             |  |
|-----------------|-------------|-------------|-------------------|---------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------|--|
| WDTCLRKEY[15:8] |             |             |                   |                                       |                                                                   |                                                                         |                                                                               |  |
| W               | W           | W           | W                 | W                                     | W                                                                 | W                                                                       | W                                                                             |  |
| 0               | 0           | 0           | 0                 | 0                                     | 0                                                                 | 0                                                                       | 0                                                                             |  |
|                 |             |             |                   |                                       |                                                                   |                                                                         |                                                                               |  |
| 7               | 6           | 5           | 4                 | 3                                     | 2                                                                 | 1                                                                       | 0                                                                             |  |
| WDTCLRKEY[7:0]  |             |             |                   |                                       |                                                                   |                                                                         |                                                                               |  |
| W               | W           | W           | W                 | W                                     | W                                                                 | W                                                                       | W                                                                             |  |
| 0               | 0           | 0           | 0                 | 0                                     | 0                                                                 | 0                                                                       | 0                                                                             |  |
|                 | W<br>0<br>7 | W W 0 0 7 6 | W W W 0 0 0 7 6 5 | WDTCLR W W W W 0 0 0 0 7 6 5 4 WDTCLF | WDTCLRKEY[15:8]  W W W W W 0 0 0 0 0 0  7 6 5 4 3  WDTCLRKEY[7:0] | WDTCLRKEY[15:8]  W W W W W W 0 0 0 0 0 0 0  7 6 5 4 3 2  WDTCLRKEY[7:0] | WDTCLRKEY[15:8]  W W W W W W W 0 0 0 0 0 0 0 0  7 6 5 4 3 2 1  WDTCLRKEY[7:0] |  |

Bits 15:0 - WDTCLRKEY[15:0] Watchdog Timer Clear Key Bits

To clear the Watchdog Timer to prevent a time-out, software must write the value, 0x5743, to this location using a single 16-bit write.

### 29.8 JTAG Interface

The dsPIC33CK256MC506 family devices implement a JTAG interface, which supports boundary scan device testing. The JTAG interface only supports boundary scan; programming is not supported.

**Note:** Refer to "**Programming and Diagnostics**" (www.microchip.com/DS70608) in the "dsPIC33/PIC24 Family Reference Manual" for further information on usage, configuration and operation of the JTAG interface.

## 29.9 In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>)

The dsPIC33CK256MC506 family devices can be serially programmed while in the end application circuit. This is done with two lines for clock and data, and three other lines for power, ground and the programming sequence. Serial programming allows customers to manufacture boards with unprogrammed devices and then program the device just before shipping the product. Serial programming also allows the most recent firmware or a custom firmware to be programmed. Refer to the "dsPIC33CK256MC506 Family Flash Programming Specification" (www.microchip.com/DS70005446) for details about In-Circuit Serial Programming (ICSP).

Any of the three pairs of programming clock/data pins can be used:

- PGC1 and PGD1
- PGC2 and PGD2
- PGC3 and PGD3

## 29.10 In-Circuit Debugger

When MPLAB<sup>®</sup> ICD 3 or the REAL ICE<sup>™</sup> emulator is selected as a debugger, the in-circuit debugging functionality is enabled. This function allows simple debugging functions when used with MPLAB IDE. Debugging functionality is controlled through the PGCx (Emulation/Debug Clock) and PGDx (Emulation/Debug Data) pin functions.

Any of the three pairs of debugging clock/data pins can be used:

- PGC1 and PGD1
- PGC2 and PGD2
- PGC3 and PGD3

To use the in-circuit debugger function of the device, the design must implement ICSP connections to  $\overline{MCLR}$ ,  $V_{DD}$ ,  $V_{SS}$  and the PGCx/PGDx pin pair. In addition, when the feature is enabled, some of the resources are not available for general use. These resources include the first 80 bytes of data RAM and two or five I/O pins (PGCx and PGDx).

## 29.11 Code Protection and CodeGuard™ Security

dsPIC33CK256MC506 family devices offer multiple levels of security for protecting individual intellectual property. The program Flash protection can be broken up into three segments: Boot Segment (BS), General Segment (GS) and Configuration Segment (CS). Boot Segment has the highest security privilege and can be thought to have limited restrictions when accessing other segments. General Segment has the least security and is intended for the end user system code. Configuration Segment contains only the device user configuration data, which are located at the end of the program memory space.

The code protection features are controlled by the Configuration registers, FSEC and FBSLIM. The FSEC register controls the code-protect level for each segment and if that segment is write-protected. The size of BS and GS will depend on the BSLIM[12:0] bits setting and if the Alternate Interrupt Vector Table (AIVT) is enabled. The BSLIM[12:0] bits define the number of pages for BS, with each page containing 1024 IW. The smallest BS size is one page, which will consist of the Interrupt Vector Table (IVT) and 512 IW of code protection.

If the AIVT is enabled, the last page of BS will contain the AIVT and will not contain any BS code. With AIVT enabled, the smallest BS size is now two pages (2048 IW), with one page for the IVT and BS code, and the other page for the AIVT. Write protection of the BS does not cover the AIVT. The last page of BS can always be programmed or erased by BS code. The General Segment will start at the next page and will consume the rest of program Flash, except for the Flash Configuration Words. The IVT will assume GS security only if BS is not enabled. The IVT is protected from being programmed or page erased when either security segment has enabled write protection.

The different device security segments are shown in Figure 29-2. Here, all three segments are shown, but are not required. If only basic code protection is required, then GS can be enabled independently or combined with CS, if desired.

Figure 29-2. Security Segments Example



- Note 1: If CS is write-protected, the last page (GS + CS) of program memory will be protected from an erase condition.
  - 2: The last half (256 IW) of the last page of BS is unusable program memory.

## 30. Instruction Set Summary

**Note:** This data sheet summarizes the features of the dsPIC33CK256MC506 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the related section in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip website (www.microchip.com).

The dsPIC33CK instruction set is almost identical to that of the dsPIC30F and dsPIC33F.

Most instructions are a single program memory word (24 bits). Only three instructions require two program memory locations.

Each single-word instruction is a 24-bit word, divided into an 8-bit opcode, which specifies the instruction type and one or more operands, which further specify the operation of the instruction.

The instruction set is highly orthogonal and is grouped into five basic categories:

- · Word or byte-oriented operations
- Bit-oriented operations
- · Literal operations
- DSP operations
- Control operations

Table 30-1 lists the general symbols used in describing the instructions.

The dsPIC33 instruction set summary in Table 30-2 lists all the instructions, along with the status flags affected by each instruction.

Most word or byte-oriented W register instructions (including barrel shift instructions) have three operands:

- · The first source operand, which is typically a register 'Wb' without any address modifier
- · The second source operand, which is typically a register 'Ws' with or without an address modifier
- The destination of the result, which is typically a register 'Wd' with or without an address modifier

However, word or byte-oriented file register instructions have two operands:

- · The file register specified by the value 'f'
- The destination, which could be either the file register 'f' or the W0 register, which is denoted as 'WREG'

Most bit-oriented instructions (including simple rotate/shift instructions) have two operands:

- The W register (with or without an address modifier) or file register (specified by the value of 'Ws' or 'f')
- The bit in the W register or file register (specified by a literal value or indirectly by the contents of register 'Wb')

The literal instructions that involve data movement can use some of the following operands:

- · A literal value to be loaded into a W register or file register (specified by 'k')
- The W register or file register where the literal value is to be loaded (specified by 'Wb' or 'f')

However, literal instructions that involve arithmetic or logical operations use some of the following operands:

- · The first source operand, which is a register 'Wb' without any address modifier
- · The second source operand, which is a literal value
- The destination of the result (only if not the same as the first source operand), which is typically a register 'Wd' with or without an address modifier

The MAC class of DSP instructions can use some of the following operands:

- The accumulator (A or B) to be used (required operand)
- · The W registers to be used as the two operands
- · The X and Y address space prefetch operations
- The X and Y address space prefetch destinations
- The accumulator write-back destination

The other DSP instructions do not involve any multiplication and can include:

Instruction Set Summary

- The accumulator to be used (required)
- The source or destination operand (designated as Wso or Wdo, respectively) with or without an address
- The amount of shift specified by a W register 'Wn' or a literal value

The control instructions can use some of the following operands:

- A program memory address
- The mode of the Table Read and Table Write instructions

Most instructions are a single word. Certain double-word instructions are designed to provide all the required information in these 48 bits. In the second word, the eight MSbs are '0's. If this second word is executed as an instruction (by itself), it executes as a NOP.

The double-word instructions execute in two instruction cycles.

Most single-word instructions are executed in a single instruction cycle, unless a conditional test is true or the Program Counter is changed as a result of the instruction, or a PSV or Table Read is performed. In these cases, the execution takes multiple instruction cycles, with the additional instruction cycle(s) executed as a NOP. Certain instructions that involve skipping over the subsequent instruction require either two or three cycles if the skip is performed, depending on whether the instruction being skipped is a single-word or two-word instruction. Moreover, double-word moves require two cycles.

Note: For more details on the instruction set, refer to the "16-Bit MCU and DSC Programmer's Reference Manual" (www.microchip.com/DS70000157).

Table 30-1. Symbols Used in Opcode Descriptions

| Field               | Description                                                                   |
|---------------------|-------------------------------------------------------------------------------|
| #text               | Means literal defined by "text"                                               |
| (text)              | Means "content of text"                                                       |
| [text]              | Means "the location addressed by text"                                        |
| {}                  | Optional field or operation                                                   |
| $a \in \{b, c, d\}$ | a is selected from the set of values b, c, d                                  |
| [n:m]               | Register bit field                                                            |
| .b                  | Byte mode selection                                                           |
| .d                  | Double-Word mode selection                                                    |
| .S                  | Shadow register select                                                        |
| .w                  | Word mode selection (default)                                                 |
| Acc                 | One of two accumulators {A, B}                                                |
| AWB                 | Accumulator Write-Back Destination Address register ∈ {W13, [W13]+ = 2}       |
| bit4                | 4-bit bit selection field (used in word-addressed instructions) $\in \{015\}$ |
| C, DC, N, OV, Z     | MCU Status bits: Carry, Digit Carry, Negative, Overflow, Sticky Zero          |
| Expr                | Absolute address, label or expression (resolved by the linker)                |
| f                   | File register address ∈ {0x00000x1FFF}                                        |
| lit1                | 1-bit unsigned literal ∈ {0,1}                                                |
| lit4                | 4-bit unsigned literal ∈ {015}                                                |

Note: In dsPIC33CK256MC506 devices, read and Read-Modify-Write (RMW) operations on non-CPU Special Function Registers require an additional cycle when compared to dsPIC30F, dsPIC33F, PIC24F and PIC24H devices.

| continued      |                                                                                                                                                            |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Field          | Description                                                                                                                                                |
| lit5           | 5-bit unsigned literal $\in \{031\}$                                                                                                                       |
| lit8           | 8-bit unsigned literal $\in$ {0255}                                                                                                                        |
| lit10          | 10-bit unsigned literal $\in$ {0255} for Byte mode, {0:1023} for Word mode                                                                                 |
| lit14          | 14-bit unsigned literal $\in \{016384\}$                                                                                                                   |
| lit16          | 16-bit unsigned literal $\in \{065535\}$                                                                                                                   |
| lit23          | 23-bit unsigned literal ∈ {08388608}; LSb must be '0'                                                                                                      |
| None           | Field does not require an entry, can be blank                                                                                                              |
| OA, OB, SA, SB | DSP Status bits: ACCA Overflow, ACCB Overflow, ACCA Saturate, ACCB Saturate                                                                                |
| PC             | Program Counter                                                                                                                                            |
| Slit10         | 10-bit signed literal ∈ {-512511}                                                                                                                          |
| Slit16         | 16-bit signed literal ∈ {-3276832767}                                                                                                                      |
| Slit6          | 6-bit signed literal ∈ {-1616}                                                                                                                             |
| Wb             | Base W register ∈ {W0W15}                                                                                                                                  |
| Wd             | Destination W register ∈ { Wd, [Wd], [Wd++], [Wd], [++Wd], [Wd] }                                                                                          |
| Wdo            | Destination W register ∈ { Wnd, [Wnd], [Wnd++], [Wnd], [++Wnd], [Wnd], [Wnd+Wb] }                                                                          |
| Wm,Wn          | Dividend, Divisor Working register pair (direct addressing)                                                                                                |
| Wm*Wm          | Multiplicand and Multiplier Working register pair for Square instructions ∈ {W4 * W4,W5 * W5,W6 * W6,W7 * W7}                                              |
| Wm*Wn          | Multiplicand and Multiplier Working register pair for DSP instructions ∈ {W4 * W5,W4 * W6,W4 * W7,W5 * W6,W5 * W7,W6 * W7}                                 |
| Wn             | One of 16 Working registers ∈ {W0W15}                                                                                                                      |
| Wnd            | One of 16 Destination Working registers ∈ {W0W15}                                                                                                          |
| Wns            | One of 16 Source Working registers ∈ {W0W15}                                                                                                               |
| WREG           | W0 (Working register used in file register instructions)                                                                                                   |
| Ws             | Source W register ∈ { Ws, [Ws], [Ws++], [Ws], [++Ws], [Ws] }                                                                                               |
| Wso            | Source W register ∈ { Wns, [Wns], [Wns++], [Wns], [++Wns], [Wns], [Wns+Wb] }                                                                               |
| Wx             | X Data Space Prefetch Address register for DSP instructions                                                                                                |
|                | $\in \{[W8] + = 6, [W8] + = 4, [W8] + = 2, [W8], [W8] - = 6, [W8] - = 4, [W8] - = 2,$                                                                      |
|                | [W9] + = 6, $[W9] + = 4$ , $[W9] + = 2$ , $[W9]$ , $[W9] - = 6$ , $[W9] - = 4$ , $[W9] - = 2$ ,                                                            |
|                | [W9 + W12], none}                                                                                                                                          |
| Wxd            | X Data Space Prefetch Destination register for DSP instructions ∈ {W4W7}  256MC506 devices, read and Read-Modify-Write (RMW) operations on non-CPU Special |

**Note:** In dsPIC33CK256MC506 devices, read and Read-Modify-Write (RMW) operations on non-CPU Special Function Registers require an additional cycle when compared to dsPIC30F, dsPIC33F, PIC24F and PIC24H devices.

| continued |                                                                                             |
|-----------|---------------------------------------------------------------------------------------------|
| Field     | Description                                                                                 |
| Wy        | Y Data Space Prefetch Address register for DSP instructions                                 |
|           | $\in$ {[W10] + = 6, [W10] + = 4, [W10] + = 2, [W10], [W10] - = 6, [W10] - = 4, [W10] - = 2, |
|           | [W11] + = 6, [W11] + = 4, [W11] + = 2, [W11], [W11] - = 6, [W11] - = 4, [W11] - = 2,        |
|           | [W11 + W12], none}                                                                          |
| Wyd       | Y Data Space Prefetch Destination register for DSP instructions ∈ {W4W7}                    |

**Note:** In dsPIC33CK256MC506 devices, read and Read-Modify-Write (RMW) operations on non-CPU Special Function Registers require an additional cycle when compared to dsPIC30F, dsPIC33F, PIC24F and PIC24H devices.

Table 30-2. Instruction Set Overview

| Base<br>Instr<br># | Assembly<br>Mnemonic |      | Assembly Syntax | Description                                | # of<br>Words | # of Cycles <sup>(1)</sup> | Status Flags<br>Affected |
|--------------------|----------------------|------|-----------------|--------------------------------------------|---------------|----------------------------|--------------------------|
| 1                  | ADD                  | ADD  | Acc             | Add Accumulators                           | 1             | 1                          | OA,OB,SA,SB              |
|                    |                      | ADD  | f               | f = f + WREG                               | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | ADD  | f,WREG          | WREG = f + WREG                            | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | ADD  | #lit10,Wn       | Wd = lit10 + Wd                            | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | ADD  | Wb, Ws, Wd      | Wd = Wb + Ws                               | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | ADD  | Wb,#lit5,Wd     | Wd = Wb + lit5                             | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | ADD  | Wso,#Slit4,Acc  | 16-bit Signed Add to<br>Accumulator        | 1             | 1                          | OA,OB,SA,SB              |
| 2                  | ADDC                 | ADDC | f               | f = f + WREG + (C)                         | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | ADDC | f,WREG          | WREG = f + WREG + (C)                      | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | ADDC | #lit10,Wn       | Wd = lit10 + Wd + (C)                      | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | ADDC | Wb, Ws, Wd      | Wd = Wb + Ws + (C)                         | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | ADDC | Wb,#lit5,Wd     | Wd = Wb + lit5 + (C)                       | 1             | 1                          | C,DC,N,OV,Z              |
| 3                  | AND                  | AND  | f               | f = f .AND. WREG                           | 1             | 1                          | N,Z                      |
|                    |                      | AND  | f,WREG          | WREG = f .AND. WREG                        | 1             | 1                          | N,Z                      |
|                    |                      | AND  | #lit10,Wn       | Wd = lit10 .AND. Wd                        | 1             | 1                          | N,Z                      |
|                    |                      | AND  | Wb, Ws, Wd      | Wd = Wb .AND. Ws                           | 1             | 1                          | N,Z                      |
|                    |                      | AND  | Wb,#lit5,Wd     | Wd = Wb .AND. lit5                         | 1             | 1                          | N,Z                      |
| 4                  | ASR                  | ASR  | f               | f = Arithmetic Right Shift f               | 1             | 1                          | C,N,OV,Z                 |
|                    |                      | ASR  | f,WREG          | WREG = Arithmetic Right<br>Shift f         | 1             | 1                          | C,N,OV,Z                 |
|                    |                      | ASR  | Ws,Wd           | Wd = Arithmetic Right Shift<br>Ws          | 1             | 1                          | C,N,OV,Z                 |
|                    |                      | ASR  | Wb, Wns, Wnd    | Wnd = Arithmetic Right Shift<br>Wb by Wns  | 1             | 1                          | N,Z                      |
|                    |                      | ASR  | Wb,#lit5,Wnd    | Wnd = Arithmetic Right Shift<br>Wb by lit5 | 1             | 1                          | N,Z                      |
| 5                  | BCLR                 | BCLR | f,#bit4         | Bit Clear f                                | 1             | 1                          | None                     |
|                    |                      | BCLR | Ws,#bit4        | Bit Clear Ws                               | 1             | 1                          | None                     |

- 1. Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle.
- 2. For dsPIC33CK256MC506 devices, the divide instructions must be preceded with a "REPEAT #5" instruction, such that they are executed six consecutive times.

| со                 | ntinued              |         |                   |                                                     |               |                            |                          |
|--------------------|----------------------|---------|-------------------|-----------------------------------------------------|---------------|----------------------------|--------------------------|
| Base<br>Instr<br># | Assembly<br>Mnemonic |         | Assembly Syntax   | Description                                         | # of<br>Words | # of Cycles <sup>(1)</sup> | Status Flags<br>Affected |
| 6                  | BFEXT                | BFEXT   | bit4,wid5,Ws,Wb   | Bit Field Extract from Ws to Wb                     | 2             | 2                          | None                     |
|                    |                      | BFEXT   | bit4,wid5,f,Wb    | Bit Field Extract from f to Wb                      | 2             | 2                          | None                     |
| 7                  | BFINS                | BFINS   | bit4,wid5,Wb,Ws   | Bit Field Insert from Wb into Ws                    | 2             | 2                          | None                     |
|                    |                      | BFINS   | bit4,wid5,Wb,f    | Bit Field Insert from Wb into f                     | 2             | 2                          | None                     |
|                    |                      | BFINS   | bit4,wid5,lit8,Ws | Bit Field Insert from #lit8 to Ws                   | 2             | 2                          | None                     |
| 8                  | BOOTSWP              | BOOTSWP |                   | Swap the Active and Inactive<br>Program Flash Space | 1             | 2                          | None                     |
| 9                  | BRA                  | BRA     | C, Expr           | Branch if Carry                                     | 1             | 1 (4)/1                    | None                     |
|                    |                      | BRA     | GE, Expr          | Branch if Greater Than or<br>Equal                  | 1             | 1 (4)/1                    | None                     |
|                    |                      | BRA     | GEU, Expr         | Branch if unsigned Greater<br>Than or Equal         | 1             | 1 (4)/1                    | None                     |
|                    |                      | BRA     | GT,Expr           | Branch if Greater Than                              | 1             | 1 (4)/1                    | None                     |
|                    |                      | BRA     | GTU, Expr         | Branch if Unsigned Greater<br>Than                  | 1             | 1 (4)/1                    | None                     |
|                    |                      | BRA     | LE, Expr          | Branch if Less Than or Equal                        | 1             | 1 (4)/1                    | None                     |
|                    |                      | BRA     | LEU, Expr         | Branch if Unsigned Less<br>Than or Equal            | 1             | 1 (4)/1                    | None                     |
|                    |                      | BRA     | LT, Expr          | Branch if Less Than                                 | 1             | 1 (4)/1                    | None                     |
|                    |                      | BRA     | LTU, Expr         | Branch if Unsigned Less<br>Than                     | 1             | 1 (4)/1                    | None                     |
|                    |                      | BRA     | N, Expr           | Branch if Negative                                  | 1             | 1 (4)/1                    | None                     |
|                    |                      | BRA     | NC, Expr          | Branch if Not Carry                                 | 1             | 1 (4)/1                    | None                     |
|                    |                      | BRA     | NN, Expr          | Branch if Not Negative                              | 1             | 1 (4)/1                    | None                     |
|                    |                      | BRA     | NOV, Expr         | Branch if Not Overflow                              | 1             | 1 (4)/1                    | None                     |
|                    |                      | BRA     | NZ,Expr           | Branch if Not Zero                                  | 1             | 1 (4)/1                    | None                     |
|                    |                      | BRA     | OA, Expr          | Branch if Accumulator A Overflow                    | 1             | 1 (4)/1                    | None                     |
|                    |                      | BRA     | OB, Expr          | Branch if Accumulator B<br>Overflow                 | 1             | 1 (4)/1                    | None                     |
|                    |                      | BRA     | OV, Expr          | Branch if Overflow                                  | 1             | 1 (4)/1                    | None                     |
|                    |                      | BRA     | SA, Expr          | Branch if Accumulator A<br>Saturated                | 1             | 1 (4)/1                    | None                     |
|                    |                      | BRA     | SB, Expr          | Branch if Accumulator B<br>Saturated                | 1             | 1 (4)/1                    | None                     |
|                    |                      | BRA     | Expr              | Branch Unconditionally                              | 1             | 4/2                        | None                     |
|                    |                      | BRA     | Z,Expr            | Branch if Zero                                      | 1             | 1 (4)/1                    | None                     |
|                    |                      | BRA     | Wn                | Computed Branch                                     | 1             | 4                          | None                     |
| 10                 | BREAK                | BREAK   |                   | Stop User Code Execution                            | 1             | 1                          | None                     |
| 11                 | BSET                 | BSET    | f,#bit4           | Bit Set f                                           | 1             | 1                          | None                     |
|                    |                      |         | Ws,#bit4          | Bit Set Ws                                          | 1             | 1                          | None                     |

- 1. Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle.
- 2. For dsPIC33CK256MC506 devices, the divide instructions must be preceded with a "REPEAT #5" instruction, such that they are executed six consecutive times.

**Instruction Set Summary** 

| со                 | ntinued              |         |                            |                                         |               |                            |                          |
|--------------------|----------------------|---------|----------------------------|-----------------------------------------|---------------|----------------------------|--------------------------|
| Base<br>Instr<br># | Assembly<br>Mnemonic |         | Assembly Syntax            | Description                             | # of<br>Words | # of Cycles <sup>(1)</sup> | Status Flags<br>Affected |
| 12                 | BSW                  | BSW.C   | Ws,Wb                      | Write C Bit to Ws[Wb]                   | 1             | 1                          | None                     |
|                    |                      | BSW.Z   | Ws,Wb                      | Write Z Bit to Ws[Wb]                   | 1             | 1                          | None                     |
| 13                 | BTG                  | BTG     | f,#bit4                    | Bit Toggle f                            | 1             | 1                          | None                     |
|                    |                      | BTG     | Ws,#bit4                   | Bit Toggle Ws                           | 1             | 1                          | None                     |
| 14                 | BTSC                 | BTSC    | f,#bit4                    | Bit Test f, Skip if Clear               | 1             | 1<br>(2 or 3)              | None                     |
|                    |                      | BTSC    | Ws,#bit4                   | Bit Test Ws, Skip if Clear              | 1             | 1<br>(2 or 3)              | None                     |
| 15                 | BTSS                 | BTSS    | f,#bit4                    | Bit Test f, Skip if Set                 | 1             | 1<br>(2 or 3)              | None                     |
|                    |                      | BTSS    | Ws,#bit4                   | Bit Test Ws, Skip if Set                | 1             | 1<br>(2 or 3)              | None                     |
| 16                 | BTST                 | BTST    | f,#bit4                    | Bit Test f                              | 1             | 1                          | Z                        |
|                    |                      | BTST.C  | Ws,#bit4                   | Bit Test Ws to C                        | 1             | 1                          | С                        |
|                    |                      | BTST.Z  | Ws,#bit4                   | Bit Test Ws to Z                        | 1             | 1                          | Z                        |
|                    |                      | BTST.C  | Ws,Wb                      | Bit Test Ws[Wb] to C                    | 1             | 1                          | С                        |
|                    |                      | BTST.Z  | Ws,Wb                      | Bit Test Ws[Wb] to Z                    | 1             | 1                          | Z                        |
| 17                 | BTSTS                | BTSTS   | f,#bit4                    | Bit Test then Set f                     | 1             | 1                          | Z                        |
|                    |                      | BTSTS.C | Ws,#bit4                   | Bit Test Ws to C, then Set              | 1             | 1                          | С                        |
|                    |                      | BTSTS.Z | Ws,#bit4                   | Bit Test Ws to Z, then Set              | 1             | 1                          | Z                        |
| 18                 | CALL                 | CALL    | lit23                      | Call Subroutine                         | 2             | 4/(2)                      | SFA                      |
|                    |                      | CALL    | Wn                         | Call Indirect Subroutine                | 1             | 4(2)                       | SFA                      |
|                    |                      | CALL.L  |                            | Call Indirect Subroutine (long address) | 1             | 4(2)                       | SFA                      |
| 19                 | CLR                  | CLR     | f                          | f = 0x0000                              | 1             | 1                          | None                     |
|                    |                      | CLR     | WREG                       | WREG = 0x0000                           | 1             | 1                          | None                     |
|                    |                      | CLR     | Ws                         | Ws = 0x0000                             | 1             | 1                          | None                     |
|                    |                      | CLR     | Acc, Wx, Wxd, Wy, Wyd, AWB | Clear Accumulator                       | 1             | 1                          | OA,OB,SA,SB              |
| 20                 | CLRWDT               | CLRWDT  |                            | Clear Watchdog Timer                    | 1             | 1                          | WDTO,Sleep               |
| 21                 | COM                  | COM     | f                          | f = f                                   | 1             | 1                          | N,Z                      |
|                    |                      | COM     | f,WREG                     | WREG = f                                | 1             | 1                          | N,Z                      |
|                    |                      | COM     | Ws, Wd                     | Wd = Ws                                 | 1             | 1                          | N,Z                      |
| 22                 | CP                   | CP      | f                          | Compare f with WREG                     | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | CP      | Wb,#lit8                   | Compare Wb with lit8                    | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | СР      | Wb,Ws                      | Compare Wb with Ws<br>(Wb – Ws)         | 1             | 1                          | C,DC,N,OV,Z              |
| 23                 | CP0                  | CP0     | f                          | Compare f with 0x0000                   | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | CP0     | Ws                         | Compare Ws with 0x0000                  | 1             | 1                          | C,DC,N,OV,Z              |

- 1. Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle.
- 2. For dsPIC33CK256MC506 devices, the divide instructions must be preceded with a "REPEAT #5" instruction, such that they are executed six consecutive times.

**Instruction Set Summary** 

| co                 | ntinued                     |         |                 |                                                              |               |                            |                          |
|--------------------|-----------------------------|---------|-----------------|--------------------------------------------------------------|---------------|----------------------------|--------------------------|
| Base<br>Instr<br># | <b>Assembly</b><br>Mnemonic |         | Assembly Syntax | Description                                                  | # of<br>Words | # of Cycles <sup>(1)</sup> | Status Flags<br>Affected |
| 24                 | СРВ                         | СРВ     | f               | Compare f with WREG, with Borrow                             | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                             | CPB     | Wb,#lit8        | Compare Wb with lit8, with Borrow                            | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                             | СРВ     | Wb, Ws          | Compare Wb with Ws, with Borrow (Wb – Ws – C)                | 1             | 1                          | C,DC,N,OV,Z              |
| 25                 | CPSEQ                       | CPSEQ   | Wb,Wn           | Compare Wb with Wn,<br>Skip if =                             | 1             | 1<br>(2 or 3)              | None                     |
|                    | CPBEQ                       | CPBEQ   | Wb, Wn, Expr    | Compare Wb with Wn, Branch if =                              | 1             | 1 (5)                      | None                     |
| 26                 | CPSGT                       | CPSGT   | Wb,Wn           | Compare Wb with Wn,<br>Skip if >                             | 1             | 1<br>(2 or 3)              | None                     |
|                    | CPBGT                       | CPBGT   | Wb, Wn, Expr    | Compare Wb with Wn,<br>Branch if >                           | 1             | 1 (5)                      | None                     |
| 27                 | CPSLT                       | CPSLT   | Wb,Wn           | Compare Wb with Wn,<br>Skip if <                             | 1             | 1<br>(2 or 3)              | None                     |
|                    |                             | CPBLT   | Wb, Wn, Expr    | Compare Wb with Wn,<br>Branch if <                           | 1             | 1 (5)                      | None                     |
| 28                 | CPSNE                       | CPSNE   | Wb,Wn           | Compare Wb with Wn,<br>Skip if ≠                             | 1             | 1<br>(2 or 3)              | None                     |
|                    |                             | CPBNE   | Wb, Wn, Expr    | Compare Wb with Wn,<br>Branch if ≠                           | 1             | 1 (5)                      | None                     |
| 29                 | CTXTSWP                     | CTXTSWP | #1it3           | Switch CPU Register<br>Context to Context Defined<br>by lit3 | 1             | 2                          | None                     |
| 30                 | CTXTSWP                     | CTXTSWP | Wn              | Switch CPU Register<br>Context to Context Defined<br>by Wn   | 1             | 2                          | None                     |
| 31                 | DAW.B                       | DAW.B   | Wn              | Wn = Decimal Adjust Wn                                       | 1             | 1                          | С                        |
| 32                 | DEC                         | DEC     | f               | f = f - 1                                                    | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                             | DEC     | f,WREG          | WREG = f – 1                                                 | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                             | DEC     | Ws, Wd          | Wd = Ws – 1                                                  | 1             | 1                          | C,DC,N,OV,Z              |
| 33                 | DEC2                        | DEC2    | f               | f = f - 2                                                    | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                             | DEC2    | f,WREG          | WREG = f – 2                                                 | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                             | DEC2    | Ws,Wd           | Wd = Ws - 2                                                  | 1             | 1                          | C,DC,N,OV,Z              |
| 34                 | DISI                        | DISI    | #lit14          | Disable Interrupts for k<br>Instruction Cycles               | 1             | 1                          | None                     |
| 35                 | DIVF(2)                     | DIVF    | Wm, Wn          | Signed 16/16-Bit Fractional Divide                           | 1             | 18/6                       | N,Z,C,OV                 |
| 36                 | DIV.S(2)                    | DIV.S   | Wm, Wn          | Signed 16/16-Bit Integer<br>Divide                           | 1             | 18/6                       | N,Z,C,OV                 |
|                    |                             | DIV.SD  | Wm,Wn           | Signed 32/16-Bit Integer<br>Divide                           | 1             | 18/6                       | N,Z,C,OV                 |

- 1. Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle.
- 2. For dsPIC33CK256MC506 devices, the divide instructions must be preceded with a "REPEAT #5" instruction, such that they are executed six consecutive times.

**Instruction Set Summary** 

| co                 | ntinued                     |         |                         |                                                                            |               |                            |                          |
|--------------------|-----------------------------|---------|-------------------------|----------------------------------------------------------------------------|---------------|----------------------------|--------------------------|
| Base<br>Instr<br># | <b>Assembly</b><br>Mnemonic |         | Assembly Syntax         | Description                                                                | # of<br>Words | # of Cycles <sup>(1)</sup> | Status Flags<br>Affected |
| 37                 | DIV. U(2)                   | DIV.U   | Wm, Wn                  | Unsigned 16/16-Bit Integer<br>Divide                                       | 1             | 18/6                       | N,Z,C,OV                 |
|                    |                             | DIV.UD  | Wm,Wn                   | Unsigned 32/16-Bit Integer Divide                                          | 1             | 18/6                       | N,Z,C,OV                 |
| 38                 | DIVF2(2)                    | DIVF2   | Wm, Wn                  | Signed 16/16-Bit Fractional<br>Divide<br>(W1:W0 preserved)                 | 1             | 6                          | N,Z,C,OV                 |
| 39                 | DIV2.S(3)                   | DIV2.S  | Wm, Wn                  | Signed 16/16-Bit Integer<br>Divide<br>(W1:W0 preserved)                    | 1             | 6                          | N,Z,C,OV                 |
|                    |                             | DIV2.SD | Wm, Wn                  | Signed 32/16-Bit Integer<br>Divide<br>(W1:W0 preserved)                    | 1             | 6                          | N,Z,C,OV                 |
| 40                 | DIV2.U(2)                   | DIV2.U  | Wm, Wn                  | Unsigned 16/16-Bit Integer<br>Divide<br>(W1:W0 preserved)                  | 1             | 6                          | N,Z,C,OV                 |
|                    |                             | DIV2.UD | Wm, Wn                  | Unsigned 32/16-Bit Integer<br>Divide<br>(W1:W0 preserved)                  | 1             | 6                          | N,Z,C,OV                 |
| 41                 | DO                          | DO      | #lit15,Expr             | Do Code to PC + Expr,<br>lit15 + 1 Times                                   | 2             | 2                          | None                     |
|                    |                             | DO      | Wn, Expr                | Do code to PC + Expr,<br>(Wn) + 1 Times                                    | 2             | 2                          | None                     |
| 42                 | ED                          | ED      | Wm*Wm, Acc, Wx, Wy, Wxd | Euclidean Distance (no accumulate)                                         | 1             | 1                          | OA,OB,OAB,<br>SA,SB,SAB  |
| 43                 | EDAC                        | EDAC    | Wm*Wm, Acc, Wx, Wy, Wxd | Euclidean Distance                                                         | 1             | 1                          | OA,OB,OAB,<br>SA,SB,SAB  |
| 44                 | EXCH                        | EXCH    | Wns, Wnd                | Swap Wns with Wnd                                                          | 1             | 1                          | None                     |
| 46                 | FBCL                        | FBCL    | Ws, Wnd                 | Find Bit Change from Left (MSb) Side                                       | 1             | 1                          | С                        |
| 47                 | FF1L                        | FF1L    | Ws, Wnd                 | Find First One from Left (MSb) Side                                        | 1             | 1                          | С                        |
| 48                 | FF1R                        | FF1R    | Ws, Wnd                 | Find First One from Right (LSb) Side                                       | 1             | 1                          | С                        |
| 49                 | FLIM                        | FLIM    | Wb, Ws                  | Force Data (Upper and<br>Lower) Range Limit without<br>Limit Excess Result | 1             | 1                          | N,Z,OV                   |
|                    |                             | FLIM.V  | Wb, Ws, Wd              | Force Data (Upper and Lower) Range Limit with Limit Excess Result          | 1             | 1                          | N,Z,OV                   |
| 50                 | GOTO                        | GOTO    | Expr                    | Go to Address                                                              | 2             | 4/2                        | None                     |
|                    |                             | GOTO    | Wn                      | Go to Indirect                                                             | 1             | 4/2                        | None                     |
|                    |                             | GOTO.L  | Wn                      | Go to Indirect (long address)                                              | 1             | 4/2                        | None                     |

#### Notes:

- Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle.
- For dsPIC33CK256MC506 devices, the divide instructions must be preceded with a "REPEAT #5" instruction, such that they are executed six consecutive times.

**Datasheet** 

**Instruction Set Summary** 

| co                 | ntinued              |        |                                      |                                                                                                           |               |                            |                          |
|--------------------|----------------------|--------|--------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------|----------------------------|--------------------------|
| Base<br>Instr<br># | Assembly<br>Mnemonic |        | Assembly Syntax                      | Description                                                                                               | # of<br>Words | # of Cycles <sup>(1)</sup> | Status Flags<br>Affected |
| 51                 | INC                  | INC    | f                                    | f = f + 1                                                                                                 | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | INC    | f,WREG                               | WREG = f + 1                                                                                              | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | INC    | Ws,Wd                                | Wd = Ws + 1                                                                                               | 1             | 1                          | C,DC,N,OV,Z              |
| 52                 | INC2                 | INC2   | f                                    | f = f + 2                                                                                                 | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | INC2   | f,WREG                               | WREG = f + 2                                                                                              | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | INC2   | Ws,Wd                                | Wd = Ws + 2                                                                                               | 1             | 1                          | C,DC,N,OV,Z              |
| 53                 | IOR                  | IOR    | f                                    | f = f .IOR. WREG                                                                                          | 1             | 1                          | N,Z                      |
|                    |                      | IOR    | f,WREG                               | WREG = f .IOR. WREG                                                                                       | 1             | 1                          | N,Z                      |
|                    |                      | IOR    | #lit10,Wn                            | Wd = lit10 .IOR. Wd                                                                                       | 1             | 1                          | N,Z                      |
|                    |                      | IOR    | Wb, Ws, Wd                           | Wd = Wb .IOR. Ws                                                                                          | 1             | 1                          | N,Z                      |
|                    |                      | IOR    | Wb,#lit5,Wd                          | Wd = Wb .IOR. lit5                                                                                        | 1             | 1                          | N,Z                      |
| 54                 | LAC                  | LAC    | Wso,#Slit4,Acc                       | Load Accumulator                                                                                          | 1             | 1                          | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | LAC.D  | Wso, #Slit4, Acc                     | Load Accumulator Double                                                                                   | 1             | 2                          | OA,SA,OB,SB              |
| 56                 | LNK                  | LNK    | #lit14                               | Link Frame Pointer                                                                                        | 1             | 1                          | SFA                      |
| 57                 | LSR                  | LSR    | f                                    | f = Logical Right Shift f                                                                                 | 1             | 1                          | C,N,OV,Z                 |
|                    |                      | LSR    | f,WREG                               | WREG = Logical Right Shift f                                                                              | 1             | 1                          | C,N,OV,Z                 |
|                    |                      | LSR    | Ws,Wd                                | Wd = Logical Right Shift Ws                                                                               | 1             | 1                          | C,N,OV,Z                 |
|                    |                      | LSR    | Wb, Wns, Wnd                         | Wnd = Logical Right Shift<br>Wb by Wns                                                                    | 1             | 1                          | N,Z                      |
|                    |                      | LSR    | Wb,#lit5,Wnd                         | Wnd = Logical Right Shift<br>Wb by lit5                                                                   | 1             | 1                          | N,Z                      |
| 58                 | MAC                  | MAC    | Wm*Wn, Acc, Wx, Wxd,<br>Wy, Wyd, AWB | Multiply and Accumulate                                                                                   | 1             | 1                          | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | MAC    | Wm*Wm, Acc, Wx, Wxd,<br>Wy, Wyd      | Square and Accumulate                                                                                     | 1             | 1                          | OA,OB,OAB,<br>SA,SB,SAB  |
| 59                 | MAX                  | MAX    | Acc                                  | Force Data Maximum Range<br>Limit                                                                         | 1             | 1                          | N,OV,Z                   |
|                    |                      | MAX.V  | Acc, Wnd                             | Force Data Maximum Range<br>Limit with Result                                                             | 1             | 1                          | N,OV,Z                   |
| 60                 | MIN                  | MIN    | Acc                                  | If Accumulator A Less than B Load Accumulator with B or vice versa                                        | 1             | 1                          | N,OV,Z                   |
|                    |                      | MIN.V  | Acc, Wd                              | If Accumulator A Less than B<br>Accumulator Force Minimum<br>Data Range Limit with Limit<br>Excess Result | 1             | 1                          | N,OV,Z                   |
|                    |                      | MINZ   | Acc                                  | Accumulator Force Minimum Data Range Limit                                                                | 1             | 1                          | N,OV,Z                   |
|                    |                      | MINZ.V | Acc, Wd                              | Accumulator Force Minimum Data Range Limit with Limit Excess Result                                       | 1             | 1                          | N,OV,Z                   |

- 1. Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle.
- 2. For dsPIC33CK256MC506 devices, the divide instructions must be preceded with a "REPEAT #5" instruction, such that they are executed six consecutive times.

**Instruction Set Summary** 

| со                 | ntinued              |                                  |                                      |                                           |               |                            |                          |
|--------------------|----------------------|----------------------------------|--------------------------------------|-------------------------------------------|---------------|----------------------------|--------------------------|
| Base<br>Instr<br># | Assembly<br>Mnemonic |                                  | Assembly Syntax                      | Description                               | # of<br>Words | # of Cycles <sup>(1)</sup> | Status Flags<br>Affected |
| 61                 | MOV                  | MOV                              | f,Wn                                 | Move f to Wn                              | 1             | 1                          | None                     |
|                    |                      | MOV                              | f                                    | Move f to f                               | 1             | 1                          | None                     |
|                    |                      | MOV                              | f,WREG                               | Move f to WREG                            | 1             | 1                          | None                     |
|                    |                      | MOV                              | #lit16,Wn                            | Move 16-Bit Literal to Wn                 | 1             | 1                          | None                     |
|                    |                      | MOV.b                            | #lit8,Wn                             | Move 8-Bit Literal to Wn                  | 1             | 1                          | None                     |
|                    |                      | MOV                              | Wn,f                                 | Move Wn to f                              | 1             | 1                          | None                     |
|                    |                      | MOV                              | Wso, Wdo                             | Move Ws to Wd                             | 1             | 1                          | None                     |
|                    |                      | MOV                              | WREG, f                              | Move WREG to f                            | 1             | 1                          | None                     |
|                    |                      | MOV.D Wns,Wd                     |                                      | Move Double from W(ns):W(ns + 1) to Wd    | 1             | 2                          | None                     |
|                    |                      | MOV.D Ws, Wnd                    |                                      | Move Double from Ws to W(nd + 1):W(nd)    | 1             | 2                          | None                     |
| 62                 | MOVPAG               | MOVPAG                           | #lit10,DSRPAG                        | Move 10-Bit Literal to DSRPAG             | 1             | 1                          | None                     |
|                    |                      | MOVPAG                           | #lit8,TBLPAG                         | Move 8-Bit Literal to TBLPAG              | 1             | 1                          | None                     |
|                    |                      | MOVPAG                           | Ws, DSRPAG                           | Move Ws[9:0] to DSRPAG                    | 1             | 1                          | None                     |
|                    |                      | MOVPAG                           | Ws, TBLPAG                           | Move Ws[7:0] to TBLPAG                    | 1             | 1                          | None                     |
| 64                 | MOVSAC               | MOVSAC                           | Acc, Wx, Wxd, Wy, Wyd, AWB           | Prefetch and Store<br>Accumulator         | 1             | 1                          | None                     |
| 65                 | MPY                  | MPY Wm*Wn, Acc, Wx, Wxd, Wy, Wyd |                                      | Multiply Wm by Wn to<br>Accumulator       | 1             | 1                          | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | MPY Wm*W                         | m, Acc, Wx, Wxd, Wy, Wyd             | Square Wm to Accumulator                  | 1             | 1                          | OA,OB,OAB,<br>SA,SB,SAB  |
| 66                 | MPY.N                | MPY.N Wm                         | *Wn, Acc, Wx, Wxd, Wy, Wyd           | -(Multiply Wm by Wn) to Accumulator       | 1             | 1                          | None                     |
| 67                 | MSC                  | MSC                              | Wm*Wm, Acc, Wx, Wxd,<br>Wy, Wyd, AWB | Multiply and Subtract from<br>Accumulator | 1             | 1                          | OA,OB,OAB,<br>SA,SB,SAB  |

- 1. Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle.
- 2. For dsPIC33CK256MC506 devices, the divide instructions must be preceded with a "REPEAT #5" instruction, such that they are executed six consecutive times.

| co                 | ntinued              |         |                 |                                                      |               |                            |                          |
|--------------------|----------------------|---------|-----------------|------------------------------------------------------|---------------|----------------------------|--------------------------|
| Base<br>Instr<br># | Assembly<br>Mnemonic |         | Assembly Syntax | Description                                          | # of<br>Words | # of Cycles <sup>(1)</sup> | Status Flags<br>Affected |
| 68                 | MUL                  | MUL.SS  | Wb, Ws, Wnd     | {Wnd + 1, Wnd} =<br>Signed(Wb) * Signed(Ws)          | 1             | 1                          | None                     |
|                    |                      | MUL.SS  | Wb, Ws, Acc     | Accumulator = Signed(Wb) * Signed(Ws)                | 1             | 1                          | None                     |
|                    |                      | MUL.SU  | Wb, Ws, Wnd     | {Wnd + 1, Wnd} =<br>Signed(Wb) * Unsigned(Ws)        | 1             | 1                          | None                     |
|                    |                      | MUL.SU  | Wb, Ws, Acc     | Accumulator = Signed(Wb) * Unsigned(Ws)              | 1             | 1                          | None                     |
|                    |                      | MUL.SU  | Wb,#lit5,Acc    | Accumulator = Signed(Wb) * Unsigned(lit5)            | 1             | 1                          | None                     |
|                    |                      | MUL.US  | Wb, Ws, Wnd     | {Wnd + 1, Wnd} =<br>Unsigned(Wb) * Signed(Ws)        | 1             | 1                          | None                     |
|                    |                      | MUL.US  | Wb, Ws, Acc     | Accumulator = Unsigned(Wb) * Signed(Ws)              | 1             | 1                          | None                     |
|                    |                      | MUL.UU  | Wb, Ws, Wnd     | {Wnd + 1, Wnd}<br>= Unsigned(Wb) *<br>Unsigned(Ws)   | 1             | 1                          | None                     |
|                    |                      | MUL.UU  | Wb,#lit5,Acc    | Accumulator = Unsigned(Wb) * Unsigned(lit5)          | 1             | 1                          | None                     |
|                    |                      | MUL.UU  | Wb, Ws, Acc     | Accumulator =<br>Unsigned(Wb) *<br>Unsigned(Ws)      | 1             | 1                          | None                     |
|                    |                      | MULW.SS | Wb, Ws, Wnd     | Wnd = Signed(Wb) * Signed(Ws)                        | 1             | 1                          | None                     |
|                    |                      | MULW.SU | Wb, Ws, Wnd     | Wnd = Signed(Wb) * Unsigned(Ws)                      | 1             | 1                          | None                     |
|                    |                      | MULW.US | Wb, Ws, Wnd     | Wnd = Unsigned(Wb) * Signed(Ws)                      | 1             | 1                          | None                     |
|                    |                      | MULW.UU | Wb, Ws, Wnd     | Wnd = Unsigned(Wb) * Unsigned(Ws)                    | 1             | 1                          | None                     |
|                    |                      | MUL.SU  | Wb,#lit5,Wnd    | {Wnd + 1, Wnd} =<br>Signed(Wb) * Unsigned(lit5)      | 1             | 1                          | None                     |
|                    |                      | MUL.SU  | Wb,#lit5,Wnd    | Wnd = Signed(Wb) * Unsigned(lit5)                    | 1             | 1                          | None                     |
|                    |                      | MUL.UU  | Wb,#lit5,Wnd    | {Wnd + 1, Wnd}<br>= Unsigned(Wb) *<br>Unsigned(lit5) | 1             | 1                          | None                     |
|                    |                      | MUL.UU  | Wb,#lit5,Wnd    | Wnd = Unsigned(Wb) * Unsigned(lit5)                  | 1             | 1                          | None                     |
|                    |                      | MUL     | f               | W3:W2 = f * WREG                                     | 1             | 1                          | None                     |
| 69                 | NEG                  | NEG     | Acc             | Negate Accumulator                                   | 1             | 1                          | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | NEG     | f               | f = f + 1                                            | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | NEG     | f,WREG          | WREG = f + 1                                         | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | NEG     | Ws,Wd           | Wd = Ws + 1                                          | 1             | 1                          | C,DC,N,OV,Z              |

- 1. Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle.
- 2. For dsPIC33CK256MC506 devices, the divide instructions must be preceded with a "REPEAT #5" instruction, such that they are executed six consecutive times.

**Instruction Set Summary** 

| co                 | ontinued             |          |                 |                                                |               |                            |                          |
|--------------------|----------------------|----------|-----------------|------------------------------------------------|---------------|----------------------------|--------------------------|
| Base<br>Instr<br># | Assembly<br>Mnemonic |          | Assembly Syntax | Description                                    | # of<br>Words | # of Cycles <sup>(1)</sup> | Status Flags<br>Affected |
| 70                 | NOP                  | NOP      |                 | No Operation                                   | 1             | 1                          | None                     |
|                    |                      | NOPR     |                 | No Operation                                   | 1             | 1                          | None                     |
| 71                 | NORM                 | NORM     | Acc, Wd         | Normalize Accumulator                          | 1             | 1                          | N,OV,Z                   |
| 72                 | POP                  | POP      | f               | Pop f from Top-of-Stack (TOS)                  | 1             | 1                          | None                     |
|                    |                      | POP      | Wdo             | Pop from Top-of-Stack (TOS) to Wdo             | 1             | 1                          | None                     |
|                    |                      | POP.D    | Wnd             | Pop from Top-of-Stack (TOS) to W(nd):W(nd + 1) | 1             | 2                          | None                     |
|                    |                      | POP.S    |                 | Pop Shadow Registers                           | 1             | 1                          | All                      |
| 73                 | PUSH                 | PUSH     | f               | Push f to Top-of-Stack (TOS)                   | 1             | 1                          | None                     |
|                    |                      | PUSH     | Wso             | Push Wso to Top-of-Stack (TOS)                 | 1             | 1                          | None                     |
|                    |                      | PUSH.D   | Wns             | Push W(ns):W(ns + 1) to<br>Top-of-Stack (TOS)  | 1             | 2                          | None                     |
|                    |                      | PUSH.S   |                 | Push Shadow Registers                          | 1             | 1                          | None                     |
| 74                 | PWRSAV               | PWRSAV # | lit1            | Go into Sleep or Idle mode                     | 1             | 1                          | WDTO,Sleep               |
| 75                 | RCALL                | RCALL    | Expr            | Relative Call                                  | 1             | 4/2 (2)                    | SFA                      |
|                    |                      | RCALL    | Wn              | Computed Call                                  | 1             | 4/2 (2)                    | SFA                      |
| 76                 | REPEAT               | REPEAT   | #lit15          | Repeat Next Instruction<br>lit15 + 1 Times     | 1             | 1                          | None                     |
|                    |                      | REPEAT   | Wn              | Repeat Next Instruction<br>(Wn) + 1 Times      | 1             | 1                          | None                     |
| 77                 | RESET                | RESET    |                 | Software Device Reset                          | 1             | 1                          | None                     |
| 78                 | RETFIE               | RETFIE   |                 | Return from Interrupt                          | 1             | 6 (5)/3 (2)                | SFA                      |
| 79                 | RETLW                | RETLW    | #lit10,Wn       | Return with Literal in Wn                      | 1             | 6 (5)/3 (2)                | SFA                      |
| 80                 | RETURN               | RETURN   |                 | Return from Subroutine                         | 1             | 6 (5)/3 (2)                | SFA                      |
| 81                 | RLC                  | RLC      | f               | f = Rotate Left through<br>Carry f             | 1             | 1                          | C,N,Z                    |
|                    |                      | RLC      | f,WREG          | WREG = Rotate Left through Carry f             | 1             | 1                          | C,N,Z                    |
|                    |                      | RLC      | Ws,Wd           | Wd = Rotate Left through Carry Ws              | 1             | 1                          | C,N,Z                    |
| 82                 | RLNC                 | RLNC     | f               | f = Rotate Left (No Carry) f                   | 1             | 1                          | N,Z                      |
|                    |                      | RLNC     | f,WREG          | WREG = Rotate Left (No<br>Carry) f             | 1             | 1                          | N,Z                      |
|                    |                      | RLNC     | Ws,Wd           | Wd = Rotate Left (No Carry) Ws                 | 1             | 1                          | N,Z                      |
|                    |                      |          |                 |                                                |               |                            |                          |

#### Notes:

- Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle. 1.
- For dsPIC33CK256MC506 devices, the divide instructions must be preceded with a "REPEAT #5" instruction, such that they are executed six consecutive times.

**Datasheet** 

**Instruction Set Summary** 

| со                 | ntinued              |                 |                  |                                       |               |                            |                          |
|--------------------|----------------------|-----------------|------------------|---------------------------------------|---------------|----------------------------|--------------------------|
| Base<br>Instr<br># | Assembly<br>Mnemonic | Assembly Syntax |                  | Description                           | # of<br>Words | # of Cycles <sup>(1)</sup> | Status Flags<br>Affected |
| 83                 | RRC                  | RRC f           |                  | f = Rotate Right through<br>Carry f   | 1             | 1                          | C,N,Z                    |
|                    |                      | RRC             | f,WREG           | WREG = Rotate Right through Carry f   | 1             | 1                          | C,N,Z                    |
|                    |                      | RRC             | Ws,Wd            | Wd = Rotate Right through Carry Ws    | 1             | 1                          | C,N,Z                    |
| 84                 | RRNC                 | RRNC            | f                | f = Rotate Right (No Carry) f         | 1             | 1                          | N,Z                      |
|                    |                      | RRNC            | f,WREG           | WREG = Rotate Right (No Carry) f      | 1             | 1                          | N,Z                      |
|                    |                      | RRNC            | Ws,Wd            | Wd = Rotate Right (No<br>Carry) Ws    | 1             | 1                          | N,Z                      |
| 85                 | SAC                  | SAC             | Acc, #Slit4, Wdo | Store Accumulator                     | 1             | 1                          | None                     |
|                    |                      | SAC.R           | Acc, #Slit4, Wdo | Store Rounded Accumulator             | 1             | 1                          | None                     |
|                    |                      | SAC.D           | #Slit4, Wdo      | Store Accumulator Double              | 1             | 1                          | None                     |
| 86                 | SE                   | SE              | Ws, Wnd          | Wnd = Sign-Extended Ws                | 1             | 1                          | C,N,Z                    |
| 87                 | SETM                 | SETM            | f                | f = 0xFFFF                            | 1             | 1                          | None                     |
|                    |                      | SETM            | WREG             | WREG = 0xFFFF                         | 1             | 1                          | None                     |
|                    |                      | SETM            | Ws               | Ws = 0xFFFF                           | 1             | 1                          | None                     |
| 88                 | SFTAC                | SFTAC           | Acc, Wn          | Arithmetic Shift Accumulator by (Wn)  | 1             | 1                          | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | SFTAC           | Acc, #Slit6      | Arithmetic Shift Accumulator by Slit6 | 1             | 1                          | OA,OB,OAB,<br>SA,SB,SAB  |
| 89                 | SL                   | SL              | f                | f = Left Shift f                      | 1             | 1                          | C,N,OV,Z                 |
|                    |                      | SL              | f,WREG           | WREG = Left Shift f                   | 1             | 1                          | C,N,OV,Z                 |
|                    |                      | SL              | Ws,Wd            | Wd = Left Shift Ws                    | 1             | 1                          | C,N,OV,Z                 |
|                    |                      | SL              | Wb, Wns, Wnd     | Wnd = Left Shift Wb by Wns            | 1             | 1                          | N,Z                      |
|                    |                      | SL              | Wb,#lit5,Wnd     | Wnd = Left Shift Wb by lit5           | 1             | 1                          | N,Z                      |
| 91                 | SUB                  | SUB             | Acc              | Subtract Accumulators                 | 1             | 1                          | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | SUB             | f                | f = f – WREG                          | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | SUB             | f,WREG           | WREG = f – WREG                       | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | SUB             | #lit10,Wn        | Wn = Wn – lit10                       | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | SUB             | Wb, Ws, Wd       | Wd = Wb – Ws                          | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | SUB             | Wb,#lit5,Wd      | Wd = Wb – lit5                        | 1             | 1                          | C,DC,N,OV,Z              |
| 92                 | SUBB                 | SUBB            | f                | f = f – WREG – (C)                    | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | SUBB            | f,WREG           | WREG = f – WREG – (C)                 | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | SUBB            | #lit10,Wn        | Wn = Wn – lit10 – (C)                 | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | SUBB            | Wb, Ws, Wd       | Wd = Wb - Ws - (C)                    | 1             | 1                          | C,DC,N,OV,Z              |
|                    |                      | SUBB            | Wb,#lit5,Wd      | Wd = Wb - Iit5 - (C)                  | 1             | 1                          | C,DC,N,OV,Z              |

- Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle. 1.
- For dsPIC33CK256MC506 devices, the divide instructions must be preceded with a "REPEAT #5" instruction, such that they are executed six consecutive times.

Instruction Set Summary

| continued                   |                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                        |                                                     |                                                                  |                          |  |  |  |  |
|-----------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------------------------------------------|------------------------------------------------------------------|--------------------------|--|--|--|--|
| <b>Assembly</b><br>Mnemonic |                                                                                 | Assembly Syntax                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Description                            | # of<br>Words                                       | # of Cycles <sup>(1)</sup>                                       | Status Flags<br>Affected |  |  |  |  |
| SUBR                        | SUBR                                                                            | f                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | f = WREG – f                           | 1                                                   | 1                                                                | C,DC,N,OV,Z              |  |  |  |  |
|                             | SUBR                                                                            | f,WREG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | WREG = WREG – f                        | 1                                                   | 1                                                                | C,DC,N,OV,Z              |  |  |  |  |
|                             | SUBR                                                                            | Wb, Ws, Wd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Wd = Ws – Wb                           | 1                                                   | 1                                                                | C,DC,N,OV,Z              |  |  |  |  |
|                             | SUBR                                                                            | Wb,#lit5,Wd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Wd = lit5 – Wb                         | 1                                                   | 1                                                                | C,DC,N,OV,Z              |  |  |  |  |
| SUBBR                       | SUBBR                                                                           | f                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | f = WREG – f – (C)                     | 1                                                   | 1                                                                | C,DC,N,OV,Z              |  |  |  |  |
|                             | SUBBR                                                                           | f,WREG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | WREG = WREG - f - (C)                  | 1                                                   | 1                                                                | C,DC,N,OV,Z              |  |  |  |  |
|                             | SUBBR                                                                           | Wb, Ws, Wd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Wd = Ws - Wb - (C)                     | 1                                                   | 1                                                                | C,DC,N,OV,Z              |  |  |  |  |
|                             | SUBBR                                                                           | Wb,#lit5,Wd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Wd = lit5 - Wb - (C)                   | 1                                                   | 1                                                                | C,DC,N,OV,Z              |  |  |  |  |
| SWAP                        | SWAP.b                                                                          | Wn                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Wn = Nibble Swap Wn                    | 1                                                   | 1                                                                | None                     |  |  |  |  |
|                             | SWAP                                                                            | Wn                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Wn = Byte Swap Wn                      | 1                                                   | 1                                                                | None                     |  |  |  |  |
| TBLRDH                      | TBLRDH                                                                          | Ws, Wd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Read Prog[23:16] to Wd[7:0]            | 1                                                   | 5/3 (2)                                                          | None                     |  |  |  |  |
| TBLRDL                      | TBLRDL                                                                          | Ws,Wd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Read Prog[15:0] to Wd                  | 1                                                   | 5/3 (2)                                                          | None                     |  |  |  |  |
| TBLWTH                      | TBLWTH                                                                          | Ws,Wd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Write Ws[7:0] to Prog[23:16]           | 1                                                   | 2                                                                | None                     |  |  |  |  |
| TBLWTL                      | TBLWTL                                                                          | Ws,Wd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Write Ws to Prog[15:0]                 | 1                                                   | 2                                                                | None                     |  |  |  |  |
| ULNK                        | ULNK                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Unlink Frame Pointer                   | 1                                                   | 1                                                                | SFA                      |  |  |  |  |
| XOR                         | XOR                                                                             | f                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | f = f .XOR. WREG                       | 1                                                   | 1                                                                | N,Z                      |  |  |  |  |
|                             | XOR                                                                             | f,WREG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | WREG = f .XOR. WREG                    | 1                                                   | 1                                                                | N,Z                      |  |  |  |  |
|                             | XOR                                                                             | #lit10,Wn                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Wd = lit10 .XOR. Wd                    | 1                                                   | 1                                                                | N,Z                      |  |  |  |  |
|                             | XOR                                                                             | Wb, Ws, Wd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Wd = Wb .XOR. Ws                       | 1                                                   | 1                                                                | N,Z                      |  |  |  |  |
|                             | XOR                                                                             | Wb,#lit5,Wd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Wd = Wb .XOR. lit5                     | 1                                                   | 1                                                                | N,Z                      |  |  |  |  |
| ZE                          | ZE                                                                              | Ws, Wnd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Wnd = Zero-Extend Ws                   | 1                                                   | 1                                                                | C,Z,N                    |  |  |  |  |
|                             | Assembly Mnemonic  SUBR  SUBBR  SWAP  TBLRDH  TBLRDL  TBLWTH  TBLWTL  ULNK  XOR | Assembly Mnemonic  SUBR SUBR SUBR SUBR SUBR SUBBR SUBF SUBBR | Assembly   Minemonic   Assembly Syntax | Assembly   Mnemonic   Assembly Syntax   Description | Assembly   Mnemonic   Assembly Syntax   Description   # of Words | Assembly   Mnemonic      |  |  |  |  |

- 1. Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle.
- 2. For dsPIC33CK256MC506 devices, the divide instructions must be preceded with a "REPEAT #5" instruction, such that they are executed six consecutive times.

**Development Support** 

## 31. Development Support

Move a design from concept to production in record time with Microchip's award-winning development tools. Microchip tools work together to provide state of the art debugging for any project with easy-to-use Graphical User Interfaces (GUIs) in our free MPLAB® X and Atmel Studio Integrated Development Environments (IDEs), and our code generation tools. Providing the ultimate ease-of-use experience, Microchip's line of programmers, debuggers and emulators work seamlessly with our software tools. Microchip development boards help evaluate the best silicon device for an application, while our line of third party tools round out our comprehensive development tool solutions.

Microchip's MPLAB X and Atmel Studio ecosystems provide a variety of embedded design tools to consider, which support multiple devices, such as PIC<sup>®</sup> MCUs, AVR<sup>®</sup> MCUs, SAM MCUs and dsPIC<sup>®</sup> DSCs. MPLAB X tools are compatible with Windows<sup>®</sup>, Linux<sup>®</sup> and Mac<sup>®</sup> operating systems while Atmel Studio tools are compatible with Windows.

Go to the following website for more information and details:

www.microchip.com/development-tools/

## 32. Electrical Characteristics

This section provides an overview of the dsPIC33CK256MC506 family electrical characteristics. Additional information will be provided in future revisions of this document as it becomes available.

Absolute maximum ratings for the dsPIC33CK256MC506 family are listed below. Exposure to these maximum rating conditions for extended periods may affect device reliability. Functional operation of the device at these, or any other conditions above the parameters indicated in the operation listings of this specification, is not implied.

Table 32-1. Absolute Maximum Ratings<sup>(1)</sup>

| Parameter                                                                                                | Rating                            |
|----------------------------------------------------------------------------------------------------------|-----------------------------------|
| Ambient temperature under bias                                                                           | -40°C to +125°C                   |
| Storage temperature                                                                                      | -65°C to +150°C                   |
| Voltage on V <sub>DD</sub> with respect to V <sub>SS</sub>                                               | -0.3V to +4.0V                    |
| Voltage on any pin that is not 5V tolerant with respect to V <sub>SS</sub> <sup>(3)</sup>                | -0.3V to (V <sub>DD</sub> + 0.3V) |
| Voltage on any 5V tolerant pin with respect to V <sub>SS</sub> <sup>(3)</sup>                            | -0.3V to +5.5V                    |
| Maximum current out of V <sub>SS</sub> pin                                                               | 300 mA                            |
| Maximum current into V <sub>DD</sub> pin <sup>(2)</sup>                                                  | 300 mA                            |
| Maximum current sunk/sourced by any regular I/O pin                                                      | 15 mA                             |
| Maximum current sunk/sourced by an I/O pin with increased current drive strength (RB1, RC8, RC9 and RD8) | 25 mA                             |
| Maximum current sunk by a group of I/Os between two V <sub>SS</sub> pins <sup>(4)</sup>                  | 75 mA                             |
| Maximum current sourced by a group of I/Os between two V <sub>DD</sub> pins <sup>(4)</sup>               | 75 mA                             |
| Maximum current sunk by all I/Os <sup>(2,5)</sup>                                                        | 200 mA                            |
| Maximum current sourced by all I/Os <sup>(2,5)</sup>                                                     | 200 mA                            |

#### Notes:

- Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the
  device. This is a stress rating only and functional operation of the device at those, or any other conditions
  above those indicated in the operation listings of this specification, is not implied. Exposure to maximum
  rating conditions for extended periods may affect device reliability.
- Maximum allowable current is a function of device maximum power dissipation (see 32.1. DC Characteristics).
- 3. See the Pin Diagrams section for the 5V tolerant pins.
- 4. Not applicable to AV<sub>DD</sub> and AV<sub>SS</sub> pins.
- 5. For 28-pin packages, the maximum current sunk/sourced by all I/Os is limited by 150 mA.

### 32.1 DC Characteristics

Table 32-2. dsPIC33CK256MC506 Family Operating Conditions

| V <sub>DD</sub> Range | Temperature Range | Maximum CPU Clock Frequency |
|-----------------------|-------------------|-----------------------------|
| 3.0V to 3.6V          | -40°C to +125°C   | 100 MHz                     |

**Table 32-3. Thermal Operating Conditions** 

| Rating                                                                             | Symbol            | Min.                                | Max.                        | Unit |
|------------------------------------------------------------------------------------|-------------------|-------------------------------------|-----------------------------|------|
| Industrial Temperature D                                                           | evices            |                                     |                             |      |
| Operating Junction Temperature Range                                               | TJ                | -40                                 | +125                        | °C   |
| Operating Ambient Temperature Range                                                | T <sub>A</sub>    | -40                                 | +85                         | °C   |
| Extended Temperature D                                                             | evices            |                                     |                             |      |
| Operating Junction Temperature Range                                               | TJ                | -40                                 | +140                        | °C   |
| Operating Ambient Temperature Range                                                | T <sub>A</sub>    | -40                                 | +125                        | °C   |
| Power Dissipation:                                                                 |                   |                                     |                             |      |
| Internal Chip Power Dissipation:                                                   |                   |                                     |                             |      |
| $P_{INT} = V_{DD} x (I_{DD} - \Sigma I_{OH})$                                      | P <sub>D</sub>    | P <sub>INT</sub> + P <sub>I/O</sub> |                             | W    |
| I/O Pin Power Dissipation:                                                         |                   |                                     |                             |      |
| $I/O = \Sigma (\{V_{DD} - V_{OH}\} \times I_{OH}) + \Sigma (V_{OL} \times I_{OL})$ |                   |                                     |                             |      |
| Maximum Allowed Power Dissipation                                                  | P <sub>DMAX</sub> | (T <sub>J</sub> – <sup>-</sup>      | $\Gamma_A$ )/ $\theta_{JA}$ | W    |

Table 32-4. Package Thermal Resistance<sup>(1)</sup>

| Package                  | Symbol        | Тур.  | Unit |
|--------------------------|---------------|-------|------|
| 64-Pin QFN 9x9x0.9 mm    | $\theta_{JA}$ | 18.7  | °C/W |
| 64-Pin TQFP 10x10x1.0 mm | $\theta_{JA}$ | 45.7  | °C/W |
| 48-Pin VQFN 6x6 mm       | $\theta_{JA}$ | 33.7  | °C/W |
| 48-Pin TQFP 7x7 mm       | $\theta_{JA}$ | 62.76 | °C/W |
| 48-Pin UQFN 6x6 mm       | $\theta_{JA}$ | 27.6  | °C/W |
| 36-Pin UQFN 5x5 mm       | $\theta_{JA}$ | 29.2  | °C/W |
| 28-Pin UQFN 6x6 mm       | $\theta_{JA}$ | 22.41 | °C/W |
| 28-Pin UQFN 4x4 mm       | $\theta_{JA}$ | 26.0  | °C/W |
| 28-Pin SSOP 5.30 mm      | $\theta_{JA}$ | 52.84 | °C/W |
|                          |               |       |      |

Junction to ambient thermal resistance, Theta- $_{\text{JA}}\left(\theta_{\text{JA}}\right)$  numbers are achieved by package simulations.

### **Table 32-5. Operating Voltage Specifications**

**Operating Conditions (unless otherwise stated):** 

-40°C ≤ T<sub>A</sub> ≤ +85°C for Industrial

-40°C ≤ T<sub>A</sub> ≤ +125°C for Extended

| Param<br>No. | Symbol               | Characteristic                                                            | Min.                                       | Max.                                      | Units | Conditions                                                                                                                                       |
|--------------|----------------------|---------------------------------------------------------------------------|--------------------------------------------|-------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| DC10         | $V_{DD}$             | Supply Voltage                                                            | 3.0                                        | 3.6                                       | V     |                                                                                                                                                  |
| DC11         | AV <sub>DD</sub>     | Supply Voltage                                                            | Greater of:  V <sub>DD</sub> - 0.3  or 3.0 | Lesser of:  V <sub>DD</sub> + 0.3  or 3.6 | V     | The difference between AV <sub>DD</sub> supply and V <sub>DD</sub> supply must not exceed ±300 mV at all times, including during device power-up |
| DC16         | V <sub>POR</sub>     | V <sub>DD</sub> Start Voltage<br>to Ensure Internal Power-on Reset Signal | _                                          | V <sub>SS</sub>                           | V     |                                                                                                                                                  |
| DC17         | SV <sub>DD</sub>     | V <sub>DD</sub> Rise Rate<br>to Ensure Internal Power-on Reset Signal     | 0.03                                       | _                                         | V/ms  | 0V-3V in 100 ms                                                                                                                                  |
| BO10         | V <sub>BOR</sub> (1) | <b>BOR Event</b> on V <sub>DD</sub> Transition High-to-Low                | 2.68                                       | 2.99                                      | V     |                                                                                                                                                  |

Table 32-6. Operating Current (I<sub>DD</sub>)<sup>(2)</sup>

| Parameter No. | Typ. <sup>(1)</sup> | Max. | Units | Conditions |      |                                                                       |  |  |
|---------------|---------------------|------|-------|------------|------|-----------------------------------------------------------------------|--|--|
| DC20          | 6.7                 | 10.0 | mA    | -40°C      | 3.3V | 10 MIPS (N = 1, N2 = 5, N3 = 2,                                       |  |  |
|               | 6.5                 | 10.0 | mA    | +25°C      |      | $M = 50, F_{VCO} = 400 MHz,$<br>$F_{PLLO} = 40 MHz)$                  |  |  |
|               | 7.2                 | 15.0 | mA    | +85°C      |      | ,                                                                     |  |  |
|               | 9.0                 | 22.0 | mA    | +125°C     |      |                                                                       |  |  |
| DC21          | 8.5                 | 12.5 | mA    | -40°C      | 3.3V | 20 MIPS (N = 1, N2 = 5, N3 = 1,                                       |  |  |
|               | 8.3                 | 12.5 | mA    | +25°C      |      | $M = 60, F_{VCO} = 480 MHz,$<br>$F_{PLLO} = 280 MHz)$                 |  |  |
|               | 8.9                 | 17.0 | mA    | +85°C      |      | ,                                                                     |  |  |
|               | 10.7                | 25.0 | mA    | +125°C     |      |                                                                       |  |  |
| DC22          | 12.5                | 18.5 | mA    | -40°C      | 3.3V | 40 MIPS (N = 1, N2 = 3, N3 = 1,                                       |  |  |
|               | 12.3                | 18.5 | mA    | +25°C      |      | M = 60, F <sub>VCO</sub> = 480 MHz,<br>F <sub>PLLO</sub> = 160 MHz)   |  |  |
|               | 13.1                | 20.0 | mA    | +85°C      |      | ,                                                                     |  |  |
|               | 14.5                | 28.0 | mA    | +125°C     |      |                                                                       |  |  |
| DC23          | 17.8                | 22.0 | mA    | -40°C      | 3.3V | 70 MIPS (N = 1, N2 = 2, N3 = 1,                                       |  |  |
|               | 17.7                | 22.0 | mA    | +25°C      |      | $M = 70, F_{VCO} = 560 \text{ MHz},$<br>$F_{PLLO} = 280 \text{ MHz})$ |  |  |
|               | 18.3                | 30.0 | mA    | +85°C      |      | ,                                                                     |  |  |
|               | 20.0                | 35.0 | mA    | +125°C     |      |                                                                       |  |  |

<sup>1.</sup> Device is functional at  $V_{BORMIN} < V_{DD} < V_{DDMIN}$ . Analog modules (ADC and comparators) may have degraded performance. The  $V_{BOR}$  parameter is for design guidance only and is not tested in manufacturing.

| continued     |                     |      |       |            |      |                                                                       |  |  |  |  |
|---------------|---------------------|------|-------|------------|------|-----------------------------------------------------------------------|--|--|--|--|
| Parameter No. | Typ. <sup>(1)</sup> | Max. | Units | Conditions |      |                                                                       |  |  |  |  |
| DC24          | 22.3                | 28.0 | mA    | -40°C      | 3.3V | 90 MIPS (N = 1, N2 = 2, N3 = 1,                                       |  |  |  |  |
|               | 22.0                | 28.0 | mA    | +25°C      |      | $M = 90, F_{VCO} = 720 \text{ MHz},$<br>$F_{PLLO} = 360 \text{ MHz})$ |  |  |  |  |
|               | 23.0                | 33.0 | mA    | +85°C      |      | ,                                                                     |  |  |  |  |
|               | 23.5                | 35.0 | mA    | +125°C     |      |                                                                       |  |  |  |  |
| DC25          | 21.8                | 28.0 | mA    | -40°C      | 3.3V | 100 MIPS (N = 1, N2 = 1,                                              |  |  |  |  |
|               | 20.7                | 28.0 | mA    | +25°C      |      | $N3 = 1$ , $M = 50$ , $F_{VCO} = 400$ MHz,<br>$F_{PLLO} = 400$ MHz)   |  |  |  |  |
|               | 21.4                | 33.0 | mA    | +85°C      |      | ,                                                                     |  |  |  |  |
|               | 23.0                | 38.0 | mA    | +125°C     |      |                                                                       |  |  |  |  |

- 1. Data in the "Typ." column are for design guidance only and are not tested.
- 2. I<sub>DD</sub> is primarily a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. Base run current (I<sub>DD</sub>) is measured as follows:
  - Oscillator is switched to EC+PLL mode in software
  - OSC1 pin is driven with external 8 MHz square wave with levels from 0.3V to  $V_{DD}-0.3V$
  - OSC2 pin is configured as an I/O in the Configuration Words (OSCIOFNC (FOSC[2]) = 0)
  - FSCM is disabled (FCKSM[1:0] (FOSC[7:6]) = 01)
  - Watchdog Timer is disabled (FWDT[15]) = 0 and WDTCONL[15] = 0)
  - All I/O pins (except OSC1) are configured as outputs and driving low
  - No peripheral modules are operating or being clocked (defined PMDx bits are all '1's)
  - JTAG is disabled (JTAGEN (FICD[5]) = 0)
  - NOP instructions are executed in while (1) loop

Table 32-7. Idle Current (I<sub>IDLE</sub>)<sup>(2)</sup>

| Parameter No. | Typ. <sup>(1)</sup> | Max. | Units |        |      | Conditions                                            |  |  |
|---------------|---------------------|------|-------|--------|------|-------------------------------------------------------|--|--|
| DC30          | 5.5                 | 7.5  | mA    | -40°C  | 3.3V | 10 MIPS (N = 1, N2 = 5, N3 = 2,                       |  |  |
|               | 5.3                 | 7.5  | mA    | +25°C  |      | $M = 50, F_{VCO} = 400 MHz,$<br>$F_{PLLO} = 40 MHz)$  |  |  |
|               | 5.8                 | 12.5 | mA    | +85°C  |      | ,                                                     |  |  |
|               | 7.7                 | 20.0 | mA    | +125°C |      |                                                       |  |  |
| DC31          | 6.1                 | 9.0  | mA    | -40°C  | 3.3V | 20 MIPS (N = 1, N2 = 5, N3 = 1,                       |  |  |
|               | 5.8                 | 9.0  | mA    | +25°C  |      | $M = 50, F_{VCO} = 400 MHz,$<br>$F_{PLLO} = 80 MHz)$  |  |  |
|               | 6.5                 | 15.0 | mA    | +85°C  |      |                                                       |  |  |
|               | 8.2                 | 20.0 | mA    | +125°C |      |                                                       |  |  |
| DC32          | 7.6                 | 12.0 | mA    | -40°C  | 3.3V | 40 MIPS (N = 1, N2 = 3, N3 = 1,                       |  |  |
|               | 7.4                 | 12.0 | mA    | +25°C  |      | $M = 60, F_{VCO} = 480 MHz,$<br>$F_{PLLO} = 160 MHz)$ |  |  |
|               | 8.2                 | 15.0 | mA    | +85°C  |      |                                                       |  |  |
|               | 9.7                 | 22.0 | mA    | +125°C |      |                                                       |  |  |

## **Electrical Characteristics**

| continued     | continued           |      |                                                                       |        |                                 |                                                                       |  |  |  |  |  |
|---------------|---------------------|------|-----------------------------------------------------------------------|--------|---------------------------------|-----------------------------------------------------------------------|--|--|--|--|--|
| Parameter No. | Typ. <sup>(1)</sup> | Max. | Units                                                                 |        |                                 | Conditions                                                            |  |  |  |  |  |
| DC33          | 9.7                 | 15.0 | mA                                                                    | -40°C  | 3.3V                            | 70 MIPS (N = 1, N2 = 2, N3 = 1,                                       |  |  |  |  |  |
|               | 9.5 15.0 mA +25°C   |      | $M = 70, F_{VCO} = 660 \text{ MHz},$<br>$F_{PLLO} = 280 \text{ MHz})$ |        |                                 |                                                                       |  |  |  |  |  |
|               | 10.5                | 20.0 | mA                                                                    | +85°C  |                                 | ,                                                                     |  |  |  |  |  |
|               | 11.8                | 25.0 | mA                                                                    | +125°C |                                 |                                                                       |  |  |  |  |  |
| DC34          | 11.7                | 17.0 | 7.0 mA -40°C 3.3V                                                     | 3.3V   | 90 MIPS (N = 1, N2 = 2, N3 = 1, |                                                                       |  |  |  |  |  |
|               | 11.6                | 17.0 | mA                                                                    | +25°C  |                                 | $M = 90, F_{VCO} = 720 \text{ MHz},$<br>$F_{PLLO} = 360 \text{ MHz})$ |  |  |  |  |  |
|               | 12.2                | 20.0 | mA                                                                    | +85°C  |                                 | ,                                                                     |  |  |  |  |  |
|               | 13.8                | 26.0 | mA                                                                    | +125°C |                                 |                                                                       |  |  |  |  |  |
| DC35          | 10.1                | 17.0 | mA                                                                    | -40°C  | 3.3V                            | 100 MIPS (N = 1, N2 = 1, N3 = 1,                                      |  |  |  |  |  |
|               | 10.0                | 17.0 | mA                                                                    | +25°C  |                                 | $M = 50, F_{VCO} = 400 MHz,$                                          |  |  |  |  |  |
|               | 11.5                | 22.0 | mA                                                                    | +85°C  |                                 | F <sub>PLLO</sub> = 400 MHz)                                          |  |  |  |  |  |
|               | 12.2                | 28.0 | mA                                                                    | +125°C |                                 |                                                                       |  |  |  |  |  |

- 1. Data in the "Typ." column are for design guidance only and are not tested.
- 2. Base Idle current (I<sub>IDLE</sub>) is measured as follows:
  - Oscillator is switched to EC+PLL mode in software
  - OSC1 pin is driven with external 8 MHz square wave with levels from 0.3V to  $V_{DD}-0.3V$
  - OSC2 is configured as an I/O in the Configuration Words (OSCIOFNC (FOSC[2]) = 0)
  - FSCM is disabled (FCKSM[1:0] (FOSC[7:6]) = 01)
  - Watchdog Timer is disabled (FWDTEN (FWDT[15]) = 0)
  - All I/O pins (except OSC1) are configured as outputs and driving low
  - No peripheral modules are operating or being clocked (defined PMDx bits are all '1's)
  - JTAG is disabled (JTAGEN (FICD[5]) = 0)
  - Flash in standby with NVMSIDL (NVMCON[12]) = 1

Table 32-8. Power-Down Current (I<sub>PD</sub>)<sup>(2)</sup>

| Parameter No. | Typ. <sup>(1)</sup> | Max. | Units | Conditions            |      |                              |      |      |                          |
|---------------|---------------------|------|-------|-----------------------|------|------------------------------|------|------|--------------------------|
| DC40          | 0.285               | 0.7  | mA    | -40°C                 | 3.3V | 3.3V                         | 3.3V | 3.3V | VREGS bit (RCON[8]) = 0, |
|               | 0.32                | 1.0  | mA    | +25°C                 |      |                              |      |      |                          |
|               | 1500 5.0 mA +85°C   |      | +85°C |                       |      |                              |      |      |                          |
| DC41          | 2.1                 | _    | mA    | -40°C                 | 3.3V | VREGS bit (RCON[8]) = 1,     |      |      |                          |
|               | 2.0                 | _    | mA    | +25°C                 |      | LPWREN bit (VREGCON[15]) = 0 |      |      |                          |
|               | 2.5                 | _    | mA    | +85°C                 |      |                              |      |      |                          |
|               | 4.5                 | 15.0 | mA    | +125°C <sup>(3)</sup> |      |                              |      |      |                          |

#### Notes:

- 1. Data in the "Typ." column are for design guidance only and are not tested.
- 2. Base Sleep current (I<sub>PD</sub>) is measured as follows:
  - CPU core is off, oscillator is configured in EC mode and External Clock is active; OSCI is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required)</li>
  - CLKO is configured as an I/O input pin in the Configuration Word
  - FSCM is disabled (FCKSM[1:0] (FOSC[7:6]) = 01)
  - All I/O pins are configured as output low
  - $\overline{MCLR}$  =  $V_{DD}$ , WDT and FSCM are disabled
  - All peripheral modules are disabled (PMDx bits are all set)
  - The VREGS bit (RCON[8]) = 0 (i.e., core regulator is set to standby while the device is in Sleep mode)
  - JTAG is disabled
- 3. The regulators are in High-Power mode, LPWREN (VREGCON[15]) = 0.

Table 32-9. Doze Current (IDOZE)

| Parameter No. | Typ. <sup>(1)</sup> | Doze Ratio | Units |        | Co   | onditions                    |  |
|---------------|---------------------|------------|-------|--------|------|------------------------------|--|
| DC70          | 14.1                | 1:2        | mA    | -40°C  | 3.3V | 70 MIPS (N = 1, N2 = 2,      |  |
|               | 10.0                | 1.128      | mA    |        |      | N3 = 1, M = 70,              |  |
|               | 14.0                | 1:2        | mA    | +25°C  |      | F <sub>VCO</sub> = 560 MHz,  |  |
|               | 9.7                 | 1.128      | mA    |        |      |                              |  |
|               | 14.3                | 1:2        | mA    | +85°C  |      | F <sub>PLLO</sub> = 280 MHz) |  |
|               | 9.4                 | 1.128      | mA    |        |      |                              |  |
|               | 16.5                | 1:2        | mA    | +125°C |      |                              |  |
|               | 12.0                | 1.128      | mA    |        |      |                              |  |
| DC71          | 16.6                | 1:2        | mA    | -40°C  | 3.3V | 100 MIPS (N = 1, N2 = 1,     |  |
|               | 10.4                | 1.128      | mA    |        |      | N3 = 1, M = 50,              |  |
|               | 16.2                | 1:2        | mA    | +25°C  |      | F <sub>VCO</sub> = 400 MHz,  |  |
|               | 10.3                | 1.128      | mA    |        |      |                              |  |
|               | 16.6                | 1:2        | mA    | +85°C  |      | F <sub>PLLO</sub> = 400 MHz) |  |
|               | 11.2                | 1.128      | mA    |        |      |                              |  |
|               | 18.5                | 1:2        | mA    | +125°C |      |                              |  |
|               | 12.5                | 1.128      | mA    |        |      |                              |  |

#### Note:

1. Data in the "Typ." column are for design guidance only and are not tested.

Table 32-10. Watchdog Timer Delta Current (ΔI<sub>WDT</sub>)<sup>(1)</sup>

| Parameter No. | Тур. | Units | Cond   | itions |
|---------------|------|-------|--------|--------|
| DC61          | 1    | μΑ    | -40°C  | 3.3V   |
|               | 2    | μΑ    | +25°C  |        |
|               | 4    | μΑ    | +85°C  |        |
|               | 11   | μΑ    | +125°C |        |

#### Note:

 The ΔI<sub>WDT</sub> current is the additional current consumed when the module is enabled. This includes the LPRC/ BFRC clock current. This current should be added to the base I<sub>PD</sub> current. All parameters are characterized but not tested during manufacturing.

Table 32-11. PWM Delta Current<sup>(1)</sup>

| Parameter<br>No. | Тур. | Max. | Units |        |      | Conditions                                                                 |  |
|------------------|------|------|-------|--------|------|----------------------------------------------------------------------------|--|
| DC100            | 6.2  | 6.8  | mA    | -40°C  | 3.3V | PWM Output Frequency = 500 kHz,                                            |  |
|                  | 6.1  | 6.7  | mA    | +25°C  |      | PWM Input ( $F_{PLLO}$ = 500 MHz),<br>( $V_{CO}$ = 1000 MHz, PLLFBD = 125) |  |
|                  | 6.2  | 7.4  | mA    | +85°C  |      |                                                                            |  |
|                  | 7.0  | 8.6  | mA    | +125°C |      |                                                                            |  |
| DC101            | 5.2  | 5.9  | mA    | -40°C  | 3.3V | PWM Output Frequency = 500 kHz,                                            |  |
|                  | 5.1  | 5.6  | mA    | +25°C  |      | PWM Input ( $F_{PLLO}$ = 400 MHz),<br>( $V_{CO}$ = 400 MHz, PLLFBD = 100)  |  |
|                  | 5.2  | 5.7  | mA    | +85°C  |      |                                                                            |  |
|                  | 5.6  | 6.2  | mA    | +125°C |      |                                                                            |  |
| DC102            | 2.5  | 3.8  | mA    | -40°C  | 3.3V | PWM Output Frequency = 500 kHz,                                            |  |
|                  | 2.6  | 3.8  | mA    | +25°C  |      | PWM Input ( $F_{PLLO}$ = 200 MHz),<br>( $V_{CO}$ = 200 MHz, PLLFBD = 50)   |  |
|                  | 2.5  | 3.8  | mA    | +85°C  |      |                                                                            |  |
|                  | 2.5  | 3.8  | mA    | +125°C |      |                                                                            |  |
| DC103            | 1.4  | 2.0  | mA    | -40°C  | 3.3V | PWM Output Frequency = 500 kHz,                                            |  |
|                  | 1.4  | 2.0  | mA    | +25°C  |      | PWM Input ( $F_{PLLO}$ = 100 MHz),<br>( $V_{CO}$ = 100 MHz, PLLFBD = 25)   |  |
|                  | 1.4  | 2.0  | mA    | +85°C  |      | ,                                                                          |  |
|                  | 1.4  | 2.0  | mA    | +125°C |      |                                                                            |  |

#### Note:

All parameters are characterized but not tested during manufacturing.

Table 32-12. ADC Delta Current<sup>(1)</sup>

| Parameter No. | Тур. | Max. | Units | Conditions |      |                            |  |  |
|---------------|------|------|-------|------------|------|----------------------------|--|--|
| DC120         | 5.4  | 6.2  | mA    | -40°C      | 3.3V | T <sub>AD</sub> = 14.3 ns  |  |  |
|               | 5.4  | 6.2  | mA    | +25°C      |      | (3.5 Msps conversion rate) |  |  |
|               | 5.5  | 6.2  | mA    | +85°C      |      |                            |  |  |
|               | 5.6  | 6.3  | mA    | +125°C     |      |                            |  |  |

#### Note:

1. All parameters are characterized but not tested during manufacturing.

Table 32-13. Comparator + DAC Delta Current<sup>(1)</sup>

| Parameter No. | Тур. | Max.           | Units | Conditions |      |                             |  |  |
|---------------|------|----------------|-------|------------|------|-----------------------------|--|--|
| DC130         | 1.4  | 1.8            | mA    | -40°C      | 3.3V | F <sub>PLLO</sub> @ 500 MHz |  |  |
|               | 1.3  | 1.6            | mA    | +25°C      |      |                             |  |  |
|               | 1.3  | 1.3 1.6 mA +85 | +85°C |            |      |                             |  |  |
|               | 1.4  | 1.8            | mA    | +125°C     |      |                             |  |  |

#### Note:

1. All parameters are characterized but not tested during manufacturing.

Table 32-14. Op Amp Delta Current<sup>(1)</sup>

| Parameter No. | Тур. | Max. | Units | Cond   | litions |  |
|---------------|------|------|-------|--------|---------|--|
| DC140         | 0.21 | 1.0  | mA    | -40°C  | 3.3V    |  |
|               | 0.22 | 1.0  | mA    | +25°C  |         |  |
|               | 0.23 | 1.0  | mA    | +85°C  |         |  |
|               | 0.47 | 2.0  | mA    | +125°C |         |  |

#### Note:

1. Listed delta currents are for only one op amp instance. All parameters are characterized but not tested during manufacturing.

### Table 32-15. I/O Pin Input Specifications

Operating Conditions (unless otherwise stated):

 $3.0V \le V_{DD} \le 3.6V$ ,

-40°C ≤ T<sub>A</sub> ≤ +85°C for Industrial

-40°C  $\leq T_A \leq +125$ °C for Extended

| Param<br>No. | Symbol            | Characteristic                                               | Min.                | Max.                | Units | Conditions                            |
|--------------|-------------------|--------------------------------------------------------------|---------------------|---------------------|-------|---------------------------------------|
| DI10         | V <sub>IL</sub>   | Input Low-Level Voltage                                      |                     |                     |       |                                       |
|              |                   | Any I/O Pin and MCLR                                         | V <sub>SS</sub>     | 0.2 V <sub>DD</sub> | V     |                                       |
|              |                   | I/O Pins with SDAx, SCLx                                     | V <sub>SS</sub>     | 0.3 V <sub>DD</sub> | V     | SMBus disabled                        |
|              |                   | I/O Pins with SDAx, SCLx                                     | V <sub>SS</sub>     | 0.8                 | V     | SMBus enabled                         |
|              |                   | I/O Pins with SDAx, SCLx                                     | V <sub>SS</sub>     | 8.0                 | V     | SMBus 3.0 enabled                     |
| DI20         | V <sub>IH</sub>   | Input High-Level Voltage <sup>(1)</sup>                      |                     |                     |       |                                       |
|              |                   | I/O Pins Not 5V Tolerant                                     | 0.8 V <sub>DD</sub> | $V_{DD}$            | V     |                                       |
|              |                   | I/O Pins 5V Tolerant and MCLR                                | 0.8 V <sub>DD</sub> | 5.5                 | V     |                                       |
|              |                   | I/O Pins 5V Tolerant with SDAx, SCLx                         | 0.8 V <sub>DD</sub> | 5.5                 | V     | SMBus disabled                        |
|              |                   | I/O Pins 5V Tolerant with SDAx, SCLx                         | 2.1                 | 5.5                 | V     | SMBus enabled                         |
|              |                   | I/O Pins 5V Tolerant with SDAx, SCLx                         | 1.35                | $V_{DD}$            | V     | SMBus 3.0 enabled                     |
|              |                   | I/O Pins Not 5V Tolerant with SDAx, SCLx                     | 0.8 V <sub>DD</sub> | $V_{DD}$            | V     | SMBus disabled                        |
|              |                   | I/O Pins Not 5V Tolerant with SDAx, SCLx                     | 2.1                 | $V_{DD}$            | V     | SMBus enabled                         |
|              |                   | I/O Pins Not 5V Tolerant with SDAx, SCLx                     | 1.35                | $V_{DD}$            | V     | SMBus 3.0 enabled                     |
| DI30         | I <sub>CNPU</sub> | Input Current with Pull-up Resistor Enabled <sup>(2)</sup>   | 175                 | 545                 | μΑ    | $V_{DD}$ = 3.3V, $V_{PIN}$ = $V_{SS}$ |
| DI31         | I <sub>CNPD</sub> | Input Current with Pull-Down Resistor Enabled <sup>(2)</sup> | 65                  | 360                 | μA    | $V_{DD}$ = 3.3V, $V_{PIN}$ = $V_{DD}$ |
| DI50         | I <sub>IL</sub>   | Input Leakage Current                                        | -700                | _                   | nA    | V <sub>PIN</sub> = V <sub>SS</sub>    |
|              |                   | I/O Pins and MCLR Pin                                        | _                   | 700                 | nA    | $V_{PIN} = V_{DD}$                    |

- 1. See the "Pin Diagrams" section for the 5V tolerant I/O pins.
- 2. Characterized but not tested.

**Electrical Characteristics** 

### Table 32-16. I/O Pin Input Injection Current Specifications

**Operating Conditions (unless otherwise stated):** 

 $3.0V \le V_{DD} \le 3.6V$ ,

-40°C ≤ T<sub>A</sub> ≤ +85°C for Industrial

-40°C  $\leq T_A \leq +125$ °C for Extended

| Param<br>No. | Sym               | Characteristic                                                  | Min.               | Max.               | Units | Conditions                                                                                                                                                         |
|--------------|-------------------|-----------------------------------------------------------------|--------------------|--------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DI60a        | I <sub>ICL</sub>  | Input Low Injection Current                                     | 0                  | -5(1,4)            | mA    | This parameter applies to all pins                                                                                                                                 |
| DI60b        | I <sub>ICH</sub>  | Input High Injection Current                                    | 0                  | +5(2,3,4)          | mA    | This parameter applies to all pins, except all 5V tolerant pins                                                                                                    |
| DI60c        | Σ <sub>LICT</sub> | Total Input Injection Current (sum of all I/O and control pins) | -20 <sup>(5)</sup> | +20 <sup>(5)</sup> | mA    | Absolute instantaneous sum of all $\pm$ input injection currents from all I/O pins $\Sigma \; (\;  \; I_{ICL} \;  \; + \;  \; I_{ICH} \;  \; ) \leq \Sigma_{LICT}$ |

- 1.  $V_{IL}$  Source <  $(V_{SS} 0.3)$ .
- 2.  $V_{IH}$  Source >  $(V_{DD} + 0.3)$  for non-5V tolerant pins only.
- 3. 5V tolerant pins do not have an internal high-side diode to V<sub>DD</sub> and therefore, cannot tolerate any "positive" input injection current.
- 4. Injection currents can affect the ADC results.
- 5. Any number and/or combination of I/O pins, not excluded under  $I_{ICL}$  or  $I_{ICH}$  conditions, are permitted in the sum.

### Table 32-17. I/O Pin Output Specifications

**Operating Conditions (unless otherwise stated):** 

 $3.0V \le V_{DD} \le 3.6V$ 

-40°C ≤ T<sub>A</sub> ≤ +85°C for Industrial

-40°C  $\leq T_A \leq +125$ °C for Extended

| Param. | Symbol          | Characteristic            | Typ. <sup>(1)</sup> | Units | Conditions                                            |
|--------|-----------------|---------------------------|---------------------|-------|-------------------------------------------------------|
| DO10   | V <sub>OL</sub> | Sink Driver Voltage       | 0.2                 | V     | I <sub>SINK</sub> = 3.0 mA, V <sub>DD</sub> = 3.3V    |
|        |                 |                           | 0.4                 | V     | I <sub>SINK</sub> = 6.0 mA, V <sub>DD</sub> = 3.3V    |
|        |                 |                           | 0.6                 | V     | $I_{SINK} = 9.0 \text{ mA}, V_{DD} = 3.3 \text{V}$    |
|        |                 | Sink Driver Voltage for   | 0.25                | V     | $I_{SINK} = 6.0 \text{ mA}, V_{DD} = 3.3 \text{V}$    |
|        |                 | RB1, RC8, RC9, RD8 Pins   | 0.5                 | V     | I <sub>SINK</sub> = 12.0 mA, V <sub>DD</sub> = 3.3V   |
|        |                 |                           | 0.75                | V     | I <sub>SINK</sub> = 18.0 mA, V <sub>DD</sub> = 3.3V   |
| DO20   | V <sub>OH</sub> | Source Driver Voltage     | 3.1                 | V     | $I_{SOURCE} = 3.0 \text{ mA}, V_{DD} = 3.3 \text{V}$  |
|        |                 |                           | 2.9                 | V     | $I_{SOURCE}$ = 6.0 mA, $V_{DD}$ = 3.3V                |
|        |                 |                           | 2.7                 | V     | $I_{SOURCE}$ = 9.0 mA, $V_{DD}$ = 3.3V                |
|        |                 | Source Driver Voltage for | 3.1                 | V     | $I_{SOURCE}$ = 6.0 mA, $V_{DD}$ = 3.3V                |
|        |                 | RB1, RC8, RC9, RD8 Pins   | 2.8                 | V     | I <sub>SOURCE</sub> = 12.0 mA, V <sub>DD</sub> = 3.3V |
|        |                 |                           | 2.6                 | V     | $I_{SOURCE}$ = 18.0 mA, $V_{DD}$ = 3.3V               |

#### Note:

Data in the "Typ." column are at 3.3V, +25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

## Table 32-18. Program Flash Memory Specifications

Operating Conditions (unless otherwise stated):

 $3.0V \le V_{DD} \le 3.6V$ ,

-40°C ≤  $T_A$  ≤ +85°C for Industrial -40°C ≤  $T_A$  ≤ +125°C for Extended

| - <del>-</del> 10 |                   |                                         |           |       |       |                                  |  |  |  |  |
|-------------------|-------------------|-----------------------------------------|-----------|-------|-------|----------------------------------|--|--|--|--|
| Param<br>No.      | Sym               | Characteristic                          | Min.      | Max.  | Units | Conditions                       |  |  |  |  |
|                   |                   | Program                                 | n Flash M | emory |       |                                  |  |  |  |  |
| D130              | E <sub>P</sub>    | Cell Endurance                          | 10,000    | _     | E/W   |                                  |  |  |  |  |
| D134              | T <sub>RETD</sub> | Characteristic Retention                | 20        | _     | Year  |                                  |  |  |  |  |
| D137a             | T <sub>PE</sub>   | Self-Timed Page Erase Time              | _         | 20    | ms    |                                  |  |  |  |  |
| D137b             | T <sub>CE</sub>   | Self-Timed Chip Erase Time              | _         | 20    | ms    |                                  |  |  |  |  |
| D138a             | T <sub>WW</sub>   | Self-Timed Double-Word Write Cycle Time | _         | 20    | μs    | 6 bytes, data are not all '1's   |  |  |  |  |
| D138b             | T <sub>RW</sub>   | Self-Timed Row Write Cycle Time         | _         | 1.28  | ms    | 384 bytes, data are not all '1's |  |  |  |  |

## 32.2 AC Characteristics and Timing Parameters

Figure 32-1. Load Conditions for I/O Specifications



 $RL = 464\Omega$ CL = 50 pF

Figure 32-2. I/O Timing Requirements



Table 32-19. I/O Timing Requirements

-40°C ≤ T<sub>A</sub> ≤ +125°C for Extended

Operating Conditions (unless otherwise stated):  $3.0V \le V_{DD} \le 3.6V$ ,  $-40^{\circ}C \le T_{A} \le +85^{\circ}C$  for Industrial

| <b>Param</b><br>No. | Symbol            | Characteristic                       | Min. | Max. | Units           |
|---------------------|-------------------|--------------------------------------|------|------|-----------------|
| DO31                | T <sub>IO</sub> R | Port Output Rise Time <sup>(1)</sup> | _    | 10   | ns              |
| DO32                | T <sub>IO</sub> F | Port Output Fall Time <sup>(1)</sup> | _    | 10   | ns              |
| DI35                | T <sub>INP</sub>  | INTx Input Pins High or Low Time     | 20   | _    | ns              |
| DI40                | T <sub>RPB</sub>  | I/O and CNx Inputs High or Low Time  | 2    | _    | T <sub>CY</sub> |

### Note:

1. This parameter is characterized but not tested in manufacturing.

Figure 32-3. External Clock Timing



Table 32-20. External Clock Timing Requirements

# Operating Conditions (unless otherwise stated): $3.0 \text{V} \le \text{V}_{DD} \le 3.6 \text{V}$ ,

 $-40^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  +85 $^{\circ}$ C for Industrial

-40°C  $\leq T_A \leq +125$ °C for Extended

| Param<br>No. | Sym                                     | Characteristic                                            | Min.        | Max.        | Units | Conditions |
|--------------|-----------------------------------------|-----------------------------------------------------------|-------------|-------------|-------|------------|
| OS10         | F <sub>IN</sub>                         | External CLKI Frequency                                   | DC          | 64          | MHz   | EC         |
|              |                                         | Oscillator Crystal Frequency                              | 3.5         | 10          | MHz   | XT         |
|              |                                         |                                                           | 10          | 32          | MHz   | HS         |
| OS30         | T <sub>OS</sub> L,<br>T <sub>OS</sub> H | External Clock in (OSCI) High or Low Time                 | 0.45 x OS10 | 0.55 x OS10 | ns    | EC         |
| OS31         | T <sub>OS</sub> R,<br>T <sub>OS</sub> F | External Clock in (OSCI) Rise or Fall Time <sup>(1)</sup> | _           | 10          | ns    | EC         |

#### Note:

1. This parameter is characterized but not tested in manufacturing.

### Table 32-21. PLL Clock Timing Specifications

### **Operating Conditions (unless otherwise stated):**

 $3.0V \le V_{DD} \le 3.6V$ ,

-40°C ≤ T<sub>A</sub> ≤ +85°C for Industrial

-40°C ≤ T<sub>A</sub> ≤ +125°C for Extended

| Param<br>No. | Symbol            | Characteristic                                                 | Min. | Max.                 | Units |
|--------------|-------------------|----------------------------------------------------------------|------|----------------------|-------|
| OS50         | F <sub>PLLI</sub> | PLL Input Frequency Range                                      | 8    | 64                   | MHz   |
| OS51         | F <sub>PFP</sub>  | Phase Frequency Detector Input Frequency (after first divider) | 8    | F <sub>VCO</sub> /16 | MHz   |
| OS52         | F <sub>VCO</sub>  | VCO Output Frequency                                           | 400  | 1600                 | MHz   |
| OS53         | T <sub>LOCK</sub> | Lock Time for PLL <sup>(1)</sup>                               | _    | 250                  | μS    |

#### Note:

1. This parameter is characterized but not tested in manufacturing.

### Table 32-22. FRC Oscillator Specifications

**Operating Conditions (unless otherwise stated):** 

 $3.0V \le V_{DD} \le 3.6V$ ,

-40°C ≤ T<sub>A</sub> ≤ +85°C for Industrial

-40°C ≤ T<sub>A</sub> ≤ +125°C for Extended

| Param<br>No. | Symbol            | Characteristic                              | Min                 | Typ <sup>(3)</sup> | Max | Units | Conditions                                                             |
|--------------|-------------------|---------------------------------------------|---------------------|--------------------|-----|-------|------------------------------------------------------------------------|
| F20          | A <sub>FRC</sub>  | FRC Accuracy @ 8 MHz <sup>(1,2)</sup>       | -2.0 <sup>(4)</sup> | _                  | 2.0 | %     | -40°C ≤ T <sub>A</sub> ≤ -5°C                                          |
|              |                   |                                             | -1.5                | _                  | 1.5 | %     | $-5^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$   |
|              |                   |                                             | -2.0                | _                  | 2.0 | %     | $+85^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ |
| F21          | T <sub>FRC</sub>  | FRC Oscillator Start-up Time <sup>(5)</sup> | _                   | _                  | 15  | μS    |                                                                        |
| F22          | S <sub>TUNE</sub> | OSCTUN Step-Size                            | _                   | 0.05               | _   | %/bit |                                                                        |

#### Notes:

- To achieve this accuracy, physical stress applied to the microcontroller package (ex., by flexing the PCB) must be kept to a minimum.
- Frequency is calibrated at +25°C and 3.3V. The TUNx bits can be used to compensate for temperature drift.
- Data in the "Typ" column are 3.3V, +25°C unless otherwise stated. Parameters are for design guidance only and are not tested.
- Due to the effect of aging, this value may drift by an additional -0.5% over the lifetime of the device.
- This parameter is characterized but not tested in manufacturing.

#### Table 32-23. BFRC Oscillator Specifications

**Operating Conditions (unless otherwise stated):**  $3.0V \le V_{DD} \le 3.6V$ ,

 $-40^{\circ}$ C  $\leq T_A \leq +85^{\circ}$ C for Industrial

-40°C  $\leq T_A \leq +125$ °C for Extended

| <b>Param</b><br>No. | Symbol            | Characteristic        | Min | Max | Units |
|---------------------|-------------------|-----------------------|-----|-----|-------|
| F40                 | A <sub>BFRC</sub> | BFRC Accuracy @ 8 MHz | -17 | 17  | %     |

#### Table 32-24. Internal LPRC Accuracy

**Operating Conditions (unless otherwise stated):** 

 $3.0V \le V_{DD} \le 3.6V$ ,

-40°C ≤ T<sub>A</sub> ≤ +85°C for Industrial

-40°C ≤ T<sub>A</sub> ≤ +125°C for Extended

| Param<br>No.    | Characteristic | Min | Max | Units | Conditions                      |     |   |                                 |
|-----------------|----------------|-----|-----|-------|---------------------------------|-----|---|---------------------------------|
| LPRC @ 32.768 k | кНz            |     |     |       |                                 |     |   |                                 |
| F21             | LPRC           | -25 | +25 | %     | -40°C ≤ T <sub>A</sub> ≤ 0°C    |     |   |                                 |
|                 |                | -10 | +10 | %     | 0°C ≤ T <sub>A</sub> ≤ +85°C    |     |   |                                 |
|                 |                | -15 | +15 | %     | +85°C ≤ T <sub>A</sub> ≤ +125°C |     |   |                                 |
|                 |                |     |     |       | -25                             | +25 | % | -40°C ≤ T <sub>A</sub> ≤ +125°C |

Figure 32-4. BOR and Master Clear Reset Timing Characteristics



Table 32-25. Reset, Watchdog Timer, Oscillator Start-up Timer Timing Requirements

 $3.0V \le V_{DD} \le 3.6V$ 

 $-40^{\circ}$ C  $\leq T_A \leq +85^{\circ}$ C for Industrial

-40°C ≤ T<sub>A</sub> ≤ +125°C for Extended

| Param<br>No. | Symbol                | Characteristic <sup>(1)</sup>                               | Min. | Typ. <sup>(2)</sup>      | Max. | Units | Conditions                     |
|--------------|-----------------------|-------------------------------------------------------------|------|--------------------------|------|-------|--------------------------------|
| SY00         | T <sub>PU</sub>       | Power-up Period                                             | _    | 200                      | _    | μs    | FNOSC[2:0] are<br>FRC          |
| SY10         | T <sub>OST</sub>      | Oscillator Start-up                                         | _    | 1024<br>T <sub>OSC</sub> | _    | _     | T <sub>OSC</sub> = OSCI period |
| SY13         | T <sub>IOZ</sub>      | I/O High-Impedance from MCLR<br>Low or Watchdog Timer Reset | _    | 1.5                      | _    | μs    |                                |
| SY20         | T <sub>MCLR</sub>     | MCLR Pulse Width (low)                                      | 2    | _                        | _    | μs    |                                |
| SY30         | T <sub>BOR</sub>      | BOR Pulse Width (low)                                       | 1    | _                        | _    | μs    |                                |
| SY35         | T <sub>FSCM</sub>     | Fail-Safe Clock Monitor Delay                               | _    | _                        | 40   | μs    |                                |
| SY37         | T <sub>OSCDFRC</sub>  | FRC Oscillator Start-up Delay                               | _    | _                        | 15   | μs    | From POR event                 |
| SY38         | T <sub>OSCDLPRC</sub> | LPRC Oscillator Start-up Delay                              | _    | _                        | 50   | μs    | From Reset event               |

- 1. These parameters are characterized but not tested in manufacturing.
- 2. Data in the "Typ." column are at 3.3V, +25°C unless otherwise stated.

Figure 32-5. High-Speed PWMx Module Timing Characteristics



Table 32-26. High-Speed PWMx Module Timing Requirements

| Table 32-26.                         | Table 32-26. High-Speed PWMX Module Timing Requirements |                                  |      |      |       |  |  |
|--------------------------------------|---------------------------------------------------------|----------------------------------|------|------|-------|--|--|
| 3.0V ≤ V <sub>DD</sub><br>-40°C ≤ TA | `                                                       |                                  |      |      |       |  |  |
| Param<br>No.                         | Symbol                                                  | Characteristic <sup>(1)</sup>    | Min. | Max. | Units |  |  |
| MP10                                 | F <sub>IN</sub>                                         | PWM Input Frequency              | 450  | 500  | MHz   |  |  |
| MP20                                 | T <sub>FD</sub>                                         | Fault Input ↓ to PWMx I/O Change | _    | 26   | ns    |  |  |
| MP30                                 | T <sub>FH</sub>                                         | Fault Input Pulse Width          | 8    | _    | ns    |  |  |
| Note:<br>1. Thes                     |                                                         |                                  |      |      |       |  |  |

Figure 32-6. SPIx Module Host Mode (CKE = 0) Timing Characteristics



Figure 32-7. SPIx Module Host Mode (CKE = 1) Timing Characteristics



Table 32-27. SPIx Module Host Mode Timing Requirements

 $3.0V \le V_{DD} \le 3.6V$ ,

-40°C ≤ T<sub>A</sub> ≤ +85°C for Industrial

-40°C  $\leq T_A \leq +125$ °C for Extended

| Param.<br>No. | Symbol                                                                 | Characteristics <sup>(1)</sup>             | Min | Max | Units |
|---------------|------------------------------------------------------------------------|--------------------------------------------|-----|-----|-------|
| SP10          | T <sub>SC</sub> L, T <sub>SC</sub> H                                   | SCKx Output Low or High Time               | 15  | _   | ns    |
| SP35          | T <sub>SC</sub> H2 <sub>DO</sub> V, T <sub>SC</sub> L2 <sub>DO</sub> V | SDOx Data Output Valid after SCKx Edge     | _   | 20  | ns    |
| SP36          | $T_{DO}V2_{SC}, T_{DO}V2_{SC}L$                                        | SDOx Data Output Setup to First SCKx Edge  | 3   | _   | ns    |
| SP40          | T <sub>DI</sub> V2 <sub>SC</sub> H, T <sub>DI</sub> V2 <sub>SC</sub> L | Setup Time of SDIx Data Input to SCKx Edge | 10  | _   | ns    |
| SP41          | T <sub>SC</sub> H2 <sub>DI</sub> L, T <sub>SC</sub> L2 <sub>DI</sub> L | Hold Time of SDIx Data Input to SCKx Edge  | 15  | _   | ns    |

#### Note:

1. These parameters are characterized but not tested in manufacturing.

Figure 32-8. SPIx Module Client Mode (CKE = 0) Timing Characteristics



Figure 32-9. SPIx Module Client Mode (CKE = 1) Timing Characteristics



Table 32-28. SPIx Module Client Mode Timing Requirements

 $3.0V \le V_{DD} \le 3.6V$ 

-40°C ≤ T<sub>A</sub> ≤ +85°C for Industrial

-40°C  $\leq T_A \leq +125$ °C for Extended

| Param.<br>No. | Symbol                                                                    | Characteristics <sup>(1)</sup>             | Min                      | Max | Units |
|---------------|---------------------------------------------------------------------------|--------------------------------------------|--------------------------|-----|-------|
| SP70          | T <sub>SC</sub> L, T <sub>SC</sub> H                                      | SCKx Input Low Time or High Time           | 15                       | _   | ns    |
| SP35          | T <sub>SC</sub> H2 <sub>DO</sub> V,<br>T <sub>SC</sub> L2 <sub>DO</sub> V | SDOx Data Output Valid after SCKx Edge     | _                        | 20  | ns    |
| SP40          | T <sub>DI</sub> V2 <sub>SC</sub> H,<br>T <sub>DI</sub> V2 <sub>SC</sub> L | Setup Time of SDIx Data Input to SCKx Edge | 10                       | _   | ns    |
| SP41          | T <sub>SC</sub> H2 <sub>DI</sub> L,<br>T <sub>SC</sub> L2 <sub>DI</sub> L | Hold Time of SDIx Data Input to SCKx Edge  | 15                       | _   | ns    |
| SP50          | T <sub>SS</sub> L2 <sub>SC</sub> H,<br>T <sub>SS</sub> L2 <sub>SC</sub> L | SSx ↓ to SCKx ↓ or SCKx ↑ Input            | 120                      | _   | ns    |
| SP51          | T <sub>SS</sub> H2 <sub>DO</sub> Z                                        | SSx ↑ to SDOx Output High-Impedance        | 8                        | 50  | ns    |
| SP52          | T <sub>SC</sub> H2 <sub>SS</sub> H,<br>T <sub>SC</sub> L2 <sub>SS</sub> H | SSx ↑ after SCKx Edge                      | 1.5 T <sub>CY</sub> + 40 | _   | ns    |
| SP60          | T <sub>SS</sub> L2 <sub>DO</sub> V                                        | SDOx Data Output Valid after SSx Edge      | _                        | 50  | ns    |
| Note:         |                                                                           |                                            |                          |     |       |

Figure 32-10. I2Cx Bus Start/Stop Bits Timing Characteristics (Host Mode)

These parameters are characterized but not tested in manufacturing.



Figure 32-11. I2Cx Bus Data Timing Characteristics (Host Mode)



Table 32-29. I2Cx Bus Data Timing Requirements (Host Mode)

 $3.0V \le V_{DD} \le 3.6V$ , -40°C \le T<sub>A</sub> \le +85°C for Industrial

-40°C  $\leq T_A \leq +125$ °C for Extended

| Param                    | Param No. Symbol Characteristics Min. <sup>(1)</sup> Max. Units Conditions |                 |                             |                              |      |    |                          |  |  |
|--------------------------|----------------------------------------------------------------------------|-----------------|-----------------------------|------------------------------|------|----|--------------------------|--|--|
|                          | o yor                                                                      |                 |                             |                              | Маж  | J  | 3 on antion 3            |  |  |
| IM10 T <sub>LO:SCL</sub> | Clock Low Time                                                             | 100 kHz mode    | T <sub>CY</sub> * (BRG + 1) |                              | μs   |    |                          |  |  |
|                          |                                                                            |                 | 400 kHz mode                | T <sub>CY</sub> * (BRG + 1)  | _    | μs |                          |  |  |
|                          |                                                                            |                 | 1 MHz mode                  | T <sub>CY</sub> * (BRG + 1)  |      | μs |                          |  |  |
| IM11                     | T <sub>HI:SCL</sub>                                                        | Clock High Time | 100 kHz mode                | T <sub>CY</sub> * (BRG + 1)  | _    | μs |                          |  |  |
|                          |                                                                            |                 | 400 kHz mode                | T <sub>CY</sub> * (BRG + 1)  | _    | μs |                          |  |  |
|                          |                                                                            | 1 MHz mode      | T <sub>CY</sub> * (BRG + 1) | _                            | μs   |    |                          |  |  |
| IM20                     | T <sub>F:SCL</sub>                                                         | SDAx and SCLx   | 100 kHz mode                | _                            | 300  | ns |                          |  |  |
|                          |                                                                            | Fall Time       | 400 kHz mode                | 20 x (V <sub>DD</sub> /5.5V) | 300  | ns |                          |  |  |
|                          |                                                                            |                 | 1 MHz mode                  | 20 x (V <sub>DD</sub> /5.5V) | 120  | ns |                          |  |  |
| IM21                     | T <sub>R:SCL</sub>                                                         | SDAx and SCLx   | 100 kHz mode                | _                            | 1000 | ns |                          |  |  |
|                          |                                                                            | Rise Time       | 400 kHz mode                | 20 + 0.1 Cb                  | 300  | ns |                          |  |  |
|                          |                                                                            |                 | 1 MHz mode                  | _                            | 120  | ns |                          |  |  |
| IM25                     | T <sub>SU:DAT</sub>                                                        | Data Input      | 100 kHz mode                | 250                          | _    | ns |                          |  |  |
|                          |                                                                            | Setup Time      | 400 kHz mode                | 100                          | _    | ns |                          |  |  |
|                          |                                                                            |                 | 1 MHz mode                  | 50                           | _    | ns |                          |  |  |
| IM26                     | T <sub>HD:DAT</sub>                                                        | Data Input      | 100 kHz mode                | 0                            | _    | μs |                          |  |  |
|                          |                                                                            | Hold Time       | 400 kHz mode                | 0                            | 0.9  | μs |                          |  |  |
|                          |                                                                            |                 | 1 MHz mode                  | 0                            | 0.3  | μs |                          |  |  |
| IM30                     | T <sub>SU:STA</sub>                                                        | Start Condition | 100 kHz mode                | T <sub>CY</sub> * (BRG + 1)  | _    | μs | Only relevant for        |  |  |
|                          |                                                                            | Setup Time      | 400 kHz mode                | T <sub>CY</sub> * (BRG + 1)  | _    | μs | Repeated Start condition |  |  |
|                          |                                                                            |                 | 1 MHz mode                  | T <sub>CY</sub> * (BRG + 1)  | _    | μs | Condition                |  |  |

#### .....continued Operating Conditions (unless otherwise stated): $3.0V \le V_{DD} \le 3.6V$ , -40°C ≤ T<sub>A</sub> ≤ +85°C for Industrial $-40^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ +125 $^{\circ}$ C for Extended Min.<sup>(1)</sup> Max. Units Characteristics Conditions **Symbol** No. IM31 Start Condition Hold 100 kHz mode | T<sub>CY</sub> \* (BRG + 1) After this period, the T<sub>HD:STA</sub> Time first clock pulse is 400 kHz mode | T<sub>CY</sub> \* (BRG + 1) μs generated T<sub>CY</sub> \* (BRG + 1) 1 MHz mode **IM33** Stop Condition Setup 100 kHz mode | T<sub>CY</sub> \* (BRG + 1) T<sub>SU:STO</sub> μs Time 400 kHz mode | T<sub>CY</sub> \* (BRG + 1) μs 1 MHz mode T<sub>CY</sub> \* (BRG + 1) μs **IM34** Stop Condition 100 kHz mode | T<sub>CY</sub> \* (BRG + 1) T<sub>HD:STO</sub> ns Hold Time 400 kHz mode | T<sub>CY</sub> \* (BRG + 1) ns 1 MHz mode T<sub>CY</sub> \* (BRG + 1) ns IM40 T<sub>AA:SCL</sub> Output Valid from Clock 100 kHz mode 3450 ns 400 kHz mode 900 ns 1 MHz mode 450 ns IM45 T<sub>BF:SDA</sub> **Bus Free Time** 100 kHz mode 4.7 The amount of time the bus must be free 400 kHz mode 1.3 μs before a new

1 MHz mode

100 kHz mode

400 kHz mode

1 MHz mode

0.5

65

IM51
Note:

IM50

 $C_B$ 

 $T_{PGD}$ 

BRG is the value of the I<sup>2</sup>C Baud Rate Generator.

Pulse Gobbler Delay

**Bus Capacitive Loading** 

Figure 32-12. I2Cx Bus Start/Stop Bits Timing Characteristics (Client Mode)



transmission can start

μs

pF pF

рF

400

400

10

390

Figure 32-13. I2Cx Bus Data Timing Characteristics (Client Mode)



Table 32-30. I2Cx Bus Data Timing Requirements (Client Mode)

**Operating Conditions (unless otherwise stated):** 

 $3.0V \le V_{DD} \le 3.6V$ , - $40^{\circ}C \le T_{A} \le +85^{\circ}C$  for Industrial

-40°C  $\leq T_A \leq +125$ °C for Extended

| Param<br>No. | Sym                 | Charact                    | eristics     | Min.                             | Max. | Units | Conditions                        |
|--------------|---------------------|----------------------------|--------------|----------------------------------|------|-------|-----------------------------------|
| IS10         | T <sub>LO:SCL</sub> | Clock Low Time             | 100 kHz mode | 4.7                              | _    | μs    | CPU clock must be minimum 800 kHz |
|              |                     |                            | 400 kHz mode | 1.3                              | _    | μs    | CPU clock must be minimum 3.2 MHz |
|              |                     |                            | 1 MHz mode   | 0.5                              | _    | μs    |                                   |
| IS11         | T <sub>HI:SCL</sub> | Clock High Time            | 100 kHz mode | 4.0                              | _    | μs    | CPU clock must be minimum 800 kHz |
|              |                     |                            | 400 kHz mode | 0.6                              | _    | μs    | CPU clock must be minimum 3.2 MHz |
|              |                     |                            | 1 MHz mode   | 0.26                             | _    | μs    |                                   |
| IS20         | T <sub>F:SCL</sub>  | SDAx and SCLx<br>Fall Time | 100 kHz mode | _                                | 300  | ns    |                                   |
|              |                     |                            | 400 kHz mode | 20 x (V <sub>DD</sub> /<br>5.5V) | 300  | ns    |                                   |
|              |                     |                            | 1 MHz mode   | 20 x (V <sub>DD</sub> /<br>5.5V) | 120  | ns    |                                   |
| IS21         | T <sub>R:SCL</sub>  | SDAx and SCLx              | 100 kHz mode | _                                | 1000 | ns    |                                   |
|              |                     | Rise Time                  | 400 kHz mode | 20 + 0.1 Cb                      | 300  | ns    |                                   |
|              |                     |                            | 1 MHz mode   | _                                | 120  | ns    |                                   |
| IS25         | T <sub>SU:DAT</sub> | Data Input                 | 100 kHz mode | 250                              | _    | ns    |                                   |
|              |                     | Setup Time                 | 400 kHz mode | 100                              | _    | ns    |                                   |
|              |                     |                            | 1 MHz mode   | 50                               | _    | ns    |                                   |

## dsPIC33CK256MC506 Family

**Electrical Characteristics** 

## .....continued

**Operating Conditions (unless otherwise stated):** 

 $3.0V \le V_{DD} \le 3.6V$ ,  $-40^{\circ}C \le T_{A} \le +85^{\circ}C$  for Industrial  $-40^{\circ}C \le T_{A} \le +125^{\circ}C$  for Extended

| Param<br>No. | Sym                 | Charac                       | teristics    | Min. | Max. | Units | Conditions                                       |
|--------------|---------------------|------------------------------|--------------|------|------|-------|--------------------------------------------------|
| IS26         | T <sub>HD:DAT</sub> | Data Input                   | 100 kHz mode | 0    | _    | ns    |                                                  |
|              |                     | Hold Time                    | 400 kHz mode | 0    | 0.9  | μs    |                                                  |
|              |                     |                              | 1 MHz mode   | 0    | 0.3  | μs    |                                                  |
| S30          | T <sub>SU:STA</sub> | Start Condition              | 100 kHz mode | 4.7  | _    | μs    | Only relevant for Repeated                       |
|              |                     | Setup Time                   | 400 kHz mode | 0.6  | _    | μs    | Start condition                                  |
|              |                     |                              | 1 MHz mode   | 0.26 | _    | μs    |                                                  |
| S31          | T <sub>HD:STA</sub> | Start Condition              | 100 kHz mode | 4.0  | _    | μs    | After this period, the first clock               |
|              |                     | Hold Time                    | 400 kHz mode | 0.6  | _    | μs    | pulse is generated                               |
|              |                     |                              | 1 MHz mode   | 0.26 | _    | μs    |                                                  |
| S33          | T <sub>SU:STO</sub> | Stop Condition<br>Setup Time | 100 kHz mode | 4.0  | _    | μs    |                                                  |
|              |                     |                              | 400 kHz mode | 0.6  | _    | μs    |                                                  |
|              |                     |                              | 1 MHz mode   | 0.26 | _    | μs    |                                                  |
| IS34         | T <sub>HD:STO</sub> | Stop Condition<br>Hold Time  | 100 kHz mode | > 0  | _    | μs    |                                                  |
|              |                     |                              | 400 kHz mode | > 0  | _    | μs    |                                                  |
|              |                     |                              | 1 MHz mode   | > 0  | _    | μs    |                                                  |
| S40          | T <sub>AA:SCL</sub> | Output Valid                 | 100 kHz mode | 0    | 3.45 | μs    |                                                  |
|              |                     | from Clock                   | 400 kHz mode | 0    | 0.9  | μs    |                                                  |
|              |                     |                              | 1 MHz mode   | 0    | 0.45 | μs    |                                                  |
| IS45         | T <sub>BF:SDA</sub> | Bus Free Time                | 100 kHz mode | 4.7  | _    | μs    | The amount of time the bus                       |
|              |                     |                              | 400 kHz mode | 1.3  |      | μs    | must be free before a new transmission can start |
|              |                     |                              | 1 MHz mode   | 0.5  | _    | μs    |                                                  |
| IS50         | C <sub>B</sub>      | Bus Capacitive               | 100 kHz mode | _    | 400  | pF    |                                                  |
|              |                     | Loading                      | 400 kHz mode | _    | 400  | pF    |                                                  |
|              |                     |                              | 1 MHz mode   | _    | 10   | pF    |                                                  |

Figure 32-14. UARTx Module Timing Characteristics



Table 32-31. UARTx Module Timing Requirements



#### Note:

1. These parameters are characterized but not tested in manufacturing.

**Table 32-32. ADC Module Specifications** 

| 3.0V ≤ V <sub>D</sub><br>-40°C ≤ T <sub>A</sub> | Operating Conditions (unless otherwise stated): <sup>(4)</sup> 3.0V ≤ V <sub>DD</sub> ≤ 3.6V, -40°C ≤ T <sub>A</sub> ≤ +85°C for Industrial -40°C ≤ T <sub>A</sub> ≤ +125°C for Extended |                                                |                        |      |                        |       |                                                                                      |  |  |  |  |  |
|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------------------|------|------------------------|-------|--------------------------------------------------------------------------------------|--|--|--|--|--|
| Param<br>No.                                    | Symbol                                                                                                                                                                                   | Characteristics                                | Min.                   | Тур. | Max.                   | Units | Conditions                                                                           |  |  |  |  |  |
| Input                                           |                                                                                                                                                                                          |                                                |                        |      |                        |       |                                                                                      |  |  |  |  |  |
| AD9                                             | FSRC                                                                                                                                                                                     | ADC Module Input<br>Frequency                  | _                      | _    | 500                    | MHz   | Clock frequency selected by the CLKSELx bits                                         |  |  |  |  |  |
| AD10                                            | FCORESRC                                                                                                                                                                                 | ADC Control Clock<br>Frequency                 | _                      | _    | 250                    | MHz   | Clock frequency after the first divider controlled by the CLKDIVx bits               |  |  |  |  |  |
| AD11                                            | FADCORE                                                                                                                                                                                  | ADC SAR Core Clock<br>Frequency                | _                      | _    | 70                     | MHz   | SAR core frequency after the second divider controlled by the ADCSx or SHRADCSx bits |  |  |  |  |  |
| AD12                                            | VINH-VINL                                                                                                                                                                                | Full-Scale Input Span                          | AVSS                   | _    | AV <sub>DD</sub>       | V     |                                                                                      |  |  |  |  |  |
| AD14                                            | VIN                                                                                                                                                                                      | Absolute Input Voltage                         | AV <sub>SS</sub> - 0.3 | _    | AV <sub>DD</sub> + 0.3 | ٧     |                                                                                      |  |  |  |  |  |
| AD17                                            | R <sub>IN</sub>                                                                                                                                                                          | Recommended Impedance of Analog Voltage Source | _                      | 100  | _                      | W     | For minimum sampling time (Note 1)                                                   |  |  |  |  |  |
| AD61                                            | CHOLD                                                                                                                                                                                    | Capacitance                                    | _                      | 12.5 | _                      | pF    | (Note 1)                                                                             |  |  |  |  |  |
| AD62                                            | RIC                                                                                                                                                                                      | Input Resistance                               | _                      | 500  | 1000                   | Ohm   | Includes RSS (Note 1)                                                                |  |  |  |  |  |

### .....continued

Operating Conditions (unless otherwise stated):<sup>(4)</sup>

 $3.0V \le V_{DD} \le 3.6V$ 

-40°C ≤ T<sub>A</sub> ≤ +85°C for Industrial

-40°C ≤ T<sub>A</sub> ≤ +125°C for Extended

| Param<br>No. | Symbol          | Characteristics                    | Min.    | Тур.         | Max. | Units | Conditions                                                                                              |
|--------------|-----------------|------------------------------------|---------|--------------|------|-------|---------------------------------------------------------------------------------------------------------|
| AD66         | V <sub>BG</sub> | Internal Band Gap Input<br>Voltage | 1.14    | 1.2          | 1.26 | V     | (Note 1)                                                                                                |
|              |                 |                                    | ADC     | Accuracy     |      |       |                                                                                                         |
| AD20         | Nr              | Resolution                         |         | 12 data bits |      | bits  |                                                                                                         |
| AD21b        | INL_1S          | Integral Nonlinearity              | -3      | -1.5/+1.5    | +3   | LSb   | 3.5 Msps (5),                                                                                           |
| AD22b        | DNL_1S          | Differential Nonlinearity          | -1      | -1/+1.5      | +3   | LSb   | T <sub>ADC</sub> = 4nS (250 MHz),                                                                       |
| AD23b        | GERR_1S         | Gain Error                         | _       | +4           | _    | LSb   | TCORESRC = 8 nS (125 MHz),                                                                              |
| AD24b        | OERR_1S         | Offset Error                       | _       | -4           | _    | LSb   | TADCORE = 16 nS (62.5 MHz), Sampling Time = 4 TADCORE, VDD = 3.3V, AVDD = 3.3V                          |
| AD21d        | INL _3S         | Integral Nonlinearity              | _       | -5/+5        | _    | LSb   | 2.7 Msps(6),                                                                                            |
| AD22d        | DNL_3S          | Differential Nonlinearity          | _       | -1/+2        | _    | LSb   | T <sub>ADC</sub> = 4 nS (250 MHz),                                                                      |
| AD23d        | GERR_3S         | Gain Error                         | _       | +5           | _    | LSb   | TCORESRC = 8 nS (125 MHz),  TADCORE = 16 nS (62.5 MHz),                                                 |
| AD24d        | OERR_3S         | Offset Error                       | _       | -5           | _    | LSb   | Sampling Time = 10 TADCORE,  VDD = 3.3V, AVDD = 3.3V,  all core conversions are started simultaneously. |
| AD25c        | _               | Monotonicity                       | _       | _            | _    | LSb   | Guaranteed                                                                                              |
|              |                 |                                    | Dynamic | Performanc   | e    |       |                                                                                                         |
| AD31b        | SINAD           | Signal-to-Noise and Distortion     | 56      | _            | 70   | dB    | Notes 2,3                                                                                               |
| AD34b        | ENOB            | Effective Number of Bits           | 9.8     | 10.2         | 11.4 | bits  | Notes 2,3                                                                                               |
| AD50         | T <sub>AD</sub> | ADC Clock Period                   | 14.3    | _            | _    | ns    |                                                                                                         |
| AD51         | FTP             | Throughput Rate                    | _       | _            | 2.7  | Msps  | Shared Core (Note 5)                                                                                    |
|              |                 |                                    |         |              |      |       |                                                                                                         |

#### Notes:

- 1. These parameters are not characterized or tested in manufacturing.
- 2. These parameters are characterized but not tested in manufacturing.
- 3. Characterized with a 1 kHz sine wave.
- The ADC module is functional at VBORMIN < VDD < VDDMIN, but with degraded performance. Unless otherwise stated, module functionality is ensured, but not characterized.</li>
- 5. The throughput includes 10 TADCORE sampling time and 13 TADCORE conversion time.

### **Table 32-33. Die Temperature Diode Specifications**

**Operating Conditions (unless otherwise stated):** 

 $3.0V \le V_{DD} \le 3.6V$ ,

-40°C  $\leq T_A \leq +85$ °C for Industrial

-40°C  $\leq T_A \leq +125$ °C for Extended

| Param No. | Symbol             | Characteristic             | Min. | Тур. | Max. | Units | Conditions |
|-----------|--------------------|----------------------------|------|------|------|-------|------------|
| TD01      | T <sub>COEFF</sub> | Temperature<br>Coefficient | _    | -1.5 | _    | mV/C  | Note 1     |

#### Note:

1. These parameters are not characterized or tested in manufacturing.

### Table 32-34. High-Speed Analog Comparator Module Specifications

Operating Conditions (unless otherwise stated):(2)

 $3.0V \le V_{DD} \le 3.6V$ ,

 $-40^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  +85 $^{\circ}$ C for Industrial

 $-40^{\circ}$ C  $\leq T_{\Lambda} \leq +125^{\circ}$ C for Extended

| 10 0 - 1A - | 120 0 101         | <u> </u>                           |                  |                     |                  |       |                                                                             |
|-------------|-------------------|------------------------------------|------------------|---------------------|------------------|-------|-----------------------------------------------------------------------------|
| Param No.   | Sym               | Characteristic                     | Min.             | Typ. <sup>(1)</sup> | Max              | Units | Comments                                                                    |
| CM09        | F <sub>IN</sub>   | Input Frequency                    | 400              | _                   | 500              | MHz   | -40°C ≤ T <sub>A</sub> ≤ +85°C                                              |
|             |                   |                                    | 400              | _                   | 480              |       | +85°C < T <sub>A</sub> ≤ +125°C                                             |
| CM10        | V <sub>IOFF</sub> | Input Offset Voltage               | -20              | _                   | 20               | mV    |                                                                             |
| CM11        | V <sub>ICM</sub>  | Input Common-Mode<br>Voltage Range | AV <sub>SS</sub> | _                   | AV <sub>DD</sub> | V     | Note 1                                                                      |
| CM13        | CMRR              | Common-Mode<br>Rejection Ratio     | 65               |                     | _                | dB    | Note 1                                                                      |
| CM14        | T <sub>RESP</sub> | Large Signal Response              | _                | 15                  | _                | ns    | V+ input step of<br>100 mV while V- input<br>is held at AV <sub>DD</sub> /2 |
| CM15        | V <sub>HYST</sub> | Input Hysteresis                   | 15               |                     | 45               | mV    | Depends on<br>HYSSEL[1:0] <sup>(1)</sup>                                    |

#### Notes:

- 1. These parameters are for design guidance only and are not tested in manufacturing.
- The comparator module is functional at  $V_{BORMIN} < V_{DD} < V_{DDMIN}$ , but with degraded performance. Unless otherwise stated, module functionality is tested but not characterized.

#### Table 32-35. DACx Module Specifications

**Operating Conditions (unless otherwise stated):** 

 $3.0V \le V_{DD} \le 3.6V$ ,

-40°C ≤ T<sub>A</sub> ≤ +85°C for Industrial

-40°C ≤ T<sub>A</sub> ≤ +125°C for Extended

| Param<br>No. | Symbol | Characteristic              | Min. | Typ.(1) | Max. | Units | Comments |
|--------------|--------|-----------------------------|------|---------|------|-------|----------|
| DA02         | CVRES  | Resolution                  |      | 12      |      | bits  |          |
| DA03         | INL    | Integral Nonlinearity Error | -38  | _       | 0    | LSB   |          |

### .....continued

**Operating Conditions (unless otherwise stated):** 

 $3.0V \le V_{DD} \le 3.6V$ 

-40°C ≤ T<sub>A</sub> ≤ +85°C for Industrial

-40°C ≤ T<sub>A</sub> ≤ +125°C for Extended

| <b>Param</b><br>No. | Symbol          | Characteristic                  | Min.  | Typ.(1) | Max.  | Units | Comments                                                              |
|---------------------|-----------------|---------------------------------|-------|---------|-------|-------|-----------------------------------------------------------------------|
| DA04                | DNL             | Differential Nonlinearity Error | -5    | _       | 5     | LSB   |                                                                       |
| DA05                | EOFF            | Offset Error                    | -3.5  | _       | 21.5  | LSB   |                                                                       |
| DA06                | EG              | Gain Error                      | 0     | _       | 41    | LSB   |                                                                       |
| DA07                | TSET            | Settling Time                   | 600   | 750     | 2000  | ns    | Output with 2% of desired output voltage with a 10-90% or 90-10% Step |
| DA08                | Vout            | Voltage Output Range            | 0.165 | _       | 3.135 | V     | V <sub>DD</sub> = 3.3V                                                |
| DA09                | TTR             | Transition Time                 | _     | 340     | _     | ns    |                                                                       |
| DA10                | T <sub>SS</sub> | Steady-State Time               | _     | 550     | _     | ns    |                                                                       |

#### Note:

1. Data in the "Typ." column are at 3.3V, +25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

#### Table 32-36. DAC Output (DACOUT1 Pin) Specifications

## **Operating Conditions (unless otherwise stated):**

 $3.0V \le V_{DD} \le 3.6V$ ,

-40°C ≤ T<sub>A</sub> ≤ +85°C for Industrial

-40°C  $\leq T_A \leq +125$ °C for Extended

| <b>Param</b><br>No. | Sym               | Characteristic                   | Min | Тур | Max | Units | Comments                         |
|---------------------|-------------------|----------------------------------|-----|-----|-----|-------|----------------------------------|
| DA11                | R <sub>LOAD</sub> | Resistive Output Load Impedance  | 10k | _   | _   | Ohm   |                                  |
| DA11a               | C <sub>LOAD</sub> | Output Load<br>Capacitance       | _   | _   | 35  | pF    | Including output pin capacitance |
| DA12                | Гоит              | Output Current<br>Drive Strength | _   | 3   | _   | mA    | Sink and source                  |

## Table 32-37. Current Bias Generator Specifications<sup>(1)</sup>

## Operating Conditions (unless otherwise stated):

 $3.0V \le V_{DD} \le 3.6V$ ,

-40°C ≤ T<sub>A</sub> ≤ +85°C for Industrial

-40°C ≤ T<sub>A</sub> ≤ +125°C for Extended

| Param No. | Symbol | Characteristic       | Min. | Max. | Units |
|-----------|--------|----------------------|------|------|-------|
| CC03      | I10SRC | 10 μA Source Current | 8.8  | 11.2 | μΑ    |
| CC04      | I50SRC | 50 μA Source Current | 44   | 56   | μΑ    |

## dsPIC33CK256MC506 Family

**Electrical Characteristics** 

## .....continued

**Operating Conditions (unless otherwise stated):** 

 $3.0V \le V_{DD} \le 3.6V$ , - $40^{\circ}C \le T_{A} \le +85^{\circ}C$  for Industrial - $40^{\circ}C \le T_{A} \le +125^{\circ}C$  for Extended

| Param No. | Symbol | Characteristic     | Min. | Max. | Units |
|-----------|--------|--------------------|------|------|-------|
| CC05      | I50SNK | 50 μA Sink Current | -44  | -56  | μA    |

#### Note:

Parameters are characterized but not tested in manufacturing.

### **Table 32-38. Operational Amplifier Specifications**

**Operating Conditions (unless otherwise stated):** 

 $3.0V \le V_{DD} \le 3.6V$ 

-40°C ≤ T<sub>A</sub> ≤ +85°C for Industrial

-40°C  $\leq T_A \leq +125$ °C for Extended

| Param<br>No. | Sym                 | Characteristic                   | Min              | Тур   | Max                       | Units  | Comments                                         |
|--------------|---------------------|----------------------------------|------------------|-------|---------------------------|--------|--------------------------------------------------|
| OA01         | GBWP                | Gain Bandwidth<br>Product        | _                | 20    | _                         | MHz    |                                                  |
| OA02         | SR                  | Slew Rate                        | _                | 40    | _                         | V/µs   |                                                  |
| OA03         | V <sub>IOFF</sub>   | Input Offset Voltage             | -3(3)            | -1/+1 | +3(3)                     | mV     | Unity gain configuration                         |
|              |                     |                                  | -8               | -3/+3 | +8                        | mV     | Open-loop configuration                          |
| OA04         | V <sub>IBC</sub>    | Input Bias Current               | _                | _     | _                         | mV     | Note 2                                           |
| OA05         | V <sub>ICM</sub>    | Common-Mode                      | AV <sub>SS</sub> | _     | $AV_{DD}$                 | V      | NCHDISx = 0                                      |
|              |                     | Input Voltage<br>Range           | AV <sub>SS</sub> | _     | AV <sub>DD</sub> –<br>1.4 | V      | NCHDISx = 1                                      |
| OA07         | CMRR                | Common-Mode<br>Rejection Ratio   | <u>—</u>         | 68    | _                         | dB     |                                                  |
| OA08         | PSRR                | Power Supply<br>Rejection Ratio  | _                | 74    | _                         | dB     |                                                  |
| OA09         | V <sub>OR</sub>     | Output Voltage<br>Range          | AV <sub>SS</sub> | _     | $AV_{DD}$                 | mV     | 0.5V input overdrive, no output loading (Note 1) |
| OA11         | C <sub>LOAD</sub>   | Output Load<br>Capacitance       | _                | _     | 30                        | uF     | Including output pin capacitance (Note 1)        |
| OA12         | I <sub>OUT</sub>    | Output Current<br>Drive Strength | <u>—</u>         | 3     | _                         | mA     | Sink and source                                  |
| OA13         | P <sub>MARGIN</sub> | Phase Margin                     | 44               | _     | _                         | degree | Unity gain (Note 1)                              |
| OA14         | G <sub>MARGIN</sub> | Gain Margin                      | 7                | _     | _                         | dB     | Unity gain (Note 1)                              |
| OA15         | OLG                 | Open-Loop Gain                   | 68               | 75    | _                         |        | Note 1                                           |

#### Notes:

- 1. Parameters are for design guidance only and are not tested in manufacturing.
- 2. The op amps use CMOS input circuitry with negligible input bias current. The maximum "effective bias current" is the I/O pin leakage specified by electrical Parameter DI50.
- 3. This parameter is characterized but not tested in manufacturing.

## 33. High-Temperature Electrical Characteristics

This section provides an overview of the dsPIC33CK256MC506 family devices operating in an ambient temperature range of -40°C to +150°C.

The specifications between -40°C to +150°C are identical to those shown in 32. Electrical Characteristics for operation between -40°C to +125°C, with the exception of the parameters listed in this section.

Parameters in this section begin with an H, which denotes High temperature. For example, Parameter DC20 in 32. Electrical Characteristics is the Industrial and Extended temperature equivalent of HDC20.

Absolute maximum ratings for the dsPIC33CK256MC506 family are listed below. Exposure to these maximum rating conditions for extended periods can affect device reliability. Functional operation of the device at these, or any other conditions above the parameters indicated in the operation listings of this specification, is not implied.

Table 33-1. Absolute Maximum Ratings<sup>(1)</sup>

| Parameter                                                                                                | Rating                            |
|----------------------------------------------------------------------------------------------------------|-----------------------------------|
| Ambient temperature under bias                                                                           | -40°C to +150°C                   |
| Storage temperature                                                                                      | -65°C to +150°C                   |
| Voltage on V <sub>DD</sub> with respect to V <sub>SS</sub>                                               | -0.3V to +4.0V                    |
| Voltage on any pin that is not 5V tolerant with respect to V <sub>SS</sub> <sup>(3)</sup>                | -0.3V to (V <sub>DD</sub> + 0.3V) |
| Voltage on any 5V tolerant pin with respect to $V_{SS}$ when $V_{DD} \ge 3.0V^{(3)}$                     | -0.3V to +5.5V                    |
| Voltage on any 5V tolerant pin with respect to $V_{SS}$ when $V_{DD} \ge 3.0V^{(3)}$                     | -0.3V to +3.6V                    |
| Maximum current out of V <sub>SS</sub> pin                                                               | 300 mA                            |
| Maximum current into V <sub>DD</sub> pin <sup>(2)</sup>                                                  | 300 mA                            |
| Maximum current sunk/sourced by any regular I/O pin                                                      | 15 mA                             |
| Maximum current sunk/sourced by an I/O pin with increased current drive strength (RB1, RC8, RC9 and RD8) | 25 mA                             |
| Maximum current sunk by a group of I/Os between two V <sub>SS</sub> pins <sup>(4)</sup>                  | 75 mA                             |
| Maximum current sourced by a group of I/Os between two V <sub>DD</sub> pins <sup>(4)</sup>               | 75 mA                             |
| Maximum current sunk by all I/Os <sup>(2,5)</sup>                                                        | 200 mA                            |
| Maximum current sourced by all I/Os <sup>(2,5)</sup>                                                     | 200 mA                            |

#### Notes:

- Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the
  device. This is a stress rating only and functional operation of the device at those, or any other conditions
  above those indicated in the operation listings of this specification, is not implied. Exposure to maximum
  rating conditions for extended periods may affect device reliability.
- 2. Maximum allowable current is a function of device maximum power dissipation (see Table 32-3).
- 3. See the "Pin Diagrams" section for the 5V tolerant pins.
- Not applicable to AV<sub>DD</sub> and AV<sub>SS</sub> pins.
- 5. For 28-pin packages, the maximum current sunk/sourced by all I/Os is limited by 150 mA.

#### 33.1 **DC Characteristics**

## Table 33-2. Operating MIPS vs. Voltage

| V <sub>DD</sub> Range | Temperature Range | Maximum CPU Clock Frequency |
|-----------------------|-------------------|-----------------------------|
| 3.0V to 3.6V          | -40°C to +150°C   | 70 MHz                      |

### **Table 33-3. Thermal Operating Conditions**

| Rating                                                                                                                    | Symbol            | Min.                | Max.                             | Unit |
|---------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------|----------------------------------|------|
| High-Temperatur                                                                                                           | re Devices        |                     |                                  |      |
| Operating Junction Temperature Range                                                                                      | T <sub>J</sub>    | -40                 | +165                             | °C   |
| Operating Ambient Temperature Range                                                                                       | T <sub>A</sub>    | -40                 | +150                             | °C   |
| Power Dissipation:                                                                                                        |                   |                     |                                  |      |
| Internal Chip Power Dissipation:                                                                                          |                   |                     |                                  |      |
| $P_{INT} = V_{DD} x (I_{DD} - \Sigma I_{OH})$                                                                             | P <sub>D</sub>    | P <sub>INT</sub>    | + P <sub>I/O</sub>               | W    |
| I/O Pin Power Dissipation:                                                                                                |                   |                     |                                  |      |
| $I/O = \Sigma \left( \left\{ V_{DD} - V_{OH} \right\} \times I_{OH} \right) + \Sigma \left( V_{OL} \times I_{OL} \right)$ |                   |                     |                                  |      |
| Maximum Allowed Power Dissipation                                                                                         | P <sub>DMAX</sub> | (T <sub>J</sub> – 7 | Γ <sub>A</sub> )/θ <sub>JA</sub> | W    |

## Table 33-4. Thermal Packaging Characteristics<sup>(1)</sup>

| Package               | Symbol        | Тур.  | Unit |
|-----------------------|---------------|-------|------|
| 64-Pin QFN 9x9x0.9 mm | $\theta_{JA}$ | 18.7  | °C/W |
| 64-Pin TQFP 10x10x1.0 | $\theta_{JA}$ | 45.7  | °C/W |
| 48-Pin VQFN 6x6 mm    | $\theta_{JA}$ | 33.7  | °C/W |
| 48-Pin TQFP 7x7 mm    | $\theta_{JA}$ | 62.76 | °C/W |
| 48-Pin UQFN 6x6 mm    | $\theta_{JA}$ | 27.6  | °C/W |
| 36-Pin UQFN 5x5 mm    | $\theta_{JA}$ | 29.2  | °C/W |
| 28-Pin UQFN 6x6 mm    | $\theta_{JA}$ | 22.41 | °C/W |
| 28-Pin UQFN 4x4 mm    | $\theta_{JA}$ | 26.0  | °C/W |
| 28-Pin SSOP 5.30 mm   | $\theta_{JA}$ | 52.84 | °C/W |
| Note:                 |               |       |      |

Junction to ambient thermal resistance, Theta-  $_{\text{JA}}\left(\theta_{\text{JA}}\right)$  numbers are achieved by package simulations.

## Table 33-5. Operating Voltage Specifications

| Operating Conditions (unless otherwise stated):                                 |          |                |      |      |       |            |  |  |  |
|---------------------------------------------------------------------------------|----------|----------------|------|------|-------|------------|--|--|--|
| $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +150^{\circ}\text{C}$ for High |          |                |      |      |       |            |  |  |  |
| Param<br>No.                                                                    | Symbol   | Characteristic | Min. | Max. | Units | Conditions |  |  |  |
| HDC10                                                                           | $V_{DD}$ | Supply Voltage | 3.0  | 3.6  | V     |            |  |  |  |

## .....continued

**Operating Conditions (unless otherwise stated):** 

 $-40^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  +150 $^{\circ}$ C for High

| Param<br>No. | Symbol               | Characteristic                                                            | Min. | Max.     | Units | Conditions      |
|--------------|----------------------|---------------------------------------------------------------------------|------|----------|-------|-----------------|
| HDC16        | V <sub>POR</sub>     | V <sub>DD</sub> Start Voltage<br>to Ensure Internal Power-on Reset Signal | _    | $V_{SS}$ | V     |                 |
| HDC17        | SV <sub>DD</sub>     | V <sub>DD</sub> Rise Rate<br>to Ensure Internal Power-on Reset Signal     | 0.03 | _        | V/ms  | 0V-3V in 100 ms |
| HBO10        | V <sub>BOR</sub> (1) | <b>BOR Event</b> on V <sub>DD</sub> Transition High-to-Low                | 2.68 | 2.99     | V     |                 |

#### Note:

 Device is functional at V<sub>BORMIN</sub> < V<sub>DD</sub> < V<sub>DDMIN</sub>. Analog modules (ADC and comparators) may have degraded performance. The V<sub>BOR</sub> parameter is for design guidance only and is not tested in manufacturing.

Table 33-6. Operating Current (IDD)(2)

| Parameter No. | Typ. <sup>(1)</sup> | Max. | Units | Conditions |      |                                                                                                         |  |  |
|---------------|---------------------|------|-------|------------|------|---------------------------------------------------------------------------------------------------------|--|--|
| HDC20         | 15.0                | 30.0 | mA    | +150°C     | 3.3V | 10 MIPS (N1 = 1, N2 = 5, N3 = 2,<br>$M = 50$ , $F_{VCO} = 400$ MHz,<br>$F_{PLLO} = 40$ MHz)             |  |  |
| HDC21         | 16.5                | 35.0 | mA    | +150°C     | 3.3V | 20 MIPS (N1 = 1, N2 = 5, N3 = 1,<br>M = 50, F <sub>VCO</sub> = 400 MHz,<br>F <sub>PLLO</sub> = 80 MHz)  |  |  |
| HDC22         | 18.5                | 40.0 | mA    | +150°C     | 3.3V | 40 MIPS (N1 = 1, N2 = 3, N3 = 1,<br>M = 60, F <sub>VCO</sub> = 480 MHz,<br>F <sub>PLLO</sub> = 160 MHz) |  |  |
| HDC23         | 25.5                | 50.0 | mA    | +150°C     | 3.3V | 70 MIPS (N1 = 1, N2 = 2, N3 = 1,<br>M = 70, F <sub>VCO</sub> = 560 MHz,<br>F <sub>PLLO</sub> = 280 MHz) |  |  |

#### Notes:

- 1. Data in the "Typ." column are for design guidance only and are not tested.
- 2. Base Run current (IDD) is measured as follows:
  - Oscillator is switched to EC+PLL mode in software
  - $-\,$  OSC1 pin is driven with external 8 MHz square wave with levels from 0.3V to  $V_{DD}-0.3V$
  - OSC2 pin is configured as an I/O in the Configuration Words (OSCIOFNC (FOSC[2]) = 0)
  - FSCM is disabled (FCKSM[1:0] (FOSC[7:6]) = 01)
  - Watchdog Timer is disabled (FWDT[15]) = 0 and WDTCONL[15] = 0)
  - All I/O pins (except OSC1) are configured as outputs and driving low
  - No peripheral modules are operating or being clocked (defined PMDx bits are all '1's)
  - JTAG is disabled (JTAGEN (FICD[5]) = 0)
  - NOP instructions are executed in while (1) loop

### Table 33-7. Idle Current (I<sub>IDLE</sub>)<sup>(2)</sup>

| Parameter No. | Typ. <sup>(1)</sup> | Max. | Units |        |      | Conditions                                                                                              |
|---------------|---------------------|------|-------|--------|------|---------------------------------------------------------------------------------------------------------|
| HDC40         | 11.0                | 20.0 | mA    | +150°C | 3.3V | 10 MIPS (N1 = 1, N2 = 5, N3 = 2,<br>M = 50, F <sub>VCO</sub> = 400 MHz,<br>F <sub>PLLO</sub> = 40 MHz)  |
| HDC41         | 11.5                | 20.0 | mA    | +150°C | 3.3V | 20 MIPS (N1 = 1, N2 = 5, N3 = 1,<br>M = 50, F <sub>VCO</sub> = 400 MHz,<br>F <sub>PLLO</sub> = 80 MHz)  |
| HDC42         | 12.5                | 25.0 | mA    | +150°C | 3.3V | 40 MIPS (N1 = 1, N2 = 3, N3 = 1,<br>M = 60, F <sub>VCO</sub> = 480 MHz,<br>F <sub>PLLO</sub> = 160 MHz) |
| HDC43         | 14.0                | 30.0 | mA    | +150°C | 3.3V | 70 MIPS (N1 = 1, N2 = 2, N3 = 1,<br>M = 70, F <sub>VCO</sub> = 560 MHz,<br>F <sub>PLLO</sub> = 280 MHz) |

#### Notes:

- 1. Data in the "Typ." column are for design guidance only and are not tested.
- Base Idle current (I<sub>IDLE</sub>) is measured as follows:
  - Oscillator is switched to EC+PLL mode in software
  - OSC1 pin is driven with external 8 MHz square wave with levels from 0.3V to  $V_{DD} 0.3V$
  - OSC2 is configured as an I/O in the Configuration Words (OSCIOFNC (FOSC[2]) = 0)
  - FSCM is disabled (FCKSM[1:0] (FOSC[7:6]) = 01)
  - Watchdog Timer is disabled (FWDT[15]) = 0 and WDTCONL[15] = 0)
  - All I/O pins (except OSC1) are configured as outputs and driving low
  - No peripheral modules are operating or being clocked (defined PMDx bits are all '1's)
  - JTAG is disabled (JTAGEN (FICD[5]) = 0)
  - Flash in standby with NVMSIDL (NVMCON[12]) = 1

#### Table 33-8. Power-Down Current (I<sub>PD</sub>)<sup>(2)</sup>

| Param<br>No. | Characteristic          | Typ. <sup>(1)</sup> | Max. | Units | Cond   | itions |
|--------------|-------------------------|---------------------|------|-------|--------|--------|
| HDC60        | Base Power-Down Current | 7.6                 | 20.0 | mA    | +150°C | 3.3V   |

#### Notes:

- Data in the "Typ." column are for design guidance only and are not tested. 1.
- Base Power-Down current (IPD) is measured as follows:
  - OSC1 pin is driven with external 8 MHz square wave with levels from 0.3V to  $V_{DD} 0.3V$
  - OSC2 is configured as an I/O in the Configuration Words (OSCIOFNC (FOSC[2]) = 0)
  - FSCM is disabled (FCKSM[1:0] (FOSC[7:6]) = 01)
  - Watchdog Timer is disabled (FWDT[15]) = 0 and WDTCONL[15] = 0)
  - All I/O pins (except OSC1) are configured as outputs and driving low
  - No peripheral modules are operating or being clocked (defined PMDx bits are all '1's)
  - JTAG is disabled (JTAGEN (FICD[5]) = 0)
  - The regulators are in Active mode, VREGS bit = 1 (Standby mode only valid up to +85°C)
  - The regulators are in Full-Power mode, LPWREN bit = 0 (Low-Power mode only valid up to +85°C)

### Table 33-9. Doze Current (IDOZE)

| Parameter No. | Typ. <sup>(1)</sup> | Max.       | Doze Ratio | Units             | Conditions |      |                              |  |                 |
|---------------|---------------------|------------|------------|-------------------|------------|------|------------------------------|--|-----------------|
| HDC70         | 18.5                | 30.0       | 1:2        | mA                | +150°C     | 3.3V | 70 MIPS (N = 1, N2 = 2,      |  |                 |
|               | 15.0                | 25.0 1:128 | 25.0 1:128 | i.0 25.0 1:128 m/ | mA         | mA   |                              |  | N3 = 1, M = 70, |
|               |                     |            |            |                   |            |      | F <sub>VCO</sub> = 560 MHz,  |  |                 |
|               |                     |            |            |                   |            |      | F <sub>PLLO</sub> = 280 MHz) |  |                 |

#### Note:

Data in the "Typ." column are for design guidance only and are not tested.

## Table 33-10. Watchdog Timer Delta Current (ΔI<sub>WDT</sub>)<sup>(1)</sup>

| Parameter No. | Тур. | Max. | Units | Сог    | nditions |
|---------------|------|------|-------|--------|----------|
| HDC61         | 28   | _    | μA    | +150°C | 3.3V     |

#### Note:

The  $\Delta I_{WDT}$  current is the additional current consumed when the module is enabled. This current should be added to the base  $I_{PD}$  current. All parameters are characterized but not tested during manufacturing.

#### Table 33-11. PWM Delta Current

| Parameter<br>No. | Тур. | Max. | Units | Conditions |      |                                                                                                                           |  |  |  |
|------------------|------|------|-------|------------|------|---------------------------------------------------------------------------------------------------------------------------|--|--|--|
| HDC100           | 8.0  | 10.0 | mA    | +150°C     | 3.3V | PWM Output Frequency = 500 kHz,<br>PWM Input (F <sub>PLLO</sub> = 500 MHz),<br>(V <sub>CO</sub> = 1000 MHz, PLLFBD = 125) |  |  |  |
| HDC101           | 6.0  | 8.0  | mA    | +150°C     | 3.3V | PWM Output Frequency = 500 kHz,<br>PWM Input (F <sub>PLLO</sub> = 400 MHz),<br>(V <sub>CO</sub> = 400 MHz, PLLFBD = 50)   |  |  |  |
| HDC102           | 2.6  | 4.0  | mA    | +150°C     | 3.3V | PWM Output Frequency = 500 kHz,<br>PWM Input (F <sub>PLLO</sub> = 200 MHz),<br>(V <sub>CO</sub> = 200 MHz, PLLFBD = 50)   |  |  |  |
| HDC103           | 1.5  | 2.5  | mA    | +150°C     | 3.3V | PWM Output Frequency = 500 kHz,<br>PWM Input (F <sub>PLLO</sub> = 100 MHz),<br>(V <sub>CO</sub> = 100 MHz, PLLFBD = 50)   |  |  |  |

#### Table 33-12. ADC Delta Current<sup>(1)</sup>

| Parameter No. | Тур. | Max. | Units | Conditions |      |                                                         |  |
|---------------|------|------|-------|------------|------|---------------------------------------------------------|--|
| HDC120        | 6.0  | 8.5  | mA    | +150°C     | 3.3V | T <sub>AD</sub> = 14.3 ns<br>(3.5 Msps conversion rate) |  |

#### Note:

Shared core continuous conversion. T<sub>AD</sub> = 14.3 nS (3.5 Msps conversion rate). Listed delta currents are for only one ADC core. All parameters are characterized but not tested during manufacturing.

### Table 33-13. Comparator + DAC Delta Current

| Parameter No. | Min. | Тур. | Max. | Units | Conditions |      |                    |  |
|---------------|------|------|------|-------|------------|------|--------------------|--|
| HDC130        | _    | 2.0  | 4.0  | mA    | +150°C     | 3.3V | FPLLO @ 500 MHz(1) |  |

#### Note:

1. Listed delta currents are for only one comparator + DAC instance. All parameters are characterized but not tested during manufacturing.

### Table 33-14. Op Amp Delta Current<sup>(1)</sup>

| Parameter No. | Тур. | Max. | Units | Conditions |      |
|---------------|------|------|-------|------------|------|
| HDC140        | 0.8  | 2.5  | mA    | +150°C     | 3.3V |

#### Note:

1. Listed delta currents are for only one op amp instance. All parameters are characterized but not tested during manufacturing.

### Table 33-15. I/O Pin Input Specifications

Operating Conditions (unless otherwise stated):

 $3.0V < V_{DD} < 3.6V$ 

-40°C < T<sub>A</sub> < +150°C for High

| Param<br>No. | Symbol          | Characteristic                          | Min. <sup>(3)</sup> | Max. <sup>(4)</sup> | Units |
|--------------|-----------------|-----------------------------------------|---------------------|---------------------|-------|
| HDI50        | I <sub>IL</sub> | Input Leakage Current <sup>(1)</sup>    |                     |                     |       |
|              |                 | I/O Pins 5V Tolerant <sup>(2)</sup>     | -800                | 800                 | nA    |
|              |                 | I/O Pins Not 5V Tolerant <sup>(2)</sup> | -800                | 800                 | nA    |
|              |                 | MCLR                                    | -800                | 800                 | nA    |
|              |                 | OSCI                                    | -800                | 800                 | nA    |

#### Notes:

- 1. Negative current is defined as current sourced by the pin.
- 2. See the "Pin Diagrams" section for the 5V tolerant I/O pins.
- 3.  $V_{PIN} = V_{SS}$ .
- 4.  $V_{PIN} = V_{DD}$ .

## Table 33-16. Internal FRC Accuracy

Operating Conditions (unless otherwise stated):

 $3.0V < V_{DD} < 3.6V$ 

-40°C < T<sub>A</sub> < +150°C for High

| Param<br>No. | Characteristic             | Min. | Max. | Units |
|--------------|----------------------------|------|------|-------|
| HF20a        | FRC @ 8 MHz <sup>(1)</sup> | -3   | +3   | %     |

#### Note:

1. Frequency is calibrated at +25°C and 3.3V.

## Table 33-17. High-Speed Analog Comparator Module Specifications<sup>(1)</sup>

Operating Conditions (unless otherwise stated):

 $3.0V < V_{DD} < 3.6V$ 

-40°C < T<sub>A</sub> < +150°C for High

| Param No. | Sym             | Characteristic  | Min. | Typ. <sup>(1)</sup> | Max | Units | Comments |
|-----------|-----------------|-----------------|------|---------------------|-----|-------|----------|
| НСМ09     | F <sub>IN</sub> | Input Frequency | 400  | _                   | 475 | MHz   |          |

#### Note:

1. These parameters are for design guidance only and are not tested in manufacturing.

### Table 33-18. DACx Module Specifications

Operating Conditions (unless otherwise stated):

 $3.0V < V_{DD} < 3.6V$ 

-40°C < T<sub>A</sub> < +150°C for High

| Param<br>No. | Symbol | Characteristic                  | Min. | Тур. | Max. | Units | Comments |
|--------------|--------|---------------------------------|------|------|------|-------|----------|
| HDA03        | INL    | Integral Nonlinearity Error     | -45  | _    | 0    | LSB   |          |
| HDA04        | DNL    | Differential Nonlinearity Error | -5   | _    | 5    | LSB   |          |
| HDA05        | EOFF   | Offset Error                    | -21  | _    | 21   | LSB   |          |
| HDA06        | EG     | Gain Error                      | -41  | _    | 41   | LSB   |          |

## 34. Packaging Information

## 34.1 Package Marking Information

28-Lead SSOP (5.30 mm)



28-Lead UQFN (4x4 mm)



28-Lead UQFN (6x6 mm)



36-Lead UQFN (5x5 mm)



Example



Example



Example



Example



 Legend:
 XX...X
 Customer-specific information

 Y
 Year code (last digit of calendar year)

 YY
 Year code (last 2 digits of calendar year)

 WW
 Week code (week of January 1 is week '01')

NNN Alphanumeric traceability code

**ote:** In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information.

#### 34.2 **Package Marking Information (Continued)**

48-Lead TQFP (7x7 mm)



Example



48-Lead VQFN (6x6 mm)



Example



64-Lead TQFP (10x10x1 mm)



Example



64-Lead QFN (9x9x0.9 mm)



Example



## 34.3 Package Details

## 28-Lead Plastic Shrink Small Outline (SS) - 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





Microchip Technology Drawing C04-073 Rev C Sheet 1 of 2

## 28-Lead Plastic Shrink Small Outline (SS) - 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | MILLIMETERS |          |          |       |
|--------------------------|-------------|----------|----------|-------|
| Dimension                | Limits      | MIN      | NOM      | MAX   |
| Number of Pins           | N           |          | 28       |       |
| Pitch                    | е           |          | 0.65 BSC |       |
| Overall Height           | Α           | -        | -        | 2.00  |
| Molded Package Thickness | A2          | 1.65     | 1.75     | 1.85  |
| Standoff                 | A1          | 0.05     | -        | -     |
| Overall Width            | Е           | 7.40     | 7.80     | 8.20  |
| Molded Package Width     | E1          | 5.00     | 5.30     | 5.60  |
| Overall Length           | D           | 9.90     | 10.20    | 10.50 |
| Foot Length              | L           | 0.55     | 0.75     | 0.95  |
| Footprint                | L1          | 1.25 REF |          |       |
| Lead Thickness           | С           | 0.09     | -        | 0.25  |
| Foot Angle               | φ           | 0°       | 4°       | 8°    |
| Lead Width               | b           | 0.22     | -        | 0.38  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20mm per side.
- 3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-073 Rev C Sheet 2 of 2

## 28-Lead Plastic Shrink Small Outline (SS) - 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



### RECOMMENDED LAND PATTERN

|                                 | MILLIMETERS |          |      |      |
|---------------------------------|-------------|----------|------|------|
| Dimension Limits                |             | MIN      | NOM  | MAX  |
| Contact Pitch                   | Е           | 0.65 BSC |      |      |
| Contact Pad Spacing             | С           |          | 7.00 |      |
| Contact Pad Width (X28)         | X1          |          |      | 0.45 |
| Contact Pad Length (X28)        | Y1          |          |      | 1.85 |
| Contact Pad to Center Pad (X26) | G1          | 0.20     |      | ·    |

#### Notes:

- Dimensioning and tolerancing per ASME Y14.5M
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.
- 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-2073 Rev B

## 28-Lead Ultra Thin Plastic Quad Flat, No Lead Package (M6) - 4x4x0.6 mm Body [UQFN] With Corner Anchors

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-333-M6 Rev B Sheet 1 of 2

## 28-Lead Ultra Thin Plastic Quad Flat, No Lead Package (M6) - 4x4x0.6 mm Body [UQFN] With Corner Anchors

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                             | Units  |      |           | S    |  |
|-----------------------------|--------|------|-----------|------|--|
| Dimension                   | Limits | MIN  | NOM       | MAX  |  |
| Number of Pins              | N      |      | 28        |      |  |
| Pitch                       | е      |      | 0.40 BSC  |      |  |
| Overall Height              | Α      | -    | -         | 0.60 |  |
| Standoff                    | A1     | 0.00 | 0.02      | 0.05 |  |
| Terminal Thickness          | А3     |      | 0.152 REF |      |  |
| Overall Width               | Е      |      | 4.00 BSC  |      |  |
| Exposed Pad Width           | E2     | 1.80 | 1.90      | 2.00 |  |
| Overall Length              | D      |      | 4.00 BSC  |      |  |
| Exposed Pad Length          | D2     | 1.80 | 1.90      | 2.00 |  |
| Terminal Width              | b      | 0.15 | 0.20      | 0.25 |  |
| Corner Anchor Pad           | b1     | 0.40 | 0.45      | 0.50 |  |
| Corner Pad, Metal Free Zone | b2     | 0.18 | 0.23      | 0.28 |  |
| Terminal Length             | L      | 0.30 | 0.45      | 0.50 |  |
| Terminal-to-Exposed-Pad     | K      | =    | 0.60      | -    |  |

#### Notes

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package is saw singulated
- 3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-333-M6 Rev A Sheet 2 of 2

# 28-Lead Ultra Thin Plastic Quad Flat, No Lead Package (M6) - 4x4x0.6 mm Body [UQFN] With Corner Anchors

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



## RECOMMENDED LAND PATTERN

|                                 | MILLIMETERS |      |          |      |
|---------------------------------|-------------|------|----------|------|
| Dimension                       | Limits      | MIN  | NOM      | MAX  |
| Contact Pitch                   | E           |      | 0.40 BSC |      |
| Center Pad Width                | X2          |      |          | 2.00 |
| Center Pad Length               | Y2          |      |          | 2.00 |
| Contact Pad Spacing             | C1          |      | 3.90     |      |
| Contact Pad Spacing             | C2          |      | 3.90     |      |
| Contact Pad Width (X28)         | X1          |      |          | 0.20 |
| Contact Pad Length (X28)        | Y1          |      |          | 0.85 |
| Contact Pad to Center Pad (X28) | G1          |      | 0.52     |      |
| Contact Pad to Pad (X24)        | G2          | 0.20 |          |      |
| Contact Pad to Corner Pad (X8)  | G3          | 0.20 |          |      |
| Corner Anchor Width (X4)        | Х3          |      |          | 0.78 |
| Corner Anchor Length (X4)       | Y3          |      |          | 0.78 |
| Thermal Via Diameter            | V           |      | 0.30     |      |
| Thermal Via Pitch               | EV          |      | 1.00     |      |

### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-2333-M6 Rev B

## 28-Lead Ultra Thin Plastic Quad Flat, No Lead Package (2N) - 6x6x0.55 mm Body [UQFN] With 4.65x4.65 mm Exposed Pad and Corner Anchors

**lote:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-385 Rev C Sheet 1 of 2

## 28-Lead Ultra Thin Plastic Quad Flat, No Lead Package (2N) - 6x6x0.55 mm Body [UQFN] With 4.65x4.65 mm Exposed Pad and Corner Anchors

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                             | MILLIMETERS |      |           |      |  |
|-----------------------------|-------------|------|-----------|------|--|
| Dimension                   | Limits      | MIN  | NOM       | MAX  |  |
| Number of Terminals         | N           |      | 28        |      |  |
| Pitch                       | е           |      | 0.65 BSC  |      |  |
| Overall Height              | Α           | 0.45 | 0.50      | 0.55 |  |
| Standoff                    | A1          | 0.00 | 0.02      | 0.05 |  |
| Terminal Thickness          | А3          |      | 0.127 REF |      |  |
| Overall Width               | Е           |      | 6.00 BSC  |      |  |
| Exposed Pad Width           | E2          | 4.55 | 4.65      | 4.75 |  |
| Overall Length              | D           |      | 6.00 BSC  |      |  |
| Exposed Pad Length          | D2          | 4.55 | 4.65      | 4.75 |  |
| Exposed Pad Corner Chamfer  | Р           | -    | 0.35      | -    |  |
| Terminal Width              | b           | 0.25 | 0.30      | 0.35 |  |
| Corner Anchor Pad           | b1          | 0.35 | 0.40      | 0.43 |  |
| Corner Pad, Metal Free Zone | b2          | 0.15 | 0.20      | 0.25 |  |
| Terminal Length             | L           | 0.30 | 0.40      | 0.50 |  |
| Terminal-to-Exposed-Pad     | K           | 0.20 | -         | -    |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package is saw singulated
- 3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

 $\label{eq:REF:Reference Dimension, usually without tolerance, for information purposes only. \\$ 

Microchip Technology Drawing C04-385 Rev C Sheet 2 of 2

# 28-Lead Ultra Thin Plastic Quad Flat, No Lead Package (2N) - 6x6x0.55 mm Body [UQFN] With 4.65x4.65 mm Exposed Pad and Corner Anchors

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN

| Units                           |    | MILLIMETERS |      |      |
|---------------------------------|----|-------------|------|------|
| Dimension Limits                |    | MIN         | NOM  | MAX  |
| Contact Pitch                   | Е  | 0.65 BSC    |      |      |
| Optional Center Pad Width       | X2 |             |      | 4.75 |
| Optional Center Pad Length      | Y2 |             |      | 4.75 |
| Contact Pad Spacing             | C1 |             | 6.00 |      |
| Contact Pad Spacing             | C2 |             | 6.00 |      |
| Contact Pad Width (X28)         | X1 |             |      | 0.35 |
| Contact Pad Length (X28)        | Y1 |             |      | 0.80 |
| Corner Anchor (X4)              | Х3 |             |      | 1.00 |
| Corner Anchor (X4)              | Y3 |             |      | 1.00 |
| Corner Anchor Chamfer (X4)      | X4 |             |      | 0.35 |
| Corner Anchor Chamfer (X4)      | Y4 |             |      | 0.35 |
| Contact Pad to Pad (X28)        | G1 | 0.20        |      |      |
| Contact Pad to Center Pad (X28) | G2 | 0.20        |      |      |
| Thermal Via Diameter            | V  |             | 0.33 |      |
| Thermal Via Pitch               | EV |             | 1.20 |      |

#### Notes:

- 1. Dimensioning and tolerancing per ASME Y14.5M
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
- 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-2385B

## 36-Lead Ultra Thin Plastic Quad Flat, No Lead Package (M5) - 5x5 mm Body [UQFN] With Corner Anchors

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-436-M5 Rev D Sheet 1 of 2

## 36-Lead Ultra Thin Plastic Quad Flat, No Lead Package (M5) - 5x5 mm Body [UQFN] With Corner Anchors

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                   |        | MILLIMETERS    |          |      |  |
|-------------------------|--------|----------------|----------|------|--|
| Dimension               | Limits | MIN            | NOM      | MAX  |  |
| Number of Terminals     | N      | 36             |          |      |  |
| Pitch                   | е      |                | 0.40 BSC |      |  |
| Overall Height          | Α      | 0.50 0.55 0.60 |          |      |  |
| Standoff                | A1     | 0.00           | 0.02     | 0.05 |  |
| Terminal Thickness      | A3     | 0.152 REF      |          |      |  |
| Overall Length          | D      | 5.00 BSC       |          |      |  |
| Exposed Pad Length      | D2     | 3.60 3.70 3.80 |          |      |  |
| Overall Width           | E      | 5.00 BSC       |          |      |  |
| Exposed Pad Width       | E2     | 3.60           | 3.70     | 3.80 |  |
| Terminal Width          | b      | 0.15           | 0.20     | 0.25 |  |
| Terminal Length         | L      | 0.30           | 0.40     | 0.50 |  |
| Terminal-to-Exposed-Pad | K      | 0.25 REF       |          |      |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package is saw singulated
- 3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

 $\label{eq:REF:Reference Dimension, usually without tolerance, for information purposes only. \\$ 

Microchip Technology Drawing C04-436-M5 Rev D Sheet 2 of 2

## 36-Lead Ultra Thin Plastic Quad Flat, No Lead Package (M5) - 5x5 mm Body [UQFN] With Corner Anchors

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



### RECOMMENDED LAND PATTERN

| Units                           |    | MILLIMETERS |      |      |  |
|---------------------------------|----|-------------|------|------|--|
| Dimension Limits                |    | MIN         | NOM  | MAX  |  |
| Contact Pitch                   | Е  | 0.40 BSC    |      |      |  |
| Center Pad Width                | X2 |             |      | 3.80 |  |
| Center Pad Length               | Y2 |             |      | 3.80 |  |
| Contact Pad Spacing             | C1 |             | 5.00 |      |  |
| Contact Pad Spacing             | C2 |             | 5.00 |      |  |
| Contact Pad Width (X36)         | X1 |             |      | 0.20 |  |
| Contact Pad Length (X36         | Y1 |             |      | 0.80 |  |
| Corner Pad Width (X4)           | Х3 |             |      | 0.85 |  |
| Corner Pad Length (X4)          | Y3 |             |      | 0.85 |  |
| Corner Pad Radius               | R  |             | 0.10 |      |  |
| Contact Pad to Center Pad (X36) | G  | 0.20        |      |      |  |
| Thermal Via Diameter            | V  |             | 0.30 |      |  |
| Thermal Via Pitch               | EV |             | 1.00 |      |  |

#### Notes:

- Dimensioning and tolerancing per ASME Y14.5M
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.
- 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-2436-M5 Rev D

## 48-Lead Plastic Thin Quad Flatpack (PT) - 7x7x1.0 mm Body [TQFP]

Note:

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





Microchip Technology Drawing C04-300-PT Rev D Sheet 1 of 2

## 48-Lead Plastic Thin Quad Flatpack (PT) - 7x7x1.0 mm Body [TQFP]

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | MILLIMETERS     |          |          |      |
|--------------------------|-----------------|----------|----------|------|
| D                        | imension Limits | MIN      | NOM      | MAX  |
| Number of Terminals      | N               |          | 48       |      |
| Pitch                    | е               |          | 0.50 BSC |      |
| Overall Height           | Α               | -        | -        | 1.20 |
| Standoff                 | A1              | 0.05     | -        | 0.15 |
| Molded Package Thickness | A2              | 0.95     | 1.00     | 1.05 |
| Overall Length           | D               | 9.00 BSC |          |      |
| Molded Package Length    | D1              | 7.00 BSC |          |      |
| Overall Width            | E               | 9.00 BSC |          |      |
| Molded Package Width     | E1              | 7.00 BSC |          |      |
| Terminal Width           | b               | 0.17     | 0.22     | 0.27 |
| Terminal Thickness       | С               | 0.09     | -        | 0.16 |
| Terminal Length          | L               | 0.45     | 0.60     | 0.75 |
| Footprint                | L1              | 1.00 REF |          |      |
| Lead Bend Radius         | R1              | 0.08     | -        | •    |
| Lead Bend Radius         | R2              | 0.08     | -        | 0.20 |
| Foot Angle               | θ               | 0°       | 3.5°     | 7°   |
| Lead Angle               | θ1              | 0°       | -        | -    |
| Mold Draft Angle         | ⊖2              | 11°      | 12°      | 13°  |

#### Notes:

- Pin 1 visual index feature may vary, but must be located within the hatched area.
   Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-300-PT Rev D Sheet 2 of 2

## 48-Lead Plastic Thin Quad Flatpack (PT) - 7x7x1.0 mm Body [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



## RECOMMENDED LAND PATTERN

| Units                    |    | MILLIMETERS |      |      |  |
|--------------------------|----|-------------|------|------|--|
| Dimension Limits         |    | MIN         | NOM  | MAX  |  |
| Contact Pitch            | Е  | 0.50 BSC    |      |      |  |
| Contact Pad Spacing      | C1 |             | 8.40 |      |  |
| Contact Pad Spacing      | C2 |             | 8.40 |      |  |
| Contact Pad Width (X48)  | X1 |             |      | 0.30 |  |
| Contact Pad Length (X48) | Y1 |             |      | 1.50 |  |
| Distance Between Pads    | G  | 0.20        |      |      |  |

#### Notes:

- Dimensioning and tolerancing per ASME Y14.5M
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.
- 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-2300-PT Rev D

## 48-Lead Very Thin Plastic Quad Flat, No Lead Package (M7) - 6x6 mm Body [VQFN] With 4.1x4.1 mm Exposed Pad and Stepped Wettable Flanks

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-504-M7 Rev B Sheet 1 of 2

## 48-Lead Very Thin Plastic Quad Flat, No Lead Package (M7) - 6x6 mm Body [VQFN] With 4.1x4.1 mm Exposed Pad and Stepped Wettable Flanks

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units | s MILLIMETERS  |      |       |
|----------------------------|-------|----------------|------|-------|
| Dimension Limits           |       | MIN            | NOM  | MAX   |
| Number of Terminals        | N     | 48             |      |       |
| Pitch                      | е     | 0.40 BSC       |      |       |
| Overall Height             | Α     | 0.80 0.85 0.90 |      |       |
| Standoff                   | A1    | 0.00           | 0.02 | 0.05  |
| Terminal Thickness         | A3    | 0.20 REF       |      |       |
| Overall Length             | D     | 6.00 BSC       |      |       |
| Exposed Pad Length         | D2    | 4.00           | 4.10 | 4.20  |
| Overall Width              | Е     | 6.00 BSC       |      |       |
| Exposed Pad Width          | E2    | 4.00           | 4.10 | 4.20  |
| Exposed Pad Corner Chamfer | CH    | 0.35 REF       |      |       |
| Terminal Width             | b     | 0.15           | 0.20 | 0.25  |
| Terminal Length            | L     | 0.30           | 0.40 | 0.50  |
| Terminal-to-Exposed-Pad    | K     | 0.55 REF       |      |       |
| Wettable Flank Step Length | D3    | -              | -    | 0.085 |
| Wettable Flank Step Height | A4    | 0.10           | -    | 0.19  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package is saw singulated
- 3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-504-M7 Rev B Sheet 2 of 2

## 48-Lead Very Thin Plastic Quad Flat, No Lead Package (M7) - 6x6 mm Body [VQFN] With 4.1x4.1 mm Exposed Pad and Stepped Wettable Flanks

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



### RECOMMENDED LAND PATTERN

| Units                            |    | MILLIMETERS |      |      |  |
|----------------------------------|----|-------------|------|------|--|
| Dimension Limits                 |    | MIN         | NOM  | MAX  |  |
| Contact Pitch                    | Е  | 0.40 BSC    |      |      |  |
| Optional Center Pad Width        | X2 |             |      | 4.20 |  |
| Optional Center Pad Length       | Y2 |             |      | 4.20 |  |
| Contact Pad Spacing              | C1 |             | 5.90 |      |  |
| Contact Pad Spacing              | C2 |             | 5.90 |      |  |
| Contact Pad Width (X48)          | X1 |             |      | 0.20 |  |
| Contact Pad Length (X48)         | Y1 |             |      | 0.85 |  |
| Contact Pad to Center Pad (X48)  | G1 | 0.20        |      |      |  |
| Contact Pad to Contact Pad (X44) | G2 | 0.20        |      |      |  |
| Thermal Via Diameter             | V  |             | 0.30 |      |  |
| Thermal Via Pitch                | EV |             | 1.00 |      |  |

#### Notes:

- Dimensioning and tolerancing per ASME Y14.5M
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.
- 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-2504-M7 Rev B

# 64-Lead Plastic Quad Flat, No Lead Package (MR) – 9x9x0.9 mm Body [QFN] With 7.70 x 7.70 Exposed Pad [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-213B Sheet 1 of 2

#### 64-Lead Plastic Quad Flat, No Lead Package (MR) - 9x9x0.9 mm Body [QFN] With 7.70 x 7.70 Exposed Pad [QFN]

For the most current package drawings, please see the Microchip Packaging Specification located at Note: http://www.microchip.com/packaging



|                        | Units            |                | MILLIMETERS |      |  |
|------------------------|------------------|----------------|-------------|------|--|
| Dimension              | Dimension Limits |                | NOM         | MAX  |  |
| Number of Pins         | Ν                |                | 64          |      |  |
| Pitch                  | е                | 0.50 BSC       |             |      |  |
| Overall Height         | Α                | 0.80 0.85 0.90 |             |      |  |
| Standoff               | A1               | 0.00           | 0.02        | 0.05 |  |
| Contact Thickness      | A3               |                | 0.20 REF    |      |  |
| Overall Width          | Е                |                | 9.00 BSC    |      |  |
| Exposed Pad Width      | E2               | 7.60 7.70 7.80 |             | 7.80 |  |
| Overall Length         | D                | 9.00 BSC       |             |      |  |
| Exposed Pad Length     | D2               | 7.60           | 7.70        | 7.80 |  |
| Contact Width          | b                | 0.20           | 0.25        | 0.30 |  |
| Contact Length         | L                | 0.30           | 0.40        | 0.50 |  |
| Contact-to-Exposed Pad | K                | 0.20           | -           | -    |  |

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package is saw singulated.

Dimensioning and tolerancing per ASME Y14.5M.
 BSC: Basic Dimension. Theoretically exact value shown without tolerances.
 REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-213B Sheet 2 of 2

64-Lead Plastic Quad Flat, No Lead Package (MR) – 9x9x0.9 mm Body [QFN] With 0.40 mm Contact Length and 7.70x7.70mm Exposed Pad

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN

| Units                           |    | MILLIMETERS |      |      |
|---------------------------------|----|-------------|------|------|
| Dimension Limits                |    | MIN         | NOM  | MAX  |
| Contact Pitch                   | Е  | 0.50 BSC    |      |      |
| Optional Center Pad Width       | W2 | 7.50        |      | 7.50 |
| Optional Center Pad Length      | T2 |             |      | 7.50 |
| Contact Pad Spacing             | C1 |             | 8.90 |      |
| Contact Pad Spacing             | C2 |             | 8.90 |      |
| Contact Pad Width (X20)         | X1 |             |      | 0.30 |
| Contact Pad Length (X20)        | Y1 |             |      | 0.90 |
| Contact Pad to Center Pad (X20) | G  | 0.20        |      |      |
| Thermal Via Diameter            | V  |             | 0.30 |      |
| Thermal Via Pitch               | EV |             | 1.00 |      |

#### Notes

- Dimensioning and tolerancing per ASME Y14.5M
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.
- For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing No. C04-2213B

### 64-Lead Plastic Thin Quad Flatpack (PT)-10x10x1 mm Body, 2.00 mm Footprint [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



**TOP VIEW** 



SIDE VIEW

Microchip Technology Drawing C04-085C Sheet 1 of 2

### 64-Lead Plastic Thin Quad Flatpack (PT)-10x10x1 mm Body, 2.00 mm Footprint [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                    |    | MILLIMETERS    |      |      |
|--------------------------|----|----------------|------|------|
| Dimension Limits         |    | MIN            | NOM  | MAX  |
| Number of Leads          | Ν  | 64             |      |      |
| Lead Pitch               | е  | 0.50 BSC       |      |      |
| Overall Height           | Α  | -              | -    | 1.20 |
| Molded Package Thickness | A2 | 0.95           | 1.00 | 1.05 |
| Standoff                 | A1 | 0.05 - 0.15    |      |      |
| Foot Length              | L  | 0.45 0.60 0.75 |      |      |
| Footprint                | L1 | 1.00 REF       |      |      |
| Foot Angle               | ф  | 0° 3.5° 7°     |      |      |
| Overall Width            | Е  | 12.00 BSC      |      |      |
| Overall Length           | D  | 12.00 BSC      |      |      |
| Molded Package Width     | E1 | 10.00 BSC      |      |      |
| Molded Package Length    | D1 | 10.00 BSC      |      |      |
| Lead Thickness           | С  | 0.09 - 0.20    |      | 0.20 |
| Lead Width               | b  | 0.17 0.22 0.2  |      | 0.27 |
| Mold Draft Angle Top     | α  | 11° 12° 13°    |      |      |
| Mold Draft Angle Bottom  | β  | 11°            | 12°  | 13°  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Chamfers at corners are optional; size may vary.
- 3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-085C Sheet 2 of 2

### 64-Lead Plastic Thin Quad Flatpack (PT)-10x10x1 mm Body, 2.00 mm Footprint [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### **RECOMMENDED LAND PATTERN**

| Units                    |    | MILLIMETERS |          |      |
|--------------------------|----|-------------|----------|------|
| Dimension Limits         |    | MIN         | NOM      | MAX  |
| Contact Pitch            | Е  |             | 0.50 BSC |      |
| Contact Pad Spacing      | C1 |             | 11.40    |      |
| Contact Pad Spacing      | C2 |             | 11.40    |      |
| Contact Pad Width (X28)  | X1 |             |          | 0.30 |
| Contact Pad Length (X28) | Y1 |             |          | 1.50 |
| Distance Between Pads    | G  | 0.20        |          |      |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-2085B Sheet 1 of 1

### 35. Revision History

#### Revision A (August 2021)

This is the initial version of the document.

#### Revision B (September 2021)

- · Sections:
  - Updates heading and text of the "Functional Safety Collateral" section to "Functional Safety Readiness".
  - Updates the "Product Identification System" section.
  - Adds Section 33. "High-Temperature Electrical Characteristics".
- Registers:
  - Updates to the "Voltage Regulator Control Register (VREGCON)".
- Tables
  - Updates Table 32-6, Table 32-7, Table 32-8, Table 32-9, Table 32-10, Table 32-11, Table 32-12, Table 32-13 and Table 32-14.

#### Revision C (January 2022)

- · Sections:
  - Updates "Advanced Analog Features" section.
  - Updates the "Functional Safety Readiness" section.
  - Adds Section 9.3.1 "Primary Oscillator Pin Functionality".
  - Updates Section 13.1.1 "Temperature Sensor".
  - Updates Section 16 "Universal Asynchronous Receiver Transmitter (UART)".
- · Registers:
  - Updates 7.7.3 "Interrupt Request Flags Register 2 (IFS2)", 7.7.13 "Interrupt Enable Register 2 (IEC2)" and 7.7.60 "Interrupt Control Register 3 (INTCON3)".
  - Removes Note 2 from all the LOGCONy Registers.
  - Removes Note 5 from all the PWMEVTy Registers.
  - Updates bit names in 12.6.10 "Combinatorial PWM Logic Control Register y (LOGCONy)".
  - Updates bit names in 12.6.11 "PWM Event Output Control Register y (PWMEVTy)".
  - Added missing registers: PG2FFPCIL, PG3FFPCIL, PG4FFPCIL, PG2FFPCIH, PG3FFPCIH, PG4FFPCIH, PG3SPCIL, PG3SPCIL, PG3SPCIH, PG4SPCIL, PG4SPCIL, PG4SPCIH, PG4FPCIL and PG4FPCIH.
  - Updates 13.3.20 "ADC Channel Trigger 0 Selection Register Low (ADTRIGOL)".
  - Removes Notes 1 and 2 from all the PTG Registers.
  - Updates 29.2.13 "FDMT Configuration Register (FDMT)".
- · Tables:
  - Updates Table 1-1, Table 7-1, Table 32-5 and Table 32-24.
  - Adds Table 32-33.
- · Figures:
  - Updates Figure 13-1.

### The Microchip Website

Microchip provides online support via our website at www.microchip.com/. This website is used to make files and information easily available to customers. Some of the content available includes:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQs), technical support requests, online discussion groups, Microchip design partner program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

### **Product Change Notification Service**

Microchip's product change notification service helps keep customers current on Microchip products. Subscribers will receive email notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, go to www.microchip.com/pcn and follow the registration instructions.

### **Customer Support**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Embedded Solutions Engineer (ESE)
- **Technical Support**

Customers should contact their distributor, representative or ESE for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in this document.

Technical support is available through the website at: www.microchip.com/support

### **Product Identification System**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.



| Device:              | dsPIC33CK128MC102, dsPIC33CK128MC103, dsPIC33CK128MC105, dsPIC33CK128MC106, dsPIC33CK128MC502, dsPIC33CK128MC503, dsPIC33CK128MC505, dsPIC33CK128MC506, dsPIC33CK256MC102, dsPIC33CK256MC103, dsPIC33CK256MC105, dsPIC33CK256MC106, dsPIC33CK256MC502, dsPIC33CK256MC503, dsPIC33CK256MC505, dsPIC33CK256MC506 |                             |  |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--|
| Architecture:        | 33 16-Bit Digital Signal Controller                                                                                                                                                                                                                                                                            |                             |  |
| Flash Memory Family: | СК                                                                                                                                                                                                                                                                                                             | Single Core                 |  |
| Product Group:       | MC                                                                                                                                                                                                                                                                                                             | Motor Control               |  |
| Pin Count:           | 02                                                                                                                                                                                                                                                                                                             | 28-pin                      |  |
|                      | 03                                                                                                                                                                                                                                                                                                             | 36-pin                      |  |
|                      | 05                                                                                                                                                                                                                                                                                                             | 48-pin                      |  |
|                      | 06                                                                                                                                                                                                                                                                                                             | 64-pin                      |  |
| Tape & Reel Option:  | Blank                                                                                                                                                                                                                                                                                                          | Tube or Tray                |  |
|                      | Т                                                                                                                                                                                                                                                                                                              | Tape & Reel                 |  |
| Temperature Range:   | I                                                                                                                                                                                                                                                                                                              | -40°C to +85°C (Industrial) |  |
|                      | E                                                                                                                                                                                                                                                                                                              | -40°C to +125°C (Extended)  |  |
|                      | Н                                                                                                                                                                                                                                                                                                              | -40°C to +150°C (High)      |  |
| Package:             | SS                                                                                                                                                                                                                                                                                                             | 28L SSOP (5.30 mm)          |  |
|                      | M6                                                                                                                                                                                                                                                                                                             | 28L UQFN (4x4 mm)           |  |
|                      | 2N                                                                                                                                                                                                                                                                                                             | 28L UQFN (6x6 mm)           |  |
|                      | M5                                                                                                                                                                                                                                                                                                             | 36L UQFN (5x5 mm)           |  |
|                      | PT                                                                                                                                                                                                                                                                                                             | 48L TQFP (7x7 mm)           |  |
|                      | M7                                                                                                                                                                                                                                                                                                             | 48L VQFN (6x6 mm)           |  |
|                      | MR                                                                                                                                                                                                                                                                                                             | 64L QFN (9x9 mm)            |  |
|                      | PT                                                                                                                                                                                                                                                                                                             | 64L TQFP (10x10 mm)         |  |

#### Examples:

 dsPIC33CK256MC506-I/PT: dsPIC33, Enhanced Performance, 256-Kbyte Program Memory, 64-Pin, Industrial Temperature, TQFP package.

#### Notes:

- Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option.
- 2. Small form-factor packaging options may be available. Please check www.microchip.com/packaging for small-form factor package availability, or contact your local Sales Office.

70005473C-page 981

### **Microchip Devices Code Protection Feature**

Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code
  protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright

  Act
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code
  protection does not mean that we are guaranteeing the product is "unbreakable". Code protection is constantly
  evolving. Microchip is committed to continuously improving the code protection features of our products.

### **Legal Notice**

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">www.microchip.com/en-us/support/design-help/client-support-services</a>.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet- Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, Augmented Switching, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController,

70005473C-page 982

## dsPIC33CK256MC506 Family

dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, NVM Express, NVMe, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, Symmcom, and Trusted Time are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2021-2022, Microchip Technology Incorporated and its subsidiaries. All Rights Reserved.

ISBN: 978-1-5224-9635-9

AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, Versatile are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

### Quality Management System

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



# **Worldwide Sales and Service**

| AMERICAS                  | ASIA/PACIFIC           | ASIA/PACIFIC            | EUROPE                |
|---------------------------|------------------------|-------------------------|-----------------------|
| Corporate Office          | Australia - Sydney     | India - Bangalore       | Austria - Wels        |
| 2355 West Chandler Blvd.  | Tel: 61-2-9868-6733    | Tel: 91-80-3090-4444    | Tel: 43-7242-2244-39  |
| Chandler, AZ 85224-6199   | China - Beijing        | India - New Delhi       | Fax: 43-7242-2244-393 |
| ГеІ: 480-792-7200         | Tel: 86-10-8569-7000   | Tel: 91-11-4160-8631    | Denmark - Copenhagen  |
| Fax: 480-792-7277         | China - Chengdu        | India - Pune            | Tel: 45-4485-5910     |
| echnical Support:         | Tel: 86-28-8665-5511   | Tel: 91-20-4121-0141    | Fax: 45-4485-2829     |
| www.microchip.com/support | China - Chongqing      | Japan - Osaka           | Finland - Espoo       |
| Web Address:              | Tel: 86-23-8980-9588   | Tel: 81-6-6152-7160     | Tel: 358-9-4520-820   |
| www.microchip.com         | China - Dongguan       | Japan - Tokyo           | France - Paris        |
| Atlanta                   | Tel: 86-769-8702-9880  | Tel: 81-3-6880- 3770    | Tel: 33-1-69-53-63-20 |
| Ouluth, GA                | China - Guangzhou      | Korea - Daegu           | Fax: 33-1-69-30-90-79 |
| el: 678-957-9614          | Tel: 86-20-8755-8029   | Tel: 82-53-744-4301     | Germany - Garching    |
| ax: 678-957-1455          | China - Hangzhou       | Korea - Seoul           | Tel: 49-8931-9700     |
| Austin, TX                | Tel: 86-571-8792-8115  | Tel: 82-2-554-7200      | Germany - Haan        |
| Tel: 512-257-3370         | China - Hong Kong SAR  | Malaysia - Kuala Lumpur | Tel: 49-2129-3766400  |
| Boston                    | Tel: 852-2943-5100     | Tel: 60-3-7651-7906     | Germany - Heilbronn   |
| Vestborough, MA           | China - Nanjing        | Malaysia - Penang       | Tel: 49-7131-72400    |
| Tel: 774-760-0087         | Tel: 86-25-8473-2460   | Tel: 60-4-227-8870      | Germany - Karlsruhe   |
| ax: 774-760-0088          | China - Qingdao        | Philippines - Manila    | Tel: 49-721-625370    |
| Chicago                   | Tel: 86-532-8502-7355  | Tel: 63-2-634-9065      | Germany - Munich      |
| tasca, IL                 | China - Shanghai       | Singapore               | Tel: 49-89-627-144-0  |
| el: 630-285-0071          | Tel: 86-21-3326-8000   | Tel: 65-6334-8870       | Fax: 49-89-627-144-44 |
| Fax: 630-285-0075         | China - Shenyang       | Taiwan - Hsin Chu       | Germany - Rosenheim   |
| )allas                    | Tel: 86-24-2334-2829   | Tel: 886-3-577-8366     | Tel: 49-8031-354-560  |
| Addison, TX               | China - Shenzhen       | Taiwan - Kaohsiung      | Israel - Ra'anana     |
| el: 972-818-7423          | Tel: 86-755-8864-2200  | Tel: 886-7-213-7830     | Tel: 972-9-744-7705   |
| Fax: 972-818-2924         | China - Suzhou         | Taiwan - Taipei         | Italy - Milan         |
| Detroit                   | Tel: 86-186-6233-1526  | Tel: 886-2-2508-8600    | Tel: 39-0331-742611   |
| lovi, MI                  | China - Wuhan          | Thailand - Bangkok      | Fax: 39-0331-466781   |
| el: 248-848-4000          | Tel: 86-27-5980-5300   | Tel: 66-2-694-1351      | Italy - Padova        |
| louston, TX               | China - Xian           | Vietnam - Ho Chi Minh   | Tel: 39-049-7625286   |
| el: 281-894-5983          | Tel: 86-29-8833-7252   | Tel: 84-28-5448-2100    | Netherlands - Drunen  |
| ndianapolis               | China - Xiamen         | 161. 64-26-6440-2100    | Tel: 31-416-690399    |
| loblesville, IN           | Tel: 86-592-2388138    |                         | Fax: 31-416-690340    |
| el: 317-773-8323          | China - Zhuhai         |                         | Norway - Trondheim    |
| Fax: 317-773-5453         | Tel: 86-756-3210040    |                         | Tel: 47-72884388      |
| el: 317-536-2380          | 101. 00-7 00-02 100-40 |                         | Poland - Warsaw       |
| os Angeles                |                        |                         | Tel: 48-22-3325737    |
| Mission Viejo, CA         |                        |                         | Romania - Bucharest   |
| el: 949-462-9523          |                        |                         | Tel: 40-21-407-87-50  |
| Fax: 949-462-9608         |                        |                         | Spain - Madrid        |
| el: 951-273-7800          |                        |                         | Tel: 34-91-708-08-90  |
| Raleigh, NC               |                        |                         | Fax: 34-91-708-08-91  |
| el: 919-844-7510          |                        |                         | Sweden - Gothenberg   |
|                           |                        |                         | Tel: 46-31-704-60-40  |
| lew York, NY              |                        |                         | Sweden - Stockholm    |
| el: 631-435-6000          |                        |                         | Tel: 46-8-5090-4654   |
| San Jose, CA              |                        |                         |                       |
| el: 408-735-9110          |                        |                         | UK - Wokingham        |
| el: 408-436-4270          |                        |                         | Tel: 44-118-921-5800  |
| Canada - Toronto          |                        |                         | Fax: 44-118-921-5820  |
| Tel: 905-695-1980         |                        |                         |                       |
| ax: 905-695-2078          |                        |                         |                       |