idential Longsys # FORESEE eMMC Confident FEMDNN128G-A3A56 Datasheet Longsys Confidential Version: 1.1 2021.05.17 LONGSYS ELECTRONICS RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION AND SPECIFICATIONS WITHOUT NOTICE. Products and specifications discussed herein are for reference purposes only. All information discussed herein is provided on an "AS IS" basis, without warranties of any kind. This document and all information discussed herein remain the sole and exclusive property of Longsys Electronics. No license of any patent, copyright, mask work, trademark or any other intellectual property right is granted by one party to the other party under this document, by implication, estoppel or other-wise. Longsys products are not intended for use in life support, critical care, medical, safety equipment, or similar applications where product failure could result in loss of life or personal or physical harm, or any military or defense application, or any governmental procurement to which special terms or provisions may apply. For updates or additional information about Longsys products, contact your nearest Longsys office. All brand names, trademarks and registered trademarks belong to their respective owners. © 2020 Shenzhen Longsys Electronics Co., Ltd. All rights reserved. Rev. 1.1 FEMDNN128G-A3A56 #### **Revision History:** | 1 | Keyisioi | i History: | | | |--------------------|----------|------------|---------------------------------|--------| | 1 ntj | Rev. | Date | Changes | Remark | | ident <sup>j</sup> | 1.0 | 2021/5/14 | Basic spec and architecture | Target | | | 1 1 | 2021/5/17 | Update drawing of product size. | Tomat | | | 1.1 | 2021/3/17 | From: 8. Package Dimension | Target | | | | | | | | | | | | | | | | | 20SYS | | | | | | Colle | | Confidential Longsys Confidential Longsys Confidential Longsys confidential #### Rev. 1.1 FEMDNN128G-A3A56 #### CONTENTS | CONTENT | ΓS | |---------------------------------------------|----------| | 1 Introduction | | | | | | 3. Features | | | 4. Functional Description | | | 5. Product Specifications | -cVS | | 5.1 Performance | <u> </u> | | 5.2 Power Consumption | | | 6. Pin Assignments | | | 6.1 Ball Array view | | | 6.2 Ball Array view | | | 7. Usage Overview | 205YS | | 7.1 General description | | | 7.2 Partition Management | | | 7.3 Automatic Sleep Mode | | | 7.4 Sleep (CMD5) | | | 7.5 H/W Reset operation | | | 7.6 High-speed mode selection | | | 7.7 Bus width selection | | | 7.8 Partition configuration | ATS | | 7.9 CID register | Popaz, | | 7.10 CSD register | | | 7.11 Extended CSD register | | | 7.11 Extended CSD register | | | (1) Tield Hilliware applied To | | | 7.14 S.M.A.R.T. Health Report | ~ C | | 8. Package Dimension | Toug. | | 9 Connection Guide | | | 9.1 Schematic Diagram | | | 9.1 Schematic Diagram 10. Processing Guide | | #### 1. Introduction FORESEE eMMC is an embedded storage solution designed in the BGA package. The FORESEE eMMC consists of NAND flash and eMMC controller. The controller could manage the interface protocols, wear-leveling, bad block management and ECC. FORESEE eMMC has high performance at a competitive cost, high quality and low power consumption, and eMMC is compatible with JEDEC standard eMMC 5.1 specifications. Longsys #### 2. Product List | | Density | Part Number | Capacity (MB) | Capacity (Bytes) | User Density(%) | Package Size(mm) | Package Type | |---|---------|------------------|---------------|------------------|-----------------|------------------|--------------| | Ī | 128GB | FEMDNN128G-A3A56 | 118000 | 123,731,968,000 | 90 | 11.5x13x0.8 | 153FBGA | #### 3. Features > eMMC5.1 specification compatibility (Backward compatible to eMMC4.41/4.5/5.0) Bus mode - Data bus width: 1 bit (default), 4 bits, 8 bits - Data transfer rate: up to 400MB/s (HS400) - MMC I/F Clock frequency : 0~200MHz > Operating voltage range - Vcc(NAND): 2.7 - 3.6V - Vccq(Controller): 1.7 - 1.95V / 2.7 - 3.6V > Temperature - Operation (-25°C ~ +85°C) - Storage without operation (-40 $^{\circ}\text{C} \sim +85\,^{\circ}\text{C})$ > Sudden-Power-Loss safeguard Hardware ECC engine Unique firmware backup mechanism ➤ Global-wear-leveling Supported features. - HS400, HS200 - Partitioning, RPMB - Boot feature, boot partition - HW Reset/SW Reset - Discard, Trim, Erase, Sanitize - Background operations, HPI - Enhanced reliable write - S.M.A.R.T. Health Report - FFU - Sleep / awake > Others - Compliance with the RoHS Directive #### **4. Functional Description** FORESEE eMMC with powerful L2P (Logical to Physical) NAND Flash management algorithm provides unique functions: Longsys - Host independence from details of operating NAND flash - > Internal ECC to correct defect in NAND flash - Sudden-Power-Loss safeguard To prevent from data loss, a mechanism named Sudden-Power-Loss safeguard is added in the eMMC. In the case of sudden power-failure, the eMMC would work properly after power cycling. ➤ Global-wear-leveling To achieve the best stability and device endurance, this eMMC equips the Global Wear Leveling algorithm. It ensures that not only normal area, but also the frequently accessed area, such as FAT, would be programmed and erased evenly. - > IDA(Initial Data Acceleration) - The eMMC prevents the pre-burned data from data-loss with IDA, in case of our customer had pre-burned data to eMMC, before the eMMC being SMT. - > Cache ident The eMMC enhanced the data written performance with Cache, with which our customer would get more endurance and reliability. Confidential Longsys Confidential #### 5. Product Specifications #### 5.1 Performance Eident | Density | Read | Turbo Write(FBA) | |---------|---------|------------------| | 128GB | 270MB/s | Up to 230MB/s | • Test Condition: Bus width x8, 200MHz DDR, 512KB data transfer, w/o file system overhead, measured on internal board Longsys • Test tool: uBOOT (Without O/S) • Test tool: CrystalDiskMark 6.0.0 • Test area: 1GB #### **5.2 Power Consumption** #### 5.2.1 Active power consumption during operation | Density | Icc | Iccq | |---------|-------|-------| | 128GB | 110mA | 140mA | • Power Measurement conditions: Bus configuration =x8 @200MHz DDR, 25°C. • Vcc:3.3V & Vccq: 1.8V. • The measurement for max RMS current is the average RMS current consumption over a period of 100ms. #### 5.2.2 Low power mode (stand-by) | Density | Icc | Iccq | |---------|-------|-------| | 128GB | 100uA | 100uA | • Power Measurement conditions: Bus configuration =x8 @200MHz DDR, 25°C. • Vcc:3.3V & Vccq: 1.8V. • Standby: Nand Vcc & Controller Vccq power supply is switched on. • The measurement for max RMS current is the average RMS current consumption over a period of 100ms. #### 5.2.3 Low power mode (sleep) | Density | Icc | Iccq | | | |---------|-----|-------|--|--| | 128GB | 0 | 100uA | | | • Power Measurement conditions: Bus configuration =x8 @200MHz DDR, 25°C. • Vcc:3.3V & Vccq: 1.8V. • Sleep: Nand Vcc power supply is switched off(Controller Vccq on) • The measurement for max RMS current is the average RMS current consumption over a period of 100ms. #### 6. Pin Assignments #### 6.1 Ball Array view | entlar | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | |---------|-----------|------|--------|--------|--------|------|--------|------|------|------|-------|------|------|------|------|--| | | Α | NC | NC | DAT0 | (DAT1) | DAT2 | Vss | RFU | NC | | | В | NC | DAT3 | DAT4 | DATS | DAT6 | DAT7 | NC | | | С | NC | (VDDi) | NC | Vssq | NC | Vccq | NC | | | D | NC | NC | NC | NC | | | | | - 0 | SY | S | NC | (NC) | NC | | | | E | NC | NC | NC | | RFU | Vcc | Vss | VSF | VSF | VSF | | NC | (NC) | NC | | | | F | NC | NC | NC | | Vcc | | | | | VSF | | NC | NC | NC | | | | G | NC | NC | RFU | | Vss | | | | | VSF | | NC | NC | NC | | | . 26 | J. H.J. S | NC | (NC) | (NC) | | (DS) | | | | | Vss | | (NC) | (NC) | NC | | | Confide | J | NC | (NC) | (NC) | | vss | _ | _ | _ | _ | Vcc | | (NC) | (NC) | NC | | | | к | NC | (NC) | (NC) | | RSTN | RFU | RFU | Vss | Vcc | VSF | | (NC) | (NC) | NC | | | | L | (NC) | (NC) | (NC) | | | | | | | 1 | 01 | (NC) | (NC) | (NC) | | | | М | (NC) | (NC) | (NC) | (Vccq) | (MD) | (CLK) | (NC) | | | N | (NC) | (Vssq) | (NC) | Vccq | Vssq | (NC) | | (1.0) | P<br>afid | (NC) | (NC) | (Vccq) | Vssq | Vccq | (Vssq) | (NC) | (NC) | (NC) | (VSF) | (NC) | (NC) | (NC) | (NC) | | Longsys $FBGA153-Ball\ Array \quad (Ball\ side\ down\ view)$ #### 6.2 Ball Array view | Signal | Description | |-----------------|--------------------------------------------------------------------------------------------------------| | CLOCK(CLK) | Each cycle of the clock directs a transfer on the command line and on the data lines. | | | This signal is a bidirectional command channel used for device initialization and command transfer. | | COMMAND(CMD) | The CMD Signal has 2 operation modes: open drain, for initialization, and push-pull, for command | | COMMAND(CMD) | transfer. | | | Commands are sent from the host to the device, and responses are sent from the device to the host. | | | These are bidirectional data signal. The DAT signals operate in push-pull mode. | | | By default, after power-up or RESET, only DAT0 is used for data transfer. The controller can configure | | | a wider data bus for data transfer wither using DAT [3:0](4bit mode)or DAT[7:0](8bit mode). | | DATA(DAT0-DAT7) | Includes internal pull-up resistors for data lines DAT[7:1].Immediately after entering the 4-bit mode, | | | the device disconnects the internal pull-up resistors on the DAT1 and DAT2 lines.(The DAT3 lines | | | internal pull-up is left connected.)Upon entering the 8bit mode, the device disconnects the internal | | | pull-up on the DAT1, DAT2, and DAT[7:4]lines. | | Data Strobe(DS) | Newly assigned pin for HS400 mode. Data Strobe is generated from e.MMC to host. | | Data Strobe(DS) | In HS400 mode, read data and CRC response are synchronized with Data Strobe. | | RESET(RSTN) | Hardware Reset Input | | Vccq | Vccq is the power supply line for host interface, have two power mode: High power mode: 2.7V~3.6V; | ### Rev. 1.1 FEMDNN128G-A3A56 | | Signal | Description | | | | | | |--------|----------|----------------------------------------------------------------------------------------------|--|--|--|--|--| | • | al | Lower power mode:1.7V~1.95V | | | | | | | : dent | Vcc | Vcc is the power supply line for internal flash memory, its power voltage range is:2.7V~3.6V | | | | | | | 1100 | VDDi | VDDi is internal power node, not the power supply. Connect 1uF capacitor VDDi to ground | | | | | | | | Vss,Vssq | Ground lines. | | | | | | Longsys #### Note: NC: No Connect, shall be connected to ground or left floating. RFU: Reserved for Future Use, must be left floating for future use. VSF: Vendor Specific Function, must be left floating. Longsys Confidential Longsys Confidential Longsys Confidential #### 7. Usage Overview #### 7.1 General description The eMMC can be operated in 1, 4, or 8-bit mode. NAND flash memory is managed by a controller inside, which manages ECC, wear leveling and bad block management. The eMMC provides easy integration with the host process that all flash management hassles are invisible to the host. Longsys #### 7.2 Partition Management The embedded device offers also the possibility of configuring by the host additional split local memory partitions with independent addressable space starting from logical address 0x00000000 for different usage models. Default size of each Boot Area Partition is 4096 KB and can be changed by Vendor Command as multiple of 128KB. Boot area partition size is calculated as ( 128KB \* BOOT\_SIZE\_MULTI ) The size of Boot Area Partition 1 and 2 cannot be set independently and is set as same value Boot area partition which is enhanced partition. Therefore memory block area scan is classified as follows: - Factory configuration supplies boot partitions. - > The RPMB partition is 16MB. - The host is free to configure one segment in the User Data Area to be implemented as enhanced storage media, and to specify its starting location and size in terms of Write Protect Groups. The attributes of this Enhanced User Data Area can be programmed only once during the device life-cycle (one-time programmable). - > Up to four General Purpose Area Partitions can be configured to store user data or sensitive data, or for other host usage models. The size of these partitions is a multiple of the write protect group. Size and attributes can be programmed once in device life-cycle (one-time programmable). Each of the General Purpose Area Partitions can be implemented with enhanced technological features. idential Longsys #### Partitions and user data area configuration (The size of RPMB area partition is 16MB) In boot operation mode, the master can read boot data from the slave (device) by keeping CMD line low or sending CMD0 with argument + 0xFFFFFFA, before issuing CMD1. The data can be read from either boot area or user area depending on register setting. | Timing Factor | Value | |---------------------|---------| | Boot ACK Time | < 50 ms | | Boot Data Time | < 1 s | | Initialization Time | < 1 s | State diagram (alternative boot mode) confiden Longsys #### 7.3 Automatic Sleep Mode If host does not issue any command during certain duration, after previously issued command is completed, the device enters "Power Saving mode" to reduce power consumption. At this time, commands arriving at the device while it is in power saving mode will be serviced in normal fashion. The below table explains the condition to enter and exit Auto Power Saving Mode #### **7.4 Sleep (CMD5)** A card may be switched between a Sleep state and a Standby state by SLEEP/AWAKE (CMD5). In the Sleep state the power consumption of the memory device is minimized. In this state the memory device reacts only to the commands RESET (CMD0 with argument of either 0x00000000 or 0xF0F0F0F0F0 or H/W reset) and SLEEP/AWAKE (CMD5). All the other commands are ignored by the memory device. The timeout for state transitions between Standby state and Sleep state is defined in the EXT\_CSD register S\_A\_timeout. The maximum current consumptions during the Sleep state are defined in the EXT\_CSD registers S\_A\_VCC and S\_A\_VCCQ. Sleep command: The bit 15 as set to 1 in SLEEP/AWAKE (CMD5) argument. A wake command: The bit 15 as set to 0 in SLEEP/AWAKE (CMD5) argument. #### 7.5 H/W Reset operation fident Device will detect the rising edge of RST\_n signal to trigger internal reset sequence Longsys H/W reset waveform #### 7.6 High-speed mode selection After the host verifies that the card complies with version 4.0, or higher, of this standard, it has to enable the high speed mode timing in the card, before changing the clock frequency to a frequency higher than 20MHz. For the host to change to a higher clock frequency, it has to enable the high speed interface timing. The host uses the SWITCH command to write 0x01 to the HS\_TIMING byte, in the Modes segment of the EXT\_CSD register. #### 7.7 Bus width selection After the host has verified the functional pins on the bus it should change the bus width configuration accordingly, using the SWITCH command. The bus width configuration is changed by writing to the BUS\_WIDTH byte in the Modes Segment of the EXT\_CSD register (using the SWITCH command to do so). After power-on, or software reset, the contents of the BUS\_WIDTH byte is 0x00. #### 7.8 Partition configuration | Model | Area/Partition | Size (GB) | Size ( MB ) | Size ( Sector ) | Size ( Byte ) | Size ( Hex, Byte ) | |-------------|------------------|-----------|-------------|-----------------|---------------|--------------------| | | User | 115.23 | 118000 | 241664000 | 123731968000 | 1CCF000000 | | FEMDNN128G- | Boot Partition 1 | - | 4 | 8192 | 4194304 | 400000 | | A3A56 | Boot Partition 2 | - | 4 | 8192 | 4194304 | QSY 400000 | | | RPMB | - | 16 | 32768 | 16777216 | 1000000 | #### 7.9 CID register The Card Identification (CID) register is 128 bits wide. It contains the card identification information used during the card identification phase (protocol). Every individual flash or I/O card shall have an unique identification number. Every type of ROM cards (defined by content) shall have a unique identification number. The structure of the CID register is defined in the following sections. | Name | Field | Width | CID-slice | CID Value | Remark | |--------------------|-------|----------|-----------|---------------|-----------| | Manufacturer ID | MID | 8 | [127:120] | D6h | rong. | | Reserved | - | 6 | [119:114] | | | | Card/BGA | CBX | 2 | [113:112] | 01h | BGA | | OEM/Application ID | OID | 8 | [111:104] | 03h | | | Product name | PNM | 48 | [103:56] | 413341353632h | A3A562 | | Product revision | PRV | c ; &eII | [55:48] | | Not Fixed | ## Rev. 1.1 FEMDNN128G-A3A56 | | Name | Field | Width | CID-slice | CID Value | Remark | |--------|-----------------------|-------|-------|-----------|-----------|-----------| | | Product serial number | PSN | 32 | [47:16] | | Not Fixed | | ident1 | Manufacturing date | MDT | 8 | [15:8] | | Not Fixed | | | CRC7 checksum | CRC | 7 | [7:1] | | Not Fixed | | | Not used, always '1' | - | 1 | [0:0] | | | #### 7.10 CSD register The Card-Specific Data (CSD) register provides information on how to access the card contents. The CSD defines the data format, error correction type, maximum data access time, data transfer speed, whether the DSR register can be used etc. The programmable part of the register (entries marked by W or E, see below) can be changed by CMD27. The type of the CSD Registry entries coded as follows: | Name | Field | Width | Cell Type | CSD-slice | |--------------------------------------------------|--------------------|-------|-----------|-----------| | CSD structure | CSD_STRUCTURE | 2 | R | [127:126] | | System specification version | SPEC_VERS | 4 | R | [125:122] | | Reserved | - | 2 | R | [121:120] | | Data read access-time 1 | TAAC | 8 | R | [119:112] | | Data read access-time 2 in CLK cycles (NSAC*100) | NSAC | 895 | √S R | [111:104] | | Max. bus clock frequency | TRAN_SPEED | 8 | R | [103:96] | | Card command classes | CCC | 12 | R | [95:84] | | Max. read data block length | READ_BL_LEN | 4 | R | [83:80] | | Partial blocks for read allowed | READ_BL_PARTIAL | 1 | R | [79:79] | | Write block misalignment | WRITE_BLK_MISALIGN | 1 | R | [78:78] | | Read block misalignment | READ_BLK_MISALIGN | 1 | R | [77:77] | | DSR implemented | DSR_IMP | 1 | R | [76:76] | | Reserved | - | 2 | R | [75:74] | | Device size | C_SIZE | 12 | R | [73:62] | | Max. read current @ V <sub>DD</sub> min | VDD_R_CURR_MIN | 3 | R | [61:59] | | Max. read current @ V <sub>DD</sub> max | VDD_R_CURR_MAX | 3 | R | [58:56] | | Max. write current @ V <sub>DD</sub> min | VDD_W_CURR_MIN | 3 | (R) 17 8 | [55:53] | | Max. write current @ V <sub>DD</sub> max | VDD_W_CURR_MAX | 3 | R | [52:50] | | Device size multiplier | C_SIZE_MULT | 3 | R | [49:47] | | Erase group size | ERASE_GRP_SIZE | 5 | R | [46:42] | | Erase group size multiplier | ERASE_GRP_MULT | 5 | R | [41:37] | | Write protect group size | WP_GRP_SIZE | 5 | R | [36:32] | | Write protect group enable | WP_GRP_MULT | 1 | R | [31:31] | | Manufacturer default ECC | DEFAULT_ECC | 2 | R | [30:29] | | Write speed factor | R2W_FACTOR | 3 | R | [28:26] | | Max. write data block length | WRITE_BL_LEN | 4 | R | [25:22] | | Partial blocks for write allowed | WRITE_BL_PARTIAL | 1 | R | [21:21] | | Reserved | - | 4 | R | [20:17] | | Content protection application | CONTENT_PROT_APP | 1 | R | [16:16] | | File format group | FILE_FORMAT_GRP | 1 | R/W | [15:15] | Rev. 1.1 FEMDNN128G-A3A56 | | Name | Field | Width | Cell Type | CSD-slice | | | | | | |--------|----------------------------------------------|-------------------------------------|----------------|----------------|-------------------|--|--|--|--|--| | | Copy flag(OTP) | СОРУ | 1 | R/W | [14:14] | | | | | | | identi | Permanent write protection | PERM_WRITE_PROTECT | 1 | R/W | [13:13] | | | | | | | 100 | Temporary write protection | TMP_WRITE_PROTECT | 1 | R/W/E | [12:12] | | | | | | | | File format | FILE_FORMAT | 2 | R/W | [11:10] | | | | | | | | ECC code | ECC | 2 | R/W/E | [9:8] | | | | | | | | CRC | CRC | 7 | R/W/E | [7:1] | | | | | | | | Not used, always '1' | - | 1 | - | [0:0] | | | | | | | | | ¢ S | VS | | | | | | | | | 7 | 7.11 Extended CSD register | | | | | | | | | | | т | he Extended CCD register defines the eard pr | computing and calcuted modes. It is | 512 britan lan | . The most sic | nificant 220 byta | | | | | | #### 7.11 Extended CSD register The Extended CSD register defines the card properties and selected modes. It is 512 bytes long. The most significant 320 bytes are the Properties segment, which defines the card capabilities and cannot be modified by the host. The lower 192 bytes are the Modes segment, which defines the configuration the card is working in. These modes can be changed by the host by means of the SWITCH command. | $C \cap I$ | f i CName | Field | Size | Туре | Slice [bytes] | Value | Description | |------------|---------------------------------------|-------------------------|------|------|---------------|-------|------------------------| | | | Reserved | 6 | - | [511:506] | - | | | | Extended security error | EXT_SECURITU_ERR | 1 | R | [505] | Oh | | | | Supported Command<br>Sets | S_CMD_SET | 1 | R | [504] | 1h | | | - | HPI Features | HPI_FEATURES | 1 | R | [503] | 1h | | | | Background operations support | BKOPS_SUPPORT | 1 | R | [502] | 1h | BKOPS<br>supported | | | Max packed read command | MAX_PACKED_READS | 1 | R | [501] | 3Fh | | | | Max packed write command | MAX_PACKED_WRITES | 1 | R | [500] | 3Fh | | | | Data Tag Support | DATA_TAD_SUPPORT | 1 | R | [499] | 1h | VS | | - | Tag Unit Size | TAG_UNIT_SIZE | 1 | R | [498] | T3H | 3 | | | Tag Resource Size | TAG_RES_SIZE | 1 | R | [497] | 0h | | | | Context management capabilities | CONTEXT_CAPABITILITIES | 1 | R | [496] | 5h | | | | Large Unit size | LARGE_UNIT_SIZE_MI | 1 | R | [495] | 7h | Large Unit size<br>8MB | | | Extended partitions attribute support | EXT_SUPPORT | 1 | R | [494] | 3h | ngsys | | | Supported modes | SUPPORTED_MODES | 1 | R | [493] | 3h | Porse | | • | FFU features | FFU_FEATURES | 1 | R | [492] | 0h | | | | Operation codes<br>timeout | OPERATION_CODE_TIMEOU T | 1 | R | [491] | 0h | | | - | FFU Argument | FFU_ARG | en41 | R | [490:487] | 0h | | | _ | Barrier support | BARRIER_SUPPORT | 1 | R | [486] | 0h | | ## Rev. 1.1 FEMDNN128G-A3A56 | | Name | Field | Size | Туре | Slice [bytes] | Value | Description | |--------|----------------------------------------------|-----------------------------------|-------|-------|---------------|--------|------------------------------------------------------| | identi | 97 | Reserved | 177 | - | [485:309] | - | | | 1100 | CMDQ support | CMDQ_SUPPORT | 1 | R | [308] | 1h | | | | CMDQ depth | CMDQ_DEPTH | 1 | R | [307] | 1Fh | | | | | Reserved | 1 | - | [306] | - | | | | Number of received sectors | NUMBER_OF_RECEIVED_SEC TORS | 4 | R | [305:302] | 0h | | | | Vendor proprietary<br>health report | VENDOR_PROPRIETARY_HE ALTH_REPORT | 32 | Longs | [301:270] | Oh | | | | Device life time<br>estimation type B | DEVICE_LIFE_TIME_EST_TYP _B | 1 | R | [269] | 0h | | | | Device life time estimation type A | DEVICE_LIFE_TIME_EST_TYP _A | 1 | R | [268] | 1h | | | Cox | Pre EOL information | PRE_EOL_INFO | 1 | R | [267] | 1h | | | | Optimal read size | OPTIMAL_READ_SIZE | 1 | R | [266] | 5 0h | | | | Optimal write size | OPTIMAL_WRITE _SIZE | 1 | R | [265] | 20h | | | | Optimal trim unit size | OPTIMAL_TRIM_UNIT_SIZE | 1 | R | [264] | 1h | | | | Device version | DEVICE_VERSION | 2 | R | [263:262] | 0h | | | | Firmware version | FIRMWARE_VERSION | 8 | R | [261:254] | - | FW Patch Ver | | | Power class<br>for200MHz, DDR at<br>VCC=3.6V | PWR_CL_DDR_200_360 | 1 | R | [253] | 0h | | | | Cache size | CACHE_SIZE | 4 | R | [252:249] | 10000h | | | | Generic CMD6<br>timeout | GENERIC_CMD6_TIME | 1 | R | [248] | Ah | Generic CMD6<br>timeout 100ms | | | Power-off<br>notification(long)<br>timeout | POWER_OFF_LONG_TIME | 1 | R | [247] | LOI18 | Power off<br>notification(lon<br>g) timeout<br>600ms | | | Background operations status | BKOPS_STATUS | 1 | R | [246] | 0h | No operations required | | | Number of correctly programmed sectors | CORRECTLY_PRG_SECTORS_<br>NUM | 4 | R | [245:242] | 0h | . a X S | | | First Initialization time after partitioning | INI_TIMEOUT_AP | 1 | R | [241] | 1Eh | initial time out 3s | | | Cache Flushing Policy | CACHE_FLUSH_POLICY | 1 | R | [240] | 0h | | | | Power class for 52Mhz,DDR at 3.6V | PWR_CL_DDR_52_360 | 1 | R | [239] | 0h | rms 100 mA,<br>peak 200 mA | | | Power class for<br>52Mhz,DDR at 1.95V | PWR_CL_DDR_52_195 | entre | R | [238] | 0h | rms 65 mA,<br>peak 130 mA | ## Rev. 1.1 FEMDNN128G-A3A56 | | Name | Field | Size | Туре | Slice [bytes] | Value | Description | |-----|---------------------------------------------------------|-----------------------------------|------|---------|----------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | t1 | Power class for<br>200Mhz at<br>VCCQ=1.95V,<br>VCC=3.6V | PWR_CL_200_195 | 1 | R | [237] | Oh | | | | Power class for<br>200Mhz at<br>VCCQ=1.3V,<br>VCC=3.6V | PWR_CL_200_360 | 1 | R ongsi | [236]<br>J S | Oh | | | | Minimum write performance for 8bit at 52MHz in DDR mode | MIN_PERF_DDR_W_8_52 | 1 | R | [235] | Oh | For cards not<br>reaching the 4.8<br>MB/s value<br>Only support<br>SDR | | COT | Minimum read performance for 8bit at 52MHz in DDR mode | MIN_PERF_DDR_R_8_52 | 1 | R | [234]<br>ONSSY | Oh | For cards not reaching the 4.8MB/s value | | | | 1 | - | [233] | - | | | | | TRIM Multiplier | TRIM_MULT | 1 | R | [232] | 5h | trim time out 1.5s | | | Secure feature support | sec_feature_support Confidential | 1 | R | [231] | 195h | 1. Support the secure and insecure trim operations. 2. Support the automatic secure purge operation on retired defective portions of the array. 3. Secure purge operations are supported. 4. Support the sanitize operation | | | Secure Erase<br>Multiplier | SEC_ERASE_MULT | 1 | R | [230] | 1Bh | secure erase time out 40.5s | | | Secure TRIM | | | | [229] | 11h | secure trim time | ## Rev. 1.1 FEMDNN128G-A3A56 | | Name | Field | Size | Туре | Slice [bytes] | Value | Description | |--------------------|----------------------------------------|-------------------------------------|------|------------|---------------|----------|------------------------------------------------------------------------------------------------------------| | ident <sup>i</sup> | Boot Information | BOOT_INFO | 1 | R<br>LONSS | [228] | 7h | Support high speed timing boot. Support dual data rate during boot Support alternative boot method | | | a: deptia | Reserved | 1 | - | [227] | - | | | Cox | Boot partition size | BOOT_SIZE_MULTI | 1 | R | [226] | 20h | boot partition 4096KB | | | Access size | ACC_SIZE | 1 | R | [225]SY | 6h | super page<br>16KB | | | High-capacity Erase unit size | HC_ERASE_GROUP_SIZE | 1 | R | [224] | 1h | hc erase group<br>size 512KB | | | High-capacity Erase time out | ERASE_TIMEOU_MULT | 1 | R | [223] | 5h | hc erase time<br>out 1.5s | | | Reliable write sector | REL_WR_SEC_C | 1 | R | [222] | 1h | 1 sector | | | High-capacity write protect group size | HC_WP_GRP_SIZE | 1 | R | [221] | 10h | hc wp group<br>size 8192KB | | | Sleep current(VCC) | S_C_VCC | 1 | R | [220] | 7h | 128μΑ | | | Sleep current[VCCQ] | S_C_VCCQ | 1 | R | [219] | 7h | 128μΑ | | | Production state<br>awareness timeout | PRODUCTION_STATE_AWA RENESS_TIMEOUT | 1 | R | [218] | Longs | Not defined | | | Sleep/Awake time out | S_A_TIMEOUT | 1 | R | [217] | 16h | Sleep/Awake<br>timeout<br>419.43ms | | | Sleep Notification Time out | SLEEP_NOTIFICATION_TIM | 1 | R | [216] | 10h | Sleep Notification Time out 655.36ms | | | Sector count | SEC_COUNT | 4 | R | [215:212] | E678000h | Depend on capacity | | | Secure Write Protection Mode | SECURE_WP_INFO | 1 | R | [211] | 1h | | confidential ## Rev. 1.1 FEMDNN128G-A3A56 | | Name | Field | Size | Туре | Slice [bytes] | Value | Description | |----|----------------------------------------------------------|-----------------------|-------|-------|---------------|-------|---------------------------------------| | 1. | Minimum Write Performance for 8bit @52MHz | MIN_PERF_W_8_52 | 1 | R | [210] | Oh | | | | Minimum Read Performance for 8bit @52MHz | MIN_PERF_R_8_52 | 1 | R | [209] | 0h | | | | Minimum Write Performance for 4bit @52MHz or 8bit @26MHz | MIN_PERF_W_8_26_4_52 | 1 | LORGS | [208] | Oh | | | | Minimum Read Performance for 4bit @52MHz or 8bit @26MHz | MIN_PERF_R_8_26_4_52 | 1 | R | [207] | 0h | | | | Minimum Write Performance for 4bit @26MHz | MIN_PERF_W_4_26 | 1 | R | [206]57 | Oh | | | | Minimum Read Performance for 4bit @26MHz | MIN_PERF_R_4_26 | 1 | R | [205] | 0h | | | | 1 | Reserved | 1 | - | [204] | - | | | | Power Class for 26MHz @3.6V | PWR_CL_26_360 | 1 | R | [203] | 0h | rms 100 mA,<br>peak 200 mA | | | Power Class for<br>52MHz @3.6V | PWR_CL_52_360 | 1 | R | [202] | Oh | rms 100 mA,<br>peak 200 mA | | | Power Class for<br>26MHz @1.95V | PWR_CL_26_195 | 1 | R | [201] | Oh | rms 65 mA,<br>peak 130 mA | | | Power Class for<br>52MHz @1.95V | PWR_CL_52_195 | 1 | R | [200] | Langs | rms 65 mA,<br>peak 130 mA | | | Partition switching timing | PARTITION_SWITCH_TIME | 1 | R | [199] | Ah | Partition switch time out 100ms | | | Out-of-interrupt busy timing | OUT_OF_INTERRUPT_TIME | 1 | R | [198] | 5h | HPI time out 50ms | | Ī | I/O Driver Strength | DRIVER_STRENGTH | 1 | R | [197] | 1Fh | | | ( | Card Type | CARD_TYPE | 1 | R | [196] | 57h | HS400 DDR<br>eMMC@200M<br>hz-1.8V I/O | | | | Reserved | 1 | - | [195] | - | | | | CSD Structure<br>Version | CSD_STRUCTURE | 1 | R | [194] | 2h | CSD version<br>No. 1.2 | | r | | Reserved | entie | - | [193] | - | | ## Rev. 1.1 FEMDNN128G-A3A56 | | Name | Field | Size | Туре | Slice [bytes] | Value | Description | |--------|-------------------------------------------|------------------|------|---------------------------|---------------|-------|--------------------------------| | identi | Extended CSD<br>Revision | EXT_CSD_REV | 1 | R | [192] | 8h | Revision 1.8<br>(for MMC v5.1) | | | Command Set | CMD_SET | 1 | R/W/E_P | [191] | 0h | | | | | Reserved | 1 | - | [190] | - | | | | Command set revision | CMD_SET_REV | 1 | R | [189] | Oh | | | | | Reserved | 1 | - | [188] | - | | | | Power class | POWER_CLASS | 1 1 | R/W/E_P | [187] | 0h | | | | | Reserved | 1 | - | [186] | - | | | | High Speed Interface Timing | HS_TIMING | 1 | R/W/E_P | [185] | 0h | | | | Strobe Support | STROBE_SUPPORT | 1 | R | [184] | 1h | | | | Bus Width Mode | BUS_WIDTH | 1 | W/E_P | [183] | 0h | | | CoY | 11.1 | Reserved | 1 | - | [182] | - | | | | Erased memory range | ERASE_MEM_CONT | 1 | R | [181]5 \ | Oh | | | | | 1 | - | [180] | - | | | | | Partition Configuration | PARTITION_CONFIG | 1 | R/W/E<br>R/W/E_P | [179] | Oh | | | | Boot config protection | BOOT_CONFIG_PROT | 1 | R/W<br>R/W/C_P | [178] | 0h | | | | Boot bus width1 | BOOT_BUS_WIDTH | 1 | R/W/E | [177] | 0h | | | | 00, | Reserved | 1 | - | [176] | - | | | | High-density erase group definition | ERASE_GROUP_DEF | 1 | R/W/E_P | [175] | 0h | | | | Boot write protection<br>status registers | BOOT_WP_STATUS | 1 | R | [174] | 0h | yS | | | Boot area write protect register | BOOT_WP | 1 | R/W<br>R/W/C_P | [173] | 100h | | | | | Reserved | 1 | - | [172] | - | | | | User area write protect register | USER_WP | 1 | R/W<br>R/W/C_P<br>R/W/E_P | [171] | Oh | | | | | Reserved | 1 | - | [170] | - | | | | FW Configuration | FW_CONFIG | 1 | R/W | [169] | 0h | - T C | | | RPMB Size | RPMB_SIZE_MULT | 1 | R | [168] | 80h | RPMB size is 16MB | | | Write reliability setting register | WR_REL_SET | 1 | R/W | [167] | 1Fh | | Longsys #### Rev. 1.1 FEMDNN128G-A3A56 Name Field Size Type Slice [bytes] Value **Description** identi Support the Write reliability enhanced WR\_REL\_PARAM 1 R [166] 15h definition of parameter register reliable write Start Sanitize SANITIZE START W/E P 0h [165] operation Manually start [164] background BKOPS\_START 1 W/E\_P 0h operations Enable background BKOPS\_EN 1 R/W [163] 0h operations handshake RST\_n\_FUNCTION H/W reset function 1 R/W 0h [162] HPI management R/W/E P HPI\_MGMT 1 [161] 0h 1. Enhanced ongsy technological features in partitions and user data area. 2. Device Confidentia Partitioning support PARTITIONING\_SUPPORT R [160] 7h supports partitioning features 3. Device can have extended partition attribute Max Enhanced Area Depend on MAX\_ENH\_SIZE\_MULT 3 R [159:157] 1334h capacity R/W Partitions attribute PARTITIONS\_ATTRIBUTE 1 [156] 0h PARTITIONS\_SETTING\_COM R/W Partitions setting [155] 0h **PLETED** General Purpose GP\_SIZE\_MULT 12 R/W [154:143] 0h Partition Size Enhanced User Data ENH\_SIZE\_MULT 3 R/W [142:140] 0hArea Size Enhanced User Data ENH\_START\_ADDR R/W [139:136] 0h Start Address 1 Reserved [135] Secure Bad Block SEC\_BAD\_BLK\_MGMNT R/W [134] 0h Management Mode Lon ## Rev. 1.1 FEMDNN128G-A3A56 | | Name | Field | Size | Туре | Slice [bytes] | Value | Description | |------------|----------------------------------------------------------------|--------------------------------|-------|------------------------------|---------------|--------|-------------| | identi | Production state awareness | PRODUCTION_STATE_<br>AWARENESS | 1 | R/W/E | [133] | 0h | | | | Package Case Temperature is controlled | TCASE_SUPPORT | 1 | W/E_P | [132] | Oh | | | | Periodic Wake-up | PERIODIC_WAKEUP | 1 | R/W/E | [131] | 0h | | | | Program CID/CSD in DDR mode support | PROGRAM_CID_CSD_DDR_S UPPORT | 1 | RgSi | J S [130] | 1h | | | | | 2 | 10130 | [129:128] | - | | | | | Vendor specific field | VENDOR_SPECIFIC_FIELD | 64 | <vendor specfic=""></vendor> | [127:64] | Oh | | | | Native sector size | NATIVE_SECTOR_SIZE | 1 | R | [63] | 0h | | | | Sector size emulation | USE_NATIVE_SECTOR | 1 | R/W | [62] | 0h | | | $C \cap X$ | Sector size | DATA_SECTOR_SIZE | 1 | R | [61] | 0h | | | Cor | 1st initialization after<br>disabling sector size<br>emulation | INI_TIMEOUT_EMU | 1 | R | LOTTOSY | Oh | | | | Class 6 commands control | CLASS_6_CTRL | 1 | R/W/E_P | [59] | Oh | | | | Number of addressed group to be Released | DYNCAP_NEEDED | 1 | R | [58] | Oh | | | | Exception events control | EXCEPTION_EVENTS_CTRL | 2 | R/W/E_P | [57:56] | Oh | | | | Exception events status | EXCEPTION_EVENTS_STAT US | 2 | R | [55:54] | 0h | | | | Extended Partitions Attribute | EXT_PARTITIONS_ATTRIBU TE | 2 | R/W | [53:52] | 0h | | | | Context configuration | CONTEXT_CONF | 15 | R/W/E_P | [51:37] | 0h g S | 35 | | | Packed command status | PACKED_COMMAND_STAT US | 1 | R | [36] | 0h | | | | Packed command failure index | PACKED_FAILURE_INDEX | 1 | R | [35] | 0h | | | | Power Off<br>Notification | POWER_OFF_NOTIFICATIO | 1 | R/W/E_P | [34] | 0h | | | | Control to turn the Cache ON/OFF | ON/OFF CACHE_CTRL | 1 | R/W/E_P | [33] | 0h | Longsy | | | Flushing of the cache | FLUSH_CACHE | 1 | W/E_P | [32] | 0h | Polis. | | | Control to turn the<br>Barrier ON/OFF | ON/OFF BARRIER_CTRL | 1 | R/W | [31] | 0h | | | | Mode config | MODE_CONFIG | 1 | R/W/E_P | [30] | 0h | | | | Mode operation codes | MODE_OPERATION_CODES | 2412 | W/E_P | [29] | 0h | | | | | Reserved £ 100 | 2 | - | [28:27] | - | | ## FEMDNN128G-A3A56 | _ | Name | Field | Size | Туре | Slice [bytes] | Value | Description | |--------|------------------------------------------|-------------------------------------|------|---------|---------------|-------|-------------| | identi | FFU status | FFU_STATUS | 1 | R | [26] | 0h | | | 1100 | Pre loading data size | PRE_LOADING_DATA_SIZE | 4 | R/W/E_P | [25:22] | 0h | | | | Max pre loading data size | MAX_PRE_LOADING_DATA _SIZE | 4 | R | [21:18] | - | | | | Product state<br>awareness<br>enablement | PRODUCT_STATE_AWAREN ESS_ENABLEMENT | 1 | R/W/E&R | [17] | Oh | | | | Secure Removal Type | SECURE_REMOVAL_TYPE | 1 | R/W&R | [16] | 9h | | | | Command Queue<br>Mode Enable | CMDQ_MODE_EN | 1 | R/W/E_P | [15] | 0h | | | | 1.12 | Reserved | 15 | - | [14:0] | = | | Longsys R= Read-only R/W=One-Time Programmable and readable R/W/E=Multiple writable with value kept after a power cycle, assertion of the RST\_n signal, and any CMD0 reset, and readable TBD=To Be Defined. Reserved bits should be read as 0. #### 7.12 OCR Register The 32-bit operation conditions register stores the VCCQ voltage profile of the eMMC. In addition, this register includes a status information bit. This status bit is set if the eMMC power up procedure has been finished. The OCR register shall be implemented by eMMC. | OCR bit | VCCQ voltage window | еММС | |---------|-----------------------------|-----------------------------------| | [6:0] | Reserved | 000 0000Ь | | [7] | 1.7–1.95 | 1b | | [14:8] | 2.0–2.6 | 000 0000Ь | | [23:15] | 2.7–3.6 | 1 1111 1111b | | [28:24] | Reserved | 000 0000Ь | | [30:29] | Access Mode | 00b (byte mode)/10b (sector mode) | | [31] | power up status bit (busy)* | | Note\*: This bit is set to LOW if the eMMC has not finished the power up routine. The supported voltage range is coded as shown in table. #### 7.13 Field firmware update(FFU) In order to download a new firmware, the Longsys requires instruction sequence following JEDEC standard. Longsys FFU only supports Manual mode (MODE\_OPERATION\_CODES is not supported). For more details, see as the following. Longsys Flow and register table given below. #### Longsys eMMC Field F/W update flow - CMD sequence | 8-7 | | <i>y</i> | |-----------------------|-----------------------------|---------------------------------------------------| | Operation | CMD | Remark | | Set block length 512B | CMD16, arg: 0x00000200 | | | Enter FFU mode | CMD6, arg: 0x031E0100 | 1 | | Send FW to | CMD 24/25 are + 0+00000000 | Send FW data after CMD24/ CMD25, Argument must be | | device(Download) | CMD 24/25, arg : 0x00000000 | FFU_ARG. | ident Longsys #### Rev. 1.1 FEMDNN128G-A3A56 | CMD12 : Stop | CMD12, arg: 0x00000000 | If send CMD24,this step is not needed. | |---------------------------|------------------------|---------------------------------------------------------| | CMD6 : Exit FFU mode | CMD6, arg: 0x031E0000 | | | | | Check EXT_CSD[26] : FFU_SUCCESS | | Check if FFU is succeeded | CMD8, arg: 0x00000000 | If FFU_SUCCESS is 0, FFU is succeeded, otherwise FFU is | | | | failed. | | CMD0/HW Reset/Power | D 44 1 41 FW | | | cycle | Reset to change the FW | | | Re-Init to trans state | CMD0, CMD1 | | Longsys #### SUPPORTED\_MODE[493] (Read Only) BIT[0]: '0' FFU is not supported by the device. '1' FFU is supported by the device. BIT[1]: '0' Vendor specific mode (VSM) is not supported by the device. 1' Vendor specific mode is supported by the device. | Bit | Field | Supportability | |----------|----------|----------------| | Bit[7:2] | Reserved | <u>-</u> | | Bit[1] | VSM 1008 | Support | | Bit[0] | FFU | Support | #### FFU\_FEATURE[492] (Read Only) BIT[0]: '0' Device does not support MODE\_OPERATION\_CODES field (Manual mode) '1' Device supports MODE\_OPERATION\_CODES field (Auto mode) | Bit | Field | Supportability | |----------|--------------------------------|----------------| | Bit[7:1] | Reserved | - | | Bit[0] | SUPPORTED_MODE_OPERATION_CODES | Not support | FFU\_ARG[490-487] (Read Only) Using this field the device reports to the host which value the host should set as an argument for read and write commands in FFU Longsi mode. FW\_CONFIG[169] (R/W) BIT[0]: Update disable fidential 0x0: FW updates enabled. | 0x0 . 1 W apaties chapted. | | | |--------------------------------------|----------------|--------------------------| | 0x1 : FW update disabled permanently | | 20272 | | Bit | Field | Supportability | | Bit[7:1] | Reserved | - | | Bit[0] | Update disable | FW updates enabled (0x0) | #### FFU\_STATUS[26] (R/W/E\_P) fident Using this field the device reports to the host the state of FFU process | Value | Description | |-------------|-------------------------------| | 0x13 ~ 0xFF | Reserved | | 0x12 | Error in downloading Firmware | | 0x11 | Firmware install error | | 0x10 | General error | | 0x01 ~ 0x0F | Reserved | | 0x00 | Success | | Pougs | | Longsys #### OPERATION\_CODES\_TIMEOUT[491](Read Only) Maximum timeout for the SWITCH command when setting a value to the MODE\_OPERATION\_CODES field. The register is set to '0', because the controller doesn't support MODE OPERATION CODES. | | Value | Description | Timeout value | |--------|---------------------|----------------------------------------|---------------| | | $0x01 \sim 0x17$ | MODE_OPERATION_CODES_TIMEOUT = 100us x | (Not defined) | | (0.01) | ation | 20PERATION_CODES_TIMEOUT | | | | $0x18 \sim 0xFF$ | Reserved | - | | ז | MODE OPERATION CODE | S(291 (W/E P) | | #### MODE\_OPERATION\_CODES[29] (W/E\_P) The host sets the operation to be performed at the selected mode, in case MODE\_CONFIGS is set to FFU\_MODE,MODE\_OPERATION\_CODES could have the following values: | | Value | Description | |---|--------------|-------------| | | 0x01 | FFU_INSTALL | | | 0x02 | FFU_ABORT | | ſ | 0x00, others | Reserved | #### 7.14 S.M.A.R.T. Health Report S.M.A.R.T. is a monitoring system that detects and reports on various indicators of eMMC reliability(Including original bad blocks, increased bad blocks, power-up number, power-loss counts and etc), with the intent of enabling the anticipation of hardware failures. We may be able to use recorded S.M.A.R.T. data to discover where the faults lie, ensure how to solve the problems and prevent them from recurring in future eMMC designs (For details, please refer to app note). #### 8. Package Dimension 11.5±0.10 13.0±0.10 13.0±0.10 13.0±0.10 13.0±0.10 13.0±0.10 13.0±0.10 13.0±0.10 13.0±0.10 13.0±0.10 13.0±0.10 13.0±0.10 13.0±0.10 13.0±0.10 13.0±0.10 13.0±0.10 13.0±0.10 13.0±0.10 13.0±0.10 Longsys 11.5mm x 13.0mm x 0.8;mm Package Dimension #### 9 Connection Guide #### 9.1 Schematic Diagram - ➤ Coupling capacitor should be connected with VCC/VCCQ and VSS as closely as possible. - The resistance on the CLK line is highly recommended (0Ω by default). $0\Omega$ ~100Ω is also available. - ➤ LONGSYS recommends to separate VCC and VCCQ power. - ➤ VDDi Capacitor is min 0.1uF. - ➤ LONGSYS recommends lay the VSS between the CLK and the Data lines. The resistance on the CLK line is highly recommended (0 $\Omega$ by default) #### 10. Processing Guide ident It is recommended to follow the instructions of Moisture Sensitivity Level 3. In the case of Pre-program before SMT, It is highly recommended to limit the size of data pre-programmed to the eMMC, please contact your agency for more information. > The amount of data pre-programmed (data written before SMT) is limited, it should be managed properly. Longsys Maximum size for the data-written to IDA. | Part Number | Size limited for Pre-programmed Data | |------------------|--------------------------------------| | FEMDNN128G-A3A56 | 38GB | Longsys Confidential Longsys Confidential Longsys Confidential