#### **DESCRIPTION**

The BDR6307 is a high speed high voltage (600V) driver to control power devices like MOS-transistors or IGBTs in half bridge systems with dependent high and low side referenced output channels. The logic input is compatible with standard CMOS or LSTTL output, down to 3.3V logic. The device includes an undervoltage detection unit with hysteresis characteristic and prevents power devices against large amount of conduction loss, when voltage margin of gate is not high enough. The output drivers feature a high pulse current buffer stage designed for minimum driver cross-conduction. The floating channel can be used to drive an N-channel power MOSFET or IGBT, in the high side configuration which operates up to 600 volts. It is pin and input polarity compatible to IR2101.

#### **APPLICATIONS**

- Appliance motor drives air conditioners, washing machines, refrigerator, dish washer, Fans
- General purpose inverters
- Electric bike, Electric tools
- Lighting, switching power supply

#### **FEATURES**

- Drives two IGBT/MOSFET power devices
- high side channel fully operate up to +600V
- Gate drive supplies from 10V to 20 V per channel
- Under-voltage lockout
- Advanced input filter
- Built-in dead-time protection: 0.5us
- IO+/-: 290/620mA, large sourcing current to bypass miller effect
- Shoot-through (cross-conduction) protection
- 3.3V/5V/15V input logic compatible
- Matched propagation delays for all channels
- Matched dead time
- High side output in phase with HIN input
- Low side output in phase with LIN input
- Tolerant to negative transient voltage, immunity of dv/dt up to 50V/ns
- Low di/dt gate drive for better noised immunity
- -40°C to 125°C operating range
- SOP8L package available
- Lead-free



8-Lead SOIC

## **BLOCK DIAGRAM**



Tel: 0755-23505821 www.bdasic.com

# **TYPICAL APPLICATION**



Ver 1.0 2 2017



# **ORDER INFORMATION**

| Valid Part Number | Package Type        | Top Code  |
|-------------------|---------------------|-----------|
| BDR6307           | 8-Pin, SOP, 150 MIL | BDR6307-S |

# **PIN CONFIGURATION**



# **PIN DESCRIPTION**

| Pin Name | Description                                                | Pin No. |
|----------|------------------------------------------------------------|---------|
| VCC      | Low-side supply voltage                                    | 1       |
| HIN      | Logic input for high-side gate driver output(HO), in phase | 2       |
| LIN      | Logic input for low-side gate driver output(LO), in phase  | 3       |
| COM      | Low-side gate drive return                                 | 4       |
| LO       | Low-side driver output                                     | 5       |
| VS       | High voltage floating supply return                        | 6       |
| НО       | High-side driver output                                    | 7       |
| VB       | High-side gate drive floating supply                       | 8       |

#### **FUNCTION DESCRIPTION**

#### LOW SIDE POWER SUPPLY

VCC is the low side supply and it provides power both to input logic and to low side output power stage. The built-in under-voltage lockout circuit enables the device to operate at sufficient power on when a typical VCC supply voltage higher than  $V_{\text{CCUV}+}$  =8.6 is present, shown as Figure 1. The IC shuts down the gate drivers outputs, when the VCC supply voltage is below  $V_{\text{CCUV}-}$  =8.1 V, shown as Figure 1. This prevents the external power devices from extremely low gate voltage levels during on-state and therefore from excessive power dissipation.



Figure.1: VCC Supply UVLO Operating Area

#### HIGH SIDE POWER SUPPLY

VB to VS is the high side supply voltage. The totally high side circuitry can float with respect to COM following the external high side power device emitter/source voltage. Due to the internally low power consumption, the whole high side circuitry can be supplied by bootstrap topology connected to VCC, and it can be powered with small bootstrap capacitor tied between PIN VB and PIN VS.

The device operating area as a function of the supply voltage is given in Figure 2.



Figure.2: VBS supply UVLO operating area

#### LOW SIDE AND HIGH CONTROL INPUT LOGIC

The Schmitt trigger threshold level of each input is compatible to LSTTL and CMOS down to 3.3 V. Input Schmitt trigger and advanced noise filter provide beneficial noise rejection to short input pulses.

## **DEAD TIME**



# INPUT/OUTPUT TIMING DIAGRAM



## **SWITCHING TIME WAVEFORM DEFINITIONS**





## **ABSOLUTE MAXIMUM RATINGS**

Stresses exceeding the absolute maximum ratings may damage the device or make the function abnormal. All the voltage parameters are absolute voltages referenced to COM unless otherwise stated in the table.

| Parameter                                         | Symbol                               | Min.               | Max.                | Units            |
|---------------------------------------------------|--------------------------------------|--------------------|---------------------|------------------|
| High-side floating supply voltage                 | V <sub>B</sub>                       | -0.3               | 625                 |                  |
| High-side offset voltage                          | Vs                                   | V <sub>B</sub> -25 | V <sub>B</sub> +0.3 |                  |
| High-side gate driver output voltage              | V <sub>HO</sub>                      | Vs-0.3             | Vs +0.3             |                  |
| Low-side gate driver output voltage               | $V_{LO}$                             | COM-0.3            | Vcc+0.3             | V                |
| Logic input voltage(HIN,LIN)                      | V <sub>HIN</sub><br>V <sub>LIN</sub> | -0.3               | 25                  |                  |
| Low-side supply voltage                           | Vcc                                  | -0.3               | 25                  | ]                |
| Allowable offset voltage slew rate                | dV/dT                                | -                  | 50                  | V/ <sub>ns</sub> |
| Package power dissipation @ T <sub>A</sub> ≤+25°C | PD                                   | -                  | 0.625               | W                |
| Thermal resistance, junction to ambient           | Rth <sub>JA</sub>                    |                    | 200                 | °C/W             |
| Junction temperature                              | TJ                                   | -50                | +150                |                  |
| Storage temperature                               | Ts                                   | -40                | +150                | °C               |
| Lead temperature (soldering, 10 seconds)          | TL                                   | -                  | 300                 |                  |

## RECOMMENDED OPERATING CONDITIONS

| Parameter                                   | Symbol                               | Min.  | Тур. | Max.           | Units |
|---------------------------------------------|--------------------------------------|-------|------|----------------|-------|
| Low-side supply voltage                     | Vcc                                  | 10    | -    | 20             |       |
| High-side Floating Supply Offset Voltage *1 | Vs                                   | -6    | -    | 600            |       |
| High-side Floating Supply Voltage           | V <sub>B</sub>                       | Vs+10 | -    | Vs+20          |       |
| High-side gate driver output voltage        | V <sub>HO</sub>                      | Vs    | -    | V <sub>B</sub> | V     |
| Low-side gate driver output voltage         | VLO                                  | COM   | -    | Vcc            |       |
| Logic input voltage                         | V <sub>HIN</sub><br>V <sub>LIN</sub> | 0     | -    | 5              |       |
| IC operating junction temperature           | TJ                                   | -40   | -    | +125           | °C    |

<sup>\*1:</sup> For normal logic operation, it is recommended to keep the VS above -6V referenced to COM.



# STATIC ELECTRICAL CHARACTERISTICS

 $(V_{CC}\text{-COM}) = (V_B\text{-}V_S) = 15V$ .  $T_{AMB}=25^{\circ}C$  unless otherwise specified; The  $V_{IN}$ ,  $V_{TH}$  and  $I_{IN}$  parameters are referenced to COM. The  $V_O$  and  $I_O$  parameters are referenced to COM and are applicable to the respective output leads: HO or LO.

| Parameter                                                   | Symbol               | Test<br>Conditions                                                           | Min. | Тур. | Max. | Unit |
|-------------------------------------------------------------|----------------------|------------------------------------------------------------------------------|------|------|------|------|
| Low Side Power Supply Characteristics                       |                      |                                                                              |      |      |      |      |
| VCC quiescent current                                       | I <sub>QVCC</sub>    | V <sub>HIN</sub> =0, V <sub>LIN</sub> =0                                     | -    | 180  | 250  | μA   |
| VCC supply under-voltage positive going                     | Vccuv+               |                                                                              | 7.7  | 8.6  | 9.5  |      |
| threshold                                                   | V CCUV+              |                                                                              | 1.1  | 0.0  | 9.5  |      |
| VCC supply under-voltage negative going threshold           | Vccuv-               |                                                                              | 7.2  | 8.1  | 9    | V    |
| V <sub>CC</sub> supply under-voltage lockout hysteresis     | V <sub>CCHYS</sub>   |                                                                              | -    | 0.5  | -    |      |
| High Side Floating Power Supply Characteristics             |                      |                                                                              |      | l    | I    | I    |
| High side VBS supply under-voltage positive going threshold | V <sub>BSUV+</sub>   |                                                                              | 6.6  | 7.8  | 9    |      |
| High side VBS supply under-voltage negative                 |                      |                                                                              |      |      |      |      |
| going threshold                                             | V <sub>BSUV</sub> -  |                                                                              | 6    | 7.2  | 8.4  | V    |
| High side VBS supply under-voltage lockout                  | V <sub>BSUVHYS</sub> |                                                                              | -    | 0.6  | _    |      |
| hysteresis                                                  | VBSUVHYS             |                                                                              | -    |      |      |      |
| High side VBS quiescent current                             | IQBS                 | V <sub>BS</sub> =15V                                                         | -    | 50   | 85   |      |
| Offset supply leakage current                               | I <sub>LK</sub>      | $V_B=V_S=600V$ $V_{CC}=0V$                                                   | -    | -    | 10   | μA   |
| Gate Driver Output Section                                  |                      |                                                                              |      |      | •    |      |
| Output high short-circuit pulse current                     | I <sub>O+</sub>      | $V_{HO}=V_{S}=0,$ $V_{HO}=V_{B}=15V,$ $PW<10\mu s$                           | -    | 290  | -    | •    |
| Output low short-circuit pulse current                      | lo-                  | V <sub>LO</sub> =COM=0,<br>V <sub>LO</sub> =V <sub>CC</sub> =15V,<br>PW<10µs | -    | 620  | -    | mA   |
| High level output voltage drop, Vcc-VLo, VBS-VHO            | ΔVон                 | IO+= 20 mA                                                                   | ı    | 0.4  | 1    | V    |
| Low level output voltage drop                               | $\Delta V_{OL}$      | IO-= 20 mA                                                                   | 1    | 0.15 | 0.3  | V    |
| Allowable negative VS pin voltage for COM                   | V <sub>SN</sub>      | Fixed V <sub>BS</sub> =15V                                                   | -6   | -    | -    | V    |
| Logic Input Section                                         |                      |                                                                              |      |      |      | •    |
| Logic"1" Input voltage HIN and LIN                          | ViH                  |                                                                              | 2.5  | -    | -    |      |
| Logic"0" Input voltage HIN and LIN                          | VIL                  |                                                                              | ı    | -    | 8.0  | V    |
| Input positive going threshold                              | V <sub>IN,TH+</sub>  |                                                                              | -    | 1.9  | -    | V    |
| Input negative going threshold                              | V <sub>IN,TH</sub> - |                                                                              | -    | 1.4  | -    |      |
| Logic "1" Input bias current                                | I <sub>HIN+</sub>    | V <sub>IN</sub> =5V                                                          | -    | 50   | 70   |      |
| Logic "0" Input bias current                                | I <sub>HIN-</sub>    | V <sub>IN</sub> =0V                                                          | -    | 0    | 1    |      |
| Logic "1" Input bias current                                | I LIN+               | V <sub>IN</sub> =5V                                                          | ı    | 50   | 70   | μA   |
| Logic "0" Input bias current                                | I LIN-               | V <sub>IN</sub> =0V                                                          | -    | 0    | 1    |      |



# **DYNAMIC ELECTRICAL CHARACTERISTICS**

 $(V_{CC}\text{-COM}) = (V_B - V_S) = 15V$ ,  $V_S = COM$ , and  $C_{HO} = C_{LO} = 1nF$  unless otherwise specified,  $T_{AMB} = 25$ °C.

| Parameter                   | Symbol                | Test Conditions                                                | Min. | Тур. | Max. | Unit |
|-----------------------------|-----------------------|----------------------------------------------------------------|------|------|------|------|
| VCC supply current          | Ivccop                | f <sub>LIN</sub> =20KHz,<br>f <sub>HIN</sub> =20KHz,           | -    | 1    | 1.5  | mA   |
| Turn-On propagation delay   | ton                   |                                                                | 300  | 500  | 700  |      |
| Turn-Off propagation delay  | toff                  | See switching time waveform                                    | 300  | 500  | 700  |      |
| Turn-On rise time           | <b>t</b> <sub>R</sub> | definitions                                                    | •    | 70   | -    |      |
| Turn-Off fall time          | t <sub>F</sub>        |                                                                | -    | 32   | -    |      |
| Input filter                | t <sub>flt</sub>      | V <sub>IN</sub> =0 or 5V                                       | 100  | 250  | 400  | no   |
| Dead time                   | DT                    | HIN and LIN inputs without external dead time                  | 300  | 500  | 700  | ns   |
| Delay matching(ton, toff)   | MT                    | HIN and LIN inputs with external dead time >2µs                | -    | -    | 50   |      |
| Output pulse-width matching | PM                    | PW <sub>IN</sub> =10µs, PM=PW <sub>OUT</sub> -PW <sub>IN</sub> | -    | -    | 50   |      |



# **PACKAGE INFORMATION**

# 8 PINS, SOP, 150MIL







| Symbol | Dimension (mm) |      |      |  |  |
|--------|----------------|------|------|--|--|
|        | Min.           | Nom. | Max. |  |  |
| Α      | -              | -    | 1.70 |  |  |
| A1     | 0.00           | -    | 0.15 |  |  |
| A2     | 1.25           | -    | -    |  |  |
| b      | 0.31           | -    | 0.51 |  |  |
| С      | 0.10           | -    | 0.25 |  |  |
| е      | 1.27 BSC       |      |      |  |  |
| D      | 4.90 BSC       |      |      |  |  |
| Е      | 6.00 BSC       |      |      |  |  |
| E1     | 3.90 BSC       |      |      |  |  |
| L      | 0.40 0.60 1.27 |      |      |  |  |

#### Notes:

1. Refer to JEDEC MS-012 AA

2. Unit: mm



## **IMPORTANT NOTICE**

Shenzhen Bardeen Microelectronics (BDM) CO.,LTD reserves the right to make corrections, modifications, enhancements, improvements, and other changes to its products and to discontinue any product without notice at any time.

BDM cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a BDM product. No circuit patent licenses are implied.

Shenzhen Bardeen Microelectronics (BDM) CO.,LTD.

208-209, Building No.1 Yoho Space QunHui Road No.1, Xin'an Street, Bao'an District, ShenZhen

Tel: 86-755-23505821 http://www.bdasic.com

Ver 1.0 11 2017