







### **Dual Bidirectional I2C-Bus and SMBus Voltage-Level Translator**

#### **Features**

- 2-bit Bidirectional Translator for SDA and SCL Lines in Mixed-Mode I2C-Bus Applications
- Standard-Mode, Fast-Mode, and Fast-Mode Plus I2C-Bus and SMBus Compatible
- Less than 1.5ns Maximum Propagation Delay to Accommodate Standard Mode and Fast Mode I2C-Bus Devices and Multiple Masters
- Allows Voltage Level Translation Between:
  - 0.9V VREF1 and 1.8V, 2.5V, 3.3V, or 5V VREF2
  - 1.2V VREF1 and 1.8V, 2.5V, 3.3V, or 5V VREF2
  - 1.5V VREF1 and 2.5V, 3.3V, or 5V VREF2
  - 1.8V VREF1 and 3.3V or 5V VREF2
  - 2.5V VREF1 and 5V VREF2
  - 3.3V VREF1 and 5V VREF2
- Provides Bidirectional Voltage Translation with no Direction
   Pin
- Low  $3.5\Omega$  ON-State Connection Between Input and Output Ports Provides Less Signal Distortion
- Open-Drain I2C-Bus I/O Ports (SCL1, SDA1, SCL2, and SDA2)
- 5V Tolerant I2C-Bus I/O Ports to Support Mixed-Mode Signal Operation
- High-Impedance SCL1, SDA1, SCL2, and SDA2 Pins for EN = LOW
- Lock-up Free Operation for Isolation when EN = LOW
- Flow through Pinout for Ease of Printed-Circuit Board Trace Routing
- ESD Protection Exceeds 4KV HBM per JESD22-A114
- Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- Halogen and Antimony Free. "Green" Device (Note 3)
- For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/104/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please contact us or your local Diodes representative.

https://www.diodes.com/quality/product-definitions/

• Package: TDFN2x3-8(ZE), MSOP-8(U), SOIC-8(W)

### **Description**

The DIODES<sup>TM</sup> PI6ULS5V9306 is a dual bidirectional I<sup>2</sup>C-bus and SMBus voltage-level translator with an enable (EN) input. It is operational from 0.9V to 3.3V (VREF1) and 1.8V to 5V (VREF2).

The PI6ULS5V9306 allows bidirectional voltage translations between 1.0V and 5V without the use of a direction pin. The low ON-state resistance (Ron) of the switch allows connections to be made with minimal propagation delay. When EN is HIGH, the translator switch is on, and the SCL1 and SDA1 I/O are connected to the SCL2 and SDA2 I/O respectively, allowing bidirectional data flow between ports. When EN is LOW, the translator switch is off, and a high-impedance state exists between ports.

## **Block Diagram**



#### **Function Table**

| EN | Function                    |
|----|-----------------------------|
| Н  | SCL1 = SCL2;<br>SDA1 = SDA2 |
| L  | disabled                    |

#### Notes:

antimony compounds.

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.

  3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine. <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm

DIODES is a trademark of Diodes Incorporated in the United States and other countries.

The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries.







# Pin Configuration





MSOP-8(U)/SOIC-8(W) (Top View)

TDFN2x3-8(ZE) (Top View)

## **Pin Description**

| Pin# | Name  | Description                                                                 |
|------|-------|-----------------------------------------------------------------------------|
| 1    | GND   | Ground (0V)                                                                 |
| 2    | VREF1 | Low-voltage side reference supply voltage for SCL1 and SDA1                 |
| 3    | SCL1  | Serial clock, low-voltage side; connect to VREF1 through a pullup resistor  |
| 4    | SDA1  | Serial data, low-voltage side; connect to VREF1 through a pullup resistor   |
| 5    | SDA2  | Serial data, high-voltage side; connect to VREF2 through a pullup resistor  |
| 6    | SCL2  | Serial clock, high-voltage side; connect to VREF2 through a pullup resistor |
| 7    | VREF2 | High-voltage side reference supply voltage for SCL2 and SDA2                |
| 8    | EN    | Switch enable input; connect to VREF2 and pullup through a high resistor    |







### **Maximum Ratings**

| Storage Temperature                               | 65°C to +150°C |
|---------------------------------------------------|----------------|
| Reference Voltage (2)                             | 0.5V to +6.0V  |
| Reference Bias Voltage                            | 0.5V to+6.0V   |
| DC Input Voltage                                  | 0.5V to +6.0V  |
| Control Input Voltage (EN)                        | 0.5V to+6.0V   |
| Channel Current (DC)                              | 128mA          |
| Input Clamping Current                            | 50mA           |
| ESD: HBM Mode                                     | 4000V          |
| Junction Temperature under Bias (T <sub>J</sub> ) | 125°C          |

#### Note:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **Recommended Operation Conditions**

VCC = 2.7V to 5.5V;  $\widehat{G}ND = 0V$ ;  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ ; unless otherwise specified.

| Symbol              | Parameter                             | <b>Test Conditions</b> | Min. | Тур. | Max. | Unit                   |
|---------------------|---------------------------------------|------------------------|------|------|------|------------------------|
| V <sub>I/O</sub>    | Voltage on an Input/Output Pin        | SCL1, SDA1, SCL2, SDA2 | 0    | _    | 5    | V                      |
| V <sub>REF1</sub>   | Reference Voltage <sup>(1)</sup>      | VREF1                  | 0.9  | _    | 3.3  | V                      |
| V <sub>REF2</sub>   | Reference Bias Voltage <sup>(2)</sup> | VREF2                  | 1.8  | _    | 5    | V                      |
| V <sub>I(EN)</sub>  | Input Voltage on Pin EN               | _                      | 0    | _    | 5    | V                      |
| I <sub>(pass)</sub> | Pass Switch Current                   | _                      |      | _    | 64   | mA                     |
| T <sub>A</sub>      | Ambient Temperature                   | _                      | -40  |      | 85   | $^{\circ}\!\mathrm{C}$ |

#### **DC** Electrical Characteristics

 $T_A = -40$ °C to +85°C; unless otherwise specified

| Parameter            | Description                                     | Test Conditions <sup>(1)</sup>        |                    | Min | Typ.(2) | Max  | Unit |
|----------------------|-------------------------------------------------|---------------------------------------|--------------------|-----|---------|------|------|
| Input and C          | Output SDAB and SCLB                            |                                       |                    |     |         |      |      |
| $V_{IK}$             | Input Clamping Voltage                          | $I_{I} = -18 \text{mA}; V_{I(I)}$     | E(N) = 0V          | _   | _       | -1.2 | V    |
| $I_{IH}$             | HIGH-Level Input Current                        | $V_I = 5V; V_{I(EN)}$                 | = 0V               | _   | _       | 5    | μΑ   |
| C <sub>i(EN)</sub>   | Input Capacitance on pin EN                     | $V_I = 3V \text{ or } 0V$             |                    | _   | 11      |      | pF   |
| C <sub>io(off)</sub> | Off-State Input/Output Capacitance (SCLn, SDAn) | $V_O = 3V$ or $0V$ ; $V_{I(EN)} = 0V$ |                    | _   | 4       | _    | pF   |
| Cio(on)              | On-State Input/Output Capacitance (SCLn, SDAn)  | $V_O = 3V$ or $0V$ ; $V_{I(EN)} = 3V$ |                    |     | 10.5    | _    | pF   |
|                      |                                                 | $V_{I} = 0V;$ $I_{O} = 64mA$          | $V_{I(EN)} = 4.5V$ | _   | 3.5     | 5.5  | Ω    |
|                      |                                                 |                                       | $V_{I(EN)} = 3V$   | _   | 4.7     | 7.0  | Ω    |
|                      |                                                 |                                       | $V_{I(EN)} = 2.3V$ | _   | 6.3     | 9.5  | Ω    |
| Ron                  | ON-State Resistance <sup>(2)</sup>              |                                       | $V_{I(EN)} = 1.5V$ | _   | 60      | 140  | Ω    |
|                      | (SCLn, SDAn)                                    | $V_{I} = 2.4V;$                       | $V_{I(EN)} = 4.5V$ | 1   | 6       | 15   | Ω    |
|                      |                                                 | $I_{\rm O} = 15 \text{mA}$            | $V_{I(EN)} = 3V$   | 20  | 60      | 140  | Ω    |
|                      |                                                 | $V_{I} = 1.7V;$ $I_{O} = 15\text{mA}$ | $V_{I(EN)} = 2.3V$ | 20  | 60      | 140  | Ω    |

#### Notes:

<sup>1.</sup> All typical values are at  $T_A = 25$ °C.

<sup>2.</sup> Measured by the voltage drop between the SCL1 and SCL2 or SDA1 and SDA2 terminals at the indicated current through the switch. ON-state resistance is determined by the lowest voltage of the two terminals.







## **Dynamic Characteristics**

 $T_A = -40$ °C to +85°C; unless otherwise specified. Values guaranteed by design.

| Ck al                                                                  | Danamatan                        | Conditions                                            | C <sub>L</sub> = | 50pF | $C_L = 30pF$ |     | $C_L = 15pF$ |     | TI4  |
|------------------------------------------------------------------------|----------------------------------|-------------------------------------------------------|------------------|------|--------------|-----|--------------|-----|------|
| Symbol                                                                 | abol Parameter Conditions        |                                                       | Min              | Max  | Min          | Max | Min          | Max | Unit |
| Dynamic                                                                | Characteristics (Trans           | slating Down)                                         |                  |      |              |     |              |     |      |
| $V_{I(EN)} = 3$                                                        | $.3V; V_{IH} = 3.3V; V_{IL} =$   | $= 0V; V_{\rm M} = 1.15V$                             |                  |      |              |     |              |     |      |
| $t_{\rm PLH}$                                                          | LOW-to-HIGH<br>Propagation Delay | From (Input) SCL2 or SDA2 to (Output) SCL1 or SDA1    | 0                | 0.8  | 0            | 0.6 | 0            | 0.3 | ns   |
| t <sub>PHL</sub>                                                       | HIGH-to-LOW<br>Propagation Delay | From (Input) SCL2 or SDA2 to (Output) SCL1 or SDA1    | 0                | 1.2  | 0            | 1   | 0            | 0.5 | ns   |
| $V_{I(EN)} = 2.5V$ ; $V_{IH} = 2.5V$ ; $V_{IL} = 0V$ ; $V_{M} = 0.75V$ |                                  |                                                       |                  |      |              |     |              |     |      |
| $t_{\rm PLH}$                                                          | LOW-to-HIGH<br>Propagation Delay | From (Input) SCL2 or SDA2 to (Output) SCL1 or SDA1    | 0                | 1    | 0            | 0.7 | 0            | 0.4 | ns   |
| t <sub>PHL</sub>                                                       | HIGH-to-LOW<br>Propagation Delay | From (Input) SCL2 or SDA2 to (Output) SCL1 or SDA1    | 0                | 1.3  | 0            | 1   | 0            | 0.6 | ns   |
| Dynam                                                                  | ic Characteristics (Tra          | nslating up)                                          |                  |      |              |     |              |     |      |
| $V_{I(EN)} = 3$                                                        | $.3V; V_{IH} = 2.3V; V_{IL} =$   | $= 0V; V_T = 3.3V; V_M = 1.15V; R_L = 0$              | = 300Ω           |      |              |     |              |     |      |
| $t_{\rm PLH}$                                                          | LOW-to-HIGH<br>Propagation Delay | From (Input) SCL1 orSDA1 to (output) SCL2 or SDA2     | 0                | 0.9  | 0            | 0.6 | 0            | 0.4 | ns   |
| $t_{ m PHL}$                                                           | HIGH-to-LOW<br>Propagation Delay | From (Input) SCL1 or SDA1 to (Output) SCL2 or SDA2    | 0                | 1.4  | 0            | 1.1 | 0            | 0.7 | ns   |
| $V_{I(EN)} = 2$                                                        | $.5V; V_{IH} = 1.5V; V_{IL} =$   | $= 0V$ ; $V_T = 2.5V$ ; $V_M = 0.75V$ ; $R_L = 0.75V$ | = 300Ω           |      |              |     |              |     |      |
| $t_{\rm PLH}$                                                          | LOW-to-HIGH<br>Propagation Delay | From (Input) SCL1 orSDA1 to (Output) SCL2 or SDA2     | 0                | 1    | 0            | 0.6 | 0            | 0.4 | ns   |
| $t_{ m PHL}$                                                           | HIGH-to-LOW<br>Propagation Delay | From (Input) SCL1 or SDA1 to (Output) SCL2 or SDA2    | 0                | 1.3  | 0            | 1.3 | 0            | 0.8 | ns   |









NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{\odot}$  = 50  $\Omega$ ,  $t_{\rm f} \leq$  2 ns.  $t_{\rm f} \leq$  2 ns.
- C. The outputs are measured one at a time, with one transition per measurement.

Figure 1. Load Circuit for Outputs

## **Functional Description**

The PI6ULS5V9306 can also be used to run two buses—one at 400kHz operating frequency and the other at 100kHz operating frequency. If the two buses are operating at different frequencies, the 100kHz bus must be isolated when the 400kHz operation of the other bus is required. If the master is running at 400kHz, the maximum system operating frequency may be less than 400kHz because of the delays added by the translator.

As with the standard I<sup>2</sup>C-bus system, pullup resistors are required to provide the logic HIGH levels on the translator's bus. The PI6ULS5V9306 has a standard open-collector configuration of the I<sup>2</sup>C-bus. Each side of the translator must have a pullup resistor though the size of these pullup resistors depends on the system. The device is designed to work with standard mode, fast mode, and fast mode plus I<sup>2</sup>C-bus devices in addition to SMBus devices.

When the SDA1 or SDA2 port is LOW, the clamp is in the ON-state and a low-resistance connection exists between the SDA1 and SDA2 ports. When the higher voltage is on the SDA2 port, and the SDA2 port is HIGH, the voltage on the SDA1 port is limited to the voltage set by VREF1. When the SDA1 port is HIGH, the SDA2 port is pulled to the drain pullup supply voltage (VDPU) by the pullup resistors. This functionality allows a seamless translation between higher and lower voltages selected by the user without requiring directional control. The SCL1/SCL2 channel also functions as the SDA1/SDA2 channel.

All channels have the same electrical characteristics, and there is minimal deviation from one output to another in voltage or propagation delay. This is a benefit over discrete transistor voltage translation solutions because the fabrication of the switch is symmetrical. The translator provides excellent ESD protection to lower voltage devices, and at the same time protects less ESD-resistant devices





## **Application Information**



Figure 2. Typical Open-Drain Application Circuit (Switch Always Enabled)



Figure 3. Typical Open-Drain Application Circuit (Switch Enabled Control)

## **Open-Drain Application**

For the bidirectional clamping configuration (higher voltage to lower voltage or lower voltage to higher voltage), the EN input must be connected to VREF2 and both pins pulled to high-side VDPU through a pullup resistor (typically  $200k\Omega$ ). This allows VREF2 to regulate the EN input. A filter capacitor on VREF2 is recommended.









Figure 4. Typical Push-Pull Application Circuit (Switch Enabled Control)

### **Push-Pull Application**

If used in push-pull system, the pullup resistors on REF side are also required. The data must be unidirectional, or the outputs must be 3-stateable and controlled by some direction-control mechanism to prevent high-to-low contentions in either direction.

### **Operating Voltage**

Refer to Figure 2

| 110101 10 1 15011 | toror to 1 igure 2                |             |                      |     |      |  |
|-------------------|-----------------------------------|-------------|----------------------|-----|------|--|
| Symbol            | Description                       | Min         | $\mathbf{Typ}^{(1)}$ | Max | Unit |  |
| VDPU              | Ref2 Side Pullup Voltage on 200kΩ | VREF1 + 0.6 | 2.1                  | 5   | V    |  |
| EN                | Enable Input Voltage              | VREF1 + 0.6 | 2.1                  | 5   | V    |  |
| VREF1             | Reference Voltage                 | 0           | 1.5                  | 4.4 | V    |  |
| IPASS             | Pass Switch Current               | 14          | _                    |     | mA   |  |
| IREF              | Reference-Transistor Current      | _           | _                    | 5   | μΑ   |  |
| TA                | Operating Free-Air Temperature    | -40         | _                    | 85  | °C   |  |

### The Pass-Through Current: I pass

I\_pass is determined by the pullup and the low voltage added on the PI6LS5V9306.

In Figure 6, I\_pass equals  $(V_{REF1}-V_{OL1\_9306})/R_{PU1}$ .

When  $V_IN$  is 0V, the PI6ULS5V9306 can support as large as 64mA pass-through current in theory, but it is recommend to limit the  $I_pass$  in 15mA.







Figure 5. Typical Open-Drain Application Circuit

#### (1) The Sink Current: I sink

The device sinks the total current from both pullup resistors. For example, in figure below, when the SDA2 is pulled low by the I2C device, the sink current of the I2C device is I\_sink = Ipass+I\_2=I\_1+I\_2. The same thing happens when I2C master pulls low the I2C bus. The I\_sink should not be larger than the tolerance of the I2C devices.

#### (2) $V_{IL}$ , $V_{OL}$ of the External Drive and $V_{OL}$ of PI6ULS5V9306

In normal application, the  $V_{IL}$  of external devices should always be larger than the  $V_{OL}$  of PI6ULS5V9306. The value of PI6ULS5V9306's  $V_{OL}$  is determined by the pass-through current and the low voltage added on the SDA, SCL pins. The  $V_{OL\_9306} = V_{IN\_L} + V_{UP}$  ( $V_{UP}$  is mainly determined by the I\_pass, which is always less than 0.35V).

#### (3) Low VREF Application

The PI6ULS5V9306 can support very-low Vref1 application in theory, but it is recommended no lower than 0.9V. Because when VREF1 is less than 1.8V, the  $V_{OL}$  of REF1 side is a concern in system. For example, in Figure 6, if VREF1 = 0.9V, VDPU = 3.3V, the  $V_{IL}$  of the REF1 side I2C master is normally  $0.3 \times VREF1 = 0.25V$ , but the  $V_{OL}$  of REF2 side can up to  $0.1 \times VDPU=0.36V$ . The system designer must make sure this situation does not happen. A limit for the  $V_{OL}$  of REF2 side devices is required then.

The following table shows the requirements for  $V_{OL}$  of VREF2 side devices when using PI6ULS5V9306. Figure 6 shows the requirement for  $V_{OL\_DEVICE}$ .

| The $V_{OL}$ Requirement of $V_{REF2}$ Side External Devices (Temp = 25°C, Assume the $V_{IL}$ of $V_{REF1}$ Side Devices is $0.3 \times V_{REF1}$ ) |                       |        |                 |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------|-----------------|--|--|--|
| I pass                                                                                                                                               | I pass ≤3mA 10mA 15mA |        |                 |  |  |  |
| V <sub>REF1</sub>                                                                                                                                    |                       |        |                 |  |  |  |
| 0.9V                                                                                                                                                 | ≤0.15V                | ≤0.1V  | Not Recommended |  |  |  |
| 1.2V                                                                                                                                                 | ≤0.2V                 | ≤0.15V | Not Recommended |  |  |  |
| 1.5V                                                                                                                                                 | ≤0.3V                 | ≤0.25V | ≤0.2V           |  |  |  |
| 1.8V                                                                                                                                                 | ≤0.4V                 | ≤0.35V | ≤0.3V           |  |  |  |







June 2022

### **Pullup Resistors and Minimum Values**

Sizing the pullup resistor on an open-drain bus is specific to the individual application and is dependent on the following driver characteristics:

- The driver sink current
- The  $V_{\text{OL}}$  of driver
- The V<sub>OL</sub> of the PI6ULS5V9306
- The V<sub>II</sub> of the driver
- Frequency of operation

The following tables can be used to estimate the pullup resistor value in different use cases so that the minimum resistance for the pullup resistor can be found.

The tables below show suggested minimum values of pullup resistors for the PI6ULS5V9306 with typical voltage translation levels and drive currents. The calculated values assume that both drive currents are the same.

 $V_{OL} = V_{IL} = 0.1 \times VCC$  and accounts for a 5% VCC tolerance of the supplies, 1 % resistor values. Note that the resistor chosen in the final application should be equal to or larger than the values shown in the table to ensure that the pass voltage is less than 10% of the VCC voltage, and the external driver should be able to sink the total current from both pullup resistors.

Pullup Resistor Minimum Values, 3mA Driver Sink Current for PI6ULS5V9306

| A C:do | B Side                                        |                                                                                |                                                                          |                                                                            |                                                                            |  |  |
|--------|-----------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------|--|--|
| A Side | 1.5V                                          | 1.8V                                                                           | 2.5V                                                                     | 3.3V                                                                       | 5.0V                                                                       |  |  |
| 0.9V   | $R_{RPU1} = 859\Omega$ $R_{RPU2} = 859\Omega$ | $\begin{aligned} R_{RPU1} &= 970\Omega \\ R_{RPU2} &= 970\Omega \end{aligned}$ | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 896 $\Omega$<br>or both 1.23k $\Omega$ | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 1.19k $\Omega$<br>or both 1.53k $\Omega$ | $R_{RPU1}$ = none $R_{RPU2}$ = 1.82k $\Omega$ or both 2.16k $\Omega$       |  |  |
| 1.2V   | _                                             | $R_{RPU1} = 1.07k\Omega$ $R_{RPU2} = 1.07k\Omega$                              | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 886 $\Omega$<br>or both 1.33k $\Omega$ | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 1.18k $\Omega$<br>or both 1.63k $\Omega$ | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 1.81k $\Omega$<br>or both 2.26k $\Omega$ |  |  |
| 1.5V   | _                                             | _                                                                              | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 875 $\Omega$<br>or both 1.43k $\Omega$ | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 1.17k $\Omega$<br>or both 1.73k $\Omega$ | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 1.8k $\Omega$<br>or both 2.36k $\Omega$  |  |  |
| 1.8V   | _                                             | _                                                                              | $R_{RPU1} = 1.53k\Omega$ $R_{RPU2} = 1.53k\Omega$                        | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 1.16k $\Omega$<br>or both 1.82k $\Omega$ | $R_{RPU1}$ = none $R_{RPU2}$ = 1.79k $\Omega$ or both 2.46k $\Omega$       |  |  |
| 2.5V   | _                                             | _                                                                              | _                                                                        | $R_{RPU1} = 2.06k\Omega$ $R_{RPU2} = 2.06k\Omega$                          | $R_{RPU1}$ = none $R_{RPU2}$ = 1.77k $\Omega$ or both 2.69k $\Omega$       |  |  |
| 3.3V   | _                                             | _                                                                              | _                                                                        |                                                                            | $R_{RPU1} = none$ $R_{RPU2} = 1.74k\Omega$ or both 2.96k\O                 |  |  |





Pullup Resistor Minimum Values, 10mA Driver Sink Current for PI6ULS5V9306

| A C:do |                                               | B Side                                        |                                                                        |                                                                        |                                                                        |  |  |  |
|--------|-----------------------------------------------|-----------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------|--|--|--|
| A Side | 1.5V                                          | 1.8V                                          | 2.5V                                                                   | 3.3V                                                                   | 5.0V                                                                   |  |  |  |
| 0.9V   | $R_{RPU1} = 258\Omega$ $R_{RPU2} = 258\Omega$ | $R_{RPU1} = 291\Omega$ $R_{RPU2} = 291\Omega$ | $R_{RPU1}$ = none $R_{RPU2}$ = 269 $\Omega$ or both 369 $\Omega$       | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 358 $\Omega$<br>or both 458 $\Omega$ | $R_{RPU1}$ = none $R_{RPU2}$ = 546 $\Omega$ or both 646 $\Omega$       |  |  |  |
| 1.2V   | _                                             | $R_{RPU1} = 321\Omega$ $R_{RPU2} = 321\Omega$ | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 266 $\Omega$<br>or both 399 $\Omega$ | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 355 $\Omega$<br>or both 488 $\Omega$ | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 543 $\Omega$<br>or both 677 $\Omega$ |  |  |  |
| 1.5V   | _                                             | _                                             | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 263 $\Omega$<br>or both 429 $\Omega$ | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 352 $\Omega$<br>or both 518 $\Omega$ | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 540 $\Omega$<br>or both 707 $\Omega$ |  |  |  |
| 1.8V   | _                                             | _                                             | $R_{RPU1} = 460\Omega$ $R_{RPU2} = 460\Omega$                          | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 348 $\Omega$<br>or both 548 $\Omega$ | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 537 $\Omega$<br>or both 737 $\Omega$ |  |  |  |
| 2.5V   | _                                             | _                                             | _                                                                      | $R_{RPU1} = 619\Omega$ $R_{RPU2} = 619\Omega$                          | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 521 $\Omega$<br>or both 808 $\Omega$ |  |  |  |
| 3.3V   | _                                             | _                                             | _                                                                      | _                                                                      | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 522 $\Omega$<br>or both 889 $\Omega$ |  |  |  |

Pullup Resistor Minimum Values, 15mA Driver Sink Current for PI6ULS5V9306

| A C: J. |                                               | B Side                                        |                                                                        |                                                                        |                                                                        |  |  |  |
|---------|-----------------------------------------------|-----------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------|--|--|--|
| A Side  | 1.5V                                          | 1.5V 1.8V 2.5V                                |                                                                        | 3.3V                                                                   | 5.0V                                                                   |  |  |  |
| 0.9V    | $R_{RPU1} = 172\Omega$ $R_{RPU2} = 172\Omega$ | $R_{RPU1} = 194\Omega$ $R_{RPU2} = 194\Omega$ | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 179 $\Omega$<br>or both 246 $\Omega$ | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 238 $\Omega$<br>or both 305 $\Omega$ | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 364 $\Omega$<br>or both 431 $\Omega$ |  |  |  |
| 1.2V    | _                                             | $R_{RPU1} = 214\Omega$ $R_{RPU2} = 214\Omega$ | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 177 $\Omega$<br>or both 266 $\Omega$ | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 236 $\Omega$<br>or both 325 $\Omega$ | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 362 $\Omega$<br>or both 451 $\Omega$ |  |  |  |
| 1.5V    |                                               | _                                             | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 175 $\Omega$<br>or both 286 $\Omega$ | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 234 $\Omega$<br>or both 345 $\Omega$ | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 360 $\Omega$<br>or both 471 $\Omega$ |  |  |  |
| 1.8V    | _                                             | _                                             | $R_{RPU1} = 306\Omega$ $R_{RPU2} = 306\Omega$                          | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 232 $\Omega$<br>or both 366 $\Omega$ | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 358 $\Omega$<br>or both 492 $\Omega$ |  |  |  |
| 2.5V    | _                                             | _                                             | _                                                                      | $R_{RPU1} = 413\Omega$ $R_{RPU2} = 413\Omega$                          | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 354 $\Omega$<br>or both 539 $\Omega$ |  |  |  |
| 3.3V    |                                               |                                               | _                                                                      |                                                                        | $R_{RPU1}$ = none<br>$R_{RPU2}$ = 348 $\Omega$<br>or both 593 $\Omega$ |  |  |  |







#### **Maximum Frequency Application**

The maximum frequency is limited by the minimum pulse width LOW and HIGH as well as rise time and fall time.

$$f(\max) = \frac{1}{\text{tLOW(min)} + \text{tHIGH(min)} + \text{tr(actual)} + \text{tf(actual)}}$$



The rise and fall times are dependent upon translation voltages, the drive strength, the total node capacitance (CL), and the pullup resistors (RPU) that are present on the bus. The node capacitance is the addition of the PCB trace capacitance and the device capacitance that exists on the bus.

Because of the dependency of the external components, PCB layout and the different device operating states the calculation of rise and fall times is complex and has several inflection points along the curve.

The main component of the rise and fall times is the RC time constant of the bus line when the device is in its two primary operating states: when device is in the ON state and it is low-impedance and when the device is OFF isolating the A-side from the B-side.

There are some basic guidelines to follow that will help maximize the performance of the device:

- Keep trace length to a minimum by placing the PI6ULS5V9306 close to the processor.
- The signal round trip time on trace should be shorter than the rise or fall time of signal to reduce reflections.
- The faster the edge of the signal, the higher the chance for ringing.
- The higher drive strength controlled by the pullup resistor (up to 15mA), the higher the frequency the device can use.

The system designer must design the pullup resistor value based on external current drive strength and limit the node capacitance (minimize the wire, stub, connector, and trace length) to get the desired operation frequency result.







## **Part Marking**

W Package Cu

PĪ6ULS5V 9306WE ZYWXX

Z: Die Rev

Y: Date Code (Year)

W: Date Code (Workweek)

1st X: Assembly Site Code

2nd X: Wafer Fab Site Code

Bar above fab code means Cu wire

Note: Bar above "I" means Fab3 og MGN

W Package Au

PI6ULS5V 9306WE ZABKG

Z: Die Rev

AB: Date Code (Year & Workweek)

K: Assembly Site Code

G: Wafer Fab Site Code

U Package

ULS5V9 306UE ZYWXX

Z: Die Rev

Y: Date Code (Year)

W: Date Code (Workweek)

1st X: Assembly Site Code

2nd X: Wafer Fab Site Code

Bar above fab code means Cu wire

ZE Package



J: Assembly Site Code

G: Fab Site Code

XX: Date Code (Year & Workweek) Bar above "A" means Fab3 of MGN







# **Packaging Mechanical**

## TDFN-8 (ZE)



13-0155







## Recommended Land Pattern for TDFN2x3-8L









## MSOP-8 (U)



16-0242







### SOIC-8 (W)



### For latest package information:

See http://www.diodes.com/design/support/packaging/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/.

### **Ordering Information**

| Part Number      | Package Code | Package Description                      |
|------------------|--------------|------------------------------------------|
| PI6ULS5V9306ZEEX | ZE           | 8-Pin, 2X3 (TDFN)                        |
| PI6ULS5V9306UEX  | U            | 8-Pin, Mini Small Outline Package (MSOP) |
| PI6ULS5V9306WEX  | W            | 8-Pin,150 mil Wide (SOIC)                |

#### Notes:

- No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.
- E = Pb-free and Green
- $x = \frac{1}{2}$  X suffix = Tape/Reel







#### IMPORTANT NOTICE

- 1. DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).
- 2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.
- 3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.
- 4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.
- 5. Diodes' products are provided subject to Diodes' Standard Terms and Conditions of Sale (https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions/terms-and-conditions-of-sales/) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.
- 6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.
- 7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.
- 8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.
- 9. This Notice may be periodically updated with the most recent version available at https://www.diodes.com/about/company/terms-and-conditions/important-notice

DIODES is a trademark of Diodes Incorporated in the United States and other countries. The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. © 2022 Diodes Incorporated. All Rights Reserved.

www.diodes.com