# **5 V ECL 1:9 Differential** Clock Driver

# MC100E111

#### Description

The MC100E111 is a low skew 1-to-9 differential driver, designed with clock distribution in mind. It accepts one signal input, which can be either differential or else single-ended if the  $V_{BB}$  output is used. The signal is fanned out to 9 identical differential outputs. An enable input is also provided. A HIGH disables the device by forcing all Q outputs LOW and all  $\overline{Q}$  outputs HIGH.

The device is specifically designed, modeled and produced with low skew as the key goal. Optimal design and layout serve to minimize gate to gate skew within-device, and empirical modeling is used to determine process control limits that ensure consistent  $t_{pd}$  distributions from lot to lot. The net result is a dependable, guaranteed low skew device.

The lowest TPD delay time results from terminating only one output pair, and the greatest TPD delay time results from terminating all the output pairs. This shift is about 10–20 pS in TPD. The skew between any two output pairs within a device is typically about 25 nS. If other output pairs are not terminated, the lowest TPD delay time results from both output pairs and the skew is typically 25 nS. When all outputs are terminated, the greatest TPD (delay time) occurs and all outputs display about the same 10–20 pS increase in TPD, so the relative skew between any two output pairs remains about 25 nS.

The  $V_{BB}$  pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to  $V_{BB}$  as a switching reference voltage.  $V_{BB}$  may also rebias AC coupled inputs. When used, decouple  $V_{BB}$  and  $V_{CC}$  via a 0.01  $\mu$ F capacitor and limit current sourcing or sinking to 0.5 mA. When not used,  $V_{BB}$  should be left open.

The 100 Series contains temperature compensation.

#### **Features**

- Guaranteed Skew Spec
- Differential Design
- V<sub>BB</sub> Output
- PECL Mode Operating Range: V<sub>CC</sub> = 4.2 V to 5.7 V with V<sub>EE</sub> = 0 V
- NECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -4.2 V to -5.7 V
- Internal Input 50 kΩ Pulldown Resistors
- ESD Protection: > 3 kV Human Body Model
- Meets or Exceeds JEDEC Standard EIA/JESD78 IC Latchup Test
- Moisture Sensitivity: Level 3 (Pb-Free)
   (For Additional Information, see Application Note <u>AND8003/D</u>)
- Flammability Rating: UL 94 V-0 @ 0.125 in, Oxygen Index: 28 to 34
- Transistor Count = 178 Devices
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



# **ON Semiconductor®**

www.onsemi.com



PLCC-28 FN SUFFIX CASE 776-02

#### **MARKING DIAGRAM\***



A = Assembly Location

WL = Wafer Lot
 YY = Year
 WW = Work Week
 G = Pb-Free Package

### ORDERING INFORMATION

| Device         | Package              | Shipping <sup>†</sup> |
|----------------|----------------------|-----------------------|
| MC100E111FNG   | PLCC-28<br>(Pb-Free) | 37 Units/Tube         |
| MC100E111FNR2G | PLCC-28<br>(Pb-Free) | 500 /<br>Tape & Reel  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>For additional marking information, refer to Application Note <u>AND8002/D</u>.



\* All  $V_{CC}$  and  $V_{CCO}$  pins are tied together on the die.

Warning: All  $V_{CC}$ ,  $V_{CCO}$ , and  $V_{EE}$  pins must be externally connected to Power Supply to guarantee proper operation.

Figure 1. 28-Lead Pinout

**Table 1. PIN DESCRIPTION** 

| PIN                                                                                                                                                                                                      | FUNCTION                                                                                                                                              |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| $\begin{array}{l} \text{IN, IN} \\ \overline{\text{EN}} \\ Q_0, \overline{Q_0} \text{-} Q_8, \overline{Q_8} \\ V_{\text{BB}} \\ V_{\text{CC}}, V_{\text{CCO}} \\ V_{\text{EE}} \\ \text{NC} \end{array}$ | ECL Differential Input Pair<br>ECL Enable<br>ECL Differential Outputs<br>Reference Voltage Output<br>Positive Supply<br>Negative Supply<br>No Connect |



Figure 2. Logic Symbol

**Table 2. MAXIMUM RATINGS** 

| Symbol            | Parameter                                          | Condition 1                                    | Condition 2                                                       | Rating       | Unit |
|-------------------|----------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------|--------------|------|
| V <sub>CC</sub>   | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V                          |                                                                   | 8            | V    |
| VI                | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{c} V_I \leq V_{CC} \\ V_I \geq V_{EE} \end{array}$ | 6<br>-6      | V    |
| l <sub>out</sub>  | Output Current                                     | Continuous<br>Surge                            |                                                                   | 50<br>100    | mA   |
| I <sub>BB</sub>   | V <sub>BB</sub> Sink/Source                        |                                                |                                                                   | ±0.5         | mA   |
| T <sub>A</sub>    | Operating Temperature Range                        |                                                |                                                                   | -40 to +85   | °C   |
| T <sub>stg</sub>  | Storage Temperature Range                          |                                                |                                                                   | -65 to +150  | °C   |
| θJA               | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | PLCC-28<br>PLCC-28                                                | 63.5<br>43.5 | °C/W |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | PLCC-28                                                           | 22 to 26     | °C/W |
| T <sub>sol</sub>  | Wave Solder (Pb-Free)                              |                                                |                                                                   | 265          | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

Table 3. 100E SERIES PECL DC CHARACTERISTICS ( $V_{CCx} = 5.0 \text{ V}$ ;  $V_{EE} = 0.0 \text{ V}$  (Note 1))

|                    |                                                                            | -40°C |      | 25°C |      | 85°C |      |      |      |      |      |
|--------------------|----------------------------------------------------------------------------|-------|------|------|------|------|------|------|------|------|------|
| Symbol             | Characteristic                                                             | Min   | Тур  | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>EE</sub>    | Power Supply Current                                                       |       | 40   | 60   |      | 45   | 60   |      | 50   | 69   | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 2)                                               | 3975  | 4020 | 4120 | 3975 | 4020 | 4120 | 3975 | 4020 | 4120 | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 2)                                                | 3190  | 3300 | 3380 | 3190 | 3300 | 3380 | 3190 | 3300 | 3380 | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single-Ended)                                          | 3835  | 3975 | 4120 | 3835 | 3975 | 4120 | 3835 | 3975 | 4120 | mV   |
| V <sub>IL</sub>    | Input LOW Voltage (Single-Ended)                                           | 3190  | 3355 | 3525 | 3190 | 3355 | 3525 | 3190 | 3355 | 3525 | mV   |
| $V_{BB}$           | Output Voltage Reference                                                   | 3.64  |      | 3.75 | 3.62 |      | 3.74 | 3.62 |      | 3.74 | V    |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode Range (Differential Configuration) (Note 3) | 3.4   |      | 4.6  | 3.4  |      | 4.6  | 3.4  |      | 4.6  | ٧    |
| I <sub>IH</sub>    | Input HIGH Current                                                         |       |      | 150  |      |      | 150  |      |      | 150  | μΑ   |
| I <sub>IL</sub>    | Input LOW Current                                                          | 0.5   |      |      | 0.5  | 0.25 |      | 0.5  | 0.2  |      | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. 1. Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary -0.46 V / +0.8 V. 2. Outputs are terminated through a 50  $\Omega$  resistor to  $V_{CC}$  – 2.0 V. 3.  $V_{IHCMR}$  min and max vary 1:1 with  $V_{CC}$ .

Table 4. 100E SERIES NECL DC CHARACTERISTICS (V<sub>CCx</sub> = 0.0 V; V<sub>EE</sub> = -5.0 V (Note 1))

|                    |                                                                                  |       | -40°C |       |       | 25°C  |       |       | 85°C  |       |      |
|--------------------|----------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| Symbol             | Characteristic                                                                   | Min   | Тур   | Max   | Min   | Тур   | Max   | Min   | Тур   | Max   | Unit |
| I <sub>EE</sub>    | Power Supply Current                                                             |       | 40    | 60    |       | 45    | 60    |       | 50    | 69    | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 2)                                                     | -1025 | -980  | -880  | -1025 | -980  | -880  | -1025 | -980  | -880  | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 2)                                                      | -1810 | -1700 | -1620 | -1810 | -1700 | -1620 | -1810 | -1700 | -1620 | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single-Ended)                                                | -1165 | -1025 | -880  | -1165 | -1025 | -880  | -1165 | -1025 | -880  | mV   |
| $V_{IL}$           | Input LOW Voltage (Single-Ended)                                                 | -1810 | -1645 | -1475 | -1810 | -1645 | -1475 | -1810 | -1645 | -1475 | mV   |
| $V_{BB}$           | Output Voltage Reference                                                         | -1.38 |       | -1.25 | -1.38 |       | -1.26 | -1.38 |       | -1.26 | ٧    |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 3) | -1.6  |       | -0.4  | -1.6  |       | -0.4  | -1.6  |       | -0.4  | V    |
| I <sub>IH</sub>    | Input HIGH Current                                                               |       |       | 150   |       |       | 150   |       |       | 150   | μΑ   |
| I <sub>IL</sub>    | Input LOW Current                                                                | 0.5   |       |       | 0.5   | 0.25  |       | 0.5   | 0.2   |       | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

- 1. Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary -0.46~V / +0.8~V.
- 2. Outputs are terminated through a 50  $\Omega$  resistor to  $V_{CC}$  2.0 V.
- 3. V<sub>IHCMR</sub> min and max vary 1:1 with V<sub>CC</sub>.

Table 5. AC CHARACTERISTICS ( $V_{CCx} = 5.0 \text{ V}$ ;  $V_{EE} = 0.0 \text{ V}$  or  $V_{CCx} = 0.0 \text{ V}$ ;  $V_{EE} = -5.0 \text{ V}$  (Note 1))

|                                      |                                                                                                              |                          | -40°C |                          |                          | 25°C |                          |                          | 85°C |                          |      |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------|-------|--------------------------|--------------------------|------|--------------------------|--------------------------|------|--------------------------|------|
| Symbol                               | Characteristic                                                                                               | Min                      | Тур   | Max                      | Min                      | Тур  | Max                      | Min                      | Тур  | Max                      | Unit |
| f <sub>MAX</sub>                     | Maximum Toggle Frequency                                                                                     |                          | 800   |                          |                          | 800  |                          |                          | 800  |                          | MHz  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay to Output<br>IN (Diff) (Note 2)<br>IN (SE) (Note 3)<br>Enable (Note 4)<br>Disable (Note 4) | 430<br>380<br>400<br>400 |       | 630<br>680<br>900<br>900 | 430<br>380<br>450<br>450 |      | 630<br>680<br>850<br>850 | 430<br>380<br>450<br>450 |      | 630<br>680<br>850<br>850 | ps   |
| t <sub>s</sub>                       | Setup Time (Note 5)<br>EN to IN                                                                              | 250                      | 0     |                          | 200                      | 0    |                          | 200                      | 0    |                          | ps   |
| tH                                   | Hold Time (Note 6) IN to EN                                                                                  | 50                       | -200  |                          | 0                        | -200 |                          | 0                        | -200 |                          | ps   |
| t <sub>R</sub>                       | Release Time (Note 7) EN to IN                                                                               | 350                      | 100   |                          | 300                      | 100  |                          | 300                      | 100  |                          | ps   |
| t <sub>skew</sub>                    | Within-Device Skew (Note 8)                                                                                  |                          | 25    | 75                       |                          | 25   | 50                       |                          | 25   | 50                       | ps   |
| t <sub>JITTER</sub>                  | Random Clock Jitter (RMS)                                                                                    |                          | < 1   | < 2                      |                          | < 1  | < 2                      |                          | < 1  | < 2                      | ps   |
| V <sub>PP</sub>                      | Minimum Input Swing                                                                                          | 50                       |       |                          | 50                       |      |                          | 50                       |      |                          | mV   |
| t <sub>r</sub> , t <sub>f</sub>      | Rise/Fall Time                                                                                               | 250                      | 450   | 650                      | 275                      | 375  | 600                      | 275                      | 375  | 600                      | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

- 4. The differential propagation delay is defined as the delay from the crossing points of the differential input signals to the crossing point of
- the differential output signals.

  5. The single-ended propagation delay is defined as the delay from the 50% point of the input signal to the 50% point of the output signal.
- 6. Enable is defined as the propagation delay from the 50% point of a **negative** transition on  $\overline{\text{EN}}$  to the 50% point of a **positive** transition on  $\overline{\text{Q}}$  (or a negative transition on  $\overline{\text{Q}}$ ). Disable is defined as the propagation delay from the 50% point of a **positive** transition on  $\overline{\text{EN}}$  to the 50% point of a **negative** transition on  $\overline{\text{Q}}$  (or a positive transition on  $\overline{\text{Q}}$ ).
- 7. The setup time is the minimum time that EN must be asserted prior to the next transition of IN/IN to prevent an output response greater than +75 mV to that IN/IN transition (Figure 3).
- 8. The hold time is the minimum time that EN must remain asserted after a negative going IN or a positive going IN to prevent an output response greater than +75 mV to that IN/IN transition (Figure 4).
- 9. The release time is the minimum time that EN must be deasserted prior to the next IN/IN transition to ensure an output response that meets the specified IN to Q propagation delay and output transition times (Figure 5).
- 10. The within-device skew is defined as the worst case difference between any two similar delay paths within a single device.







Figure 3. Setup Time

Figure 4. Hold Time

Figure 5. Release Time



Figure 6. F<sub>max</sub>/Jitter



Figure 7. Typical Termination for Output Driver and Device Evaluation (See Application Note <u>AND8020/D</u> – Termination of ECL Logic Devices)

## **Resource Reference of Application Notes**

AN1405/D - ECL Clock Distribution Techniques

AN1406/D - Designing with PECL (ECL at +5.0 V)

AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit

AN1504/D - Metastability and the ECLinPS Family

AN1568/D - Interfacing Between LVDS and ECL

AND8001/D - The ECL Translator Guide

AND8001/D - Odd Number Counters Design

AND8002/D - Marking and Date Codes

AND8020/D - Termination of ECL Logic Devices

AND8066/D - Interfacing with ECLinPS

AND8090/D - AC Characteristics of ECL Devices

ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.



## 28 LEAD PLCC CASE 776-02 **ISSUE G**

**DATE 06 APR 2021** 







VIEW D-D





## VIEW S

#### NOTES:

- OTES:

  1. DATUMS -L-, -M-, AND -N- DETERMINED WHERE TOP OF LEAD SHOULDER EXITS PLASTIC BODY AT MOLD PARTING LINE.

  2. DIMENSION G1, TRUE POSITION TO BE MEASURED AT DATUM -T-, SEATING PLANE.

  3. DIMENSIONS R AND U DO NOT INCLUDE MOLD FLASH. ALLOWABLE MOLD FLASH IS 0.010 (0.250) PFR SIFE
- 0.010 (0.250) PER SIDE.

  4. DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982.
  5. CONTROLLING DIMENSION: INCH.
- THE PACKAGE TOP MAY BE SMALLER THAN
   THE PACKAGE BOTTOM BY UP TO 0.012 THE PACKAGE BOTTOM BY UP TO 0.012 (0.300). DIMENSIONS R AND U ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE
- PLASTIC BODY.

  7. DIMENSION H DOES NOT INCLUDE DAMBAR PROTRUSION OR INTRUSION. THE DAMBAR PROTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE GREATER THAN 0.037 (0.940). THE DAMBAR INTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE SMALLER THAN 0.025 (0.635).

|     | INVIILO |       | WILLINIETEIN |       |  |  |  |
|-----|---------|-------|--------------|-------|--|--|--|
| DIM | MIN     | MAX   | MIN          | MAX   |  |  |  |
| Α   | 0.485   | 0.495 | 12.32        | 12.57 |  |  |  |
| В   | 0.485   | 0.495 | 12.32        | 12.57 |  |  |  |
| С   | 0.165   | 0.180 | 4.20         | 4.57  |  |  |  |
| Е   | 0.090   | 0.110 | 2.29         | 2.79  |  |  |  |
| F   | 0.013   | 0.021 | 0.33         | 0.53  |  |  |  |
| G   | 0.050   | BSC   | 1.27         | BSC   |  |  |  |
| Н   | 0.026   | 0.032 | 0.66         | 0.81  |  |  |  |
| J   | 0.020   |       | 0.51         |       |  |  |  |
| K   | 0.025   |       | 0.64         |       |  |  |  |
| R   | 0.450   | 0.456 | 11.43        | 11.58 |  |  |  |
| U   | 0.450   | 0.456 | 11.43        | 11.58 |  |  |  |
| ٧   | 0.042   | 0.048 | 1.07         | 1.21  |  |  |  |
| W   | 0.042   | 0.048 | 1.07         | 1.21  |  |  |  |
| Χ   | 0.042   | 0.056 | 1.07         | 1.42  |  |  |  |
| Υ   | -       | 0.020 |              | 0.50  |  |  |  |
| Z   | 2°      | 10°   | 2°           | 10°   |  |  |  |
| G1  | 0.410   | 0.430 | 10.42        | 10.92 |  |  |  |
| K1  | 0.040   |       | 1.02         |       |  |  |  |

INCHES

MILLIMETERS

## **GENERIC** MARKING DIAGRAM\*



XXXXX = Specific Device Code = Assembly Location

WL = Wafer Lot YY = Year WW = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " •", may or may not be present.

| DOCUMENT NUMBER: | 98ASB42596B  | Electronic versions are uncontrolled except when accessed directly from the Document Rep<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |
|------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| DESCRIPTION:     | 28 LEAD PLCC |                                                                                                                                                                             | PAGE 1 OF 1 |  |  |  |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer pu

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com

onsemi Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative