

### **N-Channel Enhancement Mode Field Effect Transistor**

# **General Description**

The CMSA012N10A uses advanced trench technology to provide excellent RDS (ON), low gate charge and minimize the loss of power conversion applications. This device is suitable to be used as the low side FET in SMPS, load switching and general purpose.

### **Features**

- RDS(ON)<10mΩ @ VGS=10V
- 100% avalanche tested
- Conduction losses reduced
- Switching losses reduced

## **Product Summary**

| BVDSS | RDSON | ID  |
|-------|-------|-----|
| 100V  | 10mΩ  | 50A |

## **Applications**

- DC/DC Converters in Computing, Servers, and POL
- Isolated DC/DC Converters in Telecom and Industrial

# **DFN-8 5x6 Pin Configuration**



| Type        | Package   | Marking     |
|-------------|-----------|-------------|
| CMSA012N10A | DFN-8 5*6 | CMSA012N10A |

# **Absolute Maximum Ratings**

| Symbol                              | Parameter                                       | Rating | Units      |  |
|-------------------------------------|-------------------------------------------------|--------|------------|--|
| $V_{DS}$                            | Drain-Source Voltage                            | 100    | V          |  |
| V <sub>GS</sub>                     | Gate-Source Voltage                             | ±20    | V          |  |
| I <sub>D</sub> @T <sub>C</sub> =25℃ | Continuous Drain Current 50                     |        | А          |  |
| EAS                                 | Single Pulse Avalanche Energy                   | 156    | mJ         |  |
| I <sub>DM</sub>                     | Pulsed Drain Current                            | 150    | А          |  |
| P <sub>D</sub> @T <sub>C</sub> =25℃ | Total Power Dissipation                         | 75     | W          |  |
| T <sub>STG</sub>                    | Storage Temperature Range -55 to 150            |        | $^{\circ}$ |  |
| T <sub>J</sub>                      | Operating Junction Temperature Range -55 to 150 |        | $^{\circ}$ |  |

#### **Thermal Data**

| Symbol          | Parameter                               | Тур. | Max. | Unit |
|-----------------|-----------------------------------------|------|------|------|
| $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient |      | 50   | °C/W |
| Rejc            | Thermal Resistance Junction -Case       |      | 1.7  | °C/W |



## **N-Channel Enhancement Mode Field Effect Transistor**

# Electrical Characteristics ( $T_J=25^{\circ}$ C , unless otherwise noted)

| Symbol              | Parameter                         | Conditions                                          | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------|-----------------------------------------------------|------|------|------|------|
| BV <sub>DSS</sub>   | Drain-Source Breakdown Voltage    | $V_{GS}$ =0V , $I_D$ =250uA                         | 100  |      |      | V    |
| В                   | Static Drain-Source On-Resistance | $V_{GS}$ =10V , $I_D$ =20A                          |      |      | 10   | mΩ   |
| R <sub>DS(ON)</sub> |                                   | V <sub>GS</sub> =4.5V , I <sub>D</sub> =15A         |      |      | 13.5 |      |
| VGS(th)             | Gate Threshold Voltage            | $V_{GS}=V_{DS}$ , $I_D=250\mu A$                    | 1.0  |      | 3.0  | ٧    |
| I <sub>DSS</sub>    | Drain-Source Leakage Current      | V <sub>DS</sub> =100V ,V <sub>GS</sub> =0V          |      |      | 1    | uA   |
| I <sub>GSS</sub>    | Gate-Source Leakage Current       | $V_{GS}=\pm20V$ , $V_{DS}=0V$                       |      |      | ±100 | nA   |
| gfs                 | Forward Transconductance          | V <sub>DS</sub> =10V, I <sub>D</sub> =20A           |      | 23   |      | S    |
| Qg                  | Total Gate Charge                 | V <sub>DS</sub> =50V , I <sub>D</sub> =20A<br>      |      | 24   |      |      |
| Q <sub>gs</sub>     | Gate-Source Charge                |                                                     |      | 5    |      | nC   |
| $Q_{gd}$            | Gate-Drain Charge                 |                                                     |      | 3    |      |      |
| $T_{d(on)}$         | Turn-On Delay Time                | $V_{DS}$ =50V , $V_{GS}$ =10V , $R_L$ =2.5 $\Omega$ |      | 8    |      |      |
| T <sub>r</sub>      | Rise Time                         |                                                     |      | 2    |      | ne   |
| $T_{d(off)}$        | Turn-Off Delay Time               |                                                     |      | 22   |      | ns   |
| $T_f$               | Fall Time                         |                                                     |      | 3    |      |      |
| C <sub>iss</sub>    | Input Capacitance                 | V <sub>DS</sub> =50V , V <sub>GS</sub> =0V , f=1MHz |      | 1900 |      |      |
| Coss                | Output Capacitance                |                                                     |      | 780  |      | pF   |
| C <sub>rss</sub>    | Reverse Transfer Capacitance      |                                                     |      | 48   |      |      |

# **Diode Characteristics**

| Symbol          | Parameter                        | Conditions                                         | Min. | Тур. | Max. | Unit |
|-----------------|----------------------------------|----------------------------------------------------|------|------|------|------|
| Is              | Diode continuous forward current | V <sub>G</sub> =V <sub>D</sub> =0V , Force Current |      |      | 50   | Α    |
| I <sub>SM</sub> | Pulsed Source Current            |                                                    |      |      | 150  | Α    |
| V <sub>SD</sub> | Diode Forward Voltage            | V <sub>GS</sub> =0V , I <sub>S</sub> =28A , Tj=25℃ |      |      | 1.2  | V    |

Note:

This product has been designed and qualified for the counsumer market.

Cmos assumes no liability for customers' product design or applications.

Cmos reserver the right to improve product design ,functions and reliability wihtout notice.