# MIC4100/1

# 100V Half-Bridge MOSFET Drivers

## **Features**

- · Bootstrap Supply Voltage to 118V DC
- · Supply Voltage up to 16V
- Drives High- and Low-Side N-Channel MOSFETs with Independent Inputs
- CMOS Input Thresholds (MIC4100)
- TTL Input Thresholds (MIC4101)
- · On-Chip Bootstrap Diode
- · Fast 30 ns Propagation Times
- Drives 1000 pF Load with 10 ns Rise and Fall Times
- · Low Power Consumption
- · Supply Undervoltage Protection
- 3Ω Pull-Up, 3Ω Pull-Down Output Resistance
- · Space Saving 8-Lead SOIC Package
- -40°C to +125°C Junction Temperature Range

## **Applications**

- · High Voltage Buck Converters
- · Push-Pull Converters
- · Full- and Half-Bridge Converters
- · Active Clamp Forward Converters

## **General Description**

The MIC4100 and MIC4101 are high frequency, 100V half-bridge MOSFET driver ICs that feature fast 30 ns propagation delay times. The low-side and high-side gate drivers are independently controlled and matched to within 3 ns typical. The MIC4100 has CMOS input thresholds and the MIC4101 has TTL input thresholds. The MIC4100/1 include a high voltage internal diode that charges the high-side gate drive bootstrap capacitor.

A robust, high-speed, and low-power level shifter provides clean level transitions to the high-side output. The robust operation of the MIC4100/1 ensure the outputs are not affected by supply glitches, HS ringing below ground, or HS slewing with high speed voltage transitions. Undervoltage protection is provided on both the low-side and high-side drivers.

The MIC4100/1 is available in the 8-lead SOIC package with a junction operating range from –40°C to +125°C.

## **Typical Application Schematic**



# **Functional Block Diagram**



## 1.0 ELECTRICAL CHARACTERISTICS

## **Absolute Maximum Ratings †**

| Supply Voltage (V <sub>DD</sub> , V <sub>HB</sub> – V <sub>HS</sub> ) |                                    |
|-----------------------------------------------------------------------|------------------------------------|
| Input Voltages (V <sub>LI</sub> , V <sub>HI</sub> )                   | 0.3V to V <sub>DD</sub> + 0.3V     |
| Voltage on LO (V <sub>LO</sub> )                                      | –0.3V to V <sub>DD</sub> + 0.3V    |
| Voltage on HO (V <sub>HO</sub> )                                      | $V_{HS} - 0.3V$ to $V_{HB} + 0.3V$ |
| Voltage on HS (Continuous)                                            | –1V to +110V                       |
| Voltage on HB                                                         | +118V                              |
| Average Current in V <sub>DD</sub> to HB Diode                        | 100 mA                             |
| ESD Rating                                                            | Note 1                             |
| -                                                                     |                                    |

# **Operating Ratings ‡**

| Supply Voltage (V <sub>DD</sub> )    | +9V to +16V                                   |
|--------------------------------------|-----------------------------------------------|
| Voltage on HS                        |                                               |
| Voltage on HS (Repetitive Transient) |                                               |
| HS Slew Rate                         |                                               |
| Voltage on HB                        | V <sub>HS</sub> + 8V to V <sub>HS</sub> + 16V |
| and                                  |                                               |

**<sup>†</sup> Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

**<sup>‡</sup> Notice:** The device is not guaranteed to function outside its operating ratings.

Note 1: Devices are ESD sensitive. Handling precautions are recommended. Human body model, 1.5 k $\Omega$  in series with 100 pF.

# MIC4100/1

# **ELECTRICAL CHARACTERISTICS**

**Electrical Characteristics:**  $V_{DD} = V_{HB} = 12V$ ;  $V_{SS} = V_{HS} = 0V$ ; No load on LO or HO;  $T_A = +25^{\circ}C$ ; unless noted. **Bold** values are valid for  $-40^{\circ}C \le T_{J} \le +125^{\circ}C$ . (**Note 1**).

| <b>Bold</b> values are valid for –40°C ≤ T <sub>J</sub> <b>Parameters</b> | Symbol            | Min.     | Тур. | Max. | Units | Conditions                               |  |
|---------------------------------------------------------------------------|-------------------|----------|------|------|-------|------------------------------------------|--|
| Supply Current                                                            | - J               |          | .76. |      | 1 20  | 33.310010                                |  |
| Supply Current                                                            |                   |          | 40   | 150  |       |                                          |  |
| V <sub>DD</sub> Quiescent Current                                         | $I_{DD}$          |          | _    | 200  | μA    | LI = HI = 0V                             |  |
| V <sub>DD</sub> Operating Current                                         | I <sub>DDO</sub>  | _        | 2.5  | 3.4  | mA    | f = 500 kHz                              |  |
|                                                                           | _                 | _        | 25   | 150  | _     |                                          |  |
| Total HB Quiescent Current                                                | I <sub>HB</sub>   | _        | _    | 200  | μA    | LI = HI = 0V                             |  |
| T-t-LLID On anting Organi                                                 |                   | _        | 1.4  | 2.5  | ^     | £ 500 H.L.                               |  |
| Total HB Operating Current                                                | І <sub>НВО</sub>  | _        | _    | 3    | mA    | f = 500 kHz                              |  |
| HB to V <sub>SS</sub> Quiescent Current                                   | I <sub>HBS</sub>  | _        | 0.05 | 1    | μA    | V <sub>HS</sub> = V <sub>HB</sub> = 110V |  |
| HB to V <sub>SS</sub> Operating Current                                   | I <sub>HBSO</sub> | 1        | 10   | _    | μA    | f = 500 kHz                              |  |
| Input Pins: MIC4100 (CMOS Input)                                          |                   |          |      |      |       |                                          |  |
| I am I am I mark Valta a Thread ald                                       |                   | 4        | 5.3  | _    | .,    |                                          |  |
| Low Level Input Voltage Threshold                                         | $V_{IL}$          | 3        | _    | _    | V     | _                                        |  |
| High Lovel Imput Valtors Throughold                                       |                   | 1        | 5.7  | 7    | \/    |                                          |  |
| High Level Input Voltage Threshold                                        | $V_{IH}$          | _        | _    | 8    | V     | _                                        |  |
| Input Voltage Hysteresis                                                  | V <sub>IHYS</sub> | 1        | 0.4  | _    | V     | _                                        |  |
| Input Pull-Down Resistance                                                | $R_{l}$           | 100      | 200  | 500  | kΩ    | _                                        |  |
| Input Pins: MIC4101 (TTL Input)                                           |                   |          |      |      |       |                                          |  |
| Low Level Input Voltage Threshold                                         | V <sub>IL</sub>   | 0.8      | 1.5  | _    | V     | _                                        |  |
| High Level Input Voltage Threshold                                        | $V_{IH}$          | 1        | 1.5  | 2.2  | V     | _                                        |  |
| Input Pull-Down Resistance                                                | $R_{l}$           | 100      | 200  | 500  | kΩ    | _                                        |  |
| Undervoltage Protection                                                   |                   |          |      |      |       |                                          |  |
| V <sub>DD</sub> Rising Threshold                                          | $V_{DDR}$         | 6.5      | 7.4  | 8.0  | V     | _                                        |  |
| V <sub>DD</sub> Threshold Hysteresis                                      | $V_{DDH}$         |          | 0.5  | _    | V     | _                                        |  |
| HB Rising Threshold                                                       | $V_{HBR}$         | 6.0      | 7.0  | 8.0  | V     | _                                        |  |
| HB Threshold Hysteresis                                                   | $V_{HBH}$         | 1        | 0.4  |      | V     | _                                        |  |
| Bootstrap Diode                                                           |                   |          |      |      |       |                                          |  |
| Low-Current Forward Voltage                                               | \ <u></u>         |          | 0.4  | 0.55 | V     | - 100                                    |  |
| Low-Guiteni Forward Vollage                                               | V <sub>DL</sub>   | _        | _    | 0.70 | ٧     | I <sub>VDD-HB</sub> = 100 μA             |  |
| High-Current Forward Voltage                                              |                   |          | 0.7  | 8.0  | V     | - 100 m^                                 |  |
| riigh-Current Forward voltage                                             | V <sub>DH</sub>   | _        | _    | 1.0  | V     | I <sub>VDD-HB</sub> = 100 mA             |  |
| Dynamic Resistance                                                        | P                 | _        | 1.0  | 1.5  | 0     | 100 mA                                   |  |
| Dynamic Nesistance                                                        | $R_D$             | <u> </u> |      | 2.0  | Ω     | I <sub>VDD-HB</sub> = 100 mA             |  |

Note 1: Specification for packaged product only.

<sup>2:</sup> Ensured by design. Not production tested.

# **ELECTRICAL CHARACTERISTICS (CONTINUED)**

**Electrical Characteristics:**  $V_{DD} = V_{HB} = 12V$ ;  $V_{SS} = V_{HS} = 0V$ ; No load on LO or HO;  $T_A = +25^{\circ}C$ ; unless noted. **Bold** values are valid for  $-40^{\circ}C \le T_J \le +125^{\circ}C$ . (**Note 1**). **Symbol Parameters** Typ. Max. Units **Conditions LO Gate Driver** 0.22 0.3  $I_{LO}$  = 100 mA ٧ Low Level Output Voltage  $V_{OLL}$ 0.4 0.25 0.3  $I_{LO} = -100 \text{ mA},$ ٧ High Level Output Voltage  $V_{OHL}$  $V_{OHL} = V_{DD} - V_{LO}$ 0.45 Peak Sink Current 2 Α  $V_{LO} = 0V$ I<sub>OHL</sub> 2 Peak Source Current Α  $V_{LO} = 12V$ **IOLL HO Gate Driver** 0.22 0.3 V Low Level Output Voltage  $I_{HO} = 100 \text{ mA}$  $V_{OLH}$ 0.4 0.25 0.3  $I_{HO} = -100 \text{ mA},$ High Level Output Voltage V  $V_{OHH}$  $V_{OHH} = V_{HB} - V_{HO}$ 0.45 Peak Sink Current 2 Α  $V_{HO} = 0V$ I<sub>OHH</sub> **Peak Source Current** 2 Α  $V_{HO} = 12V$ I<sub>OLH</sub> **Switching Specifications** Lower Turn-Off Propagation Delay 27 45 (MIC4100) ns  $t_{LPHL}$ (LI Falling to LO Falling) Upper Turn-Off Propagation Delay 27 45 (MIC4100)  $t_{HPHL}$ ns (HI Falling to HO Falling) Lower Turn-On Propagation Delay 45 27 ns (MIC4100)  $t_{LPLH}$ (LI Rising to LO Rising) Upper Turn-On Propagation Delay 27 45 (MIC4100) t<sub>HPLH</sub> ns (HI Rising to HO Rising) Lower Turn-Off Propagation Delay 55 31 (MIC4101) ns  $t_{LPHL}$ (LI Falling to LO Falling) Upper Turn-Off Propagation Delay 31 55 ns (MIC4101) t<sub>HPHL</sub> (HI Falling to HO Falling) Lower Turn-On Propagation Delay 31 55 (MIC4101) ns  $t_{LPLH}$ (LI Rising to LO Rising) Upper Turn-On Propagation Delay 31 55 (MIC4101) ns t<sub>HPLH</sub> (HI Rising to HO Rising) 3 8 Delay Matching: Lower Turn-On ns t<sub>M(ON)</sub> and Upper Turn-Off 10 ns 3 8 ns Delay Matching: Lower Turn-Off t<sub>M(OFF)</sub> and Upper Turn-On 10 ns 10 Either Output Rise/Fall Time  $C_1 = 1000 pF$ t<sub>RC</sub>/t<sub>FC</sub> ns

Note 1: Specification for packaged product only.

<sup>2:</sup> Ensured by design. Not production tested.

# **ELECTRICAL CHARACTERISTICS (CONTINUED)**

**Electrical Characteristics:**  $V_{DD} = V_{HB} = 12V$ ;  $V_{SS} = V_{HS} = 0V$ ; No load on LO or HO;  $T_A = +25^{\circ}C$ ; unless noted. **Bold** values are valid for  $-40^{\circ}C \le T_J \le +125^{\circ}C$ . (Note 1).

| Parameters                                        | Symbol                         | Min. | Тур. | Max. | Units | Conditions         |  |  |  |
|---------------------------------------------------|--------------------------------|------|------|------|-------|--------------------|--|--|--|
| Either Output Rise/Fall Time                      | 1 /1                           | _    | 0.4  | 0.6  |       | 0 04 5             |  |  |  |
| (3V to 9V)                                        | t <sub>R</sub> /t <sub>F</sub> | 1    | 1    | 8.0  | μs    | $C_L = 0.1  \mu F$ |  |  |  |
| Minimum Input Pulse Width that changes the output | t <sub>PW</sub>                | 1    | 1    | 50   | ns    | Note 2             |  |  |  |
| Bootstrap Diode Turn-On or Turn-Off Time          | t <sub>BS</sub>                |      | 10   | _    | ns    | _                  |  |  |  |

Note 1: Specification for packaged product only.

2: Ensured by design. Not production tested.

## **TEMPERATURE SPECIFICATIONS**

| Parameters                           | Sym.           | Min. | Тур. | Max. | Units | Conditions |  |  |
|--------------------------------------|----------------|------|------|------|-------|------------|--|--|
| Temperature Ranges                   |                |      |      |      |       |            |  |  |
| Max. Junction Temperature Range      | T <sub>J</sub> | -55  | _    | +150 | °C    | Note 1     |  |  |
| Storage Temperature Range            | T <sub>S</sub> | -60  | _    | +150 | °C    | _          |  |  |
| Operating Junction Temperature Range | TJ             | -40  | _    | +125 | °C    | _          |  |  |
| Package Thermal Resistances          |                |      |      |      |       |            |  |  |
| Thermal Resistance, SOIC-8Ld         | $\theta_{JA}$  | _    | 140  | _    | °C/W  | _          |  |  |

Note 1: The maximum allowable power dissipation is a function of ambient temperature, the maximum allowable junction temperature and the thermal resistance from junction to air (i.e., T<sub>A</sub>, T<sub>J</sub>, θ<sub>JA</sub>). Exceeding the maximum allowable power dissipation will cause the device operating junction temperature to exceed the maximum +125°C rating. Sustained junction temperatures above +125°C can impact the device reliability.

#### 2.0 TYPICAL PERFORMANCE CURVES

Note: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.



FIGURE 2-1: Supply Voltage.

Quiescent Current vs.



Temperature.

Operating Current vs.



FIGURE 2-2: Temperature.

Quiescent Current vs.



FIGURE 2-5: Frequency.

Operating Current vs.



FIGURE 2-3: Supply Voltage.

Operating Current vs.



FIGURE 2-6:

Low Level Output Voltage

vs. Temperature.



FIGURE 2-7: vs. Temperature.

High Level Output Voltage



FIGURE 2-8: Temperature.



FIGURE 2-9: Temperature.

UVLO Thresholds vs.



**FIGURE 2-10:** MIC4100 Propagation Delay vs. Temperature.



**FIGURE 2-11:** MIC4101 Propagation Delay vs. Temperature.



**FIGURE 2-12:** MIC4100 Propagation Delay Matching vs. Temperature.



**FIGURE 2-13:** MIC4101 Propagation Delay Matching vs. Temperature.



FIGURE 2-14: MIC4100 Propagation Delay vs. Supply Voltage.



FIGURE 2-15: MIC4101 Propagation Delay vs. Supply Voltage.



FIGURE 2-16: Bootstrap Diode I-V Characteristics.



FIGURE 2-17: Bootstrap Diode Reverse Current.

# 3.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 3-1.

# Package Type



TABLE 3-1: PIN FUNCTION TABLE

| Pin Number | Pin Name | Description                                                                                                                                                 |
|------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | VDD      | Positive supply to lower gate drivers. Decouple this pin to VSS (Pin 7). Bootstrap diode connected to HB (Pin 2).                                           |
| 2          | НВ       | High-Side Bootstrap supply. External bootstrap capacitor is required. Connect positive side of bootstrap capacitor to this pin. Bootstrap diode is on-chip. |
| 3          | НО       | High-Side Output. Connect to gate of high-side power MOSFET.                                                                                                |
| 4          | HS       | High-Side Source connection. Connect to source of high-side power MOSFET.  Connect negative side of bootstrap capacitor to this pin.                        |
| 5          | HI       | High-Side Input.                                                                                                                                            |
| 6          | LI       | Low-Side Input.                                                                                                                                             |
| 7          | VSS      | Chip negative supply. Generally, this will be grounded.                                                                                                     |
| 8          | LO       | Low-Side Output. Connect to gate of low-side power MOSFET.                                                                                                  |

# 4.0 TIMING DIAGRAM



FIGURE 4-1: MIC4100/1 Timing Diagram.

**Note:** All propagation delays are measured from the 50% voltage level.

## 5.0 FUNCTIONAL DESCRIPTION

The MIC4100 is a high voltage, non-inverting, synchronous MOSFET driver that has independent high-side and low-side PWM input pins that drive both high-side and low-side N-Channel MOSFETs. Refer to the Functional Block Diagram.

Both drivers contain an input buffer with hysteresis, a UVLO circuit and an output buffer. The high-side output buffer includes a high speed level shifting circuit that is referenced to the HS pin. An internal diode is used as part of a bootstrap circuit to provide the drive voltage for the high-side output.

## 5.1 Startup and UVLO

The UVLO circuit forces both driver outputs low until the supply voltage exceeds the UVLO threshold. The low-side UVLO circuit monitors the voltage between the VDD and VSS pins. The high-side UVLO circuit monitors the voltage between the HB and HS pins. Hysteresis in the UVLO circuit prevents noise and finite circuit impedance from causing chatter during turn-on.

## 5.2 Input Stage

The MIC4100 and MIC4101 have different input stages, which lets these parts cover a wide range of driver applications. Both the HI and LI pins are referenced to the VSS pin. The voltage state of the input signal does not change the quiescent current draw of the driver.

The MIC4100 has a high impedance, CMOS compatible input range and is recommended for applications where the input signal is noisy or where the input signal swings the full range of voltage (from  $V_{DD}$  to GND). There is typically 400 mV of hysteresis on the input pins throughout the VDD range. The hysteresis improves noise immunity and prevents input signals with slow rise times from falsely triggering the output. The threshold voltage of the MIC4100 varies proportionally with the  $V_{DD}$  supply voltage.

The amplitude of the input signal affects the  $V_{DD}$  supply current. Vin voltages that are a diode drop less than the  $V_{DD}$  supply voltage will cause an increase in the  $V_{DD}$  pin current. The graph in Figure 5-1 shows the typical dependence between  $I_{VDD}$  and  $V_{IN}$  for  $V_{DD}$  = 12V.

The MIC4101 has a TTL compatible input range and is recommended for use with inputs signals whose amplitude is less than the supply voltage. The threshold level is independent of the  $V_{DD}$  supply voltage and there is no dependence between  $I_{VDD}$  and the input signal amplitude with the MIC4101. This feature makes the MIC4101 an excellent level translator that will drive high threshold MOSFETs from a low voltage PWM IC.



FIGURE 5-1: Supply Current vs. Input Voltage.

## 5.3 Low-Side Driver

A block diagram of the low-side driver is shown in Figure 5-2. The low-side driver is designed to drive a ground (VSS pin) referenced N-channel MOSFET. Low driver impedances allow the external MOSFET to be turned on and off quickly. The rail-to-rail drive capability of the output ensures a low  $R_{DS(ON)}$  from the external MOSFET.

A high level applied to LI pin causes the upper driver FET to turn on and  $V_{DD}$  voltage is applied to the gate of the external MOSFET. A low level on the LI pin turns off the upper driver and turns on the low side driver to ground the gate of the external MOSFET.



FIGURE 5-2: Low-Side Driver Block Diagram.

# 5.4 High-Side Driver and Bootstrap Circuit

A block diagram of the high-side driver and bootstrap circuit is shown in Figure 5-3. This driver is designed to drive a floating N-channel MOSFET, whose source terminal is referenced to the HS pin.



FIGURE 5-3: High-Side Driver Block Diagram.

A low-power, high-speed, level-shifting circuit isolates the low-side ( $V_{SS}$  pin) referenced circuitry from the high-side (HS pin) referenced driver. Power to the high-side driver and UVLO circuit is supplied by the bootstrap circuit while the voltage level of the HS pin is shifted high.

The bootstrap circuit consists of an internal diode and external capacitor, C<sub>B</sub>. In a typical application, such as the synchronous buck converter shown in Figure 5-4, the HS pin is at ground potential while the low-side MOSFET is on. The internal diode allows capacitor C<sub>R</sub> to charge up to  $V_{DD} - V_{D}$  during this time (where  $V_{D} \stackrel{-}{\text{is}}$ the forward voltage drop of the internal diode). After the low-side MOSFET is turned off and the HO pin turns on, the voltage across capacitor CB is applied to the gate of the upper external MOSFET. As the upper MOSFET turns on, voltage on the HS pin rises with the source of the high-side MOSFET until it reaches V<sub>IN</sub>. As the HS and HB pin rise, the internal diode is reverse-biased, preventing capacitor C<sub>B</sub> from discharging.



**FIGURE 5-4:** High-Side Driver and Bootstrap Circuit.

## 6.0 APPLICATION INFORMATION

## 6.1 Power Dissipation Considerations

Power dissipation in the driver can be separated into three areas:

- · Internal diode dissipation in the bootstrap circuit
- · Internal driver dissipation
- Quiescent current dissipation used to supply the internal logic and control functions.

# 6.2 Bootstrap Circuit Power Dissipation

Power dissipation of the internal bootstrap diode primarily comes from the average charging current of the  $C_B$  capacitor times the forward voltage drop of the diode. Secondary sources of diode power dissipation are the reverse leakage current and reverse recovery effects of the diode.

The average current drawn by repeated charging of the high-side MOSFET is calculated by:

## **EQUATION 6-1:**

 $I_{F(AVE)} = Q_{gate} \times f_S$ 

Where:

 $Q_{qate}$  = Total Gate Charge at  $V_{HB}$ 

 $f_S$  = Gate Drive Switching Frequency

The average power dissipated by the forward voltage drop of the diode equals:

## **EQUATION 6-2:**

 $Pdiode_{fwd} = I_{F(AVE)} \times V_F$ 

Where:

V<sub>F</sub> = Diode Forward Voltage Drop

The value of  $V_F$  should be taken at the peak current through the diode. However, this current is difficult to calculate because of differences in source impedances. The peak current can either be measured or the value of  $V_F$  at the average current can be used and will yield a good approximation of diode power dissipation.

The reverse leakage current of the internal bootstrap diode is typically 11  $\mu$ A at a reverse voltage of 100V and 125°C. Power dissipation due to reverse leakage is typically much less than 1 mW and can be ignored.

Reverse recovery time is the time required for the injected minority carriers to be swept away from the depletion region during turn-off of the diode. Power dissipation due to reverse recovery can be calculated

by computing the average reverse current due to reverse recovery charge multiplied by the reverse voltage across the diode. The average reverse current and power dissipation due to reverse recovery can be estimated by:

## **EQUATION 6-3:**

 $I_{RR(AVE)} = 0.5 \times I_{RRM} \times t_{RR} \times f_S$ 

 $Pdiode_{RR} = I_{RR(AVE)} \times V_{REV}$ 

Where:

I<sub>RRM</sub> = Peak Reverse Recovery Current

t<sub>RR</sub> = Reverse Recovery Time

The total diode power dissipation is:

## **EQUATION 6-4:**

$$Pdiode_{total} = Pdiode_{fwd} + Pdiode_{RR}$$

An optional external bootstrap diode may be used instead of the internal diode (Figure 6-1). An external diode may be useful if high gate charge MOSFETs are being driven and the power dissipation of the internal diode is contributing to excessive die temperatures. The voltage drop of the external diode must be less than the internal diode for this option to work. The reverse voltage across the diode will be equal to the input voltage minus the  $V_{\rm DD}$  supply voltage. A 100V Schottky diode will work for most 72V input telecom applications. The equations above can be used to calculate power dissipation in the external diode. However, if the external diode has significant reverse leakage current, the power dissipated in that diode due to reverse leakage can be calculated as:

## **EQUATION 6-5:**

 $Pdiode_{RFV} = I_R \times V_{RFV} \times (1 - D)$ 

Where:

 $I_R$  = Reverse Current Flow at  $V_{RFV} \& T_{J}$ 

V<sub>REV</sub> = Diode Reverse Voltage

D = Duty Cycle =  $t_{ON}/f_{S}$ 

f<sub>S</sub> = Switching Frequency of Power Supply

The on-time is the time the high-side switch is conducting. In most power supply topologies, the diode is reverse-biased during the switching cycle off-time.



FIGURE 6-1: Optional Bootstrap Diode.

## 6.3 Gate Drive Power Dissipation

Power dissipation in the output driver stage is mainly caused by charging and discharging the gate to source and gate to drain capacitance of the external MOSFET. Figure 6-2 shows a simplified equivalent circuit of the MIC4100 driving an external high-side MOSFET.



FIGURE 6-2: MIC4100 Driving an External MOSFET.

# 6.3.1 DISSIPATION DURING THE EXTERNAL MOSFET TURN-ON

Energy from capacitor  $C_B$  is used to charge up the input capacitance of the MOSFET ( $C_{GD}$  and  $C_{GS}$ ). The energy delivered to the MOSFET is dissipated in the three resistive components,  $R_{ON}$ ,  $R_{G}$ , and  $R_{G}$  FET.  $R_{ON}$  is the on resistance of the upper driver MOSFET in the

MIC4100.  $R_G$  is the series resistor (if any) between the driver IC and the MOSFET.  $R_{G\_FET}$  is the gate resistance of the MOSFET.  $R_{G\_FET}$  is usually listed in the power MOSFET's specifications. The ESR of capacitor  $C_B$  and the resistance of the connecting etch can be ignored because they are much less than  $R_{ON}$  and  $R_{G\_FET}$ .

The effective capacitance of  $C_{GD}$  and  $C_{GS}$  is difficult to calculate because they vary non-linearly with  $I_D$ ,  $V_{GS}$ , and  $V_{DS}$ . Fortunately, most power MOSFET specifications include a typical graph of total gate charge vs.  $V_{GS}$ . Figure 6-3 shows a typical gate charge curve for an arbitrary power MOSFET. This chart shows that for a gate voltage of 10V, the MOSFET requires about 23.5 nC of charge. The energy dissipated by the resistive components of the gate drive circuit during turn-on is calculated as:

## **EQUATION 6-6:**

$$E = \frac{1}{2} \times C_{ISS} \times V_{GS}^{2}$$

Where:

C<sub>ISS</sub> = Total Gate Capacitance of MOSFET

but

### **EQUATION 6-7:**

$$Q = C \times V$$

so

## **EQUATION 6-8:**

$$E = \frac{1}{2} \times Q_G \times V_{GS}$$



FIGURE 6-3:

Typical Gate Charge vs.

 $V_{GS}$ 

# MIC4100/1

The same energy is dissipated by  $R_{OFF}$ ,  $R_{G}$ , and  $R_{G\_FET}$  when the driver IC turns the MOSFET off. Assuming  $R_{ON}$  is approximately equal to  $R_{OFF}$ , the total energy and power dissipated by the resistive drive elements is:

## **EQUATION 6-9:**

 $E_{driver} = Q_G \times V_{GS}$ 

Where:

E<sub>driver</sub> = Energy Dissipated per Switching

Cycle

and

## **EQUATION 6-10:**

 $P_{driver} = Q_G \times V_{GS} \times f_S$ 

Where:

P<sub>driver</sub> = Power Dissipated by Switching the

MOSFET On and Off

 $Q_G$  = Total Gate Charge at  $V_{GS}$ 

V<sub>GS</sub> = Gate-to-Source Voltage on the

MOSFET

f<sub>S</sub> = Switching Frequency of the Gate

**Drive Circuit** 

The power dissipated inside the MIC4100/1 equals the ratio of  $R_{ON}$  and  $R_{OFF}$  to the external resistive losses in  $R_{G}$  and  $R_{G_{-}FET_{-}}$ . Letting  $R_{ON} = R_{OFF_{-}}$ , the power dissipated in the MIC4100 due to driving the external MOSFET is:

# **EQUATION 6-11:**

$$Pdiss_{drive} = P_{driver} \times \frac{R_{ON}}{R_{ON} + R_G + R_{G\_FET}}$$

# 6.4 Supply Current Power Dissipation

Power is dissipated in the MIC4100 even if there is nothing being driven. The supply current is drawn by the bias for the internal circuitry, the level shifting circuitry, and shoot-through current in the output drivers. The supply current is proportional to operating frequency and the  $V_{DD}$  and  $V_{HB}$  voltages. The typical characteristic graphs show how supply current varies with switching frequency and supply voltage.

The power dissipated by the MIC4100 due to supply current is:

## **EQUATION 6-12:**

$$Pdiss_{supply} = V_{DD} \times I_{DD} + V_{HB} \times I_{HB}$$

# 6.5 Total Power Dissipation and Thermal Considerations

Total power dissipation in the MIC4100 or MIC4101 equals the power dissipation caused by driving the external MOSFETs, the supply current, and the internal bootstrap diode.

## **EQUATION 6-13:**

$$Pdiss_{total} = Pdiss_{supply} + Pdiss_{drive} + Pdiode_{total}$$

The die temperature may be calculated once the total power dissipation is known.

## **EQUATION 6-14:**

$$T_J = T_A + Pdiss_{total} \times \theta_{JA}$$

Where:

 $T_J$  = Junction Temperature (°C)

T<sub>A</sub> = Maximum Ambient Temperature

Pdiss<sub>total</sub> = Power Dissipation of the MIC4100/1

 $\theta_{.IA}$  = Thermal Resistance from Junction to

Ambient Air (°C/W)

# 6.6 Propagation Delay, and Delay Matching and Other Timing Considerations

Propagation delay and signal timing is an important consideration in a high performance power supply. The MIC4100 is designed not only to minimize propagation delay but to minimize the mismatch in delay between the high-side and low-side drivers.

Fast propagation delay between the input and output drive waveform is desirable. It improves overcurrent protection by decreasing the response time between the control signal and the MOSFET gate drive. Minimizing propagation delay also minimizes phase shift errors in power supplies with wide bandwidth control loops.

Many power supply topologies use two switching MOSFETs operating 180° out of phase from each other. These MOSFETs must not be on at the same time or a short circuit will occur, causing high peak

currents and higher power dissipation in the MOSFETs. The MIC4100 and MIC4101 output gate drivers are not designed with anti shoot through protection circuitry. The output drives signals simply follow the inputs. The power supply design must include timing delays (dead time) between the input signals to prevent shoot-through. The MIC4100 and MIC4101 drivers specify delay matching between the two drivers to help improve power supply performance by reducing the amount of dead time required between the input signals.

Care must be taken to insure the input signal pulse width is greater than the minimum specified pulse width. An input signal that is less than the minimum pulse width may result in no output pulse or an output pulse whose width is significantly less than the input.

The maximum duty cycle (ratio of high side on-time to switching period) is controlled by the minimum pulse width of the low side and by the time required for the  $C_B$  capacitor to charge during the off-time. Adequate time must be allowed for the  $C_B$  capacitor to charge up before the high-side driver is turned on.

# 6.7 Decoupling and Bootstrap Capacitor Selection

Decoupling capacitors are required for both the low-side (V<sub>DD</sub>) and high-side (HB) supply pins. These capacitors supply the charge necessary to drive the external MOSFETs as well as minimize the voltage ripple on these pins. The capacitor from HB to HS serves double duty by providing decoupling for the high-side circuitry as well as providing current to the high-side circuit while the high-side external MOSFET is on. Ceramic capacitors are recommended because of their low impedance and small size. Z5U type ceramic capacitor dielectrics are not recommended due to the large change in capacitance over temperature and voltage. A minimum value of 0.1 µF is required for each of the capacitors, regardless of the MOSFETs being driven. Larger MOSFETs may require larger capacitance values for proper operation. The voltage rating of the capacitors depends on the supply voltage, ambient temperature, and the voltage derating used for reliability. 25V rated X5R or X7R ceramic capacitors are recommended for most applications. The minimum capacitance value should be increased if low voltage capacitors are used because even good quality dielectric capacitors, such as X5R, will lose 40% to 70% of their capacitance value at the rated voltage.

Placement of the decoupling capacitors is critical. The bypass capacitor for  $V_{DD}$  should be placed as close as possible between the  $V_{DD}$  and  $V_{SS}$  pins. The bypass capacitor ( $C_B$ ) for the HB supply pin must be located as close as possible between the HB and HS pins. The etch connections must be short, wide, and direct. The use of a ground plane to minimize connection

impedance is recommended. Refer to the Grounding, Component Placement, and Circuit Layout section for more information.

The voltage on the bootstrap capacitor drops each time it delivers charge to turn on the MOSFET. The voltage drop depends on the gate charge required by the MOSFET. Most MOSFET specifications specify gate charge vs.  $V_{GS}$  voltage. Based on this information and a recommended  $\Delta V_{HB}$  of less than 0.1V, the minimum value of bootstrap capacitance is calculated as:

## **EQUATION 6-15:**

$$C_B \ge \frac{Q_G}{\Delta V_{HB}}$$

Where:

 $Q_{GATE}$  = Total Gate Charge at  $V_{HB}$  $\Delta V_{HB}$  = Voltage Drop at the HB Pin

The decoupling capacitor for the  $V_{DD}$  input may be calculated in with the same formula; however, the two capacitors are usually equal in value.

# 6.8 Grounding, Component Placement, and Circuit Layout

Nanosecond switching speeds and ampere peak currents in and around MIC4100 and MIC4101 driver require proper placement and trace routing of all components. Improper placement may cause degraded noise immunity, false switching, excessive ringing, or circuit latch-up.

Figure 6-4 shows the critical current paths when the driver outputs go high and turn on the external MOSFETs. It also shows the need for a low impedance ground plane. The charge needed to turn-on the MOSFET gates comes from the decoupling capacitors C<sub>VDD</sub> and C<sub>B</sub>. Current in the low-side gate driver flows from C<sub>VDD</sub> through the internal driver, into the MOSFET gate, and out the source. The return connection back to the decoupling capacitor is made through the ground plane. Any inductance or resistance in the ground return path causes a voltage spike or ringing to appear on the source of the MOSFET. This voltage works against the gate voltage and can either slow down or turn off the MOSFET during the period where it should be turned on.

Current in the high-side driver is sourced from capacitor  $C_B$ , flows into the HB pin, and out the HO pin, into the gate of the high-side MOSFET. The return path for the current is from the source of the MOSFET and back to capacitor  $C_B$ . The high-side circuit return path usually does not have a low impedance ground plane, so the etch connections in this critical path should be short and wide to minimize parasitic inductance. As with the low-side circuit, impedance between the

MOSFET source and the decoupling capacitor causes negative voltage feedback that fights the turn-on of the MOSFET.

It is important to note that capacitor  $C_B$  must be placed close to the HB and HS pins. This capacitor not only provides all the energy for turn-on, but it must also keep HB pin noise and ripple low for proper operation of the high-side drive circuitry.



FIGURE 6-4: Turn-On Current Paths.

Figure 6-5 shows the critical current paths when the driver outputs go low and turn off the external MOSFETs. Short, low impedance connections are important during turn-off for the same reasons given in the turn-on explanation. Current flowing through the internal diode replenishes charge in the bootstrap capacitor,  $C_B$ .



FIGURE 6-5: Turn-Off Current Paths.

The following circuit guidelines should be adhered to for optimum circuit performance:

- The V<sub>DD</sub> and HB bypass capacitors must be placed close to the supply and ground pins. It is critical that the etch length between the high side decoupling capacitor (C<sub>B</sub>) and the HB and HS pins be minimized to reduce lead inductance.
- A ground plane should be used to minimize parasitic inductance and impedance of the return paths. The MIC4100 is capable of greater than 2A peak currents. Any impedance between the

MIC4100, the decoupling capacitors, and the external MOSFET will degrade the performance of the driver.

 Trace out the high d<sub>i</sub>/d<sub>t</sub> and d<sub>v</sub>/d<sub>t</sub> paths, as shown in Figure 6-4 and Figure 6-5 to minimize the etch length and loop area for these connections. Minimizing these parameters decreases the parasitic inductance and the radiated EMI generated by fast rise and fall times.

A typical layout of a synchronous buck converter power stage using the MIC4100 (Figure 6-6) is shown in Figure 6-7.



**FIGURE 6-6:** Typical Converter Power Stage.



FIGURE 6-7: Typical Layout of a Synchronous Buck Converter Power Stage.

The circuit is configured as a synchronous buck power stage. The high-side MOSFET drain connects to the input supply voltage (drain) and the source connects to the switching node. The low-side MOSFET drain connects to the switching node and its source is connected to ground. The buck converter output inductor (not shown) would connect to the switching node. The high-side drive trace, HO, is routed on top of its return trace, HS, to minimize loop area and parasitic inductance. The low-side drive trace, LO, is routed over the ground plane and minimizes the impedance of that current path. The decoupling capacitors, C<sub>B</sub> and C<sub>VDD</sub>, are placed to minimize etch length between the capacitors and their respective pins. This close placement is necessary to efficiently charge capacitor  $C_{\mbox{\footnotesize{B}}}$  when the HS node is low. All traces are 0.025" wide or greater to reduce impedance. C<sub>IN</sub> is used to decouple the high current path through the MOSFETs.

#### 7.0 PACKAGING INFORMATION

#### 7.1 **Package Marking Information**





# Example



Legend: XX...X Product code or customer-specific information

> Year code (last digit of calendar year) Υ ΥY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01')

Alphanumeric traceability code NNN

Pb-free JEDEC® designator for Matte Tin (Sn) (e3)

This package is Pb-free. The Pb-free JEDEC designator (@3) can be found on the outer packaging for this package.

•, ▲, ▼ Pin one index is identified by a dot, delta up, or delta down (triangle mark).

Note:

In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. Package may or may not include the corporate logo.

Underbar ( ) symbol may not be to scale.

Note: If the full seven-character YYWWNNN code cannot fit on the package, the following truncated codes are used based on the available marking space:

6 Characters = YWWNNN; 5 Characters = WWNNN; 4 Characters = WNNN; 3 Characters = NNN;

2 Characters = NN; 1 Character = N

# 8-Lead Plastic Small Outline (3BX) - Narrow, 3.90 mm (.150 ln.) Body [SOIC] Atmel Legacy Global Package Code SWB

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing No. C04-057-3BX Rev J Sheet 1 of 2

# 8-Lead Plastic Small Outline (3BX) - Narrow, 3.90 mm (.150 ln.) Body [SOIC] Atmel Legacy Global Package Code SWB

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | MILLIMETERS |          |          |      |  |
|--------------------------|-------------|----------|----------|------|--|
| Dimensio                 | n Limits    | MIN      | NOM      | MAX  |  |
| Number of Pins           | N           |          | 8        |      |  |
| Pitch                    | е           |          | 1.27 BSC |      |  |
| Overall Height           | Α           | _        | _        | 1.75 |  |
| Molded Package Thickness | A2          | 1.25     | -        | -    |  |
| Standoff §               | A1          | 0.10     | _        | 0.25 |  |
| Overall Width            | Е           | 6.00 BSC |          |      |  |
| Molded Package Width     | E1          | 3.90 BSC |          |      |  |
| Overall Length           | D           | 4.90 BSC |          |      |  |
| Chamfer (Optional)       | h           | 0.25     | _        | 0.50 |  |
| Foot Length              | L           | 0.40     | -        | 1.27 |  |
| Footprint                | L1          |          | 1.04 REF | -    |  |
| Lead Thickness           | С           | 0.17     | _        | 0.25 |  |
| Lead Width               | b           | 0.31     | -        | 0.51 |  |
| Lead Bend Radius         | R           | 0.07     | _        | _    |  |
| Lead Bend Radius         | R1          | 0.07     | _        | _    |  |
| Foot Angle               | θ           | 0°       | _        | 8°   |  |
| Mold Draft Angle         | θ1          | 5°       | _        | 15°  |  |
| Lead Angle               | θ2          | 0°       | _        | 8°   |  |

## Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic
- Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M  $\,$

BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.

5. Datums A & B to be determined at Datum H.

Microchip Technology Drawing No. C04-057-3BX Rev J Sheet 2 of 2

## 8-Lead Plastic Small Outline (3BX) - Narrow, 3.90 mm (.150 ln.) Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



## **RECOMMENDED LAND PATTERN**

|                         | MILLIMETERS |          |      |      |
|-------------------------|-------------|----------|------|------|
| Dimension               | MIN         | NOM      | MAX  |      |
| Contact Pitch           | Е           | 1.27 BSC |      |      |
| Contact Pad Spacing     | C           |          | 5.40 |      |
| Contact Pad Width (X8)  | X1          |          |      | 0.60 |
| Contact Pad Length (X8) | Y1          |          |      | 1.55 |

## Notes:

Dimensioning and tolerancing per ASME Y14.5M
 BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-2057-3BX Rev J

| NЛ  | IC | 11 | $\mathbf{\Omega}$ | $\mathbf{\Omega}$ | 11  |
|-----|----|----|-------------------|-------------------|-----|
| IVI |    | 41 | U                 | U                 | , . |

NOTES:

# **APPENDIX A: REVISION HISTORY**

# Revision A (July 2022)

- Converted Micrel document MIC4100/1 to Microchip data sheet DS20006699A.
- Minor text changes throughout.

| M   | I | C | 1 | 1 | N | N | 11  |
|-----|---|---|---|---|---|---|-----|
| IVI |   | V | _ |   | v | v | , , |

NOTES:

# PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

| PART NO.     | X                           | ¥                                       | - <u>xx</u>                         | Examples:                             |                                                                                                                                                                                                                            |
|--------------|-----------------------------|-----------------------------------------|-------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device<br>Te | Junction<br>emperature Ran  | Package<br>ge                           | Media Type                          | a) MIC4100YM:                         | 100V Half-Bridge MOSFET Driver<br>2A Source/Sink Current, CMOS<br>Input, –40°C to +125°C Junction                                                                                                                          |
| Device:      | MIC4100:                    | 100V Half-Bridge N                      | MOSFET Driver<br>urrent, CMOS Input |                                       | Temperature Range, 8-Lead SOIC, 95/Tube                                                                                                                                                                                    |
| Temperature: | MIC4101:<br>Y = -40°        | 100V Half-Bridge N<br>2A Source/Sink Cu | MOSFET Driver<br>urrent, TTL Input  | b) MIC4100YM-TR:                      | 100V Half-Bridge MOSFET Driver<br>2A Source/Sink Current, CMOS<br>Input, -40°C to +125°C Junction<br>Temperature Range, 8-Lead SOIC,<br>2,500/Reel                                                                         |
| Package:     | M = 8-Le                    | ad SOIC                                 | Compilanty                          | c) MIC4101YM:                         | 100V Half-Bridge MOSFET Driver<br>2A Source/Sink Current, TTL Input,<br>–40°C to +125°C Junction<br>Temperature Range, 8-Lead SOIC,<br>95/Tube                                                                             |
| Media Type:  | (blank) = 95/T<br>TR = 2,50 |                                         |                                     | b) MIC4101YM-TR:                      | 100V Half-Bridge MOSFET Driver<br>2A Source/Sink Current, TTL Input,<br>-40°C to +125°C Junction<br>Temperature Range, 8-Lead SOIC,<br>2,500/Reel                                                                          |
|              |                             |                                         |                                     | part numb<br>ordering p<br>package. ( | Reel identifier only appears in the catalog<br>er description. This identifier is used for<br>urposes and is not printed on the device<br>Check with your Microchip Sales Office<br>le availability with the Tape and Reel |

| NЛ  | IC | 11  | $\mathbf{\Omega}$ | $\mathbf{\Omega}$ | 11  |
|-----|----|-----|-------------------|-------------------|-----|
| IVI |    | 4 I | U                 | U                 | 7 I |

NOTES:

## Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not
  mean that we are guaranteeing the product is "unbreakable" Code protection is constantly evolving. Microchip is committed to
  continuously improving the code protection features of our products.

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">https://www.microchip.com/en-us/support/design-help/client-support-services</a>.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, Clockstudio, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, IntelliMOS, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, KoD, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach. Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, Trusted Time, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2022, Microchip Technology Incorporated and its subsidiaries.

All Rights Reserved.

ISBN: 978-1-6683-0981-0

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



# **Worldwide Sales and Service**

## **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address:

www.microchip.com

**Atlanta** Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis
Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

**Raleigh, NC** Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

## ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

China - Chengdu Tel: 86-28-8665-5511

**China - Chongqing** Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

**China - Nanjing** Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

**China - Shanghai** Tel: 86-21-3326-8000

China - Shenyang

Tel: 86-24-2334-2829

**China - Shenzhen** Tel: 86-755-8864-2200

**China - Suzhou** Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

**China - Xiamen** Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

## ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

Japan - Tokyo

Tel: 81-3-6880- 3770 Korea - Daegu

Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

## **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4485-5910 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris Tel: 33-1-69-53-63-20

Fax: 33-1-69-30-90-79 **Germany - Garching** 

Tel: 49-8931-9700 **Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-72400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820