## I<sup>2</sup>S/TDM Input, 6V BOOST Digital Smart K Audio Amplifier

## **FEATURES**

awinic

- Smart BOOST with total efficiency up to 85%
- High RF noise suppression, eliminate the TDD noise completely
- Low noise: 13uV
- THD+N: 0.01%
- Supports 6Ω Speaker
- Extensive Pop-Click Suppression
- Volume control(from -96dB to 0dB)
- I<sup>2</sup>S/TDM interface:
  - I<sup>2</sup>S, Left-Justified and Right-Justified
  - Supports 1/2/4/6/8 slots TDM
  - Input Sample Rates from 8kHz to 96kHz
  - Data Width: 16, 20, 24, 32 Bits
- Ultrasonic support via TDM/I2S running at 96kHZ
- I<sup>2</sup>C-bus control interface(400kHz)
- Power Supplies:
  - VBAT: 3.0V-5.5V
  - DVDD: 1.65V~1.95V
- Short-Circuit Protection, Over-Temperature Protection, Under-Voltage Protection and Over-Voltage Protection
- FC-QFN 2.0mmX2.5mmX0.55mm-22L Package

## **APPLICATIONS**

- Mobile phones
- Tablets
- Portable Audio Devices

## DESCRIPTION

The AW88266A is an I<sup>2</sup>S/TDM input, high efficiency digital Smart K audio amplifier with an integrated 6V smart boost converter. Due to its 13uV noise floor and ultra-low distortion, clean listening is guaranteed. It can deliver 2.0W output power into an  $8\Omega$  speaker at 1% THD+N.

The AW88266A integrates a high-efficiency smart boost converter as the Class-D amplifier supply rail. The output voltage of boost converter can be adjusted smartly according to the input amplitude, which extremely improves the efficiency without clipping distortion.

The AW88266A features high RF suppression and eliminates TDD noise completely benefited from the digital audio input interface. General settings are communicated via an I<sup>2</sup>C-bus interface, and the device address is configurable.

The AW88266A offers Short Circuit Protection, Over-Temperature Protection, Under-Voltage Protection and Over-Voltage Protection to protect the device.

AW88266A is available in a FC-QFN 2.0mmX2.5mmX0.55mm-22L Package.

## PIN CONFIGURATION AND TOP MARK





| Pin No | Pin Name | Description                                   |  |  |
|--------|----------|-----------------------------------------------|--|--|
| A1     | SCL      | I2C clock input                               |  |  |
| A2     | SDA      | I2C data IO                                   |  |  |
| A3     | вск      | I2S/TDM bit clock input                       |  |  |
| A4     | WCK      | I2S word select input / TDM frame sync signal |  |  |
| A5     | DATAO    | I2S/TDM data out                              |  |  |
| B1     | VDDIO    | Digital I/O supply voltage                    |  |  |
| B5     | DATAI    | I2S/TDM data input                            |  |  |
| C1     | DVDD     | Digital power supply                          |  |  |
| C5     | RSTN     | Active low hardware reset                     |  |  |
| D1     | AD       | I2C device address selection                  |  |  |
| D3     | GND      | GND                                           |  |  |
| D5     | VDD      | Battery power supply                          |  |  |
| E1     | INTN     | Interrupt output                              |  |  |
| E2,E3  | BGND     | Boost GND                                     |  |  |

2

#### **PIN DESCRIPTION**



| E4,E5 | PGND | Power GND                    |
|-------|------|------------------------------|
| F1    | SW   | Boost switch pin             |
| F2    | VBST | Boost output                 |
| F3    | VOP  | Non-inverting Class-D output |
| F4    | PVDD | Power supply voltage         |
| F5    | VON  | Inverting Class-D output     |

## FUNCTIONAL BLOCK DIAGRAM



Figure 2 FUNCTIONAL BLOCK DIAGRAM

## **APPLICATION DIAGRAM**

awinic



Figure 3 AW88266A Application Circuit

5

Note: Traces carry high current are marked in red in the above figure

All trademarks are the property of their respective owners.

## **ORDERING INFORMATION**

| Part Number     | Temperature | Package                           | Marking | Moisture<br>Sensitivity<br>Level | Environmental<br>Information | Delivery Form                |
|-----------------|-------------|-----------------------------------|---------|----------------------------------|------------------------------|------------------------------|
| AW88266A<br>FCR | -40℃~85℃    | FCQFN<br>2mmX2.5mm<br>X0.55mm-22L | DQZD    | MSL1                             | ROHS+HF                      | 4500 units/<br>Tape and Reel |

## ABSOLUTE MAXIMUM RATING(NOTE1)

| Parameter                                             | Range            |  |  |  |
|-------------------------------------------------------|------------------|--|--|--|
| Battery Supply Voltage V <sub>bat</sub>               | -0.3V to 6V      |  |  |  |
| Digital Supply Voltage VDVDD                          | -0.3V to 1.95V   |  |  |  |
| Boost output voltage VPVDD                            | -0.3 to 6.75V    |  |  |  |
| Boost SW pin voltage                                  | -0.3 to VPVDD+2V |  |  |  |
| Minimum load resistance R∟                            | 5Ω               |  |  |  |
| Package Thermal Resistance θ <sub>JA</sub>            | 55.1°C/W         |  |  |  |
| Ambient Temperature Range                             | -40°C to 85°C    |  |  |  |
| Maximum Junction Temperature T <sub>JMAX</sub>        | 165°C            |  |  |  |
| Storage Temperature Range T <sub>STG</sub>            | -65°C to 150°C   |  |  |  |
| Lead Temperature (Soldering 10 Seconds)               | 260°C            |  |  |  |
| ESD Rating (Note 2,3)                                 |                  |  |  |  |
| HBM (Human Body Model) 💦 💊 🚺                          | ±2000V           |  |  |  |
| CDM (Charge Device Model)                             | ±1000V           |  |  |  |
| MM(Machine Model)                                     | ±200V            |  |  |  |
| Latch-up                                              |                  |  |  |  |
| Test Condition: JEDEC STANDARD NO.78E SEPTEMBER 2016  | +IT: 450mA       |  |  |  |
| Test Condition: JEDEC STANDARD NO. 76E SEPTEMBER 2016 | -IT: -450mA      |  |  |  |

**Note 1:** Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

**Note 2***:* The human body model is a 100pF capacitor discharged through a 1.5kΩ resistor into each pin. Test method: ESDA/JEDEC JS-001

7

**Note 3:** Test method: ESDA/JEDEC JS-002

## **ELECTRICAL CHARACTERISTICS**

## CHARACTERISTICS

| Test condition · | T <sub>4</sub> -25°C \/BAT-3 6\/ D\/DD-1 8\/ | , PVDD=6.0V,R <sub>L</sub> =8Ω+33µH,f=1kH | (unless otherwise noted) |
|------------------|----------------------------------------------|-------------------------------------------|--------------------------|
| rest condition.  | TA=20 C, VDAT=3.0V, DVDD=1.0V                | , FVDD=0.0V,KL-012+33µH,I=IKH             | (unless otherwise noted) |

| Symbol            | Description                      | Test Conditions                                             | Min  | Тур.                   | Мах  | Units |
|-------------------|----------------------------------|-------------------------------------------------------------|------|------------------------|------|-------|
| VBAT              | Battery supply voltage           | On pin VBAT                                                 | 2.7  |                        | 5.5  | V     |
| V <sub>DVDD</sub> | Digital supply voltage           | On pin DVDD                                                 | 1.65 | 1.8                    | 1.95 | V     |
|                   |                                  | Operating mode                                              |      | 3.6                    |      | mA    |
| IVBAT             | Battery supply current           | Standby mode                                                |      | 2                      |      | μΑ    |
|                   |                                  | Power down mode                                             |      | 0.3                    | 1    | μΑ    |
|                   |                                  | Operating mode                                              |      | 5                      |      | mA    |
| I <sub>DVDD</sub> | Digital supply current           | Standby mode                                                |      | 6                      |      | μΑ    |
|                   |                                  | Power down mode                                             |      | 5                      |      | μΑ    |
| Boost             |                                  |                                                             |      |                        |      |       |
| V <sub>PVDD</sub> | Boost output voltage             |                                                             |      | 6.0 <sup>(Note1)</sup> |      | V     |
|                   | Over-voltage threshold           |                                                             |      | V <sub>PVDD</sub> +0.5 |      | V     |
| Vovp              | OVP hysteresis voltage           |                                                             |      | 300                    |      | mV    |
| IL_PEAK           | Inductor peak current limit      |                                                             |      | 2.5 <sup>(Note1)</sup> |      | А     |
| F <sub>BST</sub>  | Operating Frequency              | f <mark>s = 4</mark> 8KHz                                   |      | 1.6                    |      | MHz   |
| η <sub>вst</sub>  | Boost converter efficiency       | VBAT=4.2V, I <sub>load</sub> = 0.5A<br>Smart Boost          |      | 90                     |      | %     |
| Class-D           | C                                |                                                             |      |                        |      |       |
| $R_{dson}$        | Drain-Source on-state resistance | H <mark>i</mark> gh side MOS + Low side<br>MOS              |      | 350                    |      | mΩ    |
|                   |                                  | THD+N=1%, R∟=8Ω+33μH,<br>V <sub>BAT</sub> =4.2V, PVDD=6.0V  |      | 2.0                    |      | W     |
| De                | Creative Output Davier           | THD+N=10%, R∟=8Ω+33µH,<br>V <sub>BAT</sub> =4.2V, PVDD=6.0V |      | 2.2                    |      | w     |
| Po                | Speaker Output Power             | THD+N=1%, R∟=6Ω+33μH,<br>V <sub>BAT</sub> =4.2V, PVDD=6.0V  |      | 2.5                    |      | W     |
|                   | •0                               | THD+N=10%, R∟=6Ω+33μH,<br>V <sub>BAT</sub> =4.2V, PVDD=6.0V |      | 2.7                    |      | W     |
| Vos               | Output offset voltage            | l²S signal input 0                                          | -15  | 0                      | 15   | mV    |
| FPWM              | PWM Switching frequency          | Typical Sample Rate: 48 kHz                                 |      | 384                    |      | kHz   |
| η                 | Total efficiency<br>(Class-D)    | V <sub>BAT</sub> =4.2V, Po=0.5W,<br>R∟=8Ω+33µH              |      | 88                     |      | %     |

# **OWINIC** 上海艾为电子技术股份有限公司 shanghai awinic technology co., Itd.

AW88266A

Sep. 2020 V1.0

| Symbol           | Description                                    | Test Conditio                                                                              | ns            | Min                        | Тур.              | Max                        | Units    |
|------------------|------------------------------------------------|--------------------------------------------------------------------------------------------|---------------|----------------------------|-------------------|----------------------------|----------|
|                  |                                                | V <sub>BAT</sub> =4.2V, Po=1W,<br>R⊾=8Ω+33μH                                               |               |                            | 85                |                            | %        |
| THD+N            | Iotal narmonic distortion                      | V <sub>BAT</sub> =4.2V, Po=1W,<br>R <sub>L</sub> =8Ω+33μH,<br><sup>±</sup> =1kHz,PVDD=6.0V |               |                            | 0.006             |                            | %        |
| En               | Speaker Mode Output                            | A-weighting                                                                                |               |                            | 18                |                            | μV       |
| ΓN               | Receiver Mode Output<br>noise                  | A-weighting                                                                                |               |                            | 13                |                            | μV       |
|                  |                                                | SPK(20Hz-20kHz),P                                                                          | o=1W          |                            | 0.2               |                            | dB       |
|                  | Frequency response                             | SPK(20Hz-40kHz),F                                                                          | o=1W          |                            | 0.5               |                            | dB       |
| Γ <b>Γ</b> amp   | flatness <sup>(Note2)</sup>                    | RCV(20Hz-20kHz),F                                                                          | Po=1W         |                            | 0.2               |                            | dB       |
|                  |                                                | RCV(20Hz-40kHz),F                                                                          | Po=1W         |                            | 0.5               |                            | dB       |
| SNR              | Signal-to-noise ratio                          | V <sub>BAT</sub> =4.2V, PVDD=6.0<br>Po=2W, R∟=8Ω+33μH<br>A-weighting                       |               |                            | 107               |                            | dB       |
| DNR              | Signal-to-noise ratio                          | VBAT=4.2V,GA <mark>IN=</mark> 12<br>RL=8Ω+33μH,<br>A-weighting                             | .5dB,         |                            | 106               |                            | dB       |
| PSRR             | Power supply rejection ratio                   | Receiver Mode,<br>V <sub>BAT</sub> =4.2V,<br>V <sub>p-p_sin</sub> =200mV                   | 217Hz<br>1kHz |                            | 85<br>80          |                            | dB<br>dB |
| Digital Log      | ical Interface                                 |                                                                                            |               |                            |                   |                            |          |
| VIL              | Logic input low level                          |                                                                                            | 2             |                            |                   | 0.3 x<br>V <sub>DVDD</sub> | V        |
| Vін              | Logic input high level                         | BCK, WCK, DATAI Pi                                                                         | ri            | 0.7 x<br>V <sub>DVDD</sub> |                   | Vdvdd                      | V        |
| VIL              | Logic input low level                          | RSTN, SCL, SDA, AD                                                                         | ) Pin         |                            |                   | 0.3 x<br>V <sub>DVDD</sub> | V        |
| Vih              | Logic input high level                         |                                                                                            |               | 0.7 x<br>V <sub>DVDD</sub> |                   | 3.6                        | V        |
| Vol              | Logic output low level                         | loυτ=2mA                                                                                   |               |                            |                   | 0.45                       | V        |
| V <sub>OH</sub>  | Logic output high level                        | I <sub>OUT</sub> =-2mA V <sub>DVDD</sub> - 0.45                                            |               |                            | V <sub>DVDD</sub> | V                          |          |
| Protection       |                                                |                                                                                            |               |                            |                   |                            |          |
| Tsd              | Over temperature protection threshold          |                                                                                            |               |                            | 150               |                            | °C       |
| T <sub>SDR</sub> | Over temperature protection recovery threshold |                                                                                            |               |                            | 130               |                            | °C       |
| UVP              | Under-voltage protection voltage               |                                                                                            |               |                            | 2.6               |                            | V        |

#### **OWINIC** 上海艾为电子技术股份有限公司 shanghai awinic technology co., Itd.

AW88266A

Sep. 2020 V1.0

| Symbol | Description                                    | Test Conditions | Min | Тур. | Max | Units |
|--------|------------------------------------------------|-----------------|-----|------|-----|-------|
|        | Under-voltage protection<br>hysteresis voltage |                 |     | 100  |     | mV    |

Note 1: Registers are adjustable; Refer to the list of registers.

Note 2: FS=96KHz when the amplitude response variation is 20Hz-40kHz.

## I<sup>2</sup>C INTERFACE TIMING

|     | Parameter           |                                             |     | ТҮР | МАХ | UNIT |
|-----|---------------------|---------------------------------------------|-----|-----|-----|------|
| No. | Sym                 | Name                                        | MIN |     | ШАЛ | UNIT |
| 1   | fscl                | SCL Clock frequency                         |     |     | 400 | kHz  |
| 2   | t <sub>LOW</sub>    | SCL Low level Duration                      | 1.3 |     |     | μs   |
| 3   | tніgн               | SCL High level Duration                     | 0.6 |     |     | μs   |
| 4   | t <sub>RISE</sub>   | SCL, SDA rise time                          |     |     | 0.3 | μs   |
| 5   | tFALL               | SCL, SDA fall time                          |     |     | 0.3 | μs   |
| 6   | tsu:sta             | Setup time SCL to START state               | 0.6 | -   |     | μs   |
| 7   | thd:sta             | (Repeat-start) Start condition hold time    | 0.6 |     |     | μs   |
| 8   | tsu:sto             | Stop condition setup time                   | 0.6 |     |     | μs   |
| 9   | t <sub>BUF</sub>    | the Bus idle time START state to STOP state | 1.3 |     |     | μs   |
| 10  | tsu:dat             | SDA setup time                              | 0.1 |     |     | μs   |
| 11  | t <sub>HD:DAT</sub> | SDA hold time                               | 10  |     |     | ns   |



Figure 4 SCL and SDA timing relationships in the data transmission process



Figure 5 The timing relationship between START and STOP state

## DIGITAL AUDIO INTERFACE TIMING

|                  | Parameter Name                  | Min   | Тур. | Max    | Units |
|------------------|---------------------------------|-------|------|--------|-------|
| fs               | sampling frequency, on pin WCK  | 8     |      | 96     | kHz   |
| f <sub>bck</sub> | Bit clock frequency, on pin BCK | 32*fs |      | 128*fs | Hz    |
| t <sub>su</sub>  | WCK, DATAI Setup time to BCK    | 10    | 0    |        | ns    |
| t <sub>h</sub>   | WCK, DATAI hold time to BCK     | 10    | 2    |        | ns    |
| t <sub>d</sub>   | DATAO output delay time to BCK  |       |      | 50     | ns    |



#### Figure 6 Digital Audio Interface Timing

## **TYPICAL CHARACTERISTIC CURVES**





#### GAIN VS. FREQUENCY

Output Power (W)

awinic

**OUTPUT POWER VS. Din** 



14

Output Power (W)

**RECEIVER PSRR VS. FREQUENCY** 



## **DETAIL FUNCTIONAL DESCRIPTION**

#### **POWER ON RESET**

The device provides a power-on reset feature that is controlled by VBAT and DVDD supply voltage. When the VBAT supply voltage raises from 0V to 2.1V, or DVDD supply voltage raises from 0V to 1.1V. The reset signal will be generated to perform a power-on reset operation, which will reset all circuits and configuration registers.

#### **OPERATION MODE**

The device supports 4 operation modes.

| Table 1 | <b>Operating Mode</b> | ÷ |
|---------|-----------------------|---|
|---------|-----------------------|---|

| Mode        | Condition                                            | Description                                                                                                                |
|-------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| Power-Down  | V <sub>BAT</sub> < 2.1V<br>V <sub>DVDD</sub> < 1.1V  | Power supply is not ready, chipset is power down.                                                                          |
| Stand-By    | V <sub>BAT</sub> > 2.7V<br>V <sub>DVDD</sub> > 1.65V | Power supply is ready, most parts of the device are power down for low power consumption except I <sup>2</sup> C interface |
| Configuring | PWDN = 0                                             | Device is biased while boost and class-D output is floating.<br>System configuration carried out in this mode              |
| Operating   | AMPPD = 0                                            | Amplifier is fully operating                                                                                               |



Figure 7 Device operating modes transition

#### POWER-DOWN MODE

The device switches to power-down mode when any of the following events occurred:

- V<sub>DVDD</sub> < 1.1 V
- V<sub>BAT</sub> < 2.1 V
  - RSTN pin goes LOW

In this mode, all circuits inside this device will be shut down except the power-on-reset circuit. I<sup>2</sup>C interface isn't accessible in this mode, and all of the internal configurable registers are cleared.

The device will jump out of the power-down mode automatically when all of the supply voltages are OK:

 $V_{DVDD} > 1.65 \text{ V}$  and  $V_{BAT} > 2.7 \text{ V}$ And RSTN goes HIGH.

#### STAND-BY MODE

The device switches stand-by mode when the power supply voltages are OK and RSTN pin is HIGH. In this mode I<sup>2</sup>C interface is accessible, other modules are still powered down. Customer can set device to mode when the device is no needed to work.

#### **CONFIG MODE**

The device switches to OFF mode when:

- SYSCTRL.PWDN = 0;
- SYSCTRL.AMPPD = 1;

In this mode the internal bias, OSC, PLL will start to work

#### **OPERATING MODE**

The device is fully operational in this mode. Boost, amplifier loop and power stage circuits will start to work. Customer can set SYSCTRL.AMPPD = 0 to make device in this mode.

This device power up sequence is illustrated in the following figure:





Detail description for each step is listed in the following table.

| ewini | ic | 上海艾为电子技术股份有限公司<br>shanghai awinic technology co., It |
|-------|----|------------------------------------------------------|
|       |    |                                                      |

| Index | description                                                                  | Mode        |
|-------|------------------------------------------------------------------------------|-------------|
| 1     | Wait for VBAT、 DVDD supply power up                                          | Power-Down  |
| 2     | I <sup>2</sup> S + Data Path Configuration                                   | Stand-By    |
| 3.1   | Enable system (SYSCTRL.PWDN = 0)                                             |             |
| 3.2   | Bias, OSC, PLL active                                                        | Configuring |
| 3.3   | Waiting for PLL locked                                                       |             |
| 4.1   | Enable Boost and amplifier (SYSCTRL.AMPPD =0)<br>Boost and Amplifier boot up | 50          |
| 4.2   | wait SYSST.SWS =1                                                            | Operating   |
| 5     | Release Hard-Mute Data Path active                                           |             |

#### Table 2 Detail Description of Power up sequence

#### Power up sequence considering I2S, I2C timing shows as below:



### Power down sequence considering I2S, I2C timing shows as below:



## SOFTWARE RESET

Writing 0x55AA to register ID (0x00) via I<sup>2</sup>C interface will reset the device internal circuits and all configuration registers.

## DIGITAL I/O STATUS

Each digital input and IO's state shows in below table. After power on, the input signal pin BCK, WCK, DATAI is set to high impedance by default. If I2STXEN is enabled, DATAO is actively driven when outputting data otherwise it is high impedance by default.

| Digital I/O | Туре         | Description ( default state) |
|-------------|--------------|------------------------------|
| RSTN        | Input        | Weak pull down               |
| SCL         | Input        | Hi-Z                         |
| SDA         | Input/output | Hi-Z                         |
| INTN        | Output       | Hi-Z                         |
| AD          | Input        | Weak pull down(RSTN = High)  |
| BCK         | Input        | Hi-Z                         |
| WCK         | Input        | Hi-Z                         |
| DATAI       | Input        | Hi-Z                         |
| DATAO       | Output       | Hi-Z                         |

#### DIGITAL AUDIO INTERFACE

Audio data is transferred between the host processor and the device via the Digital Audio Interface. The digital audio interface is in full-duplex via 4 dedicated pins:

- BCK
- WCK
- DATAI
- DATAO

Two-slot I<sup>2</sup>S and 1/2/4/6/8-slot TDM are supported in this device. The digital audio Interface on this device is slave only and flexible with data width options, including 16, 20, 24, or 32 bits by configurable registers.

Three modes of I<sup>2</sup>S are supported, including standard I<sup>2</sup>S mode, left-justified mode and right-justified data mode, which can be configured via I2SCTRL1.I2SMD. These modes are all MSB-first, with data width programmable via I2SCTRL1.I2SFS.

The word clock WCK is used to define the beginning of a frame. The frequency of this clock corresponds to the sampling frequency. The device supports the following sample rates (fs): 8 kHz, 11.025 kHz, 12 kHz, 16 kHz, 22.05 kHz, 24 kHz, 32 kHz, 44.1 kHz, 48 kHz and 96 kHz. It is selected via configurable register I2SCTRL1.I2SSR.

The bit clock BCK is used to sample the digital audio data across the digital audio interface. The number of bitclock pulses in a frame is defined as slot length. Three kind of slot length are supported (16/24/32) via configurable register I2SCTRL1.I2SBCK. The frequency of BCK can be calculated according to the following equation:

#### BCK frequency = SampleRate \* SlotLength \* SlotNumber

SampleRate: Sample rate for this digital audio interface;

SlotLength: The length of one audio slot in unit of BCK clock;

**SlotNumber**: How many slots supported in this audio interface. For example: 2-slot supported in I2S mode, 1/2/4/6/8-slot supported in TDM mode.

The word select and bit clock signals of the I<sup>2</sup>S input are the reference signals for the digital audio interface and Phased Locked Loop (PLL).

The audio source can be from left channel, right channel or the average of the left and right channel, which is controlled by I2SCTRL1.CHSEL.

| Interface format(MSB first) | Data width                     | BCK frequency   |
|-----------------------------|--------------------------------|-----------------|
| Standard I <sup>2</sup> S   | 16b/20b/24b/32b                | 32fs/48fs/64fs  |
| left-justified              | 16b/20b/24b/32b                | 32fs/48fs/64fs  |
| right-justified             | 16b/2 <mark>0b/24b/32</mark> b | 32fs /48fs/64fs |

Table 3 Supported I2S interface parameters

The output port DATAO, can be enabled or disabled via bit I2SCTRL1.I2STXEN. The unused slots can be set to Hi-z or normal working, which is controlled by SYSCTRL2.DOHZ.

#### STANDARD PS MODE



Figure 9 I<sup>2</sup>S Timing for Standard I<sup>2</sup>S Mode

- When WCK=0 indicating the left channel data, and WCK=1 indicating the right channel data.
- The MSB of the left channel is valid on the second rising edge of the bit clock after the falling edge of the word clock. Similarly the MSB of the right channel is valid on the second rising edge of the bit clock after the rising edge of the word clock.

#### LEFT-JUSTIFIED MODE

awini



#### Figure 10 I<sup>2</sup>S Timing for Left-Justified Mode

- When WCK=1 indicating the left channel data, and WCK=0 indicating the right channel data.
- The MSB of the left channel is valid on the first rising edge of the bit clock after the rising edge of the word clock. Similarly the MSB of the right channel is valid on the first rising edge of the bit clock after the falling edge of the word clock.

#### RIGHT-JUSTIFIED MODE



Figure 11 I<sup>2</sup>S Timing for Right-Justified Mode

- When WCK is high indicating the left channel data, and WCK=0 indicating the right channel data.
- The LSB (bit 0) of the left channel is valid on the rising edge of the bit clock preceding the falling edge of the word clock. Similarly, the LSB (bit 0) of the right channel is valid on the rising edge of the bit clock preceding the rising edge of the word clock.

#### TDM MODE

All of the three kind of bit synchronization modes (standard, left-justified, right-justified) are also supported in TDM mode. The difference between TDM and I<sup>2</sup>S is the slot number supported. 1/2/4/6/8-slot is supported in TDM mode, while 2-slot is supported in I<sup>2</sup>S mode



Figure 12 TDM Timing

Note: The high level pulse width of WCK signal can be one slot time or one period of BCK.

#### DIGITAL AUDIO PROCESSING

This device provides algorithm supporting for audio signal processing. The following functions are processed in this module.

• HDCC

awinia

- Hardware AGC
- Volume control
- Mute

The signal processing flow in the Digital Audio Processor (DAP) is illustrated in the following figure.



#### Figure 13 Block Diagram of DAP

#### HDCC

This module performs hardware DC canceling for the input audio stream. It blocks DC components into analog class D loop.

#### HAGC

In the actual audio application, system output power tends to be more than rated power of speaker, such as in the 6.0V power supply, as for 80hms speaker, the maximum undistorted power is about 2.0W, but many speakers' rated power is about 1W, if there is no output power control, the overload signal can cause damage to the speaker. The audio power amplifier with hardware AGC can protect the speaker effectively, When the output power is not exceeds the setting threshold, the hardware AGC module will not attenuate the internal gain. Once the output power exceeds the setting threshold, the hardware AGC module will reduce the internal gain of amplifier and restricts the output power under the setting threshold.

#### **VOLUME CONTROL**

The volume control function attenuates the audio signal at the end of digital audio processing. The range of volume setting is from 0db to -96db with 0.125dB/step.

#### MUTE

This module perform mute control for the audio stream.

## **DC-DC CONVERTER**

awinic

This device using smart boost converter generates the amplifier supply rail, working in 1.6MHz. The DC-DC converter can work in different mode via BSTCTRL2.BST\_MODE:

- Pass-through mode: the voltage of VBAT is transparently passed to output of converter PVDD
- Force boost mode: the output voltage is boosted to the programmed output voltage
- **Smart boost 1 mode**: the output voltage can be switch between VBAT and programmed output voltage according to the amplifier output's signal swing requirements.
- **Smart boost 2 mode**: the output voltage can be dynamically adjusted according to the amplifier output's signal swing requirements in order to maximize efficiency of smart boost 2.

#### Pass-through mode

The internal boost circuit is not working; the voltage of VBAT is passed to PVDD directly.

#### Force boost mode

The boost circuit is always working and converts the voltage of VBAT to the programmed output voltage. The output voltage is configured via BSTCTRL2.VOUT\_VREFSET

#### Smart boost 1 mode

Smart boost 1 mode can dynamically turn off the boost according to the amplifier output's signal swing requirements in order to maximize efficiency of smart boost 1.

#### Smart boost 2 mode

The boost circuits working dynamically according to the amplifier output's signal swing requirements. When the level of output audio signal is below the setting threshold, the boost circuit will be deactivated. Till the level of output audio signal raised up and above the threshold, the boost circuit starts to work and boost the amplifier supply rail to the voltage to meet the requirement of output signal before the audio stream arriving at amplifier power stage.



Figure 14 Boost Circuit Behavior in Smart Boost 2 Mode

### **PROTECTION MECHANISMS**

#### **Over Voltage Protection (OVP)**

The boost circuit has integrated the over voltage protection control loop. When the output voltage PVDD is above the threshold, the boost circuits will stop working, until the voltage of PVDD going down and under the normal fixed working voltage.

#### **Over Temperature Protection (OTP)**

The device has automatic temperature protection mechanism which prevents heat damage to the chip. It is triggered when the junction temperature is larger than the preset temperature high threshold (default = 150°C). When it happens, the output stages will be disabled. When the junction temperature drops below the preset temperature low threshold (less than 130°C), the output stages will start to operate normally again

#### **Over Current (short) Protection (OCP)**

The short circuit protection function is triggered when VOP/VON is short to PVDD/GND or VOP is short to VON, the output stages will be shut down to prevent damage to itself. When the fault condition is disappeared, the output stages of device will restart.

#### Under Voltage Detection (UVL)

The interrupt bit SYSINT.UVLI will be set to 1 when VDD under voltage occurs, and SYSINT.UVLDI will be set to 1 when DVDD under voltage occurs. Both interrupt bits will be cleared by a read operation of SYSINT register. Usually the SYSINT.UVLI and SYSINT.UVLDI bit can be used to check whether an unexpected under-voltage event has taken place.

#### AMPLIFIER TRANSFER FUNCTION

The transfer function from the input to the amplifier PWM output (when no gain and attenuation is applied in digital signal domain) is:

$$V_o = AMP_NORM_V \times D_{in}$$

D<sub>in</sub>: the level of input signal with a range from -1 to +1

AMP\_NORM\_V: the equivalent amplifier output voltage when D<sub>in</sub> is 1. In receiver mode the AMP\_NORM\_V is 5V, in speaker mode it's 6V.

#### **RECEIVER MODE**

The device built-in Receiver mode is easy to realize the Speaker and Receiver combo applications, it saves the system cost and board space. If the receiver magnification is one times, the noise floor will be  $13\mu$ V. Speaker and Receiver combo applications can be realized without changing any hardware.

When the device is set to receiver mode, the power supply of Class D driver stage is from VBAT directly without boost.

## I<sup>2</sup>C INTERFACE

This device supports the I<sup>2</sup>C serial bus and data transmission protocol in fast mode at 400 kHz. This device operates as a slave on the I<sup>2</sup>C bus. Connections to the bus are made via the open-drain I/O pins SCL and SDA. The pull-up resistor can be selected in the range of  $1k\sim10k\Omega$  and the typical value is  $4.7k\Omega$ . This device can support different high level ( $1.8V\sim3.3V$ ) of this I<sup>2</sup>C interface.

#### **DEVICE ADDRESS**

The I<sup>2</sup>C device address (7-bit) can be set using the AD pin according to the following table: The AD pin configures the two LSB bits of the following 7-bit binary address A6-A0 of 01101xx. The permitted I<sup>2</sup>C addresses are 0x34(7-bit) through 0x37(7-bit).

| AD  | Address(7-bit) |
|-----|----------------|
| 0   | 0x34           |
| 1   | 0x35           |
| SCL | 0x36           |
| SDA | 0x37           |

| Table 4     | Address      | Selection |
|-------------|--------------|-----------|
| 1 4 6 1 6 1 | / .u.u. 0000 |           |

#### DATA VALIDATION

When SCL is high level, SDA level must be constant. SDA can be changed only when SCL is low level.



Figure 15 Data Validation Diagram

25

#### PC START/STOP

I<sup>2</sup>C start: SDA changes form high level to low level when SCL is high level.

I<sup>2</sup>C stop: SDA changes form low level to high level when SCL is high level.



Figure 16 I<sup>2</sup>C Start/Stop Condition Timing

#### ACK (ACKNOWLEDGEMENT)

ACK means the successful transfer of I<sup>2</sup>C bus data. After master sends 8bits data, SDA must be released; SDA is pulled to GND by slave device when slave acknowledges.

When master reads, slave device sends 8bit data, releases the SDA and waits for ACK from master. If ACK is send and I<sup>2</sup>C stop is not send by master, slave device sends the next data. If ACK is not send by master, slave device stops to send data and waits for I<sup>2</sup>C stop.



WRITE CYCLE

One data bit is transferred during each clock pulse. Data is sampled during the high state of the serial clock (SCL). Consequently, throughout the clock's high period, the data should remain stable. Any changes on the SDA line during the high state of the SCL and in the middle of a transaction, aborts the current transaction. New data should be sent during the low SCL state. This protocol allows a single data line to transfer both command/control information and data using the synchronous serial clock.

Each data transaction is composed of a Start Condition, a number of byte transfers (set by the software) and a Stop Condition to terminate the transaction. Every byte written to the SDA bus must be 8 bits long and is transferred with the most significant bit first. After each byte, an Acknowledge signal must follow.

In a write process, the following steps should be followed:

- a) Master device generates START condition. The "START" signal is generated by lowering the SDA signal while the SCL signal is high.
- b) Master device sends slave address (7-bit) and the data direction bit (r/w = 0).

- c) Slave device sends acknowledge signal if the slave address is correct.
- d) Master sends control register address (8-bit)
- e) Slave sends acknowledge signal
- f) Master sends high data byte of 16-bit data to be written to the addressed register
- g) Slave sends acknowledge signal
- h) Master sends low data byte of 16-bit data to be written to the addressed register
- i) Slave sends acknowledge signal
- j) If master will send further 16-bit data bytes the control register address will be incremented by one after acknowledge signal of step g (repeat step f to g)
- k) Master generates STOP condition to indicate write cycle end



Figure 18 I<sup>2</sup>C Write Byte Cycle

#### **READ CYCLE**

In a read cycle, the following steps should be followed:

- a) Master device generates START condition
- b) Master device sends slave address (7-bit) and the data direction bit (r/w = 0).
- c) Slave device sends acknowledge signal if the slave address is correct.
- d) Master sends control register address (8-bit)
- e) Slave sends acknowledge signal
- f) Master generates STOP condition followed with START condition or REPEAT START condition
- g) Master device sends slave address (7-bit) and the data direction bit (r/w = 1).
- h) Slave device sends acknowledge signal if the slave address is correct.
- i) Slave sends read high data byte of 16-bit data from addressed register.
- j) Master sends acknowledge signal.
- k) Slave sends read low data byte of 16-bit data from addressed register.
- I) If the master device sends acknowledge signal, the slave device will increase the control register address by one, then send the next 16-bit data from the new addressed register.
- m) If the master device generates STOP condition, the read cycle is ended.

awinio



Figure 19 I<sup>2</sup>C Read Byte Cycle



AW88266A Sep. 2020 V1.0

## **REGISTER MAP**

#### **REGISTER DESCRIPTION**

#### **REGISTER LIST**

| REG   |               |     |         |          |           |        |         |          |         |       |         |           |        |        |      |           |        |      |
|-------|---------------|-----|---------|----------|-----------|--------|---------|----------|---------|-------|---------|-----------|--------|--------|------|-----------|--------|------|
| REGIS | REGISTER LIST |     |         |          |           |        |         |          |         |       |         |           |        |        |      |           |        |      |
| ADDR  | NAME          | R/W | Bit15   | Bit14    | Bit13     | Bit12  | Bit11   | Bit10    | Bit9    | Bit8  | Bit7    | Bit6      | Bit5   | Bit4   | Bit3 | Bit2      | Bit1   | BitO |
| 0x00  | ID            | RO  |         |          |           |        |         |          |         |       | IDCODE  | 0         |        |        |      |           |        |      |
| 0x01  | SYSST         | RO  | OVP2S   | UVLS     | ADPS      |        | BSTOCS  | OVPS     | BSTS    | SWS   |         |           | NOCLKS | CLKS   | OCDS | UVLDS     | OTHS   | PLLS |
| 0x02  | SYSINT        | RC  | OVP2I   | UVLI     | ADPI      |        | BSTOCI  | OVPI     | BSTI    | swi   |         | 5         | NOCLKI | CLKI   | OCDI | UVLDI     | OTHI   | PLLI |
| 0x03  | SYSINTM       | RW  | OVP2M   | UVLM     | ADPM      |        | BSTOCM  | OVPM     | BSTM    | SWM   |         |           | NOCLKM | CLKM   | OCDM | UVLDM     | OTHM   | PLLM |
| 0x04  | SYSCTRL       | RW  | DRVSTRH |          | SET_GAIN  |        | RMSE    | HAGCE    | HDCCE   | нмите | EN_TRAN | I2SEN     | WSINV  | BCKINV | IPLL |           | AMPPD  | PWDN |
| 0x05  | SYSCTRL2      | RW  | IV2CH   | I2SDOSEL | DOHZ      | I2SCHS | INTMODE | INTN     |         |       |         |           | VC     | DL     |      |           |        |      |
| 0x06  | I2SCTRL1      | RW  | 12SRXEN | I2STXEN  | CF        | SEL    | CHSI    | EL       | 1251    | MD    | I2SF    | S         | 125    | ВСК    |      | 1255      | R      |      |
| 0x07  | I2SCTRL2      | RW  | FSTYPE  | :        | SLOT_NUM  |        |         | I2S_TX_S | SLOTVLD |       |         | I2S_RXR_S | LOTVLD |        |      | I2S_RXL_S | LOTVLD |      |
| 0x08  | DACCFG1       | RW  |         |          | •         | R      | WTH     |          |         |       |         |           |        | AV     | TH   |           |        |      |
| 0x09  | DACCFG2       | RW  |         |          |           |        |         |          |         |       | ATTH    |           |        |        |      |           |        |      |
| 0x0a  | DACCFG3       | RW  |         |          |           |        |         |          |         |       | RTTH    |           |        |        |      |           |        |      |
| 0x0b  | DACCFG4       | RW  |         |          |           |        |         |          |         |       |         |           |        | HOL    | DTH  |           |        |      |
| 0x20  | DACST         | RO  |         |          |           |        |         |          |         |       |         |           |        |        |      | BSTVOL    | IT_ST  |      |
| 0x60  | BSTCTRL1      | RW  |         |          |           |        | BST_    | _RTH     |         |       |         |           |        |        | BST  | _ATH      |        |      |
| 0x61  | BSTCTRL2      | RW  |         |          | BST_IPEAK |        |         | BST_     | TDEG    |       |         |           | BST_1  | NODE   |      | VOUT_VF   | REFSET |      |

www.awinic.com



AW88266A Sep. 2020 V1.0

#### **REGISTER DEFAULT**

| ADDR | NAME     | R/W | Reset Value |
|------|----------|-----|-------------|
| 0x00 | ID       | RO  | 0x2013      |
| 0x01 | SYSST    | RO  | 0x0000      |
| 0x02 | SYSINT   | RC  | 0x0000      |
| 0x03 | SYSINTM  | RW  | 0xFFFF      |
| 0x04 | SYSCTRL  | RW  | 0xD303      |
| 0x05 | SYSCTRL2 | RW  | 0x6000      |
| 0x06 | I2SCTRL1 | RW  | 0x84E8      |
| 0x07 | I2SCTRL2 | RW  | 0x0010      |
| 0x08 | DACCFG1  | RW  | 0x3940      |
| 0x09 | DACCFG2  | RW  | 0x0030      |
| 0x0a | DACCFG3  | RW  | Ox01E0      |
| 0x0b | DACCFG4  | RW  | 0x1C64      |
| 0x20 | HAGCST   | RO  | 0x0500      |
| 0x60 | BSTCTRL1 | RW  | 0x8402      |
| 0x61 | BSTCTRL2 | RW  | 0x6B3B      |
|      |          |     |             |

#### DETAILED REGISTER DESCRIPTION

| ID: (A<br>Bit | ddress 00h)<br>Symbol | R/W | Description                                                                                                                   | Default |
|---------------|-----------------------|-----|-------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:0          | IDCODE                | RO  | Chip ID will be returned after read.<br>All configuration registers will be reset to default value after 0x55aa is<br>written | 0x2013  |
| [             |                       |     | written                                                                                                                       |         |

| SYSST: | (Address 01h) |     |                                                                                                                |         |
|--------|---------------|-----|----------------------------------------------------------------------------------------------------------------|---------|
| Bit    | Symbol        | R/W | Description                                                                                                    | Default |
| 15     | OVP2S         | RO  | Boost OVP2 status indicator<br>0: Normal<br>1: OVP                                                             | 0       |
| 14     | UVLS          | RO  | VDD under UVLO threshold voltage indicator<br>0: Normal<br>1: UVLO                                             | 0       |
| 13     | ADPS          | RO  | Boost Adaptive status indicator.<br>0: Transparent<br>1: Boost                                                 | 0       |
| 12     | Reserved      | RO  | Not used                                                                                                       | 0       |
| 11     | BSTOCS        | RO  | Boost over current indicator<br>0: Normal<br>1: Over Current                                                   | 0       |
| 10     | OVPS          | RO  | Boost OVP status indicator<br>O: Normal<br>1: OVP                                                              | 0       |
| 9      | BSTS          | RO  | Boost start up finished indicator.<br>0: Not finished<br>1: Finished                                           | 0       |
| 8      | SWS           | RO  | Amplifier switching status indicator.<br>0: Not switching<br>1: Switching                                      | 0       |
| 7:6    | Reserved      | RO  | Not used                                                                                                       | 0       |
| 5      | NOCLKS        | RO  | The reference clock of PLL status indicator<br>0: Clock Ok<br>1: No Clock                                      | 0       |
| 4      | CLKS          | RO  | Internal clocks status flag, status 0 means one or more clocks are not<br>stable<br>0: Not stable<br>1: Stable | 0       |
| 3      | OCDS          | RO  | Over current status in amplifier<br>0: Normal<br>1: OC                                                         | 0       |
| 2      | UVLDS         | RO  | DVDD under UVLO threshold voltage indicator<br>0: Normal<br>1: UVLO                                            | 0       |
| 1      | OTHS          | RO  | OT indicator, Die Temperature is higher than 150 degrees or not<br>0: Normal<br>1: OT                          | 0       |

## **awinic** L海艾为电子技术股份有限公司 shanghai awinic technology co., Itd.



Sep. 2020 V1.0

| 0 | PLLS | RO | PLL locked status indicator.<br>0: Unlocked<br>1: Locked | 0 |
|---|------|----|----------------------------------------------------------|---|
|---|------|----|----------------------------------------------------------|---|

| SYSINT: | : (Address 02h | ı)  |                                                 |         |
|---------|----------------|-----|-------------------------------------------------|---------|
| Bit     | Symbol         | R/W | Description                                     | Default |
| 15      | OVP2I          | RC  | Interrupt indicator for OVP2S.                  | 0       |
| 14      | UVLI           | RC  | Interrupt indicator for VDD Power On and UVLS   | 0       |
| 13      | ADPI           | RC  | Interrupt indicator for ADPS                    | 0       |
| 12      | Reserved       | RC  | Not used                                        | 0       |
| 11      | BSTOCI         | RC  | Interrupt indicator for BSTOCS.                 | 0       |
| 10      | OVPI           | RC  | Interrupt indicator for OVPS.                   | 0       |
| 9       | BSTI           | RC  | Interrupt indicator for BSTS.                   | 0       |
| 8       | SWI            | RC  | Interrupt indicator for SWS.                    | 0       |
| 7:6     | Reserved       | RC  | Not used                                        | 0       |
| 5       | NOCLKI         | RC  | Interrupt indicator for NOCLKS.                 | 0       |
| 4       | CLKI           | RC  | Interrupt indicator for CLKS.                   | 0       |
| 3       | OCDI           | RC  | Interrupt indicator for OCDS                    | 0       |
| 2       | UVLDI          | RC  | Interrupt indicator for DVDD Power On and UVLDS | 0       |
| 1       | ОТНІ           | RC  | Interrupt indicator for OTHS.                   | 0       |
| 0       | PLLI           | RC  | Interrupt indicator for PLLS.                   | 0       |

| SYSINT | SYSINTM: (Address 03h) |     |                              |         |  |  |
|--------|------------------------|-----|------------------------------|---------|--|--|
| Bit    | Symbol                 | R/W | Description                  | Default |  |  |
| 15     | OVP2M                  | RW  | Interrupt mask for OVP2I     | 1       |  |  |
| 14     | UVLM                   | RW  | Interrupt mask for UVLI.     | 1       |  |  |
| 13     | ADPM                   | RW  | Interrupt mask for ADPI      | 1       |  |  |
| 12     | Reserved               | RW  | Not used                     | 1       |  |  |
| 11     | BSTOCM                 | RW  | Interrupt mask for BSTOCI.   | 1       |  |  |
| 10     | OVPM                   | RW  | Interrupt mask for OVPI      | 1       |  |  |
| 9      | BSTM                   | RW  | Interrupt mask for BSTI.     | 1       |  |  |
| 8      | SWM                    | RW  | Interrupt indicator for SWI. | 1       |  |  |
| 7:6    | Reserved               | RW  | Not used                     | 1       |  |  |
| 5      | NOCLKM                 | RW  | Interrupt mask for NOCLKI.   | 1       |  |  |
| 4      | CLKM                   | RW  | Interrupt mask for CLKI.     | 1       |  |  |

# **OWINIC** 上海艾为电子技术股份有限公司 shanghai awinic technology co., Itd.



Sep. 2020 V1.0

| 3 | OCDM  | RW | Interrupt mask for OCDI.  | 1 |
|---|-------|----|---------------------------|---|
| 2 | UVLDM | RW | Interrupt mask for UVLDI. | 1 |
| 1 | отнм  | RW | Interrupt mask for OTHI.  | 1 |
| 0 | PLLM  | RW | Interrupt mask for PLLI.  | 1 |

| SYSCTR | · ·      |     |                                                                                                                    |         |
|--------|----------|-----|--------------------------------------------------------------------------------------------------------------------|---------|
| Bit    | Symbol   | R/W | Description                                                                                                        | Default |
| 15     | DRVSTRH  | RW  | I2S_DATAO PAD driving strength setting<br>0: 4mA<br>1: 12mA                                                        | 1       |
| 14:12  | SET_GAIN | RW  | Amplifier gain setting<br>001: 5.0 AV<br>011: 6.7 AV<br>Others: Reserved                                           | 0x3     |
| 11     | RMSE     | RW  | Hardware HAGC mode selection<br>0: Peak AGC<br>1: RMS AGC                                                          | 0       |
| 10     | HAGCE    | RW  | Disable/Enable Hardware AGC<br>0: disable<br>1: enable                                                             | 0       |
| 9      | HDCCE    | RW  | Disable/Enable Hardware DC Canceling module<br>0: disable<br>1: enable                                             | 1       |
| 8      | HMUTE    | RW  | Disable/Enable Hardware mute module<br>0: disable<br>1: enable                                                     | 1       |
| 7      | EN_TRAN  | RW  | Transparent mode for CLassD, OC threshold will decrease when it is<br>active at Receiver mode<br>0: SPK<br>1: RCV  | 0       |
| 6      | I2SEN    | RW  | Disable/Enable whole I2S interface module<br>0: disable<br>1: enable                                               | 0       |
| 5      | WSINV    | RW  | <ul><li>I2S Left/Right channel switch control</li><li>0: Not switch</li><li>1: Switch</li></ul>                    | 0       |
| 4      | BCKINV   | RW  | I2S bit clock invert control<br>0: Not invert<br>1: Inverted                                                       | 0       |
| 3      | IPLL     | RW  | PLL reference clock selection<br>0: BCK<br>1: WCK                                                                  | 0       |
| 2      | Reserved | RW  | Not used                                                                                                           | 0       |
| 1      | AMPPD    | RW  | Amplifier power down control bit, Power Down until system<br>configuration finished<br>0: Working<br>1: Power Down | 1       |
| 0      | PWDN     | RW  | System power down control bit<br>0: Working<br>1: Power Down                                                       | 1       |

| Bit | Symbol   | R/W | Description                                                                                                                                                                                                                                   | Default |
|-----|----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15  | IV2CH    | RW  | <ul> <li>I2S TX channel data packing mode control.</li> <li>When I2SBCK is set to 32*fs mode, TX data could be transmitted to I2S</li> <li>Left &amp; Right channels by Using Special Mode.</li> <li>O: Legacy</li> <li>1: Special</li> </ul> | 0       |
| 14  | I2SDOSEL | RW  | I2S unused channels output data selection<br>0: Zeros<br>1: TXData                                                                                                                                                                            | 1       |
| 13  | DOHZ     | RW  | Unused channel Data control, When it is set to 0, all Channels are<br>available, otherwise unused channels are set to be HiZ.<br>0: All<br>1: HiZ                                                                                             | 1       |
| 12  | I2SCHS   | RW  | I2S TX Channel selection for I2S mode<br>O: Left<br>1: Right                                                                                                                                                                                  | 0       |
| 11  | INTMODE  | RW  | Interrupt pad INTN output mode selection<br>0: Open-drain<br>1: Push&Pull                                                                                                                                                                     | 0       |
| 10  | INTN     | RW  | Interrupt pad INTN pin-source selection<br>0: SYSINT<br>1: SYSST                                                                                                                                                                              | 0       |
| 9:0 | VOL      | RW  | Volume control, from 0 to -95.875dB<br>Vol[5:0] = mod(Volume, -6) / 0.125, in unit of -0.125dB<br>Vol[9:6] = floor( Volume/-6), in unit of -6dB                                                                                               | 0       |

| I2SCTR | L1: (Address ( | 06h) |                                            |                                                                                             |
|--------|----------------|------|--------------------------------------------|---------------------------------------------------------------------------------------------|
| Bit    | Symbol         | R/W  | Description                                | Default                                                                                     |
|        |                |      | Disable/Enable I2S receiver module         |                                                                                             |
| 15     | I2SRXEN        | RW   | 0: disable                                 | Default           1           0           0           1           0           0           0 |
|        |                |      | 1: enable                                  |                                                                                             |
|        |                |      | Disable/Enable I2S transmitter module      |                                                                                             |
| 14     | I2STXEN        | RW   | 0: disable                                 | 0                                                                                           |
|        |                |      | 1: enable                                  |                                                                                             |
|        |                |      | 12S legacy path output data selection      | 0                                                                                           |
| 13:12  | CFSEL          | RW   | 00: HAGC                                   | 0                                                                                           |
|        |                |      | Others: Reserved                           |                                                                                             |
|        |                |      | Left/right channel selection for I2S input | 0                                                                                           |
|        |                |      | 00: Reserved                               |                                                                                             |
| 11:10  | CHSEL          | RW   | 01: Left                                   |                                                                                             |
|        |                |      | 10: Right                                  |                                                                                             |
|        |                |      | 11: Mono                                   |                                                                                             |
|        |                |      | I2S interface mode selection               |                                                                                             |
|        |                |      | 00: Philip Standard                        | 0<br>0<br>1<br>0                                                                            |
| 9:8    | I2SMD          | RW   | 01: MSB justified                          |                                                                                             |
|        |                |      | 10: LSB justified                          |                                                                                             |
|        |                |      | 11: Reserved                               |                                                                                             |
|        |                |      | I2S data resolution selection              |                                                                                             |
| 7:6    | 12SFS          | RW   | 00: 16 bits                                | 0x3                                                                                         |
| ,      |                |      | 01: 20 bits                                | 0,00                                                                                        |
|        |                |      | 10: 24 bits                                |                                                                                             |

# **OWINIC** 上海艾为电子技术股份有限公司 shanghai awinic technology co., Itd.

|     |        |    | 11: 32 bits                             |            |
|-----|--------|----|-----------------------------------------|------------|
|     |        |    | I2S BCK mode                            |            |
|     |        |    | 00: 32*fs                               |            |
| 5:4 | 12SBCK | RW | 01: 48*fs                               | 0x2        |
|     |        |    | 10: 64*fs                               |            |
|     |        |    | 11: Reserved                            | 0x2<br>0x8 |
|     |        |    | I2S interface sample rate configuration |            |
|     |        |    | 0000: 8 kHz                             |            |
|     |        |    | 0001: 11 kHz                            |            |
|     |        |    | 0010: 12 kHz                            |            |
|     |        |    | 0011: 16 kHz                            |            |
| 3:0 | I2SSR  | RW | 0100: 22 kHz                            |            |
| 5.0 | 12331  |    | 0101: 24 kHz                            | 0.00       |
|     |        |    | 0110: 32 kHz                            |            |
|     |        |    | 0111: 44 kHz                            |            |
|     |        |    | 1000: 48 kHz                            |            |
|     |        |    | 1001: 96 kHz                            |            |
|     |        |    | Others: Reserved                        |            |

| I2SCTR | L2: (Address C      | 17h) |                                                                                                                                                                                                                                               |         |
|--------|---------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| Bit    | Symbol              | R/W  | Description                                                                                                                                                                                                                                   | Default |
| 15     | FSTYPE              | RW   | Audio Frame synchronization signal (WCK) pulse width configuration<br>0: One-slot<br>1: One-bck                                                                                                                                               | 0       |
| 14:12  | SLOT_NUM            | RW   | I2S TDM mode control (support max to 8 slots).<br>000: I2S mode<br>001: TDM1s<br>010: TDM2s<br>011: TDM4s<br>100: TDM6s<br>101: TDM8s<br>Others: Reserved                                                                                     | 0       |
| 11:8   | I2S_TX_SLO<br>TVLD  | RW   | TX slot selection, data will be sent to one of the 8 slots.<br>0000: Slot 0<br>0001: Slot 1<br>0010: Slot 2<br>0011: Slot 3<br>0100: Slot 4<br>0101: Slot 5<br>0110: Slot 6<br>0111: Slot 7<br>Others: Reserved                               | 0       |
| 7:4    | I2S_RXR_SL<br>OTVLD | RW   | RX right channel slot selection for TDM mode         0000: Slot 0         0001: Slot 1         0010: Slot 2         0011: Slot 3         0100: Slot 4         0101: Slot 5         0110: Slot 6         0111: Slot 7         Others: Reserved | 1       |



Sep. 2020 V1.0

|     |            |     | Others: Reserved                            |   |
|-----|------------|-----|---------------------------------------------|---|
|     |            |     | 0111: Slot 7                                |   |
|     |            |     | 0110: Slot 6                                |   |
|     |            |     | 0101: Slot 5                                |   |
| 3:0 | OTVLD      | RVV | 0100: Slot 4                                | 0 |
| 3:0 | I2S_RXL_SL | RW  | 0011: Slot 3                                | 0 |
|     |            |     | 0010: Slot 2                                |   |
|     |            |     | 0001: Slot 1                                |   |
|     |            |     | 0000: Slot 0                                |   |
|     |            |     | RX left channel slot selection for TDM mode |   |

| Bit  | Symbol | R/W | Description                                                                                                                                                                                                                                                                                                                  | Default |
|------|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15:8 | RVTH   | RW  | Release Amplitude threshold, which is 90% of the AVTH register value<br>RVTH = round( AVTH * 0.9)                                                                                                                                                                                                                            | 0x39    |
| 7:0  | AVTH   | RW  | Attack Amplitude threshold, in percent of signal full scale<br>RMSE = 0 (Peak AGC) : P0= ((i/256*Gain)**2)/RLoad/2<br>RMSE = 1 (RMS AGC) : P0=(i/256)*(Gain**2)/RLoad<br>i is the register value<br>Gain is the Amplifier Gain configured by SYSCTRL.SET_GAIN<br>RLoad is 80hm/60hm for different application, default 8 ohm | 0x40    |

| DACCFG2: (Address 09h) |        |     |                                                                            |         |  |
|------------------------|--------|-----|----------------------------------------------------------------------------|---------|--|
| Bit                    | Symbol | R/W | Description                                                                | Default |  |
| 15:0                   | ATTH   | RW  | HAGC Attack time threshold in unit of 20.8µs<br>0: Reserved<br>n: n*20.8us | 0x0030  |  |
|                        |        |     |                                                                            |         |  |

| DACCFG3: (Address 0ah) |        |     |                                                                             |         |  |  |
|------------------------|--------|-----|-----------------------------------------------------------------------------|---------|--|--|
| Bit                    | Symbol | R/W | Description                                                                 | Default |  |  |
| 15:0                   | RTTH   | RW  | HAGC Release time threshold in unit of 20.8µs<br>0: Reserved<br>n: n*20.8µs | Ox01E0  |  |  |

| DACCFG4: (Address 0bh) |          |     |                                                                                        |         |
|------------------------|----------|-----|----------------------------------------------------------------------------------------|---------|
| Bit                    | Symbol   | R/W | Description                                                                            | Default |
| 15:8                   | Reserved | RW  | Not used                                                                               | 0       |
| 7:0                    | HOLDTH   | RW  | HAGC Hold time before release control, in unit of 1.33ms<br>0: Reserved<br>n: n*1.33ms | 0x64    |

| DACST: (Address 20h) |                |     |                                                                                                                                         |   |  |  |  |
|----------------------|----------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------|---|--|--|--|
| Bit                  | Symbol         | R/W | R/W Description                                                                                                                         |   |  |  |  |
| 15:4                 | Reserved       | RO  | Not used                                                                                                                                | 0 |  |  |  |
| 3:0                  | BSTVOUT_S<br>T | RO  | Actual setting of boost output voltage (250mV/Step)<br>0000: 3.25V<br>0001: 3.50V<br>0010: 3.75V<br><br>1011: 6.00V<br>Others: Reserved | 0 |  |  |  |

| BSTCTR | BSTCTRL1: (Address 60h) |     |                                                                                                                                                                                                           |         |  |  |  |
|--------|-------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|
| Bit    | Symbol                  | R/W | Description                                                                                                                                                                                               | Default |  |  |  |
| 15:14  | Reserved                | RW  | Not used                                                                                                                                                                                                  | 0       |  |  |  |
| 13:8   | BST_RTH                 | RW  | Smart boost release threshold setting, When signal is above over the threshold, the voltage of PVDD will be raised up higher than VDD in smart boost mode<br>Release threshold = BST_RTH * 1/64 FullScale | 0x4     |  |  |  |
| 7:6    | Reserved                | RW  | Not used                                                                                                                                                                                                  | 0       |  |  |  |
| 5:0    | BST_ATH                 | RW  | Smart boost attack threshold setting. When signal is below the<br>threshold, the voltage of PVDD will be equal to VDD in smart boost<br>mode<br>Attack threshold = BST_ATH * 1/64 FullScale               | 0x2     |  |  |  |

| BSTCTF | BSTCTRL2: (Address 61h) |     |                                                                                                                                                                                                                                                                                                                                      |         |  |  |  |  |
|--------|-------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|--|
| Bit    | Symbol                  | R/W | Description                                                                                                                                                                                                                                                                                                                          | Default |  |  |  |  |
| 15     | Reserved                | RW  | Not used                                                                                                                                                                                                                                                                                                                             | 0       |  |  |  |  |
| 14:12  | BST_IPEAK               | RW  | Boost peak current limiter threshold<br>000: 1.20A<br>001: 1.40A<br>010: 1.60A<br>011: 1.80A<br>100: 2.00A<br>101: 2.25A<br>110: 2.50A<br>111: 2.75A                                                                                                                                                                                 | 0x6     |  |  |  |  |
| 11:8   | BST_TDEG                | RW  | Smart Boost small signal level detection deglitch time<br>0000: 0.50 ms<br>0001: 1.00 ms<br>0010: 2.00 ms<br>0011: 4.00 ms<br>0100: 8.00 ms<br>0101: 10.7 ms<br>0110: 13.3 ms<br>0111: 16.0 ms<br>1000: 18.6 ms<br>1001: 21.3 ms<br>1010: 24.0 ms<br>1011: 32.0 ms<br>1100: 64.0 ms<br>1111: 128 ms<br>1111: 256 ms<br>1111: 1200 ms | OxB     |  |  |  |  |
| 7:6    | Reserved                | RW  | Not used                                                                                                                                                                                                                                                                                                                             | 0       |  |  |  |  |
| 5:4    | BST_MODE                | RW  | BOOST mode selection.<br>00: Transparent<br>01: Force Boost<br>10: Smart Boost 1<br>11: Smart Boost 2                                                                                                                                                                                                                                | 0x3     |  |  |  |  |
| 3:0    | VOUT_VREF<br>SET        | RW  | BOOST max output voltage control bits (250mV/Step)<br>0000: 3.25V                                                                                                                                                                                                                                                                    | OxB     |  |  |  |  |



# **OWINIC** 上海艾为电子技术股份有限公司 shanghai awinic technology co., Itd.



Sep. 2020 V1.0

|  | 0001: 3.50V      |  |
|--|------------------|--|
|  | 0010: 3.75V      |  |
|  | 0011: 4.00V      |  |
|  | 0100: 4.25V      |  |
|  | 0101: 4.50V      |  |
|  | 0110: 4.75V      |  |
|  | 0111: 5.00V      |  |
|  | 1000: 5.25V      |  |
|  | 1001: 5.50V      |  |
|  | 1010: 5.75V      |  |
|  | 1011: 6.00V      |  |
|  | Others: Reserved |  |

## **APPLICATION INFORMATION**

### **EXTERNAL COMPONENTS**

#### BOOST INDUCTOR SELECTION

Inductance value is limited by the boost converter's internal loop compensation, a large  $L_{SW}$  will reduce the phase margin of the DC-to-DC converter. Also, the inductor should have low core loss at 1MHz (Min.) and low DCR for better efficiency under all operating conditions, the recommended value of inductor is 1µH ±30%.

Inductor saturation current and temperature rise current value are important basis for selecting the inductor. As the inductor current increases, inductance value will decline since the magnetic core begins to saturate; on the other hand, the inductor's parasitic resistance inductance and magnetic core loss can lead to temperature rise. The inductor saturation current rating could to be considered with the following equation:

$$I_{L_{PEAK}} = \frac{V_{OUT} * I_{OUT}}{\eta * V_{IN}} + \frac{V_{IN} * (V_{OUT} - V_{IN})}{2 * L_{SW} * F_{BST} * V_{OUT}}$$

| V <sub>BAT</sub> | PVDD | RL  | IPEAK | Efficiency | Pout | I <sub>L_PEAK</sub> | I <sub>SAT_min</sub> |
|------------------|------|-----|-------|------------|------|---------------------|----------------------|
| (V)              | (V)  | (Ω) | (A)   | (%)        | (W)  | (A)                 | (A)                  |
| 4.2              | 6.0  | 8   | 2.75  | 85         | 2.0  | 1.46                | 2.5                  |
| 4.2              | 6.0  | 6   | 2.75  | 84         | 2.5  | 1.76                | 2.5                  |

Following is the inductor selection reference for typical speaker impedances.

#### **BOOST CAPACITOR SELECTION**

Boost output capacitor is usually within the range 0.1µF~47µF. The ceramic capacitors with low ESR are recommended for low ripple voltage which is determined as following equation:

$$\Delta V_{OUT} = \frac{(V_{OUT} - V_{IN}) * I_{OUT}}{\eta * V_{OUT} * F_{BST} * C_{OUT}} + \left(\frac{I_{OUT} * V_{OUT}}{V_{IN}} + \frac{V_{IN} * (V_{OUT} - V_{IN})}{2 * L_{SW} * F_{BST} * V_{OUT}}\right) * R_{C\_ESR}$$

Capacitor is selected based on the requirements of temperature stability and voltage stability, considering the material, size, capacitor voltage, and capacitance values. It is suggested to use Class II type (EIA) multilayer ceramic capacitors (MLCC). Its internal dielectric is ferroelectric material (typically BaTiO<sub>3</sub>), a high the dielectric constant in order to achieve smaller size, but at the same Class II type (EIA) multilayer ceramic capacitors has poor temperature stability and voltage stability as compared to the Class I type (EIA) capacitance.

Please notice the DC bias characteristics when selecting capacitors. For typical applications, it is necessary to ensure that the residual capacitance is higher than  $3\mu F$ . Take the following capacitances as the output capacitor of boost for example:

| Value | Material | Size (mm³)                | Rated<br>voltage (V) | Quantity | Value@6.0V |
|-------|----------|---------------------------|----------------------|----------|------------|
| 10µF  | X5R      | 1.00×0.50×0.<br>50 (0402) | 10                   | 2        | 3.2µF      |

| Value | Material | Size (mm <sup>3</sup> )   | Rated<br>voltage (V) | Quantity | Value@6.0V |
|-------|----------|---------------------------|----------------------|----------|------------|
| 10µF  | X5R      | 2.00×0.80×0.<br>85 (0805) | 16                   | 1        | 3.5µF      |

#### SUPPLY DECOUPLING CAPACITOR

The device is a high-performance audio amplifier that requires adequate power supply decoupling. A  $0.1\mu$ F low equivalent-series-resistance (ESR) ceramic capacitor are recommended. This choice of capacitor and placement helps with higher frequency transients, spikes, or digital hash on the line. Additionally, placing this decoupling capacitor close to the DEVICE is important, as any parasitic resistance or inductance between the device and the capacitor causes efficiency loss. In addition to the  $0.1\mu$ F ceramic capacitor, place a  $10\mu$ F capacitor on the VBAT supply trace. This larger capacitor acts as a charge reservoir, providing energy faster than the board supply, thus helping to prevent any droop in the supply voltage.

#### FILTER FREE OPERATION AND FERRITE BEAD FILTERS

If the PA is close to the EMI sensitive circuits and/or there are long leads from amplifier to speaker, a ferrite bead filter could be used, and placed as close as possible to the output pins of the PA. When choosing a ferrite bead, select a ferrite bead with adequate current rating to prevent distortion of the output signal. In addition, a 0.1nF ceramic capacitor is typically recommended, and its rated voltage should be above 10V.



#### LAYOUT CONSIDERATION

In order to obtain excellent performance of the PA, the below PCB layout guidelines should be followed:

- 1. All the filter capacitors should be placed close to the corresponding pins of the PA, including VBST, VDD, DVDD, and VDDIO.
- 2. The traces of SW pin should support currents up to the device over-current limit (peak current 2.75A), and the input line from the battery to the VDD pin should be traced above 500mA current drive.
- 3. For the case of speaker impedance equal to 80hm, try to provide a separate, short and thick power line to the PA, the copper width is recommended to be larger than 0.75mm.
- 4. The beads and capacitor should be placed close to the VON and VOP pin. The output line from PA to speaker should be as short and thick as possible. The width is recommended to be larger than 0.5mm.
- 5. The via numbers determine the current capability. Typically, the boost converter trace need four via to handle the current requirement around 2A.

## **PACKAGE DESCRIPTION**



## LAND PATTERN DATA

awinic



## TAPE AND REEL INFORMATION

awinic



#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### DIMENSIONS AND PIN1 ORIENTATION

| D1   | D0   | A0   | B0   | K0    | P0   | P1   | P2   | W    | Pin1 Quadrant |
|------|------|------|------|-------|------|------|------|------|---------------|
| (mm) | (mm) | (mm) | (mm) | (mm)  | (mm) | (mm) | (mm) | (mm) |               |
| 178  | 8.4  | 2.25 | 2.65 | · · · | 2    | 4    | 4    | 8    | Q1            |

43

All dimensions are nominal

## **REVISION HISTORY**

| Version | Date      | Change Record       |
|---------|-----------|---------------------|
| V1.0    | Oct. 2020 | Officially Released |
|         |           |                     |

www.awinic.com

## DISCLAIMER

Information in this document is believed to be accurate and reliable. However, Shanghai AWINIC Technology Co., Ltd (AWINIC Technology) does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

AWINIC Technology reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. Customers shall obtain the latest relevant information before placing orders and shall verify that such information is current and complete. This document supersedes and replaces all information supplied prior to the publication hereof.

AWINIC Technology products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an AWINIC Technology product can reasonably be expected to result in personal injury, death or severe property or environmental damage. AWINIC Technology accepts no liability for inclusion and/or use of AWINIC Technology products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications that are described herein for any of these products are for illustrative purposes only. AWINIC Technology makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

All products are sold subject to the general terms and conditions of commercial sale supplied at the time of order acknowledgement.

Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Reproduction of AWINIC information in AWINIC data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. AWINIC is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of AWINIC components or services with statements different from or beyond the parameters stated by AWINIC for that component or service voids all express and any implied warranties for the associated AWINIC component or service and is an unfair and deceptive business practice. AWINIC is not responsible or liable for any such statements.