# SK6253B 16V 3A 500KHz ECOT Force-CCM Sync Step-Down Regulator #### **General Description** The SK6253B is a high frequency, synchronous, rectified, step-down, switch-mode converter with internal power MOSFETs. It offers a very compact solution to provide a 3A continuous output current over a wide input supply range, with excellent load and line regulation. ECOT control operation provides very fast transient response and easy loop design as well as very tight output regulation. The SK6253B requires a minimal number of readily available, external components and is available in a space saving SOT23-6 package. #### **Applications** - Digital Set-top Box (STB) - Tablet Personal Computer (Pad) - Flat-Panel Television and Monitor - Wi-Fi Router / AP - Digital Video Recorder (DVR) - Portable Media Player (PMP) - Cable Modem / XDSL - General Purposes #### **Features** - Wide 4.5V to 16V Operating Input Range - 3A Continuous Output Current - 500KHz Switching Frequency - ECOT Mode Control with Fast Transient Response - Built-in Over Current Limit - Built-in Over Voltage Protection - Continuous Conduction Mode (CCM) - Internal Soft-Start - 70mΩ/50mΩ Low RDS(ON) Internal Power MOSFETs - Output Adjustable from 0.765V - No Schottky Diode Required - Short Protection with Hiccup-Mode - Integrated internal compensation - Thermal Shutdown - Available in SOT23-6 Package - -40°C to +85°C Temperature Range ## **Typical Application Circuit** **Basic Application Circuit** # **Pin Description** # Pin Configuration # **Pin Description** | Pin | Name | Function | |-----|------|-----------------------------------------------------------------------------------------------------------------------------------| | 1 | GND | Ground Pin | | 2 | SW | Switching Pin | | 3 | IN | Power Supply Pin | | 4 | FB | Adjustable Version Feedback input. Connect FB to the center point of the external resistor divider | | 5 | EN | Drive this pin to a logic-high to enable the IC. Drive to a logic-low to disable the IC and enter micro-power shutdown mode. | | 6 | BS | Bootstrap. A capacitor connected between SW and BS pins is required to form a floating supply across the high-side switch driver. | # **Ordering Information** | Part Number | Package | Mark | Quantity/ Reel | |-------------|---------|---------------|----------------| | SK6253B | SOT23-6 | EG <u>XXX</u> | 3000 | SK6253B devices are Pb-free and RoHS compliant. ### **Specifications** #### Absolute Maximum Ratings (1)(2) | Item | Min | Max | Unit | |------------------------------------------------|--------------------|---------------------|------| | V <sub>IN</sub> voltage | -0.3 | 16 | V | | EN voltage | -0.3 | 16 | ٧ | | SW voltage | -0.3 | V <sub>IN</sub> +1V | ٧ | | SW voltage (10ns transient) | -5 | V <sub>IN</sub> +2V | V | | BS voltage (to sw) | -0.3 | 6.5 | ٧ | | BS voltage | -0.3 | 23.5 | V | | FB voltage | -0.3 | 6 | V | | Power dissipation (3) | Internally Limited | | | | Operating junction temperature, T <sub>J</sub> | -40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | -55 | 150 | °C | | Lead Temperature (Soldering, 10sec.) | | 260 | °C | Note (1): Exceeding these ratings may damage the device. Note (2): The device is not guaranteed to function outside of its operating conditions. Note (3): The maximum allowable power dissipation is a function of the maximum junction temperature, $T_{J(MAX)}$ , the junction-to-ambient thermal resistance, $R_{\theta JA}$ , and the ambient temperature, $T_A$ . The maximum allowable power dissipation at any ambient temperature is calculated using: $P_{D(MAX)} = (T_{J(MAX)} - T_A)/R_{\theta JA}$ . Exceeding the maximum allowable power dissipation causes excessive die temperature, and the regulator goes into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at $T_J$ =160°C (typical) and disengages at $T_J$ =130°C (typical). #### **ESD Ratings** | Item | Description | Value | Unit | |------------------------|----------------------------------|-------|------| | | Human Body Model (HBM) ANSI/ | | | | V <sub>(ESD-HBM)</sub> | ESDA/JEDEC JS-001-2014 | ±2000 | V | | | Classification, Class: 2 | | | | | Charged Device Mode (CDM) | | | | V <sub>(ESD-CDM)</sub> | ANSI/ESDA/JEDEC JS-002-2014 | ±200 | V | | | Classification, Class: C0b | | | | | JEDEC STANDARD NO.78E APRIL 2016 | | | | I <sub>LATCH-UP</sub> | Temperature Classification, | ±150 | mA | | | Class: I | | | #### **Recommended Operating Conditions** | Item | Min | Max | Unit | |------------------------------------|-----|-----|------| | Operating junction temperature (1) | -40 | 125 | °C | | Operating temperature range | -40 | 85 | °C | | Input voltage V <sub>IN</sub> | 4.5 | 16 | V | | Output current | 0 | 3 | Α | Note (1): All limits specified at room temperature ( $T_A = 25^{\circ}$ C) unless otherwise specified. All room temperature limits are 100% production tested. All limits at temperature extremes are ensured through correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL). #### **Thermal Information** | Item | Description | Value | Unit | |------------------------|-----------------------------------------------|-------|------| | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (1)(2) | 105 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 55 | °C/W | | R <sub>θJB</sub> | Junction-to-board thermal resistance | 17.5 | °C/W | | ψιτ | Junction-to-top characterization parameter | 3.5 | °C/W | | ψιв | Junction-to-board characterization parameter | 17.5 | °C/W | Note (1): The package thermal impedance is calculated in accordance to JESD 51-7. Note (2): Thermal Resistances were simulated on a 4-layer, JEDEC board. ## **Electrical Characteristics** (1) (2) V<sub>IN</sub>=12V, T<sub>A</sub>=25°C, unless otherwise specified. | Parameter | Test Conditions | Min | Тур. | Max | Unit | |-----------------------------------|----------------------------------|-------|-------|-------|------| | Input Voltage Range | | 4.5 | | 16 | V | | Output Voltage Range | | 0.765 | | 7 | V | | Supply Current (Quiescent) | V <sub>EN</sub> =3.0V | | 0.6 | 0.8 | mA | | Supply Current (Shutdown) | V <sub>EN</sub> =0 or EN = GND | | | 4 | uA | | Feedback Voltage | | 0.746 | 0.765 | 0.784 | V | | High-Side Switch On-Resistance | I <sub>SW</sub> =100mA | | 70 | | mΩ | | Low-Side Switch On-Resistance | I <sub>SW</sub> =-100mA | | 50 | | mΩ | | Valley Switch Current Limit | | | 3.1 | | Α | | Output UVP threshold | Hiccup detect (H > L) | | 60 | | % | | Hiccup wait time | | | 2 | | ms | | Hiccup time before restart | | | 36 | | ms | | Over Voltage Protection Threshold | | | 18 | | V | | Switching Frequency | | | 500 | | KHz | | Maximum Duty Cycle | VFB=90% | | 94 | | % | | Minimum Off-Time | | | 89 | | nS | | EN Rising Threshold | | 1.2 | | | V | | EN Falling Threshold | | | | 0.8 | V | | Linday Valtage Laglant Thurse and | Wake up V <sub>IN</sub> Voltage | | 3.9 | 4.3 | V | | Under-Voltage Lockout Threshold | Shutdown V <sub>IN</sub> Voltage | 2.9 | 3.2 | | V | | Soft Start | | | 1.5 | | mS | | Thermal Shutdown | | | 160 | | °C | | Thermal Hysteresis | | | 30 | | °C | Note (1): MOSFET on-resistance specifications are guaranteed by correlation to wafer level measurements. Note (2): Thermal shutdown specifications are guaranteed by correlation to the design and characteristics analysis. # Typical Performance Characteristics (1) (2) Note (1): Performance waveforms are tested on the evaluation board. Note (2): Test under $T_A = +25$ °C, unless otherwise specified. #### **Load Transient** Vin=12V, Vout=3.3V, lout=0.01~3A #### **Load Transient** #### **Functional Block Diagram** #### **Functions Description** #### **Internal Regulator** The SK6253B is an ECOT mode step down DC/DC converter that provides excellent transient response with no extra external compensation components. This device contains an internal, low resistance, high voltage power MOSFET, and operates at a high 500KHz operating frequency to ensure a compact, high efficiency design with excellent AC and DC performance. #### **Error Amplifier** The error amplifier compares the FB pin voltage with the internal FB reference (V<sub>FB</sub>) and outputs a current proportional to the difference between the two. This output current is then used to charge or discharge the internal compensation network, which is used to control the power MOSFET current. The optimized internal compensation network minimizes the external component counts and simplifies the control loop design. #### **Under-Voltage Lockout (UVLO)** Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. UVLO protection monitors the internal regulator voltage. When the voltage is lower than UVLO threshold voltage, the device is shut off. When the voltage is higher than UVLO threshold voltage, the device is enabled again. #### **Thermal Shutdown** Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the silicon die temperature exceeds 160°C, it shuts down the whole chip. When the temperature falls below its lower threshold (Typ. 130°C) the chip is enabled again. #### **Internal Soft-Start** The soft-start is implemented to prevent the converter output voltage from overshooting during startup. When the chip starts, the internal circuitry generates a soft-start voltage (SS) ramping up from 0V to 0.765V. When it is lower than the internal reference (REF), SS overrides REF so the error amplifier uses SS as the reference. When SS is higher than REF, REF regains control. The SS time is internally max to 1.5ms. #### **Over Current Protection and Hiccup** The SK6253B has cycle-by-cycle over current limit when the inductor current valley value exceeds the set current limit threshold. Meanwhile, output voltage starts to drop until FB is below the Under-Voltage (UV) threshold. Once a UV is triggered, the SK6253B enters hiccup mode to periodically restart the part. This protection mode is especially useful when the output is dead-short to ground. The average short circuit current is greatly reduced to alleviate the thermal issue and to protect the regulator. The SK6253B exits the hiccup mode once the over current condition is removed. #### Startup and Shutdown If both $V_{IN}$ and EN are higher than their appropriate thresholds, the chip starts. The reference block starts first, generating stable reference voltage and currents, and then the internal regulator is enabled. The regulator provides stable supply for the remaining circuitries. Three events can shut down the chip: EN low, $V_{IN}$ low and thermal shutdown. In the shutdown procedure, the signaling path is first blocked to avoid any fault triggering. The comp voltage and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command. #### **Applications Information** #### **Setting the Output Voltage** SK6253B require an input capacitor, an output capacitor and an inductor. These components are critical to the performance of the device. SK6253B are internally compensated and do not require external components to achieve stable operation. The output voltage can be programmed by resistor divider. $$V_{OUT} = V_{FB} \times \frac{R1 + R2}{R2}$$ | V <sub>OUT</sub> (V) | R1(KΩ) | R2(KΩ) | L1(μH) | C1(nF) | C <sub>IN</sub> (µF) | C <sub>OUT</sub> (μF) | C <sub>FF</sub> (pF) Opt. | |----------------------|--------|--------|--------|--------|----------------------|-----------------------|---------------------------| | 1.0 | 3.07 | 10 | 2.2 | 100 | 22 | 22×2 | C <sub>FF</sub> Chapter | | 1.05 | 3.73 | 10 | 2.2 | 100 | 22 | 22×2 | C <sub>FF</sub> Chapter | | 1.2 | 5.69 | 10 | 2.2 | 100 | 22 | 22×2 | C <sub>FF</sub> Chapter | | 1.5 | 9.61 | 10 | 2.2 | 100 | 22 | 22×2 | C <sub>FF</sub> Chapter | | 1.8 | 13.53 | 10 | 3.3 | 100 | 22 | 22×2 | C <sub>FF</sub> Chapter | | 2.5 | 22.68 | 10 | 4.7 | 100 | 22 | 22×2 | C <sub>FF</sub> Chapter | | 3.3 | 33.14 | 10 | 4.7 | 100 | 22 | 22×2 | C <sub>FF</sub> Chapter | | 5.0 | 55.36 | 10 | 4.7 | 100 | 22 | 22×2 | C <sub>FF</sub> Chapter | All the external components are the suggested values, the final values are based on the application testing results. #### **Selecting the Inductor** The recommended inductor values are shown in the Application Diagram. It is important to guarantee the inductor core does not saturate during any foreseeable operational situation. The inductor should be rated to handle the maximum inductor peak current: Care should be taken when reviewing the different saturation current ratings that are specified by different manufacturers. Saturation current ratings are typically specified at 25°C, so ratings at maximum ambient temperature of the application should be requested from the manufacturer. The inductor value can be calculated with: $$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_L \times F_{OSC}}$$ Where $\Delta I_L$ is the inductor ripple current. Choose inductor ripple current to be approximately 30% to 40% of the maximum load current. The maximum inductor peak current can be estimated as: $$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_L}{2}$$ Under light load conditions below 100mA, larger inductance is recommended for improved efficiency. Larger inductances lead to smaller ripple currents and voltages, but they also have larger physical dimensions, lower saturation currents and higher linear impedance. Therefore, the choice of inductance should be compromised according to the specific application. #### **Selecting the Input Capacitor** The input current to the step-down converter is discontinuous and therefore requires a capacitor to supply AC current to the step-down converter while maintaining the DC input voltage. For a better performance, use ceramic capacitors placed as close to VIN as possible and a $0.1\mu F$ input capacitor to filter out high frequency interference is recommended. Capacitors with X5R and X7R ceramic dielectrics are recommended because they are stable with temperature fluctuations. The capacitors must also have a ripple current rating greater than the maximum input ripple current of the converter. The input ripple current can be estimated with Equation: $$I_{CIN} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)}$$ From the above equation, it can be concluded that the input ripple current reaches its maximum at $V_{IN}=2V_{OUT}$ where $I_{CIN}=\frac{I_{OUT}}{2}$ . For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current The input capacitance value determines the input voltage ripple of the converter. If there is an input voltage ripple requirement in the system, choose the input capacitor that meets the specification. The input voltage ripple can be estimate with Equation: $$\Delta V_{IN} = \frac{I_{OUT}}{F_{OSC} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ Similarly, when $V_{IN}=2V_{OUT}$ , input voltage ripple reaches its maximum of $\Delta V_{IN}=\frac{1}{4}\times\frac{I_{OUT}}{F_{OSC}\times C_{IN}}$ . #### **Selecting the Output Capacitor** An output capacitor is required to maintain the DC output voltage. The output voltage ripple can be estimated with Equation: $$\Delta V_{OUT} = \frac{V_{OUT}}{F_{OSC} \times L} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \times \left(R_{ESR} + \frac{1}{8 \times F_{OSC} \times C_{OUT}}\right)$$ There are some differences between different types of capacitors. In the case of ceramic capacitors, the impedance at the switching frequency is dominated by the capacitance. The output voltage ripple is mainly caused by the capacitance. For simplification, the output voltage ripple can be estimated with Equation: $$\Delta V_{OUT} = \frac{V_{OUT}}{8 \times F_{OSC}^2 \times L \times C_{OUT}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ A larger output capacitor can achieve a better load transient response, but the maximum output capacitor limitation should also be considered in the design application. If the output capacitor value is too high, the output voltage will not be able to reach the design value during the soft-start time and will fail to regulate. The maximum output capacitor value (C<sub>OUT\_MAX</sub>) can be limited approximately with Equation: $$C_{OUT\_MAX} = \left(I_{LIM\_AVG} - I_{OUT}\right) \times T_{SS}/V_{OUT}$$ Where $L_{LIM\_AVG}$ is the average start-up current during the soft-start period, and $T_{SS}$ is the soft- start time. On the other hand, special attention should be paid when selecting these components. The DC bias of these capacitors can result in a capacitance value that falls below the minimum value given in the recommended capacitor specifications table. The ceramic capacitor's actual capacitance can vary with temperature. The capacitor type X7R, which operates over a temperature range of $-55^{\circ}$ C to $+125^{\circ}$ C, will only vary the capacitance to within $\pm 15\%$ . The capacitor type X5R has a similar tolerance over a reduced temperature range of $-55^{\circ}$ C to $+85^{\circ}$ C. Many large value ceramic capacitors, larger than 1uF are manufactured with Z5U or Y5V temperature characteristics. Their capacitance can drop by more than 50% as the temperature varies from 25°C to 85°C. Therefore, X5R or X7R is recommended over Z5U and Y5V in applications where the ambient temperature will change significantly above or below 25°C. #### Feed-Forward Capacitor (CFF) SK6253B has internal loop compensation, so adding $C_{FF}$ is optional. Specifically, for specific applications, if necessary, consider whether to add feed-forward capacitors according to the situation. The use of a feed-forward capacitor ( $C_{FF}$ ) in the feedback network is to improve the transient response or higher phase margin. For optimizing the feed-forward capacitor, knowing the cross frequency is the first thing. The cross frequency (or the converter bandwidth) can be determined by using a network analyzer. When getting the cross frequency with no feed-forward capacitor identified, the value of feed-forward capacitor ( $C_{FF}$ ) can be calculated with the following equation: $$C_{FF} = \frac{1}{2\pi \times F_{CROSS}} \times \sqrt{\frac{1}{R1} \times \left(\frac{1}{R1} + \frac{1}{R2}\right)}$$ Where $F_{CROSS}$ is the cross frequency. To reduce transient ripple, the feed-forward capacitor value can be increased to push the cross frequency to higher region. Although this can improve transient response, it also decreases phase margin and cause more ringing. In the other hand, if more phase margin is desired, the feed-forward capacitor value can be decreased to push the cross frequency to lower region. #### **PC Board Layout Consideration** PCB layout is very important to achieve stable operation. It is highly recommended to duplicate EVB layout for optimum performance. If change is necessary, please follow these guidelines for reference. - 1. Keep the path of switching current short and minimize the loop area formed by Input capacitor, high-side MOSFET and low-side MOSFET. - 2. Bypass ceramic capacitors are suggested to be put close to the VIN Pin. - 3. Ensure all feedback connections are short and direct. Place the feedback resistors and compensation components as close to the chip as possible. - 4. VOUT, SW away from sensitive analog areas such as FB. - 5. Connect IN, SW, and especially GND respectively to a large copper area to cool the chip to improve thermal performance and long-term reliability. Sample Board Layout # Package Description: SOT23-6 Unit: mm | | Dimen | Dimensions In Millimeters | | | Dimensions in Millimet | | | | |--------|-----------------------|---------------------------|--------|--------|---------------------------|-------|-------|--| | Symbol | Dimensions in Millime | | Symbol | | Dimensions In Millimeters | | | | | Cymbol | Min | Тур | Max | Cymbol | Min | Тур | Max | | | Α | 2.80 | 2.90 | 3.00 | L3 | 1.800 | 1.900 | 2.000 | | | В | 2.60 | 2.80 | 3.00 | L4 | 0.077 | 0.127 | 0.177 | | | B1 | 1.50 | 1.60 | 1.70 | L5 | - | 0.250 | - | | | С | - | - | 1.05 | L6 | - | 0.600 | - | | | C1 | 0.60 | 0.80 | 1.00 | θ | 0° | | 0° | | | C2 | 0.35 | 0.40 | 0.45 | Θ1 | 10° | 12° | 14° | | | C4 | 0.223 | 0.273 | 0.323 | Θ2 | 10° | 12° | 14° | | | K | 0.000 | 0.075 | 0.150 | R | - | 0.100 | - | | | L | 0.325 | 0.400 | 0.475 | R1 | - | 0.100 | - | | | L1 | 0.325 | 0.450 | 0.550 | R2 | - | 0.100 | - | | | L2 | 0.850 | 0.950 | 1.050 | | | | | | Note: 1) All dimensions are in millimeters. - 2) Package length does not include mold flash, protrusion or gate burr. - 3) Package width does not include inter lead flash or protrusion. - 4) Lead popularity (bottom of leads after forming) shall be 0.10 millimeters max.