

High Current Step Up Regulator

## **General Description**

SY7219 is a high efficiency, current-mode control Boost DC to DC regulator with an integrated  $65m\Omega$  R<sub>DS(ON)</sub> N-channel MOSFET. The OFF time and the peak current limit can be programmed for more applications.

# **Ordering Information**

| 219 | $\Box$ | ) |               |        |
|-----|--------|---|---------------|--------|
|     |        |   | Temperature   | Code   |
|     |        |   | Package Code  | e      |
|     |        |   | Optional Spec | c Code |

| Ordering Number | Package type | Note |
|-----------------|--------------|------|
| SY7219DBC       | DFN3×3-10    |      |

### Features

- Internal 9A switch
- Low  $R_{DS(ON)}$  for internal switch:  $65m\Omega$
- Programmable peak current limit
- Programmable constant OFF time
- Maximum voltage rating of internal switch 36V

1

- Internal softstart limiting the inrush current
- RoHS Compliant and Halogen Free
- Compact package: DFN3×3-10

# Applications

- Industry control system
- Battery power system



AN\_SY7219 Rev. 0.9BSilergy Corp. Confidential- Prepared for Customer Use Only<br/>All Rights Reserved.© 2018 Silergy Corp.All Rights Reserved.



## **Pinout (top view)**



**Top Mark:** GVxyz (Device code:GV, x=year code, y=week code, z= lot number code)

| Pin  | Pin Number  | Pin Description                                                        |
|------|-------------|------------------------------------------------------------------------|
| Name |             |                                                                        |
| VCC  | 3           | Power supply pin.                                                      |
| ADJ  | 4           | Connect a resistor to ground to program the turn off time.             |
| ISET | 5           | Connect a resistor to ground to program the current limit point of the |
|      |             | internal MOSFET.                                                       |
| COMP | 6           | Compensation pin. Connect RC network between this pin and ground       |
|      |             | to program the best transient response.                                |
|      | 7           | Output Feedback Pin. The reference voltage is 1.25V. If the voltage on |
| FB   |             | FB pin is higher than the reference voltage by 5%, the OVP is          |
|      |             | triggered.                                                             |
| EN   | 8           | Enable control pin. Connect this pin to VCC by a $1k\Omega$ resistor   |
|      |             | recommended.                                                           |
| LX   | 9,10        | Switching node. Connect this pin to switching node of the inductor.    |
| GND  | Exposed pad | Ground pin                                                             |

### **Block Diagram**



AN\_SY7219 Rev. 0.9B Silergy Corp. Confidential- Prepared for Customer Use Only 2 © 2018 Silergy Corp. All Rights Reserved.



4,

### Absolute Maximum Ratings (Note 1)

| $\mathbf{O}$ $\mathbf{V}$ $\mathbf{V}$       |               |
|----------------------------------------------|---------------|
| LX                                           | 36V           |
| All other pins                               | 5.5V          |
| Power Dissipation, PD @ TA = 25 °C DFN3X3-10 | 2.6W          |
| Package Thermal Resistance (Note 2)          |               |
| θ <sub>JA</sub>                              | 38 °C/W       |
| θ <sub>JC</sub>                              | 8 °C/W        |
| Junction Temperature Range                   | 125 °C        |
| Lead Temperature (Soldering, 10 sec.)        | 260 °C        |
| Storage Temperature Range                    | 65 ℃ to 150 ℃ |
| Dynamic LX voltage in 50ns duration          |               |
|                                              |               |

### Recommended Operating Conditions (Note 3)

| I X                        | 30V              |
|----------------------------|------------------|
|                            | 201              |
| EN, VCC                    | 5.5V             |
| All other pins             | 3V               |
| 1                          | 51               |
| Junction Temperature Range | <br>             |
|                            |                  |
| Ambient Temperature Range  | <br>40 ℃ to 85 ℃ |
|                            |                  |

## **Electrical Characteristics**

 $(V_{CC} = 5.0V, T_A = 25$  °C, unless otherwise specified)

| Symbol                | Conditions                                                                                                                           | Min                                                    | Тур                                                    | Max                                                    | Unit                                                   |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|
| V <sub>CC</sub>       | X                                                                                                                                    | 3                                                      |                                                        | 5.5                                                    | V                                                      |
| V <sub>UVLO,UP</sub>  | 3                                                                                                                                    |                                                        |                                                        | 3                                                      | V                                                      |
| V <sub>UVLO,HYS</sub> |                                                                                                                                      |                                                        | 0.4                                                    |                                                        | V                                                      |
| I <sub>Q</sub>        | $V_{FB} = 1.3V$                                                                                                                      |                                                        | 380                                                    |                                                        | μA                                                     |
| Is                    | $V_{CC} = 5V, V_{EN} = 0V$                                                                                                           |                                                        | 1                                                      |                                                        | μA                                                     |
| R <sub>DS(ON)</sub>   |                                                                                                                                      |                                                        | 65                                                     |                                                        | mΩ                                                     |
| I <sub>SM</sub>       | $R_{ISET}=75k\Omega$                                                                                                                 | 8                                                      | 9                                                      |                                                        | А                                                      |
| T <sub>OFF</sub>      | $R_{ADJ}=200k\Omega$                                                                                                                 | 1.75                                                   | 2.0                                                    | 3.25                                                   | μs                                                     |
| V <sub>ENH</sub>      |                                                                                                                                      | 2.7                                                    |                                                        |                                                        | V                                                      |
| VENL                  |                                                                                                                                      |                                                        |                                                        | 0.8                                                    | V                                                      |
| T <sub>ON,MIN</sub>   |                                                                                                                                      |                                                        | 100                                                    |                                                        | ns                                                     |
| VFB                   |                                                                                                                                      | 1.225                                                  | 1.25                                                   | 1.275                                                  | V                                                      |
| I <sub>FB</sub>       | V <sub>FB</sub> =3V                                                                                                                  | -50                                                    |                                                        | 50                                                     | nA                                                     |
| T <sub>SD</sub>       |                                                                                                                                      |                                                        | 150                                                    |                                                        | C                                                      |
|                       |                                                                                                                                      |                                                        |                                                        |                                                        |                                                        |
| T <sub>HYS</sub>      |                                                                                                                                      |                                                        | 15                                                     |                                                        | C                                                      |
|                       | $V_{CC}$ $V_{UVLO,UP}$ $V_{UVLO,HYS}$ $I_{Q}$ $I_{S}$ $R_{DS(ON)}$ $I_{SM}$ $T_{OFF}$ $V_{ENH}$ $V_{ENH}$ $V_{FB}$ $I_{FB}$ $T_{SD}$ | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ |

**Note 1**: Stresses listed beyond "Absolute Maximum Ratings" may cause permanent damage to the device. These are for stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

Note 2:  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25 \text{ }^{\circ}\text{C}$  on a low effective single layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard.

Note 3: The device is not guaranteed to function outside its operating conditions.

AN\_SY7219 Rev. 0.9B Silergy Corp. Confidential- Prepared for Customer Use Only 3 © 2018 Silergy Corp. All Rights Reserved.





## **Typical Performance Characteristics**

AN\_SY7219 Rev. 0.9B Silergy Corp. Confidential- Prepared for Customer Use Only 4 O 2018 Silergy Corp. All Rights Reserved.





AN\_SY7219 Rev. 0.9B Silergy Corp. Confidential- Prepared for Customer Use Only 5 O 2018 Silergy Corp. All Rights Reserved.



### **Applications Information**

#### Feedback resistor dividers R1 and R2:

Choose  $R_1$  and  $R_2$  to program the proper output voltage. To minimize the power consumption under light loads, it is desirable to choose large resistance values for both  $R_1$  and  $R_2$ . A value of between 10k and 1M is recommended for both resistors. If  $R_1$ =200k is chosen, then  $R_2$  can be calculated to be:

$$R_2 = (R_1 \times 1.25 \text{V}) / (V_{OUT} - 1.25 \text{V})$$



#### Current limit Setting resistor RISET:

Current limit can be programmed by adjusting external resistor  $R_{ISET}$  connected to ISET:

$$R_{ISET} = \frac{680A}{I_{SM}} \times k\Omega$$

#### Programmable constant off time

OFF time can be programmed by adjusting external resistor  $R_{ADJ}$  connected to ADJ pin:

$$R_{ADJ} = \frac{T_{OFF}}{10ns} \times k\Omega$$

#### Input capacitor CIN:

The ripple current through input capacitor is calculated as:

$$I_{CIN\_RMS} = \frac{(V_{OUT} - V_{IN}) \times T_{OFF}}{2\sqrt{3} \times L}$$

To minimize the potential noise problem, place a typical X5R or better grade ceramic capacitor really close to the  $L_1$  and GND pins. Care should be taken to minimize the loop area formed by  $C_{IN}$ ,  $L_1$  and GND pins. In this case a 10uF low ESR ceramic is recommended.

#### VCC capacitor Cvcc:

The VCC capacitor must be close to the VCC and GND pins to minimize the potential noise problem.

Care should be taken to minimize the loop area formed by  $C_{VCC}$ , and VCC/GND pins. In this case a 2uF low ESR ceramic is recommended.

#### **Output capacitor Cout:**

The output capacitor is selected to handle the output ripple noise requirements. Both steady state ripple and transient requirements must be taken into consideration when selecting this capacitor. For the best performance, it is recommended to use X5R or better grade ceramic capacitor with 35V rating and more than two pcs 10uF capacitor.

#### Boost inductor L

There are several considerations in choosing this inductor.

 Choose the inductance to provide the desired ripple current. It is suggested to choose the ripple current to be about 40% of the maximum average input current. The inductance is calculated as:

$$L = \frac{V_{IN}}{V_{OUT}} \times \frac{(V_{OUT} - V_{IN}) \times T_{OFF}}{I_{OUT,MAX} \times 40\%}$$

where  $T_{\text{OFF}}$  is set by  $R_{\text{ADJ}}$  and  $I_{\text{OUT,MAX}}$  is the maximum load current.

The SY7219 regulator IC is quite tolerant of different ripple current amplitude. Consequently, the final choice of inductance can be slightly off the calculation value without significantly impacting the performance.

2) The saturation current rating of the inductor must be selected to be greater than the peak inductor current under full load conditions.

$$I_{SAT,MIN} > (\frac{V_{OUT}}{V_{IN}}) \times I_{OUT\_MAX} + \frac{V_{IN} \times (V_{OUT} - V_{IN})}{2 \times F_{SW} \times L \times V_{OUT}}$$

3) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency requirement. It is desirable to choose an inductor with DCR<50mohm to achieve a good overall efficiency.

AN\_SY7219 Rev. 0.9B Silergy Corp. Confidential- Prepared for Customer Use Only 6 © 2018 Silergy Corp. All Rights Reserved.



7

#### **Enable Operation**

Pulling the EN pin low will shut down the device. During the shut down mode, the SY7219 shut down current drops to lower than  $1\mu$ A. Driving the EN pin high will turn on the IC again.

#### **Diode Selection**

Schottky diode is a good choice for high efficiency operation because of its low forward voltage drop and fast reverse recovery. The maximum current rating of the diode must be higher than maximum input current. And the average current rating of the diode must be higher than the output current.

#### Layout Design:

The layout design of SY7219 regulator is relatively simple. For the best efficiency and minimum noise problems, we should place the following components close to the IC: C<sub>IN</sub>, C<sub>VCC</sub>, L<sub>1</sub>, R<sub>1</sub> and R<sub>2</sub>. 5) The VCC GND pins to be the IC: C<sub>IN</sub>, C<sub>VCC</sub>, L<sub>1</sub>, R<sub>1</sub> and R<sub>2</sub>.

1) It is desirable to maximize the PCB copper area connecting to GND pin to achieve the best thermal and noise performance. If the board space allowed, a ground plane is highly desirable.

2)  $C_{OUT}$  must be close to  $D_1$ , Pin LX and Pin GND. The loop area formed by  $C_{OUT}$  and GND must be minimized.

3) The PCB copper area associated with LX pin must be minimized to avoid the potential noise problem.

4) The components  $R_1$  and  $R_2$ , and the trace connected to the FB pin must NOT be adjacent to the LX net on the PCB layout to avoid the noise problem.

5) The VCC capacitor must be close to the VCC and GND pins





**Bottom View** 





## **Taping & Reel Specification**

## 1. DFN3x3 taping orientation



### 3. Others: NA

AN\_SY7219 Rev. 0.9B Silergy Corp. Confidential- Prepared for Customer Use Only 9 O 2018 Silergy Corp. All Rights Reserved.



# **AN\_SY7219**

#### **IMPORTANT NOTICE**

1. Right to make changes. Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.

2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.

Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or multiplied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.

Suitability for use. Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory 4 and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no Tability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Terms and conditions of commercial sale. Silergy products are sold subject to the standard terms and conditions of 5. commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.

No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is 6. open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights Stergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

© 2018 Silergy Corp.

All Rights Reserved.

Silergy Corp. Confidential- Prepared for Customer Use Only AN\_SY7219 Rev. 0.9B © 2018 Silergy Corp. All Rights Reserved.

10