

#### **Description**

The AP20H04NF uses advanced trench technology to provide excellent  $R_{DS(ON)}$ , low gate charge and operation with gate voltages as low as 4.5V. This device is suitable for use as a Battery protection or in other Switching application.

#### **General Features**

 $V_{DS} = 40V I_{D} = 20A$ 

 $R_{DS(ON)}$  < 16m $\Omega$  @  $V_{GS}$ =10V

### **Application**

Battery protection

Load switch

Uninterruptible power supply











### **Package Marking and Ordering Information**

| Product ID | Pack       | Marking   | Qty(PCS) |
|------------|------------|-----------|----------|
| AP20H04NF  | PDFN5*6-8L | AP20H04NF | 5000     |

### Absolute Maximum Ratings (T<sub>A</sub>=25<sup>°</sup>C unless otherwise noted)

| Parameter                                        | Symbol                | Limit      | Unit |  |
|--------------------------------------------------|-----------------------|------------|------|--|
| Drain-Source Voltage                             | VDS                   | 40         | V    |  |
| Gate-Source Voltage                              | Vgs                   | ±20        | V    |  |
| Drain Current-Continuous                         | I <sub>D</sub>        | 20         | А    |  |
| Drain Current-Continuous(T <sub>C</sub> =100℃)   | I <sub>D</sub> (100℃) | 8.4        | Α    |  |
| Pulsed Drain Current                             | Ідм                   | 100        | А    |  |
| Maximum Power Dissipation                        | $P_D$                 | 2          | W    |  |
| Operating Junction and Storage Temperature Range | ТЈ,Тѕтс               | -55 To 150 | °C   |  |
| Thermal Resistance,Junction-to-Ambient (Note 2)  | RөJA                  | 62.5       | °C/W |  |



## N-CH Electrical Characteristics ( $T_A$ =25 $^{\circ}$ C unless otherwise noted)

| Parameter                        | Symbol              | Condition                                                                  | Min | Тур  | Max  | Unit |
|----------------------------------|---------------------|----------------------------------------------------------------------------|-----|------|------|------|
| Drain-Source Breakdown Voltage   | BV <sub>DSS</sub>   | V <sub>GS</sub> =0V I <sub>D</sub> =250µA                                  | 40  | -    | -    | V    |
| Zero Gate Voltage Drain Current  | IDSS                | V <sub>DS</sub> =40V,V <sub>GS</sub> =0V                                   | -   | -    | 1    | μΑ   |
| Gate-Body Leakage Current        | lgss                | $V_{GS}$ =±20 $V$ , $V_{DS}$ =0 $V$                                        | -   | -    | ±100 | nA   |
| Gate Threshold Voltage           | V <sub>GS(th)</sub> | $V_{DS}$ = $V_{GS}$ , $I_D$ = $250\mu A$                                   | 1   | 1.5  | 2.0  | V    |
|                                  | Rds(on)             | V <sub>GS</sub> =10V, I <sub>D</sub> =8A                                   | -   | 10.5 | 16   | mΩ   |
| Drain-Source On-State Resistance |                     | V <sub>GS</sub> =4.5V, I <sub>D</sub> =4A                                  | -   | 18.9 | 24   | mΩ   |
| Forward Transconductance         | grs                 | V <sub>DS</sub> =5V,I <sub>D</sub> =8A                                     | 33  | -    | -    | S    |
| Input Capacitance                | C <sub>lss</sub>    | V <sub>DS</sub> =20V,V <sub>GS</sub> =0V,<br>F=1.0MHz                      | -   | 964  | -    | PF   |
| Output Capacitance               | Coss                |                                                                            | -   | 109  | -    | PF   |
| Reverse Transfer Capacitance     | Crss                |                                                                            | -   | 96   | -    | PF   |
| Turn-on Delay Time               | <b>t</b> d(on)      | $V_{DD}$ =20V, $R_L$ =2.5 $\Omega$<br>$V_{GS}$ =10V, $R_{GEN}$ =3 $\Omega$ | -   | 5.5  | -    | nS   |
| Turn-on Rise Time                | t <sub>r</sub>      |                                                                            | -   | 14   | -    | nS   |
| Turn-Off Delay Time              | t <sub>d(off)</sub> |                                                                            | -   | 24   | -    | nS   |
| Turn-Off Fall Time               | t <sub>f</sub>      |                                                                            | -   | 12   | -    | nS   |
| Total Gate Charge                | Qg                  | V <sub>DS</sub> =20V,I <sub>D</sub> =8A,<br>V <sub>GS</sub> =10V           | -   | 22.9 | -    | nC   |
| Gate-Source Charge               | Qgs                 |                                                                            | -   | 3.5  | -    | nC   |
| Gate-Drain Charge                | Q <sub>gd</sub>     |                                                                            | -   | 5.3  | -    | nC   |
| Diode Forward Voltage (Note 3)   | Vsp                 | V <sub>GS</sub> =0V,I <sub>S</sub> =9A                                     | -   | 0.8  | 1.2  | V    |



# AP20H04NF

## 40V N+N-Channel Enhancement Mode MOSFET



**Figure 1:Switching Test Circuit** 



Figure 3 Output Characteristics



Figure 5 Drain-Source On-Resistance



Figure 2:Switching Waveforms



**Figure 4 Transfer Characteristics** 



Figure 6 Drain-Source On-Resistance









Vgs Gate-Source Voltage (V) Figure 7 Rdson vs Vgs



Qg Gate Charge (nC) Figure 9 Gate Charge



Vds Drain-Source Voltage (V) Figure 11 Capacitance vs Vds



T<sub>J</sub>-Junction Temperature(°C) **Figure 8 Power Dissipation** 



Vds Drain-Source Voltage (V) Figure 10 Source- Drain Diode Forward



Vds Drain-Source Voltage (V) Figure 12 Safe Operation Area



# AP20H04NF

## 40V N+N-Channel Enhancement Mode MOSFET



Square Wave Pluse Duration(sec)

**Figure 13 Normalized Maximum Transient Thermal Impedance** 



# DFN5\*6-XW-01









#### **Attention**

- 1,Any and all APM Microelectronics products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your APM Microelectronics representative nearest you before using any APM Microelectronics products described or contained herein in such applications.
- 2,APM Microelectronics assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all APM Microelectronics products described or contained herein.
- 3, Specifications of any and all APM Microelectronics products described or contained here instipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- 4, APM Microelectronics Semiconductor CO., LTD. strives to supply high quality high reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives that could give rise to smoke or fire, or that could cause damage to other property. Whendesigning equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- 5,In the event that any or all APM Microelectronics products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- 6, No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of APM Microelectronics Semiconductor CO., LTD.
- 7, Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. APM Microelectronics believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.
- 8, Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "DeliverySpecification" for the APM Microelectronics product that you Intend to use.