### **650V N-Channel Enhancement Mode MOSFET**

#### Description

The APJ14N65D is CoolFET II MOSFET family

that is utilizing charge balance technology for extremely

low on-resistance and low gate charge performance.

APJ14N65F/P/T is suitable for applications which require

superior power density and outstanding efficiency

#### **General Features**

 $V_{DS} = 650V$  (Type: 730V) IDM =14A

 $R_{DS(ON)} < 650 \text{m}\Omega$  @  $V_{GS}=10 \text{V}$  (Type:  $560 \text{m}\Omega$ )

#### **Application**

Uninterruptible Power Supply(UPS)

Power Factor Correction (PFC)







Package Marking and Ordering Information

|            | <u> </u>  |                    |          |
|------------|-----------|--------------------|----------|
| Product ID | Pack      | Marking            | Qty(PCS) |
| APJ14N65D  | TO-252-3L | APJ14N65D XXX YYYY | 1000     |

#### Absolute Maximum Ratings (T<sub>c</sub>=25<sup>°</sup>Cunless otherwise noted)

| Symbol          | Parameter                                        | Value    | Unit |
|-----------------|--------------------------------------------------|----------|------|
| VDSS            | Drain-Source Voltage (V <sub>GS</sub> = 0V)      | 650      | V    |
| ID              | Continuous Drain Current                         | 8        | Α    |
| IDM             | Pulsed Drain Current (note1)                     | 14       | А    |
| VGS             | Gate-Source Voltage                              | ±30      | V    |
| E <sub>AS</sub> | Single Pulse Avalanche Energy (note2)            | 125      | mJ   |
| P <sub>D</sub>  | Power Dissipation (T <sub>C</sub> = 25°C)        | 25.5     | W    |
| TJ, Tstg        | Operating Junction and Storage Temperature Range | -55~+150 | °C   |
| RthJC           | Thermal Resistance, Junction-to-Case             | 4.9      | °C/W |
| RthJA           | Thermal Resistance, Junction-to-Ambient          | 49       | °C/W |



### **650V N-Channel Enhancement Mode MOSFET**

#### Electrical Characteristics (T<sub>J</sub>=25°C, unless otherwise noted)

| Symbol                   | Parameter                                                                           | Test conditions                                                   | Min. | Тур.  | Max. | Unit |
|--------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------|------|-------|------|------|
| BVDSS                    | Drain to source breakdown voltage V <sub>GS</sub> =0V, I <sub>D</sub> =250uA        |                                                                   | 650  | 700   |      | V    |
| ΔBV <sub>DSS</sub> / ΔTJ | Breakdown voltage temperature coefficient I <sub>D</sub> =250uA, referenced to 25°C |                                                                   |      | 0.7   |      | V/°C |
| IDOG                     | Due in the course leaders a course to                                               | V <sub>DS</sub> =650V, V <sub>GS</sub> =0V                        | -    |       | 1    | uA   |
| IDSS                     | Drain to source leakage current                                                     | V <sub>DS</sub> =520V, T <sub>C</sub> =125°C                      | I    |       | 50   | uA   |
| IGSS                     | Gate to source leakage current, forward                                             | V <sub>GS</sub> =30V, V <sub>DS</sub> =0V                         |      |       | 100  | nA   |
| 1655                     | Gate to source leakage current, reverse                                             | V <sub>GS</sub> =-30V, V <sub>DS</sub> =0V                        |      |       | -100 | nA   |
| VGS(TH)                  | Gate threshold voltage                                                              | V <sub>DS</sub> =V <sub>GS</sub> , I <sub>D</sub> =250uA          | 2.5  | 3.3   | 4.5  | V    |
| RDS(ON)                  | Drain to source on state resistance                                                 | V <sub>GS</sub> =10V, I <sub>D</sub> =3.2A                        | -    | 560   | 650  | mΩ   |
| Ciss                     | Input capacitance                                                                   |                                                                   | 1    | 438   |      | pF   |
| Coss                     | Output capacitance                                                                  | V <sub>GS</sub> =0V, V <sub>DS</sub> =100V, f=1MHz                | 1    | 19.5  |      |      |
| Crss                     | Reverse transfer capacitance                                                        |                                                                   | 1    | 1.32  |      |      |
| td(on)                   | Turn on delay time                                                                  |                                                                   | 1    | 84.8  |      | ns   |
| tr                       | Rising time                                                                         | V <sub>DS</sub> =400V, I <sub>D</sub> =3.2A,                      | 1    | 25.2  |      |      |
| td(off)                  | Turn off delay time                                                                 | $R_G$ =4.7 $\Omega$ , $V_{GS}$ =10 $V$                            | 1    | 227.6 |      |      |
| t <sub>f</sub>           | Fall time                                                                           |                                                                   |      | 26.8  |      |      |
| Qg                       | Total gate charge                                                                   |                                                                   |      | 11    |      |      |
| Qgs                      | Gate-source charge                                                                  | V <sub>DS</sub> =480V, V <sub>GS</sub> =10V, I <sub>D</sub> =3.2A |      | 2.1   |      |      |
| $Q_{gd}$                 | Gate-drain charge                                                                   |                                                                   |      | 5.6   |      | nC   |
| IS                       | Continuous source current                                                           | Integral reverse p-n Junction                                     | 1    |       | 11   | Α    |
| ISM                      | Pulsed source current                                                               | diode in the MOSFET                                               | -    | -     | 44   | Α    |
| VSD                      | Diode forward voltage drop.                                                         | I <sub>S</sub> =3.2A, V <sub>GS</sub> =0V                         |      | 0.7   | 1.5  | V    |
| Trr                      | Reverse recovery time                                                               | I <sub>S</sub> =3.2A, V <sub>GS</sub> =0V, Vdd=400V,              | I    | 313   |      | ns   |
| Qrr                      | Reverse recovery Charge                                                             | dI <sub>F</sub> /dt=100A/us,                                      | -    | 0.877 |      | uC   |

#### Note:

- 1. The data tested by surface mounted on a 1 inch2 FR-4 board with 2OZ copper.
- 2. The EAS data shows Max. rating . L=0.5mH, IAS =3.2A, VDD =50V, RG=25 $\Omega$
- 3. The test condition is Pulse Test: ISD ≤ ID, di/dt = 100A/us, VDD≤ BVDSS, Starting at TJ =25 $^{\circ}$ C
- 4、The power dissipation is limited by 150℃ junction temperature
- 5. The data is theoretically the same as ID and IDM , in real applications , should be limited by total power dissipation.

### 650V N-Channel Enhancement Mode MOSFET

### **Typical Characteristics**



Figure1: Power dissipation (Non FullPAK)



Figure3:Max. transient thermal impedance  $Z_{thJC}$ =f( $t_p$ ); parameter: D=  $t_p$ /T



Figure 5: Safe operating area (Non FullPAK)  $I_D=f(V_{DS}); T_j=25^{\circ}C; D=0; parameter: t_D$ 



Figure2: Power dissipation (FullPAK)



Figure4:Max. transient thermal impedance  $Z_{th,UC}$ =f( $t_p$ ); parameter: D=  $t_p$ /T



Figure6: Safe operating area (FullPAK) /D=f(VDS); Tj=25°C; D=0; parameter: tp

### 650V N-Channel Enhancement Mode MOSFET



Figure 7: Typ. outp ut characteristics

 $I_D$ =f( $V_{DS}$ );  $T_j$ =25°C; parameter:  $V_{GS}$ 



Figure9: Typ. drain-source on-state resistance

 $R_{DS}(on)=f(I_D)$ ;  $T_J=25$ °C; parameter:  $V_{GS}$ 



Figure 11: Type. transfer characteristics

 $I_D=f(V_{GS}); V_{DS}=20V; parameter: T_j$ 



Figure8: Typ. output characteristics

/p=f(Vps): Ti=125°C: parameter: Vos



Figure 10: drain -source on-state resistance

 $R_{DS}(on)=f(T_j); I_D=3.2A; V_{GS}=10V$ 



Figure 12: Type. gate charge

 $V_{GS}$ =f( $Q_{gate}$ );  $I_D$ =3.2A pulsed;  $V_{DS}$ =480V

## 650V N-Channel Enhancement Mode MOSFET

## Package Mechanical Data:TO-252-3L



|      | Dimensions  |      |          |        |      |       |
|------|-------------|------|----------|--------|------|-------|
| Ref. | Millimeters |      |          | Inches |      |       |
|      | Min.        | Тур. | Max.     | Min.   | Тур. | Max.  |
| Α    | 2.10        |      | 2.50     | 0.083  |      | 0.098 |
| A2   | 0           |      | 0.10     | 0      |      | 0.004 |
| В    | 0.66        |      | 0.86     | 0.026  |      | 0.034 |
| B2   | 5.18        |      | 5.48     | 0.202  |      | 0.216 |
| С    | 0.40        |      | 0.60     | 0.016  |      | 0.024 |
| C2   | 0.44        |      | 0.58     | 0.017  |      | 0.023 |
| D    | 5.90        |      | 6.30     | 0.232  |      | 0.248 |
| D1   | 5.30REF     |      | 0.209REF |        |      |       |
| E    | 6.40        |      | 6.80     | 0.252  |      | 0.268 |
| E1   | 4.63        |      |          | 0.182  |      |       |
| G    | 4.47        |      | 4.67     | 0.176  |      | 0.184 |
| Н    | 9.50        |      | 10.70    | 0.374  |      | 0.421 |
| L    | 1.09        |      | 1.21     | 0.043  |      | 0.048 |
| L2   | 1.35        |      | 1.65     | 0.053  |      | 0.065 |
| V1   |             | 7°   |          |        | 7°   |       |
| V2   | 0°          |      | 6°       | 0°     |      | 6°    |

## **Reel Spectification-TO-252**



|      | Dimensions         |       |       |       |       |       |
|------|--------------------|-------|-------|-------|-------|-------|
| Ref. | Millimeters Inches |       |       |       |       |       |
|      | Min.               | Тур.  | Max.  | Min.  | Тур.  | Max.  |
| W    | 15.90              | 16.00 | 16.10 | 0.626 | 0.630 | 0.634 |
| Е    | 1.65               | 1.75  | 1.85  | 0.065 | 0.069 | 0.073 |
| F    | 7.40               | 7.50  | 7.60  | 0.291 | 0.295 | 0.299 |
| D0   | 1.40               | 1.50  | 1.60  | 0.055 | 0.059 | 0.063 |
| D1   | 1.40               | 1.50  | 1.60  | 0.055 | 0.059 | 0.063 |
| P0   | 3.90               | 4.00  | 4.10  | 0.154 | 0.157 | 0.161 |
| P1   | 7.90               | 8.00  | 8.10  | 0.311 | 0.315 | 0.319 |
| P2   | 1.90               | 2.00  | 2.10  | 0.075 | 0.079 | 0.083 |
| A0   | 6.85               | 6.90  | 7.00  | 0.270 | 0.271 | 0.276 |
| В0   | 10.45              | 10.50 | 10.60 | 0.411 | 0.413 | 0.417 |
| K0   | 2.68               | 2.78  | 2.88  | 0.105 | 0.109 | 0.113 |
| Т    | 0.24               |       | 0.27  | 0.009 |       | 0.011 |
| t1   | 0.10               |       |       | 0.004 |       |       |
| 10P0 | 39.80              | 40.00 | 40.20 | 1.567 | 1.575 | 1.583 |



### 650V N-Channel Enhancement Mode MOSFET

#### **Attention**

- 1,Any and all APM Microelectronics products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your APM Microelectronics representative nearest you before using any APM Microelectronics products described or contained herein in such applications.
- 2,APM Microelectronics assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all APM Microelectronics products described or contained herein.
- 3, Specifications of any and all APM Microelectronics products described or contained here instipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- 4, APM Microelectronics Semiconductor CO., LTD. strives to supply high quality high reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives that could give rise to smoke or fire, or that could cause damage to other property. Whendesigning equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- 5,In the event that any or all APM Microelectronics products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- 6, No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of APM Microelectronics Semiconductor CO., LTD.
- 7, Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. APM Microelectronics believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.
- 8, Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "DeliverySpecification" for the APM Microelectronics product that you Intend to use.





## 650V N-Channel Enhancement Mode MOSFET

| Edition | Date      | Change          |
|---------|-----------|-----------------|
| Rve1.0  | 2018/1/31 | Initial release |

Copyright Attribution"APM-Microelectronice"