

# Low-Power, Rail-to-Rail Output, 12-Bit Serial InputDIGITAL-TO-ANALOG CONVERTER

## **FEATURES**

- microPOWER OPERATION: 135µA at 5V
- POWER-DOWN: 200nA at 5V, 50nA at 3V
- POWER SUPPLY: +2.7V to +5.5V
- TESTED MONOTONIC BY DESIGN
- POWER-ON RESET TO 0V
- **THREE POWER-DOWN FUNCTIONS**
- LOW POWER SERIAL INTERFACE WITH SCHMITT-TRIGGERED INPUTS
- ON-CHIP OUTPUT BUFFER AMPLIFIER, RAIL-TO-RAIL OPERATION
- **SYNC INTERRUPT FACILITY**
- SOT23-6 AND MSOP-8 PACKAGES

## **APPLICATIONS**

- PORTABLE BATTERY-POWERED INSTRUMENTS
- DIGITAL GAIN AND OFFSET ADJUSTMENT
- PROGRAMMABLE VOLTAGE AND CURRENT SOURCES

## DESCRIPTION

The HT5320A is a low-power, single, 12-bit buffered voltage output Digital-to-Analog Converter (DAC). Its on-chip precision output amplifier allows rail-to-rail output swing to be achieved. The HT5320A uses a versatile three-wire serial interface that operates at clock rates up to 30MHz and is compatible with standard SPI™, QSPI™, Microwire™, and DSP interfaces.

The reference for the HT5320A is derived from the power supply, resulting in the widest dynamic output range possible. The HT5320A incorporates a power-on reset circuit that ensures that the DAC output powers up at 0V and remains there until a valid write takes place in the device. The HT5320A contains a power-down feature, accessed over the serial interface, that can reduce the current consumption of the device to 50nA at 5V.

The low power consumption of this part in normal operation makes it ideally suited to portable battery-operated equipment. The power consumption is 0.7mW at 5V reducing to  $1\mu$ W in power-down mode.

The HT5320A is available in a SOT23-6 package and an MSOP-8 package.



### ABSOLUTE MAXIMUM RATINGS(1)

| \/ to CND                                                               |
|-------------------------------------------------------------------------|
| V <sub>DD</sub> to GND                                                  |
| Digital Input Voltage to GND0.3V to +V <sub>DD</sub> + 0.3V             |
| V <sub>OUT</sub> to GND                                                 |
| Operating Temperature Range –40°C to +105°C                             |
| Storage Temperature Range –65°C to +150°C                               |
| Junction Temperature Range (T <sub>J</sub> max)+150°C                   |
| SOT23 Package:                                                          |
| Power Dissipation (T <sub>J</sub> max — T <sub>A</sub> )/ <sub>JA</sub> |
| JA Thermal Impedance240°C/W                                             |
| Lead Temperature, Soldering:                                            |
| Vapor Phase (60s) +215°C                                                |
| Infrared (15s)+220°C                                                    |
| MSOP Package:                                                           |
| Power Dissipation (T <sub>J</sub> max — T <sub>A</sub> )/ <sub>JA</sub> |
| JA Thermal Impedance                                                    |
| <sub>JC</sub> Thermal Impedance                                         |
| Lead Temperature, Soldering:                                            |
| Vapor Phase (60s)+215°C                                                 |
| Infrared (15s)+220°C                                                    |

NOTE: (1) Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.



### **PIN CONFIGURATIONS**



## **PIN DESCRIPTION (SOT23-6)**

| PIN | NAME             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | V <sub>OUT</sub> | Analog output voltage from DAC. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                                                                                                                                                                                    |
| 2   | GND              | Ground reference point for all circuitry on the part.                                                                                                                                                                                                                                                                                                                                                                                               |
| 3   | $V_{DD}$         | Power Supply Input, +2.7V to 5.5V.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4   | D <sub>IN</sub>  | Serial Data Input. Data is clocked into the 16-bit input shift register on the falling edge of the serial clock input.                                                                                                                                                                                                                                                                                                                              |
| 5   | SCLK             | Serial Clock Input. Data can be transferred at rates up to 30MHz.                                                                                                                                                                                                                                                                                                                                                                                   |
| 6   | SYNC             | Level triggered control input (active LOW). This is the frame sychronization signal for the input data. When SYNC goes LOW, it enables the input shift register and data is transferred in on the falling edges of the following clocks. The DAC is updated following the 16th clock cycle unless SYNC is taken HIGH before this edge, in which case the rising edge of SYNC acts as an interrupt and the write sequence is ignored by the HT5320A. |



| PARAMETER                                                                                                                                                                                                                                                                                                               | CONDITIONS                                                                                                                                                                                                               | MIN               | TYP                                              | MAX                                        | UNITS                                                 |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------|--------------------------------------------|-------------------------------------------------------|--|
| Resolution Relative Accuracy Differential Nonlinearity Zero Code Error Full-Scale Error Gain Error Zero Code Error Drift Gain Temperature Coefficient                                                                                                                                                                   | Tested Monotonic by Design<br>All Zeroes Loaded to DAC Register<br>All Ones Loaded to DAC Register                                                                                                                       | 12                | +5<br>-0.15<br>-20<br>-5                         | ±8<br>±1<br>+20<br>-1.25<br>±1.25          | Bits LSB LSB mV % of FSR % of FSR µV/°C ppm of FSR/°C |  |
| OUTPUT CHARACTERISTICS (2) Output Voltage Range Output Voltage Settling Time Slew Rate                                                                                                                                                                                                                                  | 1/4 Scale to 3/4 Scale Change $(400_{H} \text{ to } \text{C00}_{H})$ $R_{L} = 2k\Omega; \text{ 0pF} < C_{L} < 200\text{pF}$ $R_{L} = 2k\Omega; C_{L} = 500\text{pF}$                                                     | 0                 | 8                                                | V <sub>DD</sub><br>10                      | V<br>µs<br>µs<br>V/µs                                 |  |
| Capacitive Load Stability  Code Change Glitch Impulse Digital Feedthrough DC Output Impedance Short-Circuit Current  Power-Up Time                                                                                                                                                                                      | $R_{L} = \times$ $R_{L} = 2k\Omega$ $1LSB \ Change \ Around \ Major \ Carry$ $V_{DD} = +5V$ $V_{DD} = +3V$ $Coming \ Out \ of \ Power-Down \ Mode$ $V_{DD} = +5V$ $Coming \ Out \ of \ Power-Down \ Mode$ $V_{DD} = +3V$ |                   | 470<br>1000<br>20<br>0.5<br>1<br>50<br>20<br>2.5 |                                            | pF<br>pF<br>nV-s<br>nV-s<br>Ω<br>mA<br>mA             |  |
| Input Current V <sub>IN</sub> L, Input Low Voltage V <sub>IN</sub> L, Input Low Voltage V <sub>IN</sub> H, Input High Voltage V <sub>IN</sub> H, Input High Voltage Pin Capacitance  POWER REQUIREMENTS V <sub>DD</sub> I <sub>DD</sub> (normal mode) V <sub>DD</sub> = +3.6V to +5.5V V <sub>DD</sub> = +2.7V to +3.6V | $V_{DD} = +5V$ $V_{DD} = +3V$ $V_{DD} = +5V$ $V_{DD} = +5V$ $V_{DD} = +3V$ $DAC Active and Excluding Load Current$ $V_{IH} = V_{DD} and V_{IL} = GND$ $V_{IH} = V_{DD} and V_{IL} = GND$                                 | 2.4<br>2.1<br>2.7 | 135<br>115                                       | ±1<br>0.8<br>0.6<br>3<br>5.5<br>200<br>160 | μΑ<br>V<br>V<br>V<br>PF<br>V<br>μΑ                    |  |
| $\begin{split} I_{DD} & (all \ power-down \ modes) \\ V_{DD} & = +3.6 V \ to \ +5.5 V \\ V_{DD} & = +2.7 V \ to \ +3.6 V \\ \hline \textbf{POWER EFFICIENCY} \\ I_{OUT} I_{DD} \end{split}$                                                                                                                             | $V_{IH} = V_{DD}$ and $V_{IL} = GND$<br>$V_{IH} = V_{DD}$ and $V_{IL} = GND$<br>$I_{LOAD} = 2mA$ . $V_{DD} = +5V$                                                                                                        |                   | 0.2<br>0.05<br>93                                | 1 1                                        | μΑ<br>μΑ<br>%                                         |  |
| TEMPERATURE RANGE Specified Performance                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                          | -40               |                                                  | +105                                       | °C                                                    |  |

NOTES: (1) Linearity calculated using a reduced code range of 48 to 4047; output unloaded. (2) Guaranteed by design and characterization, not production tested.



# TIMING CHARACTERISTICS(1, 2)

 $V_{DD}$  = +2.7V to +5.5V; all specifications –40°C to +105°C, unless otherwise noted.

| PARAMETER      | DESCRIPTION                            | CONDITIONS                                                                            | MIN  | TYP | MAX | UNITS |
|----------------|----------------------------------------|---------------------------------------------------------------------------------------|------|-----|-----|-------|
| + (3)          | SCLK Cycle Time                        |                                                                                       |      |     |     |       |
|                |                                        | $V_{DD} = 2.7 \text{V to } 3.6 \text{V}$                                              | 50   |     |     | ns    |
|                |                                        | $V_{DD} = 3.6V \text{ to } 5.5V$                                                      | 33   |     |     | ns    |
| t <sub>2</sub> | SCLK HIGH Time                         |                                                                                       |      |     |     |       |
|                |                                        | $V_{DD} = 2.7V \text{ to } 3.6V$                                                      | 13   |     |     | ns    |
|                |                                        | $V_{DD} = 3.6V \text{ to } 5.5V$                                                      | 13   |     |     | ns    |
| t <sub>3</sub> | SCLK LOW Time                          |                                                                                       |      |     |     |       |
|                |                                        | $V_{DD} = 2.7V \text{ to } 3.6V$                                                      | 22.5 |     |     | ns    |
|                | OVANO to COLIK Disire                  | $V_{DD} = 3.6V \text{ to } 5.5V$                                                      | 13   |     |     | ns    |
| t <sub>4</sub> | SYNC to SCLK Rising<br>Edge Setup Time |                                                                                       |      |     |     |       |
|                | Edge Selup Time                        | $V_{DD} = 2.7 \text{V to } 3.6 \text{V}$                                              | 0    |     |     |       |
|                |                                        | <del>==</del>                                                                         | 0    |     |     | ns    |
| _              | Data Setup Time                        | $V_{DD} = 3.6V \text{ to } 5.5V$                                                      | U    |     |     | ns    |
| t <sub>5</sub> | Bata Octop Time                        | $V_{DD} = 2.7 \text{V to } 3.6 \text{V}$                                              | 5    |     |     | ns    |
|                |                                        | $V_{DD} = 2.7 \text{ V to } 3.6 \text{V}$<br>$V_{DD} = 3.6 \text{V to } 5.5 \text{V}$ | 5    |     |     | ns    |
| t <sub>6</sub> | Data Hold Time                         | VDD = 3.6V to 3.5V                                                                    |      |     |     | 110   |
| •6             |                                        | $V_{DD} = 2.7 \text{V to } 3.6 \text{V}$                                              | 4.5  |     |     | ns    |
|                |                                        | $V_{DD} = 3.6V \text{ to } 5.5V$                                                      | 4.5  |     |     | ns    |
| t <sub>7</sub> | SCLK Falling Edge to                   |                                                                                       |      |     |     |       |
| ·              | SYNC Rising Edge                       |                                                                                       |      |     |     |       |
|                |                                        | $V_{DD} = 2.7V \text{ to } 3.6V$                                                      | 0    |     |     | ns    |
|                |                                        | $V_{DD} = 3.6V \text{ to } 5.5V$                                                      | 0    |     |     | ns    |
| t <sub>8</sub> | Minimum SYNC HIGH Time                 |                                                                                       |      |     |     |       |
|                |                                        | $V_{DD} = 2.7V \text{ to } 3.6V$                                                      | 50   |     |     | ns    |
|                |                                        | $V_{DD} = 3.6V \text{ to } 5.5V$                                                      | 33   |     |     | ns    |

NOTES: (1) All input signals are specified with  $t_R = t_F = 5$ ns (10% to 90% of  $V_{DD}$ ) and timed from a voltage level of  $(V_{IL} + V_{IH})/2$ . (2) See Serial Write Operation timing diagram, below. (3) Maximum SCLK frequency is 30MHz at  $V_{DD} = +3.6$ V to +5.5V and 20MHz at  $V_{DD} = +2.7$ V to +3.6V.

### **SERIAL WRITE OPERATION**





# TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +5V

At  $T_A = +25$ °C,  $+V_{DD} = +5V$ , unless otherwise noted.















# TYPICAL CHARACTERISTICS: $V_{DD} = +5V$ (Cont.)

At  $T_A = +25$ °C,  $+V_{DD} = +5V$ , unless otherwise noted.















# TYPICAL CHARACTERISTICS: $V_{DD} = +5V$ (Cont.)

At  $T_A = +25$ °C,  $+V_{DD} = +5V$ , unless otherwise noted.





Time (1µs/div)

#### FULL-SCALE SETTLING TIME



Time (1µs/div)

#### HALF-SCALE SETTLING TIME



Time (1µs/div)

### HALF-SCALE SETTLING TIME



Time (1µs/div)

### POWER-ON RESET TO 0V



Time (20µs/div)



# TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +5V (Cont.)

At  $T_A = +25$ °C,  $+V_{DD} = +5V$ , unless otherwise noted. **EXITING POWER-DOWN** 





Time (0.5µs/div)

# TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +2.7V

At  $T_A = +25$ °C,  $+V_{DD} = +2.7$ V, unless otherwise noted.











# TYPICAL CHARACTERISTICS: $V_{DD} = +2.7V$ (Cont.)

At  $T_A = +25$ °C,  $+V_{DD} = +2.7$ V, unless otherwise noted.















# TYPICAL CHARACTERISTICS: $V_{DD} = +2.7V$ (Cont.)

At  $T_A = +25$ °C,  $+V_{DD} = +2.7V$ , unless otherwise noted.



FULL-SCALE SETTLING TIME



**FULL-SCALE SETTLING TIME** 



Time (1µs/div)

HALF-SCALE SETTLING TIME



Time (1µs/div)

HALF-SCALE SETTLING TIME



Time (1µs/div)

POWER-ON RESET to 0V



Time (20µs/div)



# TYPICAL CHARACTERISTICS: $V_{DD} = +2.7V$ (Cont.)

At  $T_A = +25$ °C,  $+V_{DD} = +2.7V$ , unless otherwise noted.

# EXITING POWER-DOWN (800<sub>H</sub> Loaded)



## THEORY OF OPERATION

### **DAC SECTION**

The HT5320A is fabricated using a CMOS process. The architecture consists of a string DAC followed by an output buffer amplifier. Since there is no reference input pin, the power supply ( $V_{DD}$ ) acts as the reference. Figure 1 shows a block diagram of the DAC architecture.



FIGURE 1. HT5320A Architecture.

The input coding to the HT5320A is straight binary, so the ideal output voltage is given by:

$$V_{OUT} = V_{DD} \stackrel{\bullet}{\bullet}_{4096}$$

where D = decimal equivalent of the binary code that is loaded to the DAC register; it can range from 0 to 4095.

### **RESISTOR STRING**

The resistor string section is shown in Figure 2. It is simply a string of resistors, each of value R. The code loaded into the DAC register determines at which node on the string the voltage is tapped off to be fed into the output amplifier by closing one of the switches connecting the string to the amplifier. It is tested monotonic because it is a string of resistors.



CODE CHANGE GLITCH

Time (0.5µs/div)



FIGURE 2. Resistor String.

### **OUTPUT AMPLIFIER**

The output buffer amplifier is capable of generating rail-to-rail voltages on its output which gives an output range of 0V to  $V_{DD}.$  It is capable of driving a load of  $2k\Omega$  in parallel with 1000pF to GND. The source and sink capabilities of the output amplifier can be seen in the typical characteristics. The slew rate is  $1V/\mu s$  with a half-scale settling time of  $8\mu s$  with the output unloaded.



## SERIAL INTERFACE

The HT5320A has a three-wire serial interface (SYNC, SCLK, and  $D_{\text{IN}}$ ), which is compatible with SPI, QSPI, and Microwire interface standards as well as most Digital Signal Processors (DSPs). See the Serial Write Operation timing diagram for an example of a typical write sequence.

The write sequence begins by bringing the SYNC line LOW. Data from the  $D_{\text{IN}}$  line is clocked into the 16-bit shift register on the falling edge of SCLK. The serial clock frequency can be as high as 30MHz, making the HT5320A compatible with high-speed DSPs. On the 16th falling edge of the serial clock, the last data bit is clocked in and the programmed function is executed (i.e., a change in DAC register contents and/or a change in the mode of operation).

At this point, the SYNC line may be kept LOW or brought HIGH. In either case, it must be brought HIGH for a minimum of 33ns before the next write sequence so that a falling edge of SYNC can initiate the next write sequence. Since the SYNC buffer draws more current when the SYNC signal is HIGH than it does when it is LOW, SYNC should be idled LOW between write sequences for lowest power operation of the part. As mentioned above, however, it must be brought HIGH again just before the next write sequence.

### **INPUT SHIFT REGISTER**

The input shift register is 16 bits wide, as shown in Figure 3. The first two bits are "don't cares". The next two bits (PD1 and PD0) are control bits that control which mode of operation the part is in (normal mode or one of three power-down modes). There is a more complete description of the various modes in the Power-Down Modes section. The next 12 bits are the data bits. These are transferred to the DAC register on the 16th falling edge of SCLK.

### SYNC INTERRUPT

In a normal write sequence, the SYNC line is kept LOW for at least 16 falling edges of SCLK and the DAC is updated on the 16th falling edge. However, if SYNC is brought HIGH before the 16th falling edge, this acts as an interrupt to the

write sequence. The shift register is reset and the write sequence is seen as invalid. Neither an update of the DAC register contents or a change in the operating mode occurs, as shown in Figure 4.

#### **POWER-ON RESET**

The HT5320A contains a power-on reset circuit that controls the output voltage during power-up. On power-up, the DAC register is filled with zeros and the output voltage is 0V; it remains there until a valid write sequence is made to the DAC. This is useful in applications where it is important to know the state of the output of the DAC while it is in the process of powering up.

#### **POWER-DOWN MODES**

The HT5320A contains four separate modes of operation. These modes are programmable by setting two bits (PD1 and PD0) in the control register. Table I shows how the state of the bits corresponds to the mode of operation of the device.

| DB13 | DB12 | OPERATING MODE             |  |  |  |  |  |
|------|------|----------------------------|--|--|--|--|--|
| 0    | 0    | Normal Operation           |  |  |  |  |  |
|      |      | Power-Down Modes:          |  |  |  |  |  |
| 0    | 1    | Output 1kΩ to GND          |  |  |  |  |  |
| 1    | 0    | Output $100k\Omega$ to GND |  |  |  |  |  |
| 1    | 1    | High-Z                     |  |  |  |  |  |

TABLE I. Modes of Operation for the HT5320A.

When both bits are set to 0, the part works normally with its normal power consumption of 135µA at 5V. However, for the three power-down modes, the supply current falls to 200nA at 5V (50nA at 3V). Not only does the supply current fall, but the output stage is also internally switched from the output of the amplifier to a resistor network of known values. This has the advantage that the output impedance of the part is known while the part is in power-down mode. There are three different options. The output is connected internally to GND through a  $1k\Omega$  resistor, a  $100k\Omega$  resistor, or it is left opencircuited (High-Z). See Figure 5 for the output stage.

| DB15 |   |     |     |     |     |    |    |    |    |    |    |    |    |    | DB0 |
|------|---|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|-----|
| Х    | Х | PD1 | PD0 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |

FIGURE 3. Data Input Register.



FIGURE 4. SYNC Interrupt Facility.



FIGURE 9. REF02 as Power Supply to HT5320A.

is loaded, the REF02 also needs to supply the current to the load. The total current required (with a  $5k\Omega$  load on the DAC output) is:

$$135\mu A + (5V/5k\Omega) = 1.14mA$$

The load regulation of the REF02 is typically 0.005%/mA, which results in an error of  $285\mu V$  for the 1.14mA current drawn from it. This corresponds to a 0.2LSB error.

### **BIPOLAR OPERATION USING THE HT5320A**

The HT5320A has been designed for single-supply operation but a bipolar output range is also possible using the circuit in Figure 10. The circuit shown will give an output voltage range of ±5V. Rail-to-rail operation at the amplifier output is achievable using an OPA340 as the output amplifier.

The output voltage for any input code can be calculated as follows:

$$V_{O} = \begin{bmatrix} V \cdot \left(\frac{D}{4096}\right) \cdot \left| \left(\frac{R_{1} + R_{2}}{R_{1}}\right) - V_{DD} \cdot \left(\frac{R_{2}}{R_{1}}\right) \right] \end{bmatrix}$$

where D represents the input code in decimal (0 - 4095).

With  $V_{DD} = 5V$ ,  $R_1 = R_2 = 10kΩ$ :

$$V_O = \left(\frac{10 \bullet D}{4096}\right) - 5V$$

This is an output voltage range of  $\pm 5V$  with  $000_H$  corresponding to a -5V output and FFF<sub>H</sub> corresponding to a +5V output.

## **LAYOUT**

A precision analog component requires careful layout, adequate bypassing, and clean, well-regulated power supplies.

As the HT5320A offers single-supply operation, it will often be used in close proximity with digital logic, microcontrollers, microprocessors, and digital signal processors. The more digital logic present in the design and the higher the switching speed, the more difficult it will be to achieve good performance from the converter.

Due to the single ground pin of the HT5320A, all return currents, including digital and analog return currents, must flow through the GND pin. Ideally, GND would be connected directly to an analog ground plane. This plane would be separate from the ground connection for the digital components until they were connected at the power entry point of the system.

The power applied to  $V_{DD}$  should be well regulated and low noise. Switching power supplies and DC/DC converters will often have high-frequency glitches or spikes riding on the output voltage. In addition, digital components can create similar high-frequency spikes as their internal logic switches states. This noise can easily couple into the DAC output voltage through various paths between the power connections and analog output. This is particularly true for the HT5320A, as the power supply is also the reference voltage for the DAC.

As with the GND connection,  $V_{DD}$  should be connected to a +5V power supply plane or trace that is separate from the connection for digital logic until they are connected at the power entry point. In addition, the  $1\mu F$  to  $10\mu F$  and  $0.1\mu F$  bypass capacitors are strongly recommended. In some situations, additional bypassing may be required, such as a  $100\mu F$  electrolytic capacitor or even a "Pi" filter made up of inductors and capacitors—all designed to essentially low-pass filter the +5V supply, removing the high-frequency noise.



FIGURE 10. Bipolar Operation with the HT5320A.



### MSOP8



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-187



### SOT23-6



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Leads 1, 2, 3 may be wider than leads 4, 5, 6 for package orientation.