## 36V Fully-Differential Programmable-Gain Instrumentation Amplifier with 25pA Input Bias Current

## feATURES

- Pin-Programmable Gains:
$G=0.25,0.5,1,2,4,8,16 \mathrm{~V} / \mathrm{V}+$ Shutdown
- Fully Differential Outputs
- Gain Error: 0.012\% (Max)
- Gain Error Drift: $1 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ (Max)
- CMRR: 103dB (Min), G = 16
- Input Bias Current: 25pA (Max)
- Input Offset Voltage: $92 \mu \mathrm{~V}$ (Max), $\mathrm{G}=16$
- Input Offset Voltage Drift: $1.7 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ (Max), $\mathrm{G}=16$
- -3 dB Bandwidth: $4 \mathrm{MHz}, \mathrm{G}=16$
- Input Noise Density: $8 \mathrm{nV} / \sqrt{\mathrm{Hz}}, \mathrm{G}=16$
- Slew Rate: $12 \mathrm{~V} / \mu \mathrm{s}$, G = 16
- Adjustable Output Common Mode Voltage
- Quiescent Supply Current: 4.4 mA
- Supply Voltage Range: $\pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$
- $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ Specified Temperature Range
- Small 12-Lead $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ DFN (LFCSP) Package


## APPLICATIONS

- Data Acquisition Systems
- Biomedical Instrumentation
- Test and Measurement Equipment
- Differential ADC Drivers
- Single-Ended-to-Differential Conversion
- Multiplexed Applications


## DESCRIPTIOn

The LTC ${ }^{\circledR} 6373$ is a precision instrumentation amplifier with fully differential outputs which includes a closelymatched internal resistor network to achieve excellent CMRR, offset voltage, gain error, gain drift, and gain nonlinearity. The user can easily program the gain to one of seven available settings through a 3-bit parallel interface ( A 2 to $A 0$ ). The 8th state puts the part in shutdown which reduces the current consumption to $220 \mu \mathrm{~A}$. Unlike a conventional voltage feedback amplifier, the LTC6373 maintains nearly the same bandwidth across all its gain settings.

The LTC6373 features fully differential outputs to drive high performance, differential-input ADCs. The output common mode voltage is independently adjustable via the $\mathrm{V}_{\text {OCM }}$ pin. The combination of high impedance inputs, DC precision, low noise, low distortion, and high-speed differential ADC drive makes the LTC6373 an ideal candidate for optimizing data acquisition systems.
The LTC6373 is available in a 12 -lead $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ DFN (LFCSP) package and is fully specified over the $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ temperature range.

All registered trademarks and trademarks are the property of their respective owners.

## TYPICAL APPLICATION

Interfacing a 40Vp-p Ground-Referenced Differential Input Signal to a 5V ADC


Gain vs Frequency


## ABSOLUTG MAXIMUM RATIOGS

(Note 1)
Supply Voltages
$\mathrm{V}^{+}$
$\mathrm{V}^{-}$to $\left(\mathrm{V}^{-}+40 \mathrm{~V}\right)$
$\mathrm{V}^{+}$OUT............................................. $\mathrm{V}^{-}$to $\left(\mathrm{V}^{+}+0.3 \mathrm{~V}\right)$
$V_{O C M} . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ~\left(V^{-}-0.3 V\right)$ to $\left(\mathrm{V}^{+} 0 \mathrm{OUT}+0.3 \mathrm{~V}\right)$
A0, A1, A2, DGND................... $\left(\mathrm{V}^{-}-0.3 \mathrm{~V}\right)$ to $\left(\mathrm{V}^{+}+0.3 \mathrm{~V}\right)$
+IN, -IN
Common Mode $\qquad$ $\left(\mathrm{V}^{-}-0.3 \mathrm{~V}\right)$ to $\left(\mathrm{V}^{+}+0.3 \mathrm{~V}\right)$
Differential $\qquad$ $\pm 20 \mathrm{~V}$
Output Current (+OUT, -OUT) (Note 2) ........... 40mA RMS
Output Short-Circuit Duration (+OUT, -OUT) (Note 3) $\qquad$ Thermally Limited
Operating and Specified Temperature Range (Notes 4,5) LTC6373I $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ LTC6373H......................................... $40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Maximum Junction Temperature .......................... $150^{\circ} \mathrm{C}$
Storage Temperature Range .................. $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$

## pIn CONFIGURATION



## ORDER INFORMATION

| TUBE | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- | :--- |
| LTC6373IDFM\#PBF | LTC6373IDFM\#TRPBF | 6373 | $12-$ Lead (4mm $\times 4 \mathrm{~mm}$ ) Plastic DFN, Side Solderable | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC6373HDFM\#PBF | LTC6373HDFM\#TRPBF | 6373 | $12-$ Lead ( $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ ) Plastic DFN, Side Solderable | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |

Contact the factory for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container.
Tape and reel specifications. Some packages are available in 500 unit reels through designated sales channels with \#TRMPBF suffix.

## ELECTRICAL CHARACTERISTICS The e denotes the speciifications which apply vere the full operating

 temperature range, otherwise specifications and all typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}^{+}=\mathrm{V}^{+} 00 \mathrm{~T}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\text {ICM }}=\mathrm{V}_{\text {OCM }}=\mathrm{DGND}=$ $O V, G=1(A 2=5 V, A 1=A 0=O V) . V_{S}$ is defined as $\left(V^{+}-V^{-}\right) . V_{\text {ICM }}$ is defined as $\left(V_{+I N}+V_{-I N}\right) / 2 . V_{\text {OUTCM }}$ is defined as $\left(V_{+ \text {OUT }}+V_{-O U T}\right) / 2$. $V_{\text {OUtDIFF }}$ is defined as ( $V_{+ \text {OUt }}-V_{-O U T}$ ).| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| GDIFF | Differential Gain Range | $\mathrm{G}=16,8,4,2,1,0.5,0.25$ |  | 0.25 |  | 16 | V/V |
| $\Delta G_{\text {DIFF }}$ | Differential Gain Error (Note 11) | $\begin{aligned} & G=4,2,1,0.5,0.25 \\ & G=4,2,1,0.5,0.25 \end{aligned}$ | $\bullet$ |  | 0.002 | $\begin{gathered} 0.012 \\ 0.02 \end{gathered}$ | \% |
|  |  | $\begin{aligned} & G=16,8 \\ & G=16,8 \end{aligned}$ | - |  | 0.003 | $\begin{aligned} & 0.015 \\ & 0.023 \end{aligned}$ | \% |
| (GGIFF/ $\Delta T$ | Differential Gain Drift (Note 6) |  | $\bullet$ |  | 0.25 | 1 | ppm/ ${ }^{\circ} \mathrm{C}$ |
| GNL | Differential Gain Nonlinearity (Note 11) | $\mathrm{V}_{\text {OUTDIFF }}=40 \mathrm{~V}_{\text {P-P }}$ | $\bullet$ |  | 1 | $\begin{gathered} \hline 3 \\ 10 \end{gathered}$ | ppm <br> ppm |
| $\mathrm{V}_{\text {OSDIFF }}$ | Differential Offset Voltage (Input Referred) (Note 7) | $\begin{gathered} \mathrm{G}=16,8,4,2,1,0.5,0.25 \\ \mathrm{~T}_{A}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \\ \mathrm{~T}_{A}=-40^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | $\begin{aligned} & \bullet \\ & \bullet \\ & \hline \end{aligned}$ |  | $10+40 / G$ | $\begin{gathered} 80+192 / \mathrm{G} \\ 250+400 / \mathrm{G} \\ 1120+1120 / \mathrm{G} \end{gathered}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
| $\overline{\Delta V_{\text {OSDIFF }} / \triangle T}$ | Differential Offset Voltage Drift (Input Referred) (Note 6) | $\begin{gathered} G=16,8,4,2,1,0.5,0.25 \\ T_{A}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | $\bullet$ |  | $\begin{gathered} 0.3+0.5 / \mathrm{G} \\ 2+1.5 / \mathrm{G} \end{gathered}$ | $\begin{gathered} 1.5+2.5 / \mathrm{G} \\ 5+5.5 / \mathrm{G} \end{gathered}$ | $\begin{aligned} & \mu \mathrm{V} /{ }^{\circ} \mathrm{C} \\ & \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \end{aligned}$ |
|  | Differential Offset Voltage Hysteresis (Input Referred) (Note 12) | $G=16,8,4,2,1,0.5,0.25$ | $\bullet$ |  | $10+15 / \mathrm{G}$ |  | $\mu \mathrm{V}$ |
| $I_{B}$ | Input Bias Current (Notes 7, 8) | $\begin{array}{\|l} \text { Active } \\ \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \\ \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{array}$ | $\bullet$ |  | 2 | $\begin{gathered} 25 \\ 50 \\ 500 \end{gathered}$ | pA $p A$ $p A$ |
|  |  | Shutdown ( $\mathrm{A} 2=\mathrm{A} 1=\mathrm{A} 0=5 \mathrm{~V}$ ) |  |  | 20 |  | pA |
| IOS | Input Offset Current (Notes 7, 8) | $\begin{array}{\|l} \text { Active } \\ \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \\ \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{array}$ | $\bullet$ |  |  | $\begin{aligned} & 25 \\ & 40 \\ & 100 \end{aligned}$ | pA pA pA |
|  |  | Shutdown ( $\mathrm{A} 2=\mathrm{A} 1=\mathrm{A} 0=5 \mathrm{~V}$ ) |  |  | 5 |  | pA |
| $e_{n}$ | Differential Input Voltage Noise Density | $\begin{aligned} & f=10 \mathrm{kHz} \\ & \mathrm{G}=16 \\ & \mathrm{G}=8 \\ & \mathrm{G}=4 \\ & \mathrm{G}=2 \\ & \mathrm{G}=1 \\ & \mathrm{G}=0.5 \\ & \mathrm{G}=0.25 \end{aligned}$ |  |  | $\begin{gathered} 8 \\ 8.4 \\ 9.5 \\ 12.2 \\ 18.7 \\ 26.4 \\ 41 \end{gathered}$ |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ $\mathrm{n} V / \sqrt{\mathrm{Hz}}$ $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
|  | Differential Input Voltage Noise | $\begin{aligned} & 0.1 \mathrm{~Hz} \text { to10Hz } \\ & G=16 \\ & G=8 \\ & G=4 \\ & G=2 \\ & G=1 \\ & G=0.5 \\ & G=0.25 \end{aligned}$ |  |  | $\begin{aligned} & 1.1 \\ & 1.2 \\ & 1.3 \\ & 1.5 \\ & 1.8 \\ & 2.4 \\ & 4.2 \end{aligned}$ |  | $\mu \mathrm{V}_{\text {P-P }}$ <br> $\mu \mathrm{V}_{\text {P-P }}$ <br> $\mu \mathrm{V}_{\mathrm{P} \text { - }}$ <br> $\mu \mathrm{V}_{\mathrm{P} \text { - }}$ <br> $\mu \mathrm{V}_{\text {P-P }}$ <br> $\mu \mathrm{V}_{\mathrm{P} \text { - }}$ <br> $\mu \mathrm{V}_{\mathrm{P} \text { - }}$ |
| $\mathrm{in}_{n}$ | Input Current Noise Density | $\mathrm{f}=10 \mathrm{kHz}$ |  |  | 1 |  | $\mathrm{fA} / \sqrt{\mathrm{Hz}}$ |
|  | Input Current Noise | 0.1 Hz to 10 Hz |  |  | 100 |  | fAp -p |
| $\underline{\mathrm{e}_{\text {nVOCM }}}$ | Common Mode Voltage Noise Density | $\mathrm{f}=10 \mathrm{kHz}$ |  |  | 24 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{R}_{\text {IN }}$ | Input Resistance | Differential Mode Common Mode |  |  | $\begin{aligned} & 5 \times 10^{12} \\ & 5 \times 10^{12} \end{aligned}$ |  | $\Omega$ $\Omega$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  |  | 15 |  | pF |
| $\mathrm{V}_{\text {INR }}$ | Input Voltage Range |  | $\bullet$ | $\begin{gathered} V^{-}+3 \\ V^{-}+3.25 \end{gathered}$ |  | $\begin{aligned} & \mathrm{V}^{+}-3 \\ & \mathrm{~V}^{+}-3 \end{aligned}$ | V |

## ELECTRMCACHARACTERASTCS The • denotes the specifications which apply over the full operating

 temperature range, otherwise specifications and all typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}^{+}=\mathrm{V}^{+}$out $=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\text {ICM }}=\mathrm{V}_{\text {OCM }}=\mathrm{DGND}=$ $O V, G=1(A 2=5 V, A 1=A 0=O V) . V_{S}$ is defined as $\left(V^{+}-V^{-}\right) . V_{\text {ICM }}$ is defined as $\left(V_{+I N}+V_{-I N}\right) / 2 . V_{\text {OUTCM }}$ is defined as $\left(V_{+O U T}+V_{-O U T}\right) / 2$. $V_{\text {OUtDIFF }}$ is defined as ( $V_{+ \text {OUT }}-V_{\text {-OUT }}$ ).| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CMRR (Note 9) | Input Common Mode Rejection Ratio (Input Referred) $\Delta V_{\text {ICM }} / \Delta V_{\text {OSDIFF }}$ | DC to 60Hz, 1k $\Omega$ Source Imbalance, $\mathrm{V}_{\text {ICM }}= \pm 10 \mathrm{~V}$ $\begin{aligned} & \mathrm{G}=16 \\ & \mathrm{G}=16 \end{aligned}$ | $\bullet$ | $\begin{gathered} 103 \\ 98 \end{gathered}$ | 119 |  | dB dB |
|  |  | $\begin{aligned} & \mathrm{G}=8 \\ & \mathrm{G}=8 \end{aligned}$ | $\bullet$ | $\begin{gathered} 100 \\ 98 \end{gathered}$ | 113 |  | dB dB |
|  |  | $\begin{aligned} & \mathrm{G}=4 \\ & \mathrm{G}=4 \end{aligned}$ | $\bullet$ | $\begin{aligned} & 94 \\ & 92 \end{aligned}$ | 107 |  | dB dB |
|  |  | $\begin{aligned} & \mathrm{G}=2 \\ & \mathrm{G}=2 \end{aligned}$ | $\bullet$ | $\begin{aligned} & 88 \\ & 86 \end{aligned}$ | 101 |  | dB dB |
|  |  | $\begin{aligned} & G=1 \\ & G=1 \end{aligned}$ | $\bullet$ | $\begin{aligned} & 82 \\ & 80 \end{aligned}$ | 95 |  | dB dB |
|  |  | $\begin{aligned} & \mathrm{G}=0.5 \\ & \mathrm{G}=0.5 \end{aligned}$ | $\bullet$ | $\begin{aligned} & \hline 83 \\ & 80 \end{aligned}$ | 95 |  | dB dB |
|  |  | $\begin{aligned} & \mathrm{G}=0.25 \\ & \mathrm{G}=0.25 \end{aligned}$ | $\bullet$ | $\begin{aligned} & 80 \\ & 75 \end{aligned}$ | 95 |  | dB dB |
| CMRRIO <br> (Note 9) | Output Common Mode Rejection Ratio (Input Referred) $\Delta V_{\text {OCM }} / \Delta V_{\text {OSDIFF }}$ | $\mathrm{V}_{\text {OCM }}= \pm 13 \mathrm{~V}$ | $\bullet$ | 75 | 95 |  | dB |
| PSRR (Note 10) | Differential Power Supply Rejection Ratio ( $\Delta \mathrm{V}_{\mathrm{S}} / \Delta \mathrm{V}_{\text {OSDIFF }}$ ) | $\begin{aligned} V_{S} & = \pm 4.5 \mathrm{~V} \text { to } \pm 18 \mathrm{~V} \\ \mathrm{G} & =16 \\ \mathrm{G} & =8 \\ \mathrm{G} & =4 \\ \mathrm{G} & =2 \\ \mathrm{G} & =1 \\ \mathrm{G} & =0.5 \\ \mathrm{G} & =0.25 \end{aligned}$ |  | $\begin{aligned} & 105 \\ & 102 \\ & 102 \\ & 100 \\ & 98 \\ & 95 \\ & 92 \end{aligned}$ | $\begin{aligned} & 142 \\ & 139 \\ & 136 \\ & 133 \\ & 130 \\ & 125 \\ & 120 \end{aligned}$ |  | dB $d B$ $d B$ $d B$ $d B$ $d B$ $d B$ |
| PSRRCM <br> (Note 10) | Output Common Mode Power Supply Rejection Ratio ( $\Delta \mathrm{V}_{\mathrm{S}} / \Delta \mathrm{V}_{\text {OScm }}$ ) | $\mathrm{V}_{S}= \pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | - | 110 | 135 |  | dB |
| $\mathrm{V}_{\text {OUT }}$ | Output Voltage, High, Either Output Pin | $\begin{aligned} & \mathrm{I}_{\mathrm{L}}=0 \mathrm{~mA}, \mathrm{~V}_{S}= \pm 4.5 \mathrm{~V} \\ & \mathrm{~L}_{\mathrm{L}}=-5 \mathrm{~mA}, \mathrm{~V}_{S}= \pm 4.5 \mathrm{~V} \end{aligned}$ | $0$ | $\begin{aligned} & \mathrm{V}^{+} \text {OUT }-0 . \\ & \mathrm{V}^{+} \text {out }-1.1 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{V}^{+} \text {OUT }-0.3 \\ & \mathrm{~V}^{+} \text {out }-0.7 \end{aligned}$ |  | V |
|  |  | $\begin{aligned} & \mathrm{I}_{\mathrm{L}}=0 \mathrm{~mA}, \mathrm{~V}_{S}= \pm 15 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{L}}=-5 \mathrm{~mA}, \mathrm{~V}_{\mathrm{S}}= \pm 15 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & \mathrm{V}^{+} \text {out }-1.8 \\ & \mathrm{~V}^{+}{ }^{\text {OUT }}-1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V}^{+} \text {OUT }-1.1 \\ & \mathrm{~V}^{+} \text {OUT }-1.3 \end{aligned}$ |  | V |
|  | Output Voltage, Low, Either Output Pin | $\begin{aligned} & \mathrm{I}_{\mathrm{L}}=0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V} \\ & \mathrm{~L}_{\mathrm{L}}=5 \mathrm{~mA}, \mathrm{~V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & \hline V^{-}+0.3 \\ & V^{-}+0.6 \end{aligned}$ | $\begin{gathered} V^{-}+0.6 \\ V^{-}+1 \end{gathered}$ | V |
|  |  | $\begin{aligned} & \mathrm{I}_{\mathrm{L}}=0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{S}}= \pm 15 \mathrm{~V} \\ & \mathrm{~L}_{\mathrm{L}}=5 \mathrm{~mA}, \mathrm{~V}_{\mathrm{S}}= \pm 15 \mathrm{~V} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & \hline V^{-}+1.1 \\ & V^{-}+1.2 \end{aligned}$ | $\begin{aligned} & V^{-}+1.8 \\ & V^{\prime}+1.1 \end{aligned}$ | V |
| ISC | Output Short-Circuit Current, Either Output Pin, Sinking | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}= \pm 15 \mathrm{~V} \end{aligned}$ | $\bullet$ | $\begin{aligned} & 27 \\ & 35 \end{aligned}$ | $\begin{aligned} & 39 \\ & 47 \end{aligned}$ |  | mA |
|  | Output Short-Circuit Current, Either Output Pin, Sourcing | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}= \pm 15 \mathrm{~V} \end{aligned}$ | $\bullet$ | $\begin{aligned} & 23 \\ & 29 \end{aligned}$ | $\begin{aligned} & 33 \\ & 38 \end{aligned}$ |  | mA |
| $\mathrm{G}_{\text {CM }}$ | Common Mode Gain ( $\Delta \mathrm{V}_{\text {OUTCM }} / \Delta \mathrm{V}_{\text {OCM }}$ ) | $\begin{aligned} & V_{S}= \pm 4.5 \mathrm{~V}, V_{\text {OCM }}= \pm 3 \mathrm{~V} \\ & V_{S}= \pm 15 \mathrm{~V}, V_{\text {OCM }}= \pm 13 \mathrm{~V} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ |  | V/N V/V |
| $\Delta \mathrm{G}_{\mathrm{CM}}$ | Common Mode Gain Error $100 \times\left(\mathrm{G}_{\mathrm{CM}}-1\right)$ | $\begin{aligned} & V_{S}= \pm 4.5 \mathrm{~V}, V_{\text {OCM }}= \pm 3 \mathrm{~V} \\ & V_{S}= \pm 15 \mathrm{~V}, V_{\text {OCM }}= \pm 13 \mathrm{~V} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 0.05 \\ & 0.05 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \end{aligned}$ | \% |
| BAL | Output Balance ( $\Delta \mathrm{V}_{\text {OUTCM }} / \Delta \mathrm{V}_{\text {OUTDIFF }}$ ) | $V_{\text {OUTDIFF }}= \pm 10 \mathrm{~V}$ Single-Ended Input Differential Input | $\bullet$ |  | $\begin{aligned} & -80 \\ & -90 \end{aligned}$ | $\begin{aligned} & -70 \\ & -75 \end{aligned}$ | dB dB |
| $\mathrm{V}_{\text {OSCM }}$ | Common Mode Offset Voltage ( $\mathrm{V}_{\text {OUTCM }}$ - $\mathrm{V}_{\text {OCM }}$ ) |  | $\bullet$ |  | 1 | $\begin{aligned} & 40 \\ & 50 \end{aligned}$ | mV mV |

## ELECTRICAL CHARACTERISTICS The o denotes the speciifications which apply vere the full operating

 temperature range, otherwise specifications and all typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}^{+}=\mathrm{V}^{+}$out $=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\text {ICM }}=\mathrm{V}_{\text {OCM }}=\mathrm{DGND}=$ $V_{\text {OUtDIFF }}$ is defined as ( $V_{+ \text {OUt }}-V_{- \text {OUT }}$ ).

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {OUTCMR }}$ | Voltage Range for the $\mathrm{V}_{\text {OCM }}$ Pin (Guaranteed by $\Delta \mathrm{G}_{\mathrm{CM}}$ ) | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}= \pm 15 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & \hline V^{-}+1.5 \\ & V^{-}+2 \end{aligned}$ |  | $\begin{gathered} \hline \mathrm{V}^{+} \text {OUT - } 1.5 \\ \mathrm{~V}^{+} \text {OUT }-2 \end{gathered}$ | V |
| $V_{\text {OCM }}$ | Self-Biased Voltage at the V OCM Pin | $\mathrm{V}_{\text {OCM }}$ Not Connected | $\bullet$ | $\begin{gathered} \left(V^{+}\right. \text {out + } \\ \left.V^{-}\right) / 2-0.1 \end{gathered}$ | $\begin{gathered} \left(\mathrm{V}^{+} \text {OUT }{ }^{+}\right. \\ \left.\mathrm{V}^{-}\right) / 2 \end{gathered}$ | $\begin{gathered} \left(\mathrm{V}^{+}\right. \text {out + } \\ \left.\mathrm{V}^{-}\right) / 2+0.1 \end{gathered}$ | V |
| R ${ }_{\text {InVocm }}$ | Input Resistance, V ${ }_{\text {Ocm }}$ Pin |  | $\bullet$ | 1.9 | 2.3 | 2.7 | $\mathrm{M} \Omega$ |
| $\mathrm{V}_{\text {DGND }}$ | Voltage Range for the DGND Pin |  | $\bullet$ | $\mathrm{V}^{-}$ | 0 | $\mathrm{V}^{+}-2.5$ | V |
| $\underline{\text { IGGND }}$ | DGND Pin Current | DGND $=5 \mathrm{~V}, \mathrm{~A} 2=\mathrm{A} 1=\mathrm{A} 0=15 \mathrm{~V}$ | $\bullet$ | -7 | -4 | -1 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Digital Input (A2/A1/A0) Logic Low | Referred to DGND | $\bullet$ | DGND |  | DGND + 0.6 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Digital Input (A2/A1/A0) Logic High | Referred to DGND | - | DGND + 1.5 |  | $\mathrm{V}^{+}$ | V |
| ${ }^{\text {A2/A1/A0 }}$ | Digital Input (A2/A1/A0) Pin Current | A2/A1/A0 $=5 \mathrm{~V}$ | $\bullet$ |  | 8 | 12 | $\mu \mathrm{A}$ |
| $\mathrm{f}_{-3 \mathrm{~dB}}$ | -3dB Bandwidth | $\begin{aligned} \mathrm{G} & =16 \\ \mathrm{G} & =8 \\ \mathrm{G} & =4 \\ \mathrm{G} & =2 \\ \mathrm{G} & =1 \\ \mathrm{G} & =0.5 \\ \mathrm{G} & =0.25 \end{aligned}$ |  |  | $\begin{gathered} 4 \\ 5.5 \\ 6 \\ 6.5 \\ 6.5 \\ 7 \\ 7.5 \end{gathered}$ |  | MHz <br> MHz <br> MHz <br> MHz <br> MHz <br> MHz <br> MHz |
| SR | Slew Rate | $\mathrm{G}=16, \mathrm{~V}_{\text {OUTDIFF }}=40 \mathrm{~V}_{\text {P-P }}$ Step, $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | $\bullet$ | 7.5 | 12 |  | $\mathrm{V} / \mathrm{\mu s}$ |
| $\mathrm{t}_{\mathrm{s}}$ | Settling Time | $\begin{aligned} & \mathrm{G}=16, \mathrm{~V}_{\text {OUTDIFF }}=8 \mathrm{~V}_{\text {P-P }} \text { Step, } \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & 0.1 \% \\ & 0.01 \% \\ & 0.0015 \% \text { (16-Bit) } \\ & 4 \mathrm{ppm}(18 \text {-Bit) } \end{aligned}$ |  |  | $\begin{gathered} 2.1 \\ 2.25 \\ 2.4 \\ 2.7 \end{gathered}$ |  | $\mu \mathrm{S}$ $\mu \mathrm{S}$ $\mu \mathrm{S}$ $\mu \mathrm{S}$ |
| THD | Total Harmonic Distortion | $\begin{aligned} G= & 1, V_{\text {OUTDIFF }}=10 V_{P-P}, R_{L}=2 k \Omega \\ & f=1 \mathrm{kHz} \\ & f=10 \mathrm{kHz} \end{aligned}$ |  |  | $\begin{aligned} & -115 \\ & -110 \end{aligned}$ |  | dB dB |
| $\mathrm{t}_{\mathrm{ON}}$ | Turn-On Time |  |  |  | 10 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {OFF }}$ | Turn-Off Time |  |  |  | 5 |  | $\mu \mathrm{S}$ |
|  | Gain Switching Time |  |  |  | 5 |  | $\mu \mathrm{S}$ |
| $\mathrm{V}_{S}$ | Supply Voltage Range | Guaranteed by PSRR | $\bullet$ | 9 |  | 36 | V |
| Is | Supply Current | Active | $\bullet$ |  | 4.4 | $\begin{aligned} & 4.75 \\ & 5.25 \end{aligned}$ | mA |
|  |  | Shutdown (A2 = A1 $=\mathrm{A} 0=5 \mathrm{~V}$ ) | $\bullet$ |  | 220 | 600 | $\mu \mathrm{A}$ |

## ELECTRICAL CHARACTERISTICS

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: The LTC6373 is capable of producing peak output currents in excess of 40 mA . Current density limitations within the IC require the continuous RMS current supplied by the output (sourcing or sinking) over the operating lifetime of the part be limited to under 40mA (Absolute Maximum).
Note 3: A heat sink may be required to keep the junction temperature below absolute maximum when the output is shorted indefinitely.
Note 4: The LTC6373I is guaranteed functional over the operating temperature range of $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. The LTC6373H is guaranteed functional over the operating temperature range of $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 5: The LTC6373I is guaranteed to meet specified performance from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. The LTC6373H is guaranteed to meet specified performance from $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 6: Guaranteed by design.
Note 7: ESD (Electrostatic Discharge) sensitive device. ESD protection devices are used extensively internal to the LTC6373; however, high electrostatic discharge can damage or degrade the device. Use proper ESD handling precautions.

Note 8: Input bias current is defined as the maximum of the input currents flowing into either of the input pins ( $-\mathbb{I N}$ and $+\mathbb{I N}$ ). Input Offset current is defined as the difference between the input currents ( $\left.I_{0 S}=I_{B}{ }^{+}-I_{B}{ }^{-}\right)$.
Note 9: Input CMRR (CMRR) is defined as the ratio of the change in the input common mode voltage at the pins +IN or -IN to the change in differential input referred offset voltage. Output CMRR (CMRRIO) is defined as the ratio of the change in the voltage at the $V_{\text {OCM }}$ pin to the change in differential input referred offset voltage.
Note 10: Differential power supply rejection ratio (PSRR) is defined as the ratio of the change in supply voltage to the change in differential input referred offset voltage. Common mode power supply rejection ratio (PSRRCM) is defined as the ratio of the change in supply voltage to the change in the common mode offset voltage.
Note 11: This parameter is measured in a high speed automatic tester that does not measure the thermal effects with longer time constants. The magnitude of these thermal effects are dependent on the package used, PCB layout, heat sinking and air flow conditions.
Note 12: Hysteresis in output voltage is created by mechanical stress that differs depending on whether the IC was previously at a higher or lower temperature. Output voltage is always measured at $25^{\circ} \mathrm{C}$, but the IC is cycled to the hot or cold temperature limit before successive measurements. For instruments that are stored in well controlled temperatures (within 20 or 30 degrees of operational temperature), hysteresis is usually not a significant error source. Typical Hysteresis is the worst case of differential offset measured between $25^{\circ} \mathrm{C}$ to $-40^{\circ} \mathrm{C}$ to $25^{\circ} \mathrm{C}$ thermal cycle and $25^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ to $25^{\circ} \mathrm{C}$ thermal cycle.

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}^{+}=\mathrm{V}^{+}{ }_{\text {OUT }}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\text {ICM }}=\mathrm{V}_{\text {OCM }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1$, unless otherwise noted.


Typical Distribution of Differential RTI Offset Voltage Drift



Typical Distribution of Differential RTI Offset Voltage


Typical Distribution of Differential RTI Offset Voltage Drift


Typical Distribution of CMRR


Typical Distribution of Differential RTI Offset Voltage


Typical Distribution of Differential RTI Offset Voltage Drift


Typical Distribution of CMRR


## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}^{+}=\mathrm{V}^{+}{ }^{\text {OUT }}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\text {ICM }}=\mathrm{V}_{\text {OCM }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1$, unless otherwise noted.


Typical Distribution of Differential PSRR


Typical Distribution of Differential PSRR



Typical Distribution of Differential Gain Error


Typical Distribution of Input Offset Current


Typical Distribution of Differential Gain Nonlinearity


## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}^{+}=\mathrm{V}^{+}{ }_{0 U T}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\text {ICM }}=\mathrm{V}_{\text {OCM }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1$, unless otherwise noted.


## CMRR vs Frequency With Source Imbalance



Positive PSRR vs Frequency, RTI


## TYPICAL PERFORMANCE CHARACTERISTICS

$V^{+}=V^{+}{ }_{0 U T}=15 V, V^{-}=-15 V, V_{I C M}=V_{O C M}=0 V, T_{A}=25^{\circ} C, G=1$, unless otherwise noted.


Input Referred Voltage Noise Density vs Frequency


Input Referred 0.1 Hz to 10 Hz Voltage Noise ( $G=4$ )


TIME (1s/DIV)

Slew Rate vs Temperature


Input Referred 0.1 Hz to 10 Hz
Voltage Noise ( $\mathrm{G}=16$ )


Input Referred 0.1 Hz to 10 Hz
Voltage Noise ( $\mathbf{G}=2$ )


TIME (1s/DIV)

Long Term Differential RTI Offset Voltage Drift


Input Referred 0.1Hz to $\mathbf{1 0 H z}$ Voltage Noise ( $G=8$ )


TIME (1s/DIV)

Input Referred 0.1 Hz to 10 Hz Voltage Noise ( $G=1$ )


TIME (1s/DIV)

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}^{+}=\mathrm{V}^{+}{ }_{\text {OUT }}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\text {ICM }}=\mathrm{V}_{\text {OCM }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1$, unless otherwise noted.


## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}^{+}=\mathrm{V}^{+}{ }^{\text {OUT }}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\text {ICM }}=\mathrm{V}_{\text {OCM }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1$, unless otherwise noted.


Supply Current vs Digital Input (A2/A1/AO) Pin Voltage


Input Bias Current and Offset Current vs Input Common Mode Voltage


Large Signal Step Response


TIME $(2 \mu \mathrm{~s} / \mathrm{DIV})$

Input Bias Current and Offset Current vs Temperature


Input Bias Current vs Input Differential Voltage

$6373 \mathrm{G48}$

Large Signal Step Response


## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}^{+}=\mathrm{V}^{+}{ }_{0 U T}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\text {ICM }}=\mathrm{V}_{\text {OCM }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1$, unless otherwise noted.

Large Signal Step Response


Small Signal Step Response



Small Signal Step Response


6373653

Small Signal Step Response

High Output Voltage Swing vs Supply Voltage



Settling Time to 8V $\mathrm{V}_{\text {p-p }}$ Output Step


6373 G54

Small Signal Step Overshoot vs Load Capacitance


$$
\begin{array}{lll}
-G=16 & --=-G=2 & ---G=0.5 \\
--G=8 & \cdots \cdots \cdot G=1 & --G=0.25 \\
---G=4 & &
\end{array}
$$

Output Voltage Swing vs Load Resistance


## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}^{+}=\mathrm{V}^{+}{ }_{\text {OUT }}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\text {ICM }}=\mathrm{V}_{\text {OCM }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1$, unless otherwise noted.


## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}^{+}=\mathrm{V}^{+}$oUT $=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{I C M}=\mathrm{V}_{O C M}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1$, unless otherwise noted.


Gain Switching Transient
Response


Turn-On and Turn-Off Transient Response


TIME ( $20 \mu \mathrm{~s} / \mathrm{DIV}$ )

Output Overdrive Recovery


TIME (20Hs/DIV)

Common Mode Offset Voltage vs Temperature


## PIn functions

-IN (Pin 1): Inverting Input of Instrumentation Amplifier. Input voltage range is between $\mathrm{V}^{-}+3 \mathrm{~V}$ and $\mathrm{V}^{+}-3 \mathrm{~V}$.
AO (Pin 2): Digital Gain Programming Pin 0. In combination with A2 and A1, the user can choose the desired gain setting for the LTC6373 (refer to Gain Selection section of this data sheet). The logic threshold for the AO pin is specified with respect to the voltage on the DGND pin (logic low = any voltage between DGND and DGND + 0.6V; logic high $=$ any voltage between $\mathrm{DGND}+1.5 \mathrm{~V}$ and $\mathrm{V}^{+}$). If the $A 0$ pin is left floating, an internal resistor pulls its voltage close to the DGND pin, resulting in a default logic low state for this programming pin.

A1 (Pin 3): Digital Gain Programming Pin 1. In combination with A2 and A0, the user can choose the desired gain setting for the LTC6373 (refer to Gain Selection section of this data sheet). The logic threshold for the A1 pin is specified with respect to the voltage on the DGND pin (logic low = any voltage between DGND and DGND + 0.6V; logic high = any voltage between DGND +1.5 V and $\mathrm{V}^{+}$). If the A1 pin is left floating, an internal resistor pulls its voltage close to the DGND pin, resulting in a default logic low state for this programming pin.
$\mathbf{V}^{+}$(Pin 4): Positive Power Supply. The operating voltage range for $\mathrm{V}^{+}$is $\left(\mathrm{V}^{-}+9 \mathrm{~V}\right) \leq \mathrm{V}^{+} \leq\left(\mathrm{V}^{-}+36 \mathrm{~V}\right)$.
$\mathbf{V}^{+}$out (Pin 5): Positive Power Supply for the Output Differential Amplifier inside the LTC6373 (the amplifier marked as A3 in Figure 1 of this data sheet). $\mathrm{V}^{+}$OUT pin is normally tied to $\mathrm{V}^{+}$pin, however the user may also choose a lower voltage for $\mathrm{V}^{+}$out to save power dissipation or to help protect ADC inputs. The voltage on $\mathrm{V}^{+}$out pin should never be higher than $\mathrm{V}^{+}$pin. The operating voltage range for $\mathrm{V}^{+}$OUT is $\left(\mathrm{V}^{-}+9 \mathrm{~V}\right) \leq \mathrm{V}^{+}$OUT $\leq \mathrm{V}^{+}$.
+OUT (Pin 6): Positive Output Pin of Instrumentation Amplifier.
-OUT (Pin 7): Negative Output Pin of Instrumentation Amplifier.
$V_{\text {OCm }}$ (Pin 8): Output Common Mode Reference Voltage. Voltage applied to this pin sets the output common mode voltage level. If the $\mathrm{V}_{\text {Ocm }}$ pin is left floating, an internal resistor divider creates a default voltage approximately halfway between $\mathrm{V}^{+}{ }_{\text {OUT }}$ and $\mathrm{V}^{-}$. The $\mathrm{V}_{\text {Ocm }}$ pin should be decoupled to ground with a minimum of $0.1 \mu \mathrm{~F}$ bypass capacitor.
CAP (Pin 9): Bypass Capacitor Pin. The CAP pin should be decoupled to ground with a 180pF bypass capacitor.
DGND (Pin 10): Reference for Digital Gain Programming Pins (A2/A1/A0). DGND is normally tied to ground, however any voltage between $\mathrm{V}^{-}$and $\mathrm{V}^{+}-2.5 \mathrm{~V}$ may also be chosen. If the DGND pin is left floating, an internal resistor divider creates a default voltage approximately halfway between $\mathrm{V}^{+}$and $\mathrm{V}^{-}$. The logic threshold for $\mathrm{A} / \mathrm{A} 1 / \mathrm{AO}$ pins is specified with respect to the DGND pin.
A2 (Pin 11): Digital Gain Programming Pin 2. In combination with A1 and A0, the user can choose the desired gain setting for the LTC6373 (refer to Gain Selection section of this data sheet). The logic threshold for the A2 pin is specified with respect to the voltage on the DGND pin (logic low $=$ any voltage between DGND and DGND +0.6 V ; logic high $=$ any voltage between DGND +1.5 V and $\mathrm{V}^{+}$). If the A2 pin is left floating, an internal resistor pulls its voltage close to the DGND pin, resulting in a default logic low state for this programming pin.
+IN (Pin 12): Noninverting Input of Instrumentation Amplifier. Input voltage range is between $\mathrm{V}^{-}+3 \mathrm{~V}$ and $\mathrm{V}^{+}-3 \mathrm{~V}$.
$\mathrm{V}^{-}$(Exposed Pad Pin 13): Negative Power Supply. The exposed pad must be soldered to PCB and connected to $\mathrm{V}^{-}$.

## SIMPLIFIGD BLOCK DIAGRAm



Figure 1. Simplified Block Diagram

## APPLICATIONS InFORMATION

## Functional Description

The LTC6373 is a monolithic instrumentation amplifier based on the classic 3-op-amp topology, as shown in the Block Diagram of Figure 1. A parallel interface allows users to digitally program gains to one of the seven available settings ( $G=0.25,0.5,1,2,4,8$, and $16 \mathrm{~V} / \mathrm{V}$ ) while the 8th state puts the part in shutdown mode (which reduces the current drawn from the supplies to $220 \mu \mathrm{~A})$. Gain control is achieved by switching resistors in an internal, precision resistor array (as shown in Figure 1). Although the LTC6373 has a voltage feedback topology, the gain-bandwidth product increases at higher gain settings because each gain has its own frequency compensation, resulting in increased bandwidth at higher gains and minimum phase variation across all gains.

The LTC6373 is optimized to convert a fully differential or single-ended input signal to a low impedance, balanced differential output suitable for driving high performance, analog-to-digital converters (ADCs). The balanced differential nature of the amplifier provides even-order harmonic distortion cancellation, and low susceptibility to common mode noise (like power supply noise). Load capacitances above 50 pF to ground or 25 pF differentially should be decoupled with $10 \Omega$ to $50 \Omega$ of series resistance from each output to prevent oscillation or ringing.

Overall, the LTC6373 simplifies signal chain design by offering:

- High impedance buffering (due to using CMOS technology and the resulting pA input bias current)
- Signal amplification ( $G>1$ ) and attenuation ( $G<1$ ) together in one socket at nearly the same bandwidth
- Digital gain programming (which enables changing gain settings easily and rapidly)
- Superior matching specs (due to trimmed, precision internal resistors)
- The ability to drive ADCs directly (due to attributes such as fully differential outputs, good DC precision, low noise, low distortion, and high bandwidth)
- Level shifting (achieved by using $\mathrm{V}_{\text {Ocm }}$ pin to independently adjust the output common mode voltage to match it to the desired input level of the next stage of the signal chain).

The LTC6373 accommodates all the above features in a small 12-lead $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ DFN (LFCSP) package, making it an excellent solution for applications where size and packing density are important considerations.

## Gain Selection

The gain of the LTC6373 can be programmed to its desired setting using a digital interface consisting of a digital reference pin DGND and three parallel gain programming pins A2, A1, and A0. The logic threshold for A2/A1/A0 pins is specified with respect to the voltage on the DGND pin. Any voltage between DGND and DGND +0.6 V on A 2 or A1 or A0 pins will generate a logic low (L) state for that pin; any voltage between DGND +1.5 V and $\mathrm{V}^{+}$on A 2 or A1 or A0 pins will generate a logic high (H) state for that pin. The gain for the LTC6373 is programmed according to the truth table below:

Table 1. Gain Selection Table for LTC6373

| A2 | A1 | A0 | G = GAIN SETTING (V/V) |
| :---: | :---: | :---: | :---: |
| L | L | L | 16 |
| L | L | H | 8 |
| L | H | L | 4 |
| L | H | H | 2 |
| H | L | L | 1 |
| H | L | H | 0.5 |
| H | H | L | 0.25 |
| H | H | H | Shutdown |

The permissible voltage range for DGND is between $\mathrm{V}^{-}$and $\mathrm{V}^{+}-2.5 \mathrm{~V}$. However, typically DGND is tied to ground (0V) and $\mathrm{A} 2 / \mathrm{A} 1 / \mathrm{AO}$ pins can be connected to OV or 5 V to generate logic low (L) and logic high (H) states, respectively.
If the DGND pin is left floating, an internal resistor divider creates a default voltage approximately halfway between $\mathrm{V}^{+}$and $\mathrm{V}^{-}$. Additionally, if A 2 or A 1 or A 0 pins are left floating, internal resistors pull the voltage on each of these pins close to the DGND pin, resulting in a default logic low (L) state for that programming pin. As a result, if A2 and A1 and $A 0$ pins are left floating all at the same time, the LTC6373 will have a gain setting of $G=16$. When these pins are left open, care should be taken to control leakage currents at these pins to prevent inadvertently putting the LTC6373 into an undesired gain setting.

## APPLICATIONS INFORMATION

Keep in mind that any change in voltages applied to A 2 or A1 or A0 pins from logic low to logic high (or vice versa) immediately results in a gain setting change for LTC6373 (transparent mode).

## Valid Input and Output Range

Instrumentation amplifiers traditionally specify a valid input common mode range and an output swing range. This however often fails to identify swing limitations
associated with internal nodes, as they experience a combination of gained differential signal and common mode signal. Referring to the Simplified Block Diagram of Figure 1, the output swing of amplifiers A1, A2, and A3 as well as the common mode input range of the output differential amplifier A3 impose limitations on the valid operating range. The graphs in Figure 2 show the maximum input common mode voltage limits where a valid output is produced for each gain setting of LTC6373.


Figure 2. Input Common Mode Range vs Differential Output Voltage for Each Gain Setting of LTC6373 with No Load

## APPLICATIONS INFORMATION

## Diamond Plot Interpretation

Diamond plots can be used to determine the valid input common mode voltage ( $\mathrm{V}_{\text {ICM }}$ ) operating range for instrumentation amplifiers such as LTC6373. The valid region of operation is where all signals, input or output, are not clipped.

Subplots (a)-(g) of Figure 2 show the input common mode voltage (VICM) range allowed for a given differential output voltage (VOUTDIFF), under various combinations of gain $(\mathrm{G})$ and supply $\left(\mathrm{V}_{\mathrm{S}}\right)$ settings. In each plot, the output stage positive supply pin $\mathrm{V}^{+}$out is tied to the main positive supply pin $\mathrm{V}^{+}, \mathrm{V}_{0 C M}=0 \mathrm{~V}$ (mid-rail) and there is no load.

To identify the valid $V_{\text {ICM }}$ range for a specific application: First, identify the gain and supply conditions that the LTC6373 will be operated under. Then, identify the range of valid differential output voltages (VOUTDIFF) desired. For example, this could be the full-scale signal that is optimal for the subsequent ADC's SNR.

This combination of settings and output range implies a specific differential input signal (VINDIFF) range, since $V_{\text {INDIFF }}=V_{\text {OUTDIFF }} / G$.

While the input signal's $V_{\text {IndIfF }}$ is fixed when specific $V_{\text {OUTDIFF }}$ and $G$ are chosen, the input signal's common mode voltage $\mathrm{V}_{\text {ICM }}$ is not, because the same $\mathrm{V}_{\text {INDIFF }}$ can be superimposed on many different $\mathrm{V}_{\text {ICM }}$ values.

The valid $V_{\text {ICM }}$ range can be set by the swing limits on $+\operatorname{IN}$ and/or $-\operatorname{IN}$, since $\mathrm{V}_{\text {ICM }}$ is the average of +IN and $-\operatorname{IN}$. It can also be set by internal node swing limits, since the internal nodes are also operating with common mode voltage $\mathrm{V}_{\mathrm{ICM}}$, and these nodes must also be able to swing enough away from VICM to produce the gained-up output.
On a diamond plot, this valid region of operation for $\mathrm{V}_{\text {ICM }}$ for a specific output $V_{\text {OUTDIFF }}$ is indicated by the portion of the vertical line going straight up from $V_{\text {OUTDIFF }}$ that falls inside the diamond borders, as shown in Figure 3.

If the part's input common mode voltage is within the $V_{\text {ICM }}$ borders of the diamond, there should be no problems with clipping. If the differential input signal is shifted


Figure 3. The Blue Arrow Indicates the Range of Valid VICM Values for $V_{\text {OUtDIFF }}=-12 V$, Where No Signals are Clipped, for the $V_{S}= \pm 15 \mathrm{~V}, \mathrm{G}=16$ Case
by a $\mathrm{V}_{\text {ICM }}$ value that is outside of the diamond, either +IN or -IN (or internal nodes) will be clipped, or the output itself will hit the rails, and thus result in a clipped output.

The following example shows how a diamond plot point is determined. For the specific case of $\mathrm{V}_{\text {OUTDIFF }}=-12 \mathrm{~V}$ as shown in Figure 3, the upper limit of $\mathrm{V}_{\text {Icm }}$ is 8 V , and the lower limit is -8 V .

For $\mathrm{V}_{\text {ICM }}=8 \mathrm{~V}$, if the gained-up input (aka output) is -12 V , the maximum negative internal node swing is 6 V above $V_{\text {ICM. }}$. Referenced to ground, this internal node reaches $8 \mathrm{~V}+6 \mathrm{~V}=14 \mathrm{~V}$, which is roughly the output high limit of LTC6373 with $\pm 15 \mathrm{~V}$ supplies. If $\mathrm{V}_{\text {ICM }}$ were any higher than 8 V , the internal node would run into the output high limit, and the output would clip.

For $\mathrm{V}_{\text {ICM }}=-8 \mathrm{~V}$, with -12 V output, the minimum positive internal node swing is -6 V below $\mathrm{V}_{\text {ICM }}$. Referenced to ground, this internal node can hit a minimum of -6 V $+(-8 \mathrm{~V})=-14 \mathrm{~V}$, which is roughly the output low limit of LTC6373 with $\pm 15 \mathrm{~V}$ supplies. If $\mathrm{V}_{\text {ICM }}$ were any lower than -8V, this internal node would run into the output low limit, and the output would clip.

## APPLICATIONS INFORMATION

## Output Common Mode and $\mathrm{V}_{\text {OCM }}$ Pin

The output common mode voltage is defined as the average of the two outputs:

$$
V_{\text {OUTCM }}=\left(V_{+ \text {OUT }}+V_{- \text {OUT }}\right) / 2=V_{\text {OCM }}
$$

As the equation shows, the output common mode voltage is independent of the input common mode voltage, and is instead determined by the voltage on the $V_{0 c M}$ pin, by means of an internal common mode feedback loop. If the $V_{\text {OCM }}$ pin is left floating, an internal resistor divider creates a default voltage approximately halfway between $\mathrm{V}^{+}$out and $\mathrm{V}^{-}$. The $\mathrm{V}_{\text {OCM }}$ pin can be overdriven to another voltage if desired for greater accuracy or flexibility. For example, when driving an ADC, if the ADC makes a reference available for setting the common mode voltage, it can be directly tied to the $\mathrm{V}_{0}$ cm pin, as long as the ADC is capable of driving the $2.3 \mathrm{M} \Omega$ input resistance presented by the $\mathrm{V}_{0<m}$ pin. The Electrical Characteristics table specifies the valid range that can be applied to the $V_{0 C M}$ pin (VOUTCMR).

## Input Pin Protection

To prevent damage, the LTC6373 has a comprehensive protection scheme, especially on the input pins, as illustrated in the Simplified Block Diagram of Figure 1. The input current applied to the LTC6373's input pins should be kept under $\pm 10 \mathrm{~mA}$. To achieve additional input protection, external series resistors and/or low leakage clamp diodes should be used.

## Reducing Board-Related Leakage Effects

Leakage currents can have a significant impact on system accuracy, particularly in high temperature and high voltage applications. Quality insulation materials should be used, and insulating surfaces should be cleaned to remove fluxes and other residues. For humid environments, surface coating may be necessary to provide a moisture barrier.

Leakage into the input pins reacts with the source resistance, creating an error directly at the input. As shown in Figure 4, this leakage can be minimized by enclosing the input connections with guard rings operated at a potential very close to that of the input pins. For the lowest leakage, amplifiers can be used to drive the guard rings. These buffers must have very low input bias current since that current will now be a leakage current.


Figure 4. Guard Rings Can Be Used to Minimize Leakage into the Input Pins

## Input Bias Current Return Path

The low input bias current (25pA max) and high input impedance ( $5000 \mathrm{G} \Omega$ ) of the LTC6373 allow the use of high impedance sources without introducing additional offset voltage errors, even when the full common mode range is required. However, a DC path must be provided for the input bias currents of both inputs when a purely differential signal is being amplified. Without this path, the inputs will float to either rail and exceed the input voltage range of the LTC6373, resulting in a saturated input amplifier. Figure 5 shows three examples of an input bias current path. The first example is of a purely differential signal source with a $10 \mathrm{k} \Omega$ input current path to ground. Since the impedance of the signal source is low, only one resistor is needed. Two matching resistors are needed for higher impedance signal sources as shown in the second example. Balancing the input impedance improves both DC and AC common mode rejection as well as DC offset. The need for input resistors is eliminated if a center tap is present as shown in the third example.

## APPLICATIONS InFORMATION



THIS IS AN AC AND DC APPLICATION


THIS IS AN AC ONLY APPLICATION


THIS IS AN AC ONLY APPLICATION

Figure 5. Providing an Input Common Mode Current Path

## RF Interference

In many industrial and data acquisition applications, the LTC6373 will be used to process small signals accurately in the presence of large common mode voltages or high levels of noise. Typically, the sources of these very small signals (on the order of microvolts or millivolts) are sensors that can be a significant distance from the signal conditioning circuit. Although these sensors may be connected to signal conditioning circuitry using shielded or unshielded twisted-pair cabling, the cabling may act as an antenna, conveying very high frequency interference directly into the input stage of the LTC6373.

The amplitude and frequency of the interference can have an adverse effect on an instrumentation amplifier's input stage by causing an unwanted DC shift in the amplifier's input offset voltage. This well known effect is called RFI rectification and is produced when out-of-band interference is coupled (inductively, capacitively, or via radiation) and rectified by the instrumentation amplifier's input transistors. These transistors act as high frequency signal detectors, in the same way diodes were used as RF envelope detectors in early radio designs. Regardless of the type of interference or the method by which it is coupled into the circuit, an out-of-band error signal appears in series with the instrumentation amplifier's inputs.

To help minimize this effect, high frequency signals can be filtered with a low pass RC network placed at the input of the LTC6373, as illustrated in Figure 6. The


Figure 6. Adding a Simple External RC Filter at the Inputs of the LTC6373 Is Effective in Suppressing RF Interference.
filter limits the input signal bandwidth according to the following formulas:
FilterFreq DIFF $=1 /\left[2 \bullet \pi \bullet R_{S} \bullet\left(C_{C}+2 C_{D}\right)\right]$
FilterFreq ${ }_{c m}=1 /\left[2 \bullet \pi \bullet R_{S} \bullet C_{C}\right]$
Setting the filter frequencies requires knowledge of the frequency (or frequencies) of the RF interference. Once the interference frequency is known, the common mode filter frequency can be set (low enough to filter out the interference frequency) followed by the differential mode filter frequency. To avoid any possibility of inadvertently affecting the differential signal of interest, set the common mode filter frequency an order of magnitude (or more) higher than the differential mode filter frequency. Set the common mode filter frequency such that it does not

## APPLICATIONS INFORMATION

degrade the LTC6373's inherent AC CMRR. To avoid any possibility of common mode to differential mode signal conversion, match the common mode filter frequencies (on positive and negative inputs of LTC6373) to $1 \%$ or better. Then the differential mode filter frequency can be set for the bandwidth of the signal to be processed in the application. Setting the differential mode filter frequency close to the sensor's bandwidth also minimizes any noise pickup along the leads. If the sensor is an RTD or a resistive strain gauge in close proximity to the LTC6373, then the series resistors $R_{S}$ can be omitted. As an example, if the bandwidth of the signal of interest is 100 kHz whereas the interference frequency is 10 MHz and above, an appropriate choice for differential mode filter (FilterFreqdiff) and common mode filter (FilterFreqcm) frequencies could be $200 \mathrm{kHz} / 4 \mathrm{MHz}$. Assuming $\mathrm{R}_{\mathrm{S}}$ is chosen to be $1 \mathrm{k} \Omega$, using the formula provided earlier in this section results in $C_{C}=39 \mathrm{pF}$ and $\mathrm{C}_{\mathrm{D}}=390 \mathrm{pF}$.

## Error Budget Analysis

Figure 7 shows the LTC6373 in a typical application to buffer and amplify the differential output of a bridge transducer. The LTC6373 is programmed to a gain of $8 \mathrm{~V} / \mathrm{V}$
in this example and amplifies a differential, full-scale (FS) voltage of $100 \mathrm{mV}=0.1 \mathrm{~V}$ at transducer's output (or LTC6373's input). Table 2 shows the error budget in this application, listing various error sources in parts per million (ppm) normalized to full-scale voltage (0.1V) and across the temperature range of $25^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. The LTC6373 achieves superior performance compared to all other monolithic programmable-gain instrumentation amplifiers (PGIA) in the market, enabling more accurate measurements.


Figure 7. Precision Bridge Amplifier

Table 2. Error Budget Analysis

| ERROR SOURCE | CALCULATION |  | ERROR, ppm OF INPUT FULL SCALE (FS) |  |
| :---: | :---: | :---: | :---: | :---: |
|  | LTC6373 (G = 8) | CLOSEST COMPETITOR PGIA (G = 8) | LTC6373 ( $\mathrm{G}=8$ ) | CLOSEST COMPETITOR PGIA ( $\mathrm{G}=8$ ) |
| Absolute Accuracy at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ <br> Gain Error <br> Offset Voltage (RTI) <br> Input Offset Current CMRR | $\begin{aligned} & 0.015 \% \text { FS } \\ & (104 \mu \mathrm{~V}) / 0.1 \mathrm{~V} \\ & {[(25 \mathrm{pA})(10 \mathrm{k} \Omega) / 2] / 0.1 \mathrm{~V}} \\ & {[(5 \mathrm{~V}) /(100 \mathrm{~dB})] / 0.1 \mathrm{~V}} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.05 \% \mathrm{FS} \\ & (1500 \mathrm{HV}) / 0.1 \mathrm{~V} \\ & {[(100 \mathrm{pA})(10 \mathrm{k} \Omega) / 2] / 0.1 \mathrm{~V}} \\ & {[(5 \mathrm{~V}) /(95 \mathrm{~dB})] / 0.1 \mathrm{~V}} \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 1040 \\ 1 \\ 500 \end{gathered}$ | $\begin{gathered} 500 \\ 15000 \\ 5 \\ 889 \end{gathered}$ |
| Total Accuracy Error |  |  | 1691 | 16394 |
| Temperature Drift to $85^{\circ} \mathrm{C}$ Gain Drift Offset Voltage Drift (RTI) | $\begin{aligned} & \left(1 \mathrm{ppm} /{ }^{\circ} \mathrm{C}\right)\left(60^{\circ} \mathrm{C}\right) \\ & {\left[\left(1.8 \mu / /^{\circ} \mathrm{C}\right)\left(60^{\circ} \mathrm{C}\right)\right] / 0.1 \mathrm{~V}} \end{aligned}$ | $\begin{aligned} & \left(10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}\right)\left(60^{\circ} \mathrm{C}\right) \\ & {\left[\left(6 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}\right)\left(60^{\circ} \mathrm{C}\right)\right] / 0.1 \mathrm{~V}} \\ & \hline \end{aligned}$ | $\begin{gathered} 60 \\ 1080 \end{gathered}$ | $\begin{gathered} 600 \\ 3600 \end{gathered}$ |
| Total Drift Error |  |  | 1140 | 4200 |
| Resolution <br> Gain Nonlinearity <br> Typ 0.1 Hz to 10 Hz Input Voltage Noise | $\begin{aligned} & 3 \mathrm{ppm} \\ & (1.2 \mu \mathrm{~V}-\mathrm{p}) / 0.1 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 20 \mathrm{ppm} \\ & \left(1 \mu \mathrm{~V}_{\mathrm{P}-\mathrm{P}}\right) / 0.1 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 3 \\ 12 \end{gathered}$ | $\begin{aligned} & 20 \\ & 10 \end{aligned}$ |
|  |  | Total Resolution Error | 15 | 30 |
|  |  | Grand Total Error | 2846 | 20624 |

## APPLICATIONS InFORMATION

## Dynamic Power Consumption Calculation

As shown in the Simplified Block Diagram of Figure 1, the LTC6373 has three internal chains of gain setting resistors. To achieve a low wideband noise for the LTC6373, a relatively small value, $4 \mathrm{k} \Omega$, has been chosen for the total resistance of each chain. The voltages across the three chains are:

1) $V_{\text {OUTA1 }}$ to -OUT
2) $V_{O U T A}$ to $+O U T$
3) $V_{\text {OUT }} A 1$ to $V_{\text {OUT }} A 2$

Each of these voltages is imposed across what is effectively one $4 \mathrm{k} \Omega$ resistor, establishing currents in them. These three currents are independent of each other and the part's quiescent supply current $\left(I_{\mathrm{S}}\right)$, and all of them are drawn from the supplies.

For example, assume LTC6373 is being used with $\pm 15 \mathrm{~V}$ supplies (i.e., $\mathrm{V}^{+}=\mathrm{V}^{+}$OUt $=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}$ ), $\mathrm{V}_{0 C M}=0 \mathrm{~V}$, $G=2$, and has input voltages of $+\mathbb{I N}=3 \mathrm{~V}$ and $-\mathrm{IN}=-3 \mathrm{~V}$ (i.e., $\mathrm{V}_{\text {ICM }}=0 \mathrm{~V}, \mathrm{~V}_{\text {INDIFF }}=6 \mathrm{~V}$ ). The resulting output voltage is $\mathrm{V}_{\text {OUTDIFF }}=2 \cdot \mathrm{~V}_{\text {INDIFF }}=12 \mathrm{~V}$. Since $\mathrm{V}_{\text {OUTCM }}=\mathrm{V}_{\text {OCM }}=0 \mathrm{~V}$, this implies that the value of LTC6373's output voltages are $+0 \mathrm{UT}=6 \mathrm{~V},-0 \mathrm{UT}=-6 \mathrm{~V}$.

Since the gain is applied in the A1 and A2 amplifiers, the output voltages of these internal amplifiers are $\mathrm{V}_{\text {OUT }} A 1=$ +6 V and $\mathrm{V}_{\text {OUT }} \mathrm{A} 2=-6 \mathrm{~V}$, respectively.

Thus, the voltages and currents in each $4 \mathrm{k} \Omega$ resistor chain are:

$$
\begin{aligned}
& \mathrm{I}_{1} \quad=\left[\left(\mathrm{V}_{\text {OUTA }} 1\right)-(- \text { OUT })\right] / 4 \mathrm{k} \Omega \\
& =[6 \mathrm{~V}-(-6 \mathrm{~V})] / 4 \mathrm{k} \Omega \\
& =3 \mathrm{~mA} \\
& \mathrm{I}_{2} \quad=\left[(+ \text { OUT })-\left(\mathrm{V}_{\text {OUTA }}\right)\right] / 4 \mathrm{k} \Omega \\
& =[6 \mathrm{~V}-(-6 \mathrm{~V})] / 4 \mathrm{k} \Omega \\
& =3 \mathrm{~mA} \\
& I_{3} \quad=\left[\left(\mathrm{V}_{\text {OUTA }} \mathrm{A}\right)-\left(\mathrm{V}_{\text {OUTA }}\right)\right] / 4 \mathrm{k} \Omega \\
& =[6 \mathrm{~V}-(-6 \mathrm{~V})] / 4 \mathrm{k} \Omega \\
& =3 \mathrm{~mA}
\end{aligned}
$$

Therefore, the total supply current is:

$$
\mathrm{I}_{\text {TOTAL }}=\mathrm{I}_{\mathrm{S}}+\mathrm{I}_{1}+\mathrm{I}_{2}+\mathrm{I}_{3}=4.4 \mathrm{~mA}+3 \cdot 3 \mathrm{~mA}=13.4 \mathrm{~mA}
$$

In case the output pins (+OUT, -OUT) of the LTC6373 connect to resistive loads, the currents provided by the LTC6373 to these loads should also be added to the calculations above.

## Board Layout and Bypass Capacitors

It is recommended that high quality $0.1 \mu \mathrm{~F}$ ceramic bypass capacitors be placed directly between the $\mathrm{V}^{+}$pin and the $\mathrm{V}^{-}$pin (exposed pad), between $\mathrm{V}^{+}$and ground plane, and between $\mathrm{V}^{-}$and ground plane with minimal routing. In applications where $\mathrm{V}^{+}$out pin is not directly connected to $\mathrm{V}^{+}$, it is recommended that additional high quality $0.1 \mu \mathrm{~F}$ ceramic capacitors be used to bypass $\mathrm{V}^{+}$out to ground and $\mathrm{V}^{+}$out to $\mathrm{V}^{-}$, again with minimal routing. Small geometry (e.g., 0603) surface mount ceramic capacitors have a much higher self-resonant frequency than leaded capacitors, and perform best with the LTC6373.

Always keep in mind the differential nature of the LTC6373. At the inputs, keep any (intended or parasitic) resistance and capacitance as balanced and symmetric as possible to preserve AC CMRR performance of the amplifier. Apply the same practice at the output, because it is equally critical that the load impedances seen by both outputs (intended or parasitic) be as balanced and symmetric as possible. This will help preserve the balanced operation of the LTC6373 that minimizes the generation of even-order harmonics and maximizes the rejection of common mode noise and signals.

To minimize thermocouple induced errors, further attention must be given to board layout and component selection. It is good practice to minimize the number of junctions in the LTC6373's input signal paths and avoid connectors, sockets, switches, and relays whenever possible. If such components are required, they should be selected for low thermal EMF characteristics. Furthermore, the number, type, and layout of junctions should be matched for both inputs with respect to thermal gradients on the circuit board. Doing so may involve deliberately introducing dummy junctions to offset unavoidable junctions.
The $V_{\text {Ocm }}$ pin should be bypassed to the ground plane with a high quality $0.1 \mu \mathrm{~F}$ ceramic capacitor. This will prevent common mode signals and noise on this pin from being inadvertently converted to differential signals and noise by

## APPLICATIONS INFORMATION

impedance mismatches internally to the IC. Additionally, the CAP pin should be bypassed to the ground plane with a high quality 180 pF ceramic capacitor to ensure proper operation of LTC6373 across its different gain settings.

To prevent coupling noise onto LTC6373, shield fast switching digital signals where they are in proximity of analog signals on the board.

## Driving High Precision ADCs

The LTC6373 makes an excellent PGIA for use in data acquisition systems. Attributes such as fully differential outputs, good DC precision, Iow noise, low distortion, and high bandwidth enable LTC6373 to drive ADCs directly in many signal conditioning applications. The recommended list of precision SAR ADCs for use with the LTC6373 is shown in Table 3. The circuit in Figure 8 shows an example of the LTC6373 driving a precision ADC such as the AD4020 (a 20-bit, 1.8Msps, SAR ADC) or AD7134 (a 24-bit, 1.5Msps, Continuous-Time, $\Sigma-\Delta$ ADC). The LTC6373 is DC-coupled on the input and the output,
which eliminates the need for a transformer to drive the ADC. The LTC6373 gain is programmed to its desired setting using A2/A1/A0 pins, as previously described in the Gain Selection section of this data sheet. In the example of Figure 8, the LTC6373 is being used in a differential input to differential output configuration with dual supplies of $\pm 15 \mathrm{~V}$. It can also be used in a single-ended input to differential output configuration.

The $\mathrm{V}_{\text {OCM }}$ pin is biased to $\mathrm{V}_{\text {REF }} / 2$ (which is provided directly by the ADC in some products). This achieves level shifting of the outputs of the LTC6373 to match the desired input common mode of the ADC. In Figure 8, each of the LTC6373 outputs swings between OV and $\mathrm{V}_{\text {REF }}$ (opposite in phase), thus providing $2 \mathrm{~V}_{\text {REF }}$ peak-to-peak differential signal to the ADC inputs. In some cases, an RC network between the LTC6373 outputs and the ADC inputs is required providing a single-pole, low-pass filter to help reduce nonlinear charge kickback due to ADC input switching as well as limiting the broadband noise.

Table 3. Recommended SAR ADCs

| Resolution (Bits) | Product | Max Throughput (Msps) | Power @ Max <br> Throughput (mW) | Typical SNR (dB) |
| :---: | :--- | :---: | :---: | :---: |
| 20 | AD4020 | 1.8 | 15 | 100.5 |
|  | LTC2378-20 | 1 | 21 | 104 |
| 18 | AD4003 | 2 | 16 | 100.5 |
|  | LTC2379-18 | 1.6 | 18 | 101.2 |
| 16 | AD4001 | 2 | 16 | 96.2 |
|  | LTC2380-16 | 2 | 19 | 96.2 |

## APPLICATIONS InFORMATION



Figure 8. LTC6373 Driving Precision ADC

As a more specific example, Figure 9 and Figure 10 show typical Signal-to-Noise Ratio (SNR) and Total Harmonic Distortion (THD) of the LTC6373 driving the AD4020 SAR ADC (with high-Z mode enabled) at a near full-scale signal
for various ADC throughputs. The recommended RC filter values used in Figure 8 for optimum performance at each throughput are listed in Table 4, as well as the selected reference voltage (VREF).

Table 4. RC Filter Selection for LTC6373 Driving AD4020 (at Various Throughputs)

| ADC | Throughput (Msps) | $V_{\text {REF }}$ <br> (V) | Signal Level at LTC6373 Outputs = ADC Inputs (VP-P) | R ( $\boldsymbol{\Omega}$ ) | $\begin{aligned} & \mathrm{C}_{\mathrm{CM}} \\ & (\mathrm{pF}) \\ & \hline \end{aligned}$ | $C_{\text {DIFF }}$ <br> ( pF ) | Typical SNR <br> (dB) | Typical THD (dB) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AD4020 | 1.8 | 5 | 10 | 442 | 180 | Open | See Figure 9 | See Figure 10 |
|  | 1 | 5 | 10 | 887 | 180 | Open | See Figure 9 | See Figure 10 |
|  | 0.6 | 5 | 10 | 887 | 180 | Open | See Figure 9 | See Figure 10 |



Figure 9. SNR for LTC6373 Driving AD4020


Figure 10. THD for LTC6373 Driving AD4020

## APPLICATIONS INFORMATION

Table 5 lists the typical SNR and THD achieved when the ADC used in Figure 8 is AD7134 $\sum-\triangle$ ADC being driven directly (with no RC filter in between) by the LTC6373 at a near full-scale signal.

In some applications, it might be beneficial to use a separate amplifier/ADC driver between the LTC6373 and the precision $A D C$ to ease the settling requirements on the LTC6373 and improve the linearity and THD performance of the signal chain. An implementation of such signal chain can be achieved by using the ADAQ4003, a precision data acquisition $\mu$ Module which integrates multiple signal conditioning and processing blocks inside a single package. These blocks include a fully differential ADC driver, a stable reference buffer, an 18-bit, 2Msps,

SAR ADC, as well as critical passive components necessary for optimum performance. This $\mu$ Module achieves 4X footprint reduction by itself (compared to discrete solution) without sacrificing any performance.

The ADAQ4003 offers pin-selectable gain or attenuation options, giving the user the flexibility to match to their input signal range. This is showcased in Figures 11-19 as LTC6373 is directly driving the ADAQ4003 at its 3 different gain options, in each case providing the signal amplitude necessary to utilize the maximum $2 \mathrm{~V}_{\text {REF }}$ peak-to-peak differential signal range of the ADC inside the ADAQ4003 $\mu$ Module.

Table 5. SNR and THD Results for LTC6373 Directly Driving AD7134 (at 250ksps)

| ADC | LTC6373 Gain Setting (G) | $\mathrm{V}_{\text {REF }}$ (V) | $\begin{array}{\|c} \text { Signal Level at LTC6373 } \\ \text { Outputs = ADC Inputs (VP-P) } \end{array}$ | $\begin{array}{\|c} \hline \mathbf{R} \\ (\Omega) \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{CM}} \\ & (\mathrm{pF}) \end{aligned}$ | $C_{\text {DIFF }}$ <br> (pF) | $\mathrm{f}_{\mathrm{IN}}(\mathrm{kHz})$ | Typical SNR (dB) | $\begin{gathered} \text { Typical } \\ \text { THD (dB) } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AD7134 | 0.25 | 4.096 | 8.192 | 0 | Open | Open | 1 | 108.4 | -124 |
|  |  |  |  |  |  |  | 20 | 107.7 | -97 |
|  | 1 | 4.096 | 8.192 | 0 | Open | Open | 1 | 107.2 | -121 |
|  |  |  |  |  |  |  | 20 | 106.9 | -100 |
|  | 16 | 4.096 | 8.192 | 0 | Open | Open | 1 | 94.3 | -112 |
|  |  |  |  |  |  |  | 20 | 94.3 | -93 |

Table 6. Details for LTC6373 Driving ADAQ4003 at 3 Different Gain Options and Signal Amplitudes

| ADAQ4003 <br> Gain | $\mathbf{V}_{\text {REF }}$ <br> $\mathbf{( V )}$ | Signal Level at LTC6373 <br> Outputs = ADAQ4003 Inputs (VP-P) | Circuit Configuration | Typical SNR <br> $(\mathbf{d B})$ | Typical THD <br> $(\mathbf{d B})$ |
| :--- | :---: | :---: | :---: | :---: | :---: |
| 0.454 | 5 | 22 | See Figure 11 | See Figure 12 | See Figure 13 |
| 0.9 | 5 | 11 | See Figure 14 | See Figure 15 | See Figure 16 |
| 1.9 | 5 | 5.2 | See Figure 17 | See Figure 18 | See Figure 19 |

## LTC6373

## APPLICATIONS Information



Figure 11. LTC6373 Driving ADAQ4003 (Gain = 0.454)


73 F12
Figure 12. SNR for LTC6373 Driving ADAQ4003 (Gain = 0.454 )


Figure 13. THD for LTC6373 Driving ADAQ4003 (Gain = 0.454)

## APPLICATIONS INFORMATION



Figure 14. LTC6373 Driving ADAQ4003 (Gain = 0.9)


Figure 15. SNR for LTC6373 Driving ADAQ4003 (Gain = 0.9)


Figure 16. THD for LTC6373 Driving ADAQ4003 (Gain = 0.9)

## LTC6373

## APPLICATIONS Information



Figure 17. LTC6373 Driving ADAQ4003 (Gain = 1.9)


Figure 18. SNR for LTC6373 Driving ADAQ4003 (Gain = 1.9)


Figure 19. THD for LTC6373 Driving ADAQ4003 (Gain = 1.9)

## APPLICATIONS INFORMATION

As another data acquisition system example, the circuit of Figure 20 shows the LTC6373 driving the AD7768-1 (a 24-bit, 256ksps, $\Sigma-\triangle$ ADC) through the ADA4945-1 (a high speed, fully differential ADC driver). The ADC driver in this circuit has been configured with a closed-loop gain of $1.3 \mathrm{~V} / \mathrm{V}$ (by using matched discrete resistors) and once
again the LTC6373 in conjunction with the ADA4945-1 provide the maximum $2 \mathrm{~V}_{\text {REF }}$ peak-to-peak differential signal range needed at the AD7768-1 inputs. More details about this circuit can be found in Table 7 and the typical SNR and THD achieved by this signal chain are illustrated in Figure 21 and Figure 22.

Table 7. Details for LTC6373 Driving AD7768-1 Through ADA4945-1

| ADC | VREF <br> $(V)$ | Signal Level at LTC6373 <br> Outputs = ADC Driver Inputs <br> (VP-P) | Signal Level at ADC <br> Driver Outputs $=A D C$ <br> Inputs (VP-P) | Typical SNR <br> $(\mathbf{d B})$ | Typical THD <br> $(\mathbf{d B})$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| AD7768-1 | 4.096 | 6.3 | 8.192 | See Figure 21 | See Figure 22 |

## LTC6373

## APPLLCATIONS Information



Figure 20. LTC6373 (PGIA) + ADA4945-1 (ADC Driver) + AD7768-1 (ADC) Signal Chain


Figure 21. SNR for LTC6373 + ADA4945-1 + AD7768-1 Signal Chain


Figure 22. THD for LTC6373 +
ADA4945-1 + AD7768-1 Signal Chain

## PACKAGE DESCRIPTION

## DFM Package

12-Lead Plastic Side Solderable DFN ( $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1791 Rev Ø)



BOTTOM VIEW—EXPOSED PAD


NOTE:

1. PACKAGE OUTLINE DOES NOT CONFORM TO JEDEC MO-229 2. DRAWING NOT TO SCALE
2. ALL DIMENSIONS ARE IN MILLIMETERS
3. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE 5. EXPOSED PAD SHALL BE SOLDER PLATED
4. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE


RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED

## TYPICAL APPLICATION

LTC6373 Driving the AD7768-1 $\Sigma-\Delta$ ADC through a Fully Differential ADC Driver (ADA4945-1)


## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| Programmable-Gain Instrumentation Amplifiers (PGIAs) |  |  |
| AD8250 | $\mathrm{G}=1,2,5,10$ | $\mathrm{V}_{S}=30 \mathrm{~V}, \mathrm{I}_{\text {S }}=4.1 \mathrm{~mA}, \mathrm{~V}_{0 S}=200 \mu \mathrm{~V}, \mathrm{BW}=10 \mathrm{MHz}$ |
| AD8251 | $\mathrm{G}=1,2,4,8$ | $\mathrm{V}_{S}=30 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=4.1 \mathrm{~mA}, \mathrm{~V}_{0 S}=200 \mu \mathrm{~V}, \mathrm{BW}=10 \mathrm{MHz}$ |
| AD8253 | $G=1,10,100,1000$ | $\mathrm{V}_{S}=30 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=4.6 \mathrm{~mA}, \mathrm{~V}_{0 S}=150 \mu \mathrm{~V}, \mathrm{BW}=10 \mathrm{MHz}$ |
| AD8231 | Zero-Drift, G = 1, 2, 4, 8, 16, 32, 64, 128 <br> + Shutdown | $\mathrm{V}_{S}=5 \mathrm{~V}, \mathrm{I}_{S}=4 \mathrm{~mA}, \mathrm{~V}_{0 S}=15 \mu \mathrm{~V}, \mathrm{BW}=2.7 \mathrm{MHz}$ |

Instrumentation Amplifiers (Resistor-Programmable)

| AD8421 | $3 \mathrm{nV} / \sqrt{\text { Hz }}$ Instrumentation Amplifier | $\mathrm{V}_{S}=36 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=2 \mathrm{~mA}, \mathrm{~V}_{0 S}=25 \mu \mathrm{~V}, \mathrm{BW}=10 \mathrm{MHz}$ |
| :--- | :--- | :--- |
| AD8422 | Low Power Instrumentation Amplifier | $\mathrm{V}_{S}=36 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=300 \mu \mathrm{~A}, \mathrm{~V}_{0 S}=25 \mu \mathrm{~V}, \mathrm{BW}=2.2 \mathrm{MHz}$ |
| $\mathrm{LT}^{\odot} 1167$ | Precision Instrumentation Amplifier | $\mathrm{V}_{S}=36 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=900 \mu \mathrm{~A}, \mathrm{~V}_{0 S}=40 \mu \mathrm{~V}, \mathrm{BW}=1 \mathrm{MHz}$ |
| AD8221 | Precision Instrumentation Amplifier | $\mathrm{V}_{S}=36 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=900 \mu \mathrm{~A}, \mathrm{~V}_{0 S}=25 \mu \mathrm{~V}, \mathrm{BW}=825 \mathrm{kHz}$ |

## Fully Differential Amplifiers

| ADA4945-1 | High Speed, Fully Differential ADC Driver | 3V-10V Supply Range, 4mA/1.4mA Supply Current in Full and Low Power Modes, <br> -133 dBc Distortion at 1kHz |
| :--- | :--- | :--- |
| Analog to Digital Converters (ADCs) |  |  |
| AD4020 | 20-Bit, 1.8Msps, High Precision SAR ADC | 1.8 V Supply, Differential Input, 100.5dB SNR, $\pm 5 \mathrm{~V}$ Input Range |
| LTC2378-20 | 20-Bit, 1Msps, High Precision SAR ADC | 2.5 V Supply, Differential Input, 104dB SNR, $\pm 5 \mathrm{~V}$ Input Range |
| AD4003 | 18-Bit, 2Msps, High Precision SAR ADC | 1.8 V Supply, Differential Input, 100.5dB SNR, $\pm 5 \mathrm{~V}$ Input Range |
| LTC2379-18 | 18-Bit, 1.6Msps, High Precision SAR ADC | 2.5 V Supply, Differential Input, 101.2dB SNR, $\pm 5 \mathrm{~V}$ Input Range |
| AD7768/AD7768-4 | 8-/4-/1-Channel, 24-Bit, Simultaneous- <br> Sampling, 256ksps $\Sigma-\Delta$ ADC | 5 V Supply, Differential or Unipolar/Bipolar Input, 108dB DR, 110.8kHz BW |
| AD7768-1 | 4-Channel, 24-Bit, Continuous Time, <br> $1.5 M s p s ~ \Sigma-~$ <br> ADC | Easy to Drive Resistive ADC input, 108dB DR, 392kHz BW |
| ADAQ4003 | 18-Bit, 2Msps, Data Acquisition $\mu$ Module | Integrates ADC Driver, Reference Buffer, and SAR ADC in a 7×7mm BGA Package |

