

REVISION D

# VOLTAGE-CONTROLLED CRYSTAL OSCILLATOR (VCXO) 10 to 810 MHz

#### **Features**

- Available with any-rate output frequencies from 10 to 810 MHz
- 3rd generation DSPLL® with superior jitter performance
- Internal fixed fundamental mode crystal frequency ensures high reliability and low aging
- Available CMOS, LVPECL, LVDS, and CML outputs
- 3.3, 2.5, and 1.8 V supply options
- Industry standard 5x7 and 3.2x5 mm packages
- Pb-free/RoHS-compliant
- -40 to +85 °C operating range

#### **Applications**

- SONET/SDH (OC-3/12/48) FTTx
- Networking
- SD/HD SDI/3G SDI video
- Clock recovery and jitter cleanup PLLs
- FPGA/ASIC clock generation



The Si595 VCXO utilizes Silicon Laboratories' advanced DSPLL® circuitry to provide a low-jitter clock at high frequencies. The Si595 is available with any-rate output frequency from 10 to 810 MHz. Unlike traditional VCXOs, where a different crystal is required for each output frequency, the Si595 uses one fixed crystal to provide a wide range of output frequencies. This ICbased approach allows the crystal resonator to provide exceptional frequency stability and reliability. In addition, DSPLL clock synthesis provides supply noise rejection, simplifying the task of generating low-jitter clocks in noisy environments. The Si595 IC-based VCXO is factoryconfigurable for a wide variety of user specifications including frequency, supply voltage, output format, tuning slope, and absolute pull range (APR). Specific configurations are factory programmed at time of shipment, thereby eliminating the long lead times associated with custom oscillators.

## **Functional Block Diagram**







# **Si595**

# TABLE OF CONTENTS

| <u>Section</u>                                | <u>Page</u> |
|-----------------------------------------------|-------------|
| 1. Electrical Specifications                  |             |
| 2. Pin Descriptions                           | 8           |
| 3. Ordering Information                       |             |
| 4. Package Outline Diagram: 5 x 7 mm, 6-pin   |             |
| 5. PCB Land Pattern: 5 x 7 mm, 6-pin          |             |
| 6. Package Outline Drawing: 3.2 x 5 mm, 6-pin |             |
| 7. PCB Land Pattern: 3.2 x 5 mm, 6-pin        |             |
| 8. Si5xx Mark Specification: 5 x 7 mm         |             |
| 9. Si5xx Mark Specification: 3.2 x 5 mm       |             |
| Revision History                              |             |



## 1. Electrical Specifications

**Table 1. Recommended Operating Conditions** 

| Parameter                       | Symbol          | Test Condition  | Min                    | Тур | Max  | Units |
|---------------------------------|-----------------|-----------------|------------------------|-----|------|-------|
| Supply Voltage <sup>1</sup>     | $V_{DD}$        | 3.3 V option    | 2.97                   | 3.3 | 3.63 |       |
|                                 |                 | 2.5 V option    | 2.25                   | 2.5 | 2.75 | V     |
|                                 |                 | 1.8 V option    | 1.71                   | 1.8 | 1.89 | Ī     |
| Supply Current                  | I <sub>DD</sub> | Output enabled  |                        |     |      |       |
|                                 |                 | LVPECL          | _                      | 120 | 135  |       |
|                                 |                 | CML             | _                      | 110 | 120  |       |
|                                 |                 | LVDS            |                        | 100 | 110  | mA    |
|                                 |                 | CMOS            | _                      | 90  | 100  |       |
|                                 |                 | Tristate mode   | _                      | 60  | 75   |       |
| Output Enable (OE) <sup>2</sup> |                 | V <sub>IH</sub> | 0.75 x V <sub>DD</sub> | _   | _    | V     |
|                                 |                 | V <sub>IL</sub> | _                      | _   | 0.5  |       |
| Operating Temperature Range     | T <sub>A</sub>  |                 | -40                    | _   | 85   | °C    |

#### Notes:

- 1. Selectable parameter specified by part number. See 3. "Ordering Information" on page 9 for further details.
- 2. OE pin includes an internal 17 k $\Omega$  pullup resistor to  $V_{DD}$  for output enable active high or a 17 k $\Omega$  pull-down resistor to GND for output enable active low. See 3. "Ordering Information" on page 9.

Table 2. V<sub>C</sub> Control Voltage Input

| Parameter                              | Symbol            | Test Condition               | Min        | Тур                | Max      | Units |
|----------------------------------------|-------------------|------------------------------|------------|--------------------|----------|-------|
| Control Voltage Tuning Slope 1,2,3     | K <sub>V</sub>    | 10 to 90% of V <sub>DD</sub> | _          | 45                 | _        | ppm/V |
|                                        |                   |                              |            | 95                 |          |       |
|                                        |                   |                              |            | 125                |          |       |
|                                        |                   |                              |            | 185                |          |       |
|                                        |                   |                              |            | 380                |          |       |
| Control Voltage Linearity <sup>4</sup> | L <sub>VC</sub>   | BSL                          | <b>-</b> 5 | ±1                 | +5       | %     |
|                                        |                   | Incremental                  | -10        | ±5                 | +10      | 70    |
| Modulation Bandwidth                   | BW                |                              | 9.3        | 10.0               | 10.7     | kHz   |
| V <sub>C</sub> Input Impedance         | Z <sub>VC</sub>   |                              | 500        | _                  | _        | kΩ    |
| V <sub>C</sub> Input Capacitance       | $C_{VC}$          |                              | _          | 50                 | _        | pF    |
| Nominal Control Voltage                | V <sub>CNOM</sub> | @ f <sub>O</sub>             |            | V <sub>DD</sub> /2 | _        | V     |
| Control Voltage Tuning Range           | V <sub>C</sub>    |                              | 0          |                    | $V_{DD}$ | V     |

#### Notes:

- 1. Positive slope; selectable option by part number. See 3. "Ordering Information" on page 9.
- 2. For best jitter and phase noise performance, always choose the smallest K<sub>V</sub> that meets the application's minimum APR requirements. See "AN266: VCXO Tuning Slope (K<sub>V</sub>), Stability, and Absolute Pull Range (APR)" for more information.
- **3.**  $K_V$  variation is  $\pm 10\%$  of typical values.
- **4.** BSL determined from deviation from best straight line fit with  $V_C$  ranging from 10 to 90% of  $V_{DD}$ . Incremental slope determined with  $V_C$  ranging from 10 to 90% of  $V_{DD}$ .



Table 3. CLK± Output Frequency Characteristics

| Parameter                            | Symbol         | Test Condition                               | Min | Тур | Max  | Units  |
|--------------------------------------|----------------|----------------------------------------------|-----|-----|------|--------|
| Nominal Frequency <sup>1,2,3</sup>   | f <sub>O</sub> | LVDS/CML/LVPECL                              | 10  | _   | 810  | MHz    |
|                                      |                | CMOS                                         | 10  | _   | 160  | IVIIIZ |
| Temperature Stability <sup>1,4</sup> |                | $T_A = -40 \text{ to } +85 ^{\circ}\text{C}$ | -20 | _   | +20  | nnm    |
|                                      |                |                                              | -50 | _   | +50  | ppm    |
| Absolute Pull Range <sup>1,4</sup>   | APR            |                                              | ±10 | _   | ±370 | ppm    |
| Power up Time <sup>5</sup>           | tosc           |                                              | _   | _   | 10   | ms     |

#### Notes:

- 1. See Section 3. "Ordering Information" on page 9 for further details.
- 2. Specified at time of order by part number.
- 3. Nominal output frequency set by  $V_{CNOM} = V_{DD}/2$ .
- 4. Selectable parameter specified by part number.
- **5.** Time from power up or tristate mode to f<sub>O</sub>.

Table 4. CLK± Output Levels and Symmetry

| Parameter                         | Symbol                         | Test Condition                   | Min                    | Тур                    | Max                    | Units           |
|-----------------------------------|--------------------------------|----------------------------------|------------------------|------------------------|------------------------|-----------------|
| LVPECL Output Option <sup>1</sup> | Vo                             | mid-level                        | V <sub>DD</sub> – 1.42 | _                      | V <sub>DD</sub> – 1.25 | V               |
|                                   | V <sub>OD</sub>                | swing (diff)                     | 1.1                    | _                      | 1.9                    | $V_{PP}$        |
|                                   | V <sub>SE</sub>                | swing (single-ended)             | 0.55                   | _                      | 0.95                   | $V_{PP}$        |
| LVDS Output Option <sup>2</sup>   | Vo                             | mid-level                        | 1.125                  | 1.20                   | 1.275                  | V               |
|                                   | V <sub>OD</sub>                | swing (diff)                     | 0.5                    | 0.7                    | 0.9                    | V <sub>PP</sub> |
|                                   | Vo                             | 2.5/3.3 V option mid-level       | _                      | V <sub>DD</sub> – 1.30 | _                      | V               |
|                                   | VO                             | 1.8 V option mid-level           | _                      | V <sub>DD</sub> – 0.36 | _                      | V               |
| CML Output Option <sup>2</sup>    | V <sub>OD</sub>                | 2.5/3.3 V option swing (diff)    | 1.10                   | 1.50                   | 1.90                   | V <sub>PP</sub> |
|                                   | VOD                            | 1.8 V option swing (diff)        | 0.35                   | 0.425                  | 0.50                   | V PP            |
| CMOS Output Option <sup>3</sup>   | V <sub>OH</sub>                |                                  | 0.8 x V <sub>DD</sub>  | _                      | $V_{DD}$               | V               |
|                                   | V <sub>OL</sub>                |                                  | _                      | _                      | 0.4                    | V               |
| Rise/Fall time (20/80%)           | t <sub>R,</sub> t <sub>F</sub> | LVPECL/LVDS/CML                  | _                      | _                      | 350                    | ps              |
|                                   |                                | CMOS with C <sub>L</sub> = 15 pF | _                      | 2                      | _                      | ns              |
| Symmetry (duty cycle)             | SYM                            |                                  | 45                     | _                      | 55                     | %               |

#### Notes:

- **1.** 50  $\Omega$  to V<sub>DD</sub> 2.0 V. **2.** R<sub>term</sub> = 100  $\Omega$  (differential).
- 3.  $C_L = 15$  pF. Sinking or sourcing 12 mA for  $V_{DD} = 3.3$  V, 6 mA for  $V_{DD} = 2.5$  V, 3 mA for  $V_{DD} = 1.8$  V.

Table 5. CLK± Output Phase Jitter

| Parameter                                                                           | Symbol | Test Condition                     | Min | Тур | Max | Units |
|-------------------------------------------------------------------------------------|--------|------------------------------------|-----|-----|-----|-------|
| Phase Jitter (RMS) <sup>1,2</sup> for F <sub>OUT</sub> of 50 MHz ≤ F <sub>OUT</sub> | фл     | Kv = 45 ppm/V<br>12 kHz to 20 MHz  |     | 0.5 | _   | ps    |
| 810 MHz                                                                             |        | Kv = 95 ppm/V<br>12 kHz to 20 MHz  | _   | 0.5 | _   |       |
|                                                                                     |        | Kv = 125 ppm/V<br>12 kHz to 20 MHz |     | 0.5 | _   |       |
|                                                                                     |        | Kv = 185 ppm/V<br>12 kHz to 20 MHz |     | 0.5 | _   |       |
|                                                                                     |        | Kv = 380 ppm/V<br>12 kHz to 20 MHz | _   | 0.7 | _   |       |

#### Notes:

- **1.** Refer to AN256 for further information.
- 2. For best jitter and phase noise performance, always choose the smallest K<sub>V</sub> that meets the application's minimum APR requirements. See "AN266: VCXO Tuning Slope (K<sub>V</sub>), Stability, and Absolute Pull Range (APR)" for more information.

Table 6. CLK± Output Period Jitter

| Parameter                                                                                                           | Symbol           | Test Condition | Min | Тур | Max | Units |  |
|---------------------------------------------------------------------------------------------------------------------|------------------|----------------|-----|-----|-----|-------|--|
| Period Jitter*                                                                                                      | J <sub>PER</sub> | RMS            | _   | 3   | _   | ps    |  |
|                                                                                                                     |                  | Peak-to-Peak   | _   | 35  | _   |       |  |
| *Note: Any output mode, including CMOS, LVPECL, LVDS, CML. N = 1000 cycles. Refer to AN279 for further information. |                  |                |     |     |     |       |  |

**Table 7. CLK± Output Phase Noise (Typical)** 

| Offset Frequency | 74.25 MHz<br>185 ppm/V<br>LVPECL | 148.5 MHz<br>185 ppm/V<br>LVPECL | 155.52 MHz<br>95 ppm/V<br>LVPECL | Units  |
|------------------|----------------------------------|----------------------------------|----------------------------------|--------|
| 100 Hz           | <b>–77</b>                       | -68                              | <b>–77</b>                       |        |
| 1 kHz            | -101                             | -95                              | <b>–</b> 101                     |        |
| 10 kHz           | -121                             | -116                             | <b>–119</b>                      |        |
| 100 kHz          | -134                             | -128                             | <b>–</b> 127                     | dBc/Hz |
| 1 MHz            | -149                             | -144                             | -144                             |        |
| 10 MHz           | <b>–151</b>                      | -147                             | -147                             |        |
| 20 MHz           | -150                             | -148                             | -148                             |        |



**Table 8. Environmental Compliance and Package Information** 

| Parameter                 | Conditions/Test Method   |
|---------------------------|--------------------------|
| Mechanical Shock          | MIL-STD-883, Method 2002 |
| Mechanical Vibration      | MIL-STD-883, Method 2007 |
| Solderability             | MIL-STD-883, Method 2003 |
| Gross and Fine Leak       | MIL-STD-883, Method 1014 |
| Resistance to Solder Heat | MIL-STD-883, Method 2036 |
| Contact Pads              | Gold over Nickel         |

## **Table 9. Thermal Characteristics**

(Typical values TA = 25  $^{\circ}$ C,  $V_{DD}$  = 3.3 V)

| Parameter                                       | Symbol            | Test Condition | Min | Тур  | Max | Unit |
|-------------------------------------------------|-------------------|----------------|-----|------|-----|------|
| 5x7mm, Thermal Resistance Junction to Ambient   | $\theta_{\sf JA}$ | Still Air      | _   | 84.6 | _   | °C/W |
| 5x7mm, Thermal Resistance Junction to Case      | θЈС               | Still Air      | _   | 38.8 | _   | °C/W |
| 3.2x5mm, Thermal Resistance Junction to Ambient | $\theta_{JA}$     | Still Air      | _   | 31.1 | _   | °C/W |
| 3.2x5mm, Thermal Resistance Junction to Case    | θЈС               | Still Air      | _   | 13.3 | _   | °C/W |
| Ambient Temperature                             | T <sub>A</sub>    |                | -40 | _    | 85  | °C   |
| Junction Temperature                            | TJ                |                | _   | _    | 125 | °C   |

# Table 10. Absolute Maximum Ratings<sup>1</sup>

6

| Parameter                                            | Symbol            | Rating                   | Units |
|------------------------------------------------------|-------------------|--------------------------|-------|
| Maximum Operating Temperature                        | T <sub>AMAX</sub> | 85                       | °C    |
| Supply Voltage                                       | V <sub>DD</sub>   | -0.5 to +3.8             | V     |
| Input Voltage                                        | V <sub>I</sub>    | $-0.5$ to $V_{DD} + 0.3$ |       |
| Storage Temperature                                  | T <sub>S</sub>    | -55 to +125              | °C    |
| ESD Sensitivity (HBM, per JESD22-A114)               | ESD               | 2500                     | V     |
| Soldering Temperature (Pb-free profile) <sup>2</sup> | T <sub>PEAK</sub> | 260                      | °C    |

## Table 10. Absolute Maximum Ratings<sup>1</sup>

| Parameter                                                                     | Symbol         | Rating | Units   |
|-------------------------------------------------------------------------------|----------------|--------|---------|
| Soldering Temperature Time @ T <sub>PEAK</sub> (Pb-free profile) <sup>2</sup> | t <sub>P</sub> | 20–40  | seconds |

#### Notes:

- 1. Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Functional operation or specification compliance is not implied at these conditions. Exposure to maximum rating conditions for extended periods may affect device reliability.
- 2. The device is compliant with JEDEC J-STD-020C. Refer to Si5xx Packaging FAQ available for download from www.silabs.com/VCXO for further information, including soldering profiles.



# 2. Pin Descriptions



**Table 11. Si595 Pin Descriptions** 

| Pin | Name                   | Type Function |                                                                      |
|-----|------------------------|---------------|----------------------------------------------------------------------|
| 1   | V <sub>C</sub>         | Analog Input  | Control Voltage                                                      |
| 2   | OE*                    | Input         | Output Enable                                                        |
| 3   | GND                    | Ground        | Electrical and Case Ground                                           |
| 4   | CLK+                   | Output        | Oscillator Output                                                    |
| 5   | CLK-<br>(N/C for CMOS) | Output        | Complementary Output (N/C for CMOS, do not make external connection) |
| 6   | V <sub>DD</sub>        | Power         | Power Supply Voltage                                                 |

\*Note: OE pin includes a 17 k $\Omega$  resistor to  $V_{DD}$  for OE active high option or 17 k $\Omega$  to GND for OE active low option. See 3. "Ordering Information" on page 9.

## 3. Ordering Information

The Si595 supports a variety of options including frequency, temperature stability, tuning slope, output format, and  $V_{DD}$ . Specific device configurations are programmed into the Si595 at time of shipment. Configurations are specified using the Part Number Configuration chart shown below. Silicon Labs provides a web browser-based part number configuration utility to simplify this process. To access this tool refer to www.silabs.com/oscillators and click "Customize" in the product table. The Si595 VCXO series is supplied in industry-standard, RoHS compliant, lead-free, 6-pad, 5 x 7 mm and 3.2 x 5 mm package. Tape and reel packaging is an ordering option.



Example Part Number. 595AE148M500DGR is a 5 x 7 mm VCXO in a 6 pad package The nominal frequency is148.5 MHz, with a 3.3 V supply, LVPECL output, and Output Enable active high polarityTemperature stability is specified as±20 ppm and the tuning slope is95 ppm/V. The part is specified for a-40 to +85 C° ambient temperature range operation and is shipped in tape and reel format

Figure 1. Part Number Convention



# 4. Package Outline Diagram: 5 x 7 mm, 6-pin

Figure 2 illustrates the package details for the 5 x 7 mm Si595. Table 12 lists the values for the dimensions shown in the illustration.



Figure 2. Si595 Outline Diagram

**Table 12. Package Diagram Dimensions (mm)** 

| Dimension | Min       | Nom      | Max  |  |
|-----------|-----------|----------|------|--|
| А         | 1.50      | 1.65     | 1.80 |  |
| b         | 1.30      | 1.40     | 1.50 |  |
| С         | 0.50      | 0.60     | 0.70 |  |
| D         |           | 5.00 BSC |      |  |
| D1        | 4.30      | 4.40     | 4.50 |  |
| е         | 2.54 BSC. |          |      |  |
| Е         | 7.00 BSC. |          |      |  |
| E1        | 6.10      | 6.20     | 6.30 |  |
| Н         | 0.55      | 0.65     | 0.75 |  |
| L         | 1.17      | 1.27     | 1.37 |  |
| L1        | 0.05      | 0.10     | 0.15 |  |
| р         | 1.80      | _        | 2.60 |  |
| R         | 0.70 REF  |          |      |  |
| aaa       |           | 0.15     |      |  |
| bbb       | 0.15      |          |      |  |
| ccc       | 0.10      |          |      |  |
| ddd       | 0.10      |          |      |  |
| eee       | 0.05      |          |      |  |

#### Note:

- **1.** All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994

## 5. PCB Land Pattern: 5 x 7 mm, 6-pin

Figure 3 illustrates the 6-pin PCB land pattern for the 5 x 7 mm Si595. Table 13 lists the values for the dimensions shown in the illustration.



Figure 3. Si595 PCB Land Pattern

Table 13. PCB Land Pattern Dimensions (mm)

| Dimension | (mm) |
|-----------|------|
| C1        | 4.20 |
| E         | 2.54 |
| X1        | 1.55 |
| Y1        | 1.95 |

#### Notes:

#### General

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification.
- 3. This Land Pattern Design is based on the IPC-7351 guidelines.
- **4.** All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm.

## Solder Mask Design

1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60  $\mu$ m minimum, all the way around the pad.

#### Stencil Design

- A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 2. The stencil thickness should be 0.125 mm (5 mils).
- 3. The ratio of stencil aperture to land pad size should be 1:1.

#### **Card Assembly**

- 1. A No-Clean, Type-3 solder paste is recommended.
- The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.



# 6. Package Outline Drawing: 3.2 x 5 mm, 6-pin

Figure 4 illustrates the package details for the  $3.2 \times 5$  mm Si595. Table 14 lists the values for the dimensions shown in the illustration.



Figure 4. Si595 Outline Diagram

**Table 14. Package Diagram Dimensions (mm)** 

| Dimension | Min      | Nom  | Max  | Dimension | Min      | Nom  | Max |
|-----------|----------|------|------|-----------|----------|------|-----|
| А         | 1.02     | 1.17 | 1.32 | E1        | 2.85 BSC |      |     |
| A1        | 0.99     | 1.10 | 1.21 | E2        | 1.91 BSC |      |     |
| A2        | 0.5 BSC  |      | L    | 0.35      | 0.45     | 0.55 |     |
| A3        | 0.30 BSC |      | L2   | 0.05      | 0.10     | 0.15 |     |
| b         | 0.54     | 0.64 | 0.74 | R1        | 0.10 REF |      |     |
| B1        | 0.35     | 0.45 | 0.55 | aaa       | 0.15     |      |     |
| D         | 5.00 BSC |      |      | bbb       | 0.15     |      |     |
| D1        | 4.65 BSC |      |      | ccc       |          | 0.08 |     |
| D2        | 3.38 BSC |      | ddd  | 0.10      |          |      |     |
| е         | 1.27 BSC |      | eee  |           | 0.05     |      |     |
| Е         | 3.20 BSC |      |      |           |          |      |     |

#### Notes:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

SHIPON LAD

## 7. PCB Land Pattern: 3.2 x 5 mm, 6-pin

Figure 5 illustrates the 6-pin PCB land pattern for the 3.2 x 5 mm Si595. Table 15 lists the values for the dimensions shown in the illustration.



Figure 5. Si595 PCB Land Pattern

**Table 15. PCB Land Pattern Dimensions (mm)** 

| Dimension | (mm) |
|-----------|------|
| C1        | 2.91 |
| E         | 1.27 |
| X1        | 0.80 |
| Y1        | 1.10 |

#### Notes:

#### General

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification.
- 3. This Land Pattern Design is based on the IPC-7351 guidelines.
- **4.** All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm.

#### Solder Mask Design

1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be  $60 \mu m$  minimum, all the way around the pad.

#### Stencil Design

- 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 2. The stencil thickness should be 0.125 mm (5 mils).
- 3. The ratio of stencil aperture to land pad size should be 1:1.

#### **Card Assembly**

- 1. A No-Clean, Type-3 solder paste is recommended.
- 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.



# 8. Si5xx Mark Specification: 5 x 7 mm

5 x 7 mm Si595. Table 16 lists the line information.

Figure 6 illustrates the mark specification for the



Figure 6. Mark Specification
Table 16. Si595 Top Mark Description

| Line | Position     | Description                                                                                           |
|------|--------------|-------------------------------------------------------------------------------------------------------|
| 1    | 1–10         | "SiLabs"+ Part Family Number, 595 (First 3 characters in part number)                                 |
| 2    | 1–10         | Si595: Option1+Option2+Freq(7)+Temp<br>Si595 w/ 8-digit resolution: Option1+Option2+ConfigNum(6)+Temp |
| 3    | Trace Code   |                                                                                                       |
|      | Position 1   | Pin 1 orientation mark (dot)                                                                          |
|      | Position 2   | Product Revision (D)                                                                                  |
|      | Position 3–6 | Tiny Trace Code (4 alphanumeric characters per assembly release instructions)                         |
|      | Position 7   | Year (least significant year digit), to be assigned by assembly site (ex: 2009 = 9)                   |
|      | Position 8–9 | Calendar Work Week number (1–53), to be assigned by assembly site                                     |
|      | Position 10  | "+" to indicate Pb-Free and RoHS-compliant                                                            |



# 9. Si5xx Mark Specification: 3.2 x 5 mm

Figure 7 illustrates the mark specification for the 3.2 x 5 mm Si595. Table 17 lists the line information.



Figure 7. Mark Specification

Table 17. Si595 Top Mark Description

| Line | Position     | Description                                                                                 |  |  |  |
|------|--------------|---------------------------------------------------------------------------------------------|--|--|--|
| 1    | 1–5          | "Si"+ Part Family Number, 595 (First 3 characters in part number)                           |  |  |  |
|      | 6–8          | Crystal trace code (3 alphanumeric characters assigned by assembly site)                    |  |  |  |
| 2    | 1–9          | Si595: Option1+Option2+Freq(7)<br>Si595 w/ 8-digit resolution: Option1+Option2+ConfigNum(6) |  |  |  |
| 3    | Trace Code   | de                                                                                          |  |  |  |
|      | Position 1   | Pin 1 orientation mark (dot)                                                                |  |  |  |
|      | Position 2   | Product Revision (D)                                                                        |  |  |  |
|      | Position 3–5 | Tiny Trace Code (3 alphanumeric characters per assembly release instructions)               |  |  |  |
|      | Position 6–7 | Year (last two digits of year), to be assigned by assembly site (ex: 2017 = 17)             |  |  |  |
|      | Position 8–9 | Calendar Work Week number (1–53), to be assigned by assembly site                           |  |  |  |



## **REVISION HISTORY**

#### **Revision 1.4**

June, 2018

■ Changed "Trays" to "Coil Tape" in 3. "Ordering Information" on page 9.

#### **Revision 1.3**

December, 2017

■ Added 3.2 x 5 mm package.

#### **Revision 1.2**

■ Added Table 9, "Thermal Characteristics," on page 6.

#### **Revision 1.1**

■ Swapped D and E values in Table 12 on page 10.

#### **Revision 1.0**

- Updated 2.5 V/3.3 V and 1.8 V CML output level specifications in Table 4 on page 4.
- Updated Si595 device to support frequencies up to 810 MHz for LVPECL, LVDS, and CML outputs.
- Separated 1.8 V, 2.5 V/3.3 V supply voltage. specifications for CML output in Table 3 on page 5.
- Updated Note 1 of Table 5 on page 5 to refer to AN256.
- Updated Table 8 on page 6 to include the "Moisture Sensitivity Level" and "Contact Pads" rows.
- Updated Figure 3 and Table 16 on page 14 to reflect specific marking information.

#### Revision 0.2

- Updated Table 5, "CLK± Output Phase Jitter," on page 5.
  - Updated typical phase jitter from 0.6 to 0.7 ps for kV = 380 ppm/V.











**SW/HW** www.silabs.com/CBPro



Quality www.silabs.com/quality



Support and Community community.silabs.com

#### Disclaime

Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice to the product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Without prior notification, Silicon Labs may update product firmware during the manufacturing process for security or reliability reasons. Such changes will not alter the specifications or the performance of the product. Silicon Labs shall have no liability for the consequences of use of the information supplied in this document. This document does not imply or expressly grant any license to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any FDA Class III devices, applications for which FDA premarket approval is required or Life Support Systems without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Silicon Labs disclaims all express and implied warranties and shall not be responsible or liable for any injuries or damages related to use of a Silicon Labs p

#### Trademark Information

Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga®, ClockBuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadio®, EZRadioPRO®, Gecko®, Gecko OS, Studio, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri, the Zentri logo and Zentri DMS, Z-Wave®, and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of the Wi-Fi Alliance. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA